pinctrl-imx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710
  1. /*
  2. * Core driver for the imx pin controller
  3. *
  4. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  5. * Copyright (C) 2012 Linaro Ltd.
  6. *
  7. * Author: Dong Aisheng <dong.aisheng@linaro.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/io.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pinctrl/machine.h>
  21. #include <linux/pinctrl/pinconf.h>
  22. #include <linux/pinctrl/pinctrl.h>
  23. #include <linux/pinctrl/pinmux.h>
  24. #include <linux/slab.h>
  25. #include "../core.h"
  26. #include "pinctrl-imx.h"
  27. /* The bits in CONFIG cell defined in binding doc*/
  28. #define IMX_NO_PAD_CTL 0x80000000 /* no pin config need */
  29. #define IMX_PAD_SION 0x40000000 /* set SION */
  30. /**
  31. * @dev: a pointer back to containing device
  32. * @base: the offset to the controller in virtual memory
  33. */
  34. struct imx_pinctrl {
  35. struct device *dev;
  36. struct pinctrl_dev *pctl;
  37. void __iomem *base;
  38. const struct imx_pinctrl_soc_info *info;
  39. };
  40. static const inline struct imx_pin_group *imx_pinctrl_find_group_by_name(
  41. const struct imx_pinctrl_soc_info *info,
  42. const char *name)
  43. {
  44. const struct imx_pin_group *grp = NULL;
  45. int i;
  46. for (i = 0; i < info->ngroups; i++) {
  47. if (!strcmp(info->groups[i].name, name)) {
  48. grp = &info->groups[i];
  49. break;
  50. }
  51. }
  52. return grp;
  53. }
  54. static int imx_get_groups_count(struct pinctrl_dev *pctldev)
  55. {
  56. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  57. const struct imx_pinctrl_soc_info *info = ipctl->info;
  58. return info->ngroups;
  59. }
  60. static const char *imx_get_group_name(struct pinctrl_dev *pctldev,
  61. unsigned selector)
  62. {
  63. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  64. const struct imx_pinctrl_soc_info *info = ipctl->info;
  65. return info->groups[selector].name;
  66. }
  67. static int imx_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
  68. const unsigned **pins,
  69. unsigned *npins)
  70. {
  71. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  72. const struct imx_pinctrl_soc_info *info = ipctl->info;
  73. if (selector >= info->ngroups)
  74. return -EINVAL;
  75. *pins = info->groups[selector].pin_ids;
  76. *npins = info->groups[selector].npins;
  77. return 0;
  78. }
  79. static void imx_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
  80. unsigned offset)
  81. {
  82. seq_printf(s, "%s", dev_name(pctldev->dev));
  83. }
  84. static int imx_dt_node_to_map(struct pinctrl_dev *pctldev,
  85. struct device_node *np,
  86. struct pinctrl_map **map, unsigned *num_maps)
  87. {
  88. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  89. const struct imx_pinctrl_soc_info *info = ipctl->info;
  90. const struct imx_pin_group *grp;
  91. struct pinctrl_map *new_map;
  92. struct device_node *parent;
  93. int map_num = 1;
  94. int i, j;
  95. /*
  96. * first find the group of this node and check if we need create
  97. * config maps for pins
  98. */
  99. grp = imx_pinctrl_find_group_by_name(info, np->name);
  100. if (!grp) {
  101. dev_err(info->dev, "unable to find group for node %s\n",
  102. np->name);
  103. return -EINVAL;
  104. }
  105. for (i = 0; i < grp->npins; i++) {
  106. if (!(grp->pins[i].config & IMX_NO_PAD_CTL))
  107. map_num++;
  108. }
  109. new_map = kmalloc(sizeof(struct pinctrl_map) * map_num, GFP_KERNEL);
  110. if (!new_map)
  111. return -ENOMEM;
  112. *map = new_map;
  113. *num_maps = map_num;
  114. /* create mux map */
  115. parent = of_get_parent(np);
  116. if (!parent) {
  117. kfree(new_map);
  118. return -EINVAL;
  119. }
  120. new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
  121. new_map[0].data.mux.function = parent->name;
  122. new_map[0].data.mux.group = np->name;
  123. of_node_put(parent);
  124. /* create config map */
  125. new_map++;
  126. for (i = j = 0; i < grp->npins; i++) {
  127. if (!(grp->pins[i].config & IMX_NO_PAD_CTL)) {
  128. new_map[j].type = PIN_MAP_TYPE_CONFIGS_PIN;
  129. new_map[j].data.configs.group_or_pin =
  130. pin_get_name(pctldev, grp->pins[i].pin);
  131. new_map[j].data.configs.configs = &grp->pins[i].config;
  132. new_map[j].data.configs.num_configs = 1;
  133. j++;
  134. }
  135. }
  136. dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
  137. (*map)->data.mux.function, (*map)->data.mux.group, map_num);
  138. return 0;
  139. }
  140. static void imx_dt_free_map(struct pinctrl_dev *pctldev,
  141. struct pinctrl_map *map, unsigned num_maps)
  142. {
  143. kfree(map);
  144. }
  145. static const struct pinctrl_ops imx_pctrl_ops = {
  146. .get_groups_count = imx_get_groups_count,
  147. .get_group_name = imx_get_group_name,
  148. .get_group_pins = imx_get_group_pins,
  149. .pin_dbg_show = imx_pin_dbg_show,
  150. .dt_node_to_map = imx_dt_node_to_map,
  151. .dt_free_map = imx_dt_free_map,
  152. };
  153. static int imx_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
  154. unsigned group)
  155. {
  156. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  157. const struct imx_pinctrl_soc_info *info = ipctl->info;
  158. const struct imx_pin_reg *pin_reg;
  159. unsigned int npins, pin_id;
  160. int i;
  161. struct imx_pin_group *grp;
  162. /*
  163. * Configure the mux mode for each pin in the group for a specific
  164. * function.
  165. */
  166. grp = &info->groups[group];
  167. npins = grp->npins;
  168. dev_dbg(ipctl->dev, "enable function %s group %s\n",
  169. info->functions[selector].name, grp->name);
  170. for (i = 0; i < npins; i++) {
  171. struct imx_pin *pin = &grp->pins[i];
  172. pin_id = pin->pin;
  173. pin_reg = &info->pin_regs[pin_id];
  174. if (pin_reg->mux_reg == -1) {
  175. dev_err(ipctl->dev, "Pin(%s) does not support mux function\n",
  176. info->pins[pin_id].name);
  177. return -EINVAL;
  178. }
  179. if (info->flags & SHARE_MUX_CONF_REG) {
  180. u32 reg;
  181. reg = readl(ipctl->base + pin_reg->mux_reg);
  182. reg &= ~(0x7 << 20);
  183. reg |= (pin->mux_mode << 20);
  184. writel(reg, ipctl->base + pin_reg->mux_reg);
  185. } else {
  186. writel(pin->mux_mode, ipctl->base + pin_reg->mux_reg);
  187. }
  188. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
  189. pin_reg->mux_reg, pin->mux_mode);
  190. /*
  191. * If the select input value begins with 0xff, it's a quirky
  192. * select input and the value should be interpreted as below.
  193. * 31 23 15 7 0
  194. * | 0xff | shift | width | select |
  195. * It's used to work around the problem that the select
  196. * input for some pin is not implemented in the select
  197. * input register but in some general purpose register.
  198. * We encode the select input value, width and shift of
  199. * the bit field into input_val cell of pin function ID
  200. * in device tree, and then decode them here for setting
  201. * up the select input bits in general purpose register.
  202. */
  203. if (pin->input_val >> 24 == 0xff) {
  204. u32 val = pin->input_val;
  205. u8 select = val & 0xff;
  206. u8 width = (val >> 8) & 0xff;
  207. u8 shift = (val >> 16) & 0xff;
  208. u32 mask = ((1 << width) - 1) << shift;
  209. /*
  210. * The input_reg[i] here is actually some IOMUXC general
  211. * purpose register, not regular select input register.
  212. */
  213. val = readl(ipctl->base + pin->input_reg);
  214. val &= ~mask;
  215. val |= select << shift;
  216. writel(val, ipctl->base + pin->input_reg);
  217. } else if (pin->input_reg) {
  218. /*
  219. * Regular select input register can never be at offset
  220. * 0, and we only print register value for regular case.
  221. */
  222. writel(pin->input_val, ipctl->base + pin->input_reg);
  223. dev_dbg(ipctl->dev,
  224. "==>select_input: offset 0x%x val 0x%x\n",
  225. pin->input_reg, pin->input_val);
  226. }
  227. }
  228. return 0;
  229. }
  230. static int imx_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
  231. {
  232. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  233. const struct imx_pinctrl_soc_info *info = ipctl->info;
  234. return info->nfunctions;
  235. }
  236. static const char *imx_pmx_get_func_name(struct pinctrl_dev *pctldev,
  237. unsigned selector)
  238. {
  239. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  240. const struct imx_pinctrl_soc_info *info = ipctl->info;
  241. return info->functions[selector].name;
  242. }
  243. static int imx_pmx_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
  244. const char * const **groups,
  245. unsigned * const num_groups)
  246. {
  247. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  248. const struct imx_pinctrl_soc_info *info = ipctl->info;
  249. *groups = info->functions[selector].groups;
  250. *num_groups = info->functions[selector].num_groups;
  251. return 0;
  252. }
  253. static int imx_pmx_gpio_request_enable(struct pinctrl_dev *pctldev,
  254. struct pinctrl_gpio_range *range, unsigned offset)
  255. {
  256. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  257. const struct imx_pinctrl_soc_info *info = ipctl->info;
  258. const struct imx_pin_reg *pin_reg;
  259. struct imx_pin_group *grp;
  260. struct imx_pin *imx_pin;
  261. unsigned int pin, group;
  262. u32 reg;
  263. /* Currently implementation only for shared mux/conf register */
  264. if (!(info->flags & SHARE_MUX_CONF_REG))
  265. return -EINVAL;
  266. pin_reg = &info->pin_regs[offset];
  267. if (pin_reg->mux_reg == -1)
  268. return -EINVAL;
  269. /* Find the pinctrl config with GPIO mux mode for the requested pin */
  270. for (group = 0; group < info->ngroups; group++) {
  271. grp = &info->groups[group];
  272. for (pin = 0; pin < grp->npins; pin++) {
  273. imx_pin = &grp->pins[pin];
  274. if (imx_pin->pin == offset && !imx_pin->mux_mode)
  275. goto mux_pin;
  276. }
  277. }
  278. return -EINVAL;
  279. mux_pin:
  280. reg = readl(ipctl->base + pin_reg->mux_reg);
  281. reg &= ~(0x7 << 20);
  282. reg |= imx_pin->config;
  283. writel(reg, ipctl->base + pin_reg->mux_reg);
  284. return 0;
  285. }
  286. static int imx_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  287. struct pinctrl_gpio_range *range, unsigned offset, bool input)
  288. {
  289. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  290. const struct imx_pinctrl_soc_info *info = ipctl->info;
  291. const struct imx_pin_reg *pin_reg;
  292. u32 reg;
  293. /*
  294. * Only Vybrid has the input/output buffer enable flags (IBE/OBE)
  295. * They are part of the shared mux/conf register.
  296. */
  297. if (!(info->flags & SHARE_MUX_CONF_REG))
  298. return -EINVAL;
  299. pin_reg = &info->pin_regs[offset];
  300. if (pin_reg->mux_reg == -1)
  301. return -EINVAL;
  302. /* IBE always enabled allows us to read the value "on the wire" */
  303. reg = readl(ipctl->base + pin_reg->mux_reg);
  304. if (input)
  305. reg &= ~0x2;
  306. else
  307. reg |= 0x2;
  308. writel(reg, ipctl->base + pin_reg->mux_reg);
  309. return 0;
  310. }
  311. static const struct pinmux_ops imx_pmx_ops = {
  312. .get_functions_count = imx_pmx_get_funcs_count,
  313. .get_function_name = imx_pmx_get_func_name,
  314. .get_function_groups = imx_pmx_get_groups,
  315. .set_mux = imx_pmx_set,
  316. .gpio_request_enable = imx_pmx_gpio_request_enable,
  317. .gpio_set_direction = imx_pmx_gpio_set_direction,
  318. };
  319. static int imx_pinconf_get(struct pinctrl_dev *pctldev,
  320. unsigned pin_id, unsigned long *config)
  321. {
  322. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  323. const struct imx_pinctrl_soc_info *info = ipctl->info;
  324. const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
  325. if (pin_reg->conf_reg == -1) {
  326. dev_err(info->dev, "Pin(%s) does not support config function\n",
  327. info->pins[pin_id].name);
  328. return -EINVAL;
  329. }
  330. *config = readl(ipctl->base + pin_reg->conf_reg);
  331. if (info->flags & SHARE_MUX_CONF_REG)
  332. *config &= 0xffff;
  333. return 0;
  334. }
  335. static int imx_pinconf_set(struct pinctrl_dev *pctldev,
  336. unsigned pin_id, unsigned long *configs,
  337. unsigned num_configs)
  338. {
  339. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  340. const struct imx_pinctrl_soc_info *info = ipctl->info;
  341. const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
  342. int i;
  343. if (pin_reg->conf_reg == -1) {
  344. dev_err(info->dev, "Pin(%s) does not support config function\n",
  345. info->pins[pin_id].name);
  346. return -EINVAL;
  347. }
  348. dev_dbg(ipctl->dev, "pinconf set pin %s\n",
  349. info->pins[pin_id].name);
  350. for (i = 0; i < num_configs; i++) {
  351. if (info->flags & SHARE_MUX_CONF_REG) {
  352. u32 reg;
  353. reg = readl(ipctl->base + pin_reg->conf_reg);
  354. reg &= ~0xffff;
  355. reg |= configs[i];
  356. writel(reg, ipctl->base + pin_reg->conf_reg);
  357. } else {
  358. writel(configs[i], ipctl->base + pin_reg->conf_reg);
  359. }
  360. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%lx\n",
  361. pin_reg->conf_reg, configs[i]);
  362. } /* for each config */
  363. return 0;
  364. }
  365. static void imx_pinconf_dbg_show(struct pinctrl_dev *pctldev,
  366. struct seq_file *s, unsigned pin_id)
  367. {
  368. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  369. const struct imx_pinctrl_soc_info *info = ipctl->info;
  370. const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
  371. unsigned long config;
  372. if (!pin_reg || pin_reg->conf_reg == -1) {
  373. seq_printf(s, "N/A");
  374. return;
  375. }
  376. config = readl(ipctl->base + pin_reg->conf_reg);
  377. seq_printf(s, "0x%lx", config);
  378. }
  379. static void imx_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
  380. struct seq_file *s, unsigned group)
  381. {
  382. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  383. const struct imx_pinctrl_soc_info *info = ipctl->info;
  384. struct imx_pin_group *grp;
  385. unsigned long config;
  386. const char *name;
  387. int i, ret;
  388. if (group > info->ngroups)
  389. return;
  390. seq_printf(s, "\n");
  391. grp = &info->groups[group];
  392. for (i = 0; i < grp->npins; i++) {
  393. struct imx_pin *pin = &grp->pins[i];
  394. name = pin_get_name(pctldev, pin->pin);
  395. ret = imx_pinconf_get(pctldev, pin->pin, &config);
  396. if (ret)
  397. return;
  398. seq_printf(s, "%s: 0x%lx", name, config);
  399. }
  400. }
  401. static const struct pinconf_ops imx_pinconf_ops = {
  402. .pin_config_get = imx_pinconf_get,
  403. .pin_config_set = imx_pinconf_set,
  404. .pin_config_dbg_show = imx_pinconf_dbg_show,
  405. .pin_config_group_dbg_show = imx_pinconf_group_dbg_show,
  406. };
  407. static struct pinctrl_desc imx_pinctrl_desc = {
  408. .pctlops = &imx_pctrl_ops,
  409. .pmxops = &imx_pmx_ops,
  410. .confops = &imx_pinconf_ops,
  411. .owner = THIS_MODULE,
  412. };
  413. /*
  414. * Each pin represented in fsl,pins consists of 5 u32 PIN_FUNC_ID and
  415. * 1 u32 CONFIG, so 24 types in total for each pin.
  416. */
  417. #define FSL_PIN_SIZE 24
  418. #define SHARE_FSL_PIN_SIZE 20
  419. static int imx_pinctrl_parse_groups(struct device_node *np,
  420. struct imx_pin_group *grp,
  421. struct imx_pinctrl_soc_info *info,
  422. u32 index)
  423. {
  424. int size, pin_size;
  425. const __be32 *list;
  426. int i;
  427. u32 config;
  428. dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
  429. if (info->flags & SHARE_MUX_CONF_REG)
  430. pin_size = SHARE_FSL_PIN_SIZE;
  431. else
  432. pin_size = FSL_PIN_SIZE;
  433. /* Initialise group */
  434. grp->name = np->name;
  435. /*
  436. * the binding format is fsl,pins = <PIN_FUNC_ID CONFIG ...>,
  437. * do sanity check and calculate pins number
  438. */
  439. list = of_get_property(np, "fsl,pins", &size);
  440. if (!list) {
  441. dev_err(info->dev, "no fsl,pins property in node %s\n", np->full_name);
  442. return -EINVAL;
  443. }
  444. /* we do not check return since it's safe node passed down */
  445. if (!size || size % pin_size) {
  446. dev_err(info->dev, "Invalid fsl,pins property in node %s\n", np->full_name);
  447. return -EINVAL;
  448. }
  449. grp->npins = size / pin_size;
  450. grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(struct imx_pin),
  451. GFP_KERNEL);
  452. grp->pin_ids = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
  453. GFP_KERNEL);
  454. if (!grp->pins || ! grp->pin_ids)
  455. return -ENOMEM;
  456. for (i = 0; i < grp->npins; i++) {
  457. u32 mux_reg = be32_to_cpu(*list++);
  458. u32 conf_reg;
  459. unsigned int pin_id;
  460. struct imx_pin_reg *pin_reg;
  461. struct imx_pin *pin = &grp->pins[i];
  462. if (info->flags & SHARE_MUX_CONF_REG) {
  463. conf_reg = mux_reg;
  464. } else {
  465. conf_reg = be32_to_cpu(*list++);
  466. if (!conf_reg)
  467. conf_reg = -1;
  468. }
  469. pin_id = mux_reg ? mux_reg / 4 : conf_reg / 4;
  470. pin_reg = &info->pin_regs[pin_id];
  471. pin->pin = pin_id;
  472. grp->pin_ids[i] = pin_id;
  473. pin_reg->mux_reg = mux_reg;
  474. pin_reg->conf_reg = conf_reg;
  475. pin->input_reg = be32_to_cpu(*list++);
  476. pin->mux_mode = be32_to_cpu(*list++);
  477. pin->input_val = be32_to_cpu(*list++);
  478. /* SION bit is in mux register */
  479. config = be32_to_cpu(*list++);
  480. if (config & IMX_PAD_SION)
  481. pin->mux_mode |= IOMUXC_CONFIG_SION;
  482. pin->config = config & ~IMX_PAD_SION;
  483. dev_dbg(info->dev, "%s: 0x%x 0x%08lx", info->pins[pin_id].name,
  484. pin->mux_mode, pin->config);
  485. }
  486. return 0;
  487. }
  488. static int imx_pinctrl_parse_functions(struct device_node *np,
  489. struct imx_pinctrl_soc_info *info,
  490. u32 index)
  491. {
  492. struct device_node *child;
  493. struct imx_pmx_func *func;
  494. struct imx_pin_group *grp;
  495. static u32 grp_index;
  496. u32 i = 0;
  497. dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
  498. func = &info->functions[index];
  499. /* Initialise function */
  500. func->name = np->name;
  501. func->num_groups = of_get_child_count(np);
  502. if (func->num_groups == 0) {
  503. dev_err(info->dev, "no groups defined in %s\n", np->full_name);
  504. return -EINVAL;
  505. }
  506. func->groups = devm_kzalloc(info->dev,
  507. func->num_groups * sizeof(char *), GFP_KERNEL);
  508. for_each_child_of_node(np, child) {
  509. func->groups[i] = child->name;
  510. grp = &info->groups[grp_index++];
  511. imx_pinctrl_parse_groups(child, grp, info, i++);
  512. }
  513. return 0;
  514. }
  515. static int imx_pinctrl_probe_dt(struct platform_device *pdev,
  516. struct imx_pinctrl_soc_info *info)
  517. {
  518. struct device_node *np = pdev->dev.of_node;
  519. struct device_node *child;
  520. u32 nfuncs = 0;
  521. u32 i = 0;
  522. if (!np)
  523. return -ENODEV;
  524. nfuncs = of_get_child_count(np);
  525. if (nfuncs <= 0) {
  526. dev_err(&pdev->dev, "no functions defined\n");
  527. return -EINVAL;
  528. }
  529. info->nfunctions = nfuncs;
  530. info->functions = devm_kzalloc(&pdev->dev, nfuncs * sizeof(struct imx_pmx_func),
  531. GFP_KERNEL);
  532. if (!info->functions)
  533. return -ENOMEM;
  534. info->ngroups = 0;
  535. for_each_child_of_node(np, child)
  536. info->ngroups += of_get_child_count(child);
  537. info->groups = devm_kzalloc(&pdev->dev, info->ngroups * sizeof(struct imx_pin_group),
  538. GFP_KERNEL);
  539. if (!info->groups)
  540. return -ENOMEM;
  541. for_each_child_of_node(np, child)
  542. imx_pinctrl_parse_functions(child, info, i++);
  543. return 0;
  544. }
  545. int imx_pinctrl_probe(struct platform_device *pdev,
  546. struct imx_pinctrl_soc_info *info)
  547. {
  548. struct imx_pinctrl *ipctl;
  549. struct resource *res;
  550. int ret, i;
  551. if (!info || !info->pins || !info->npins) {
  552. dev_err(&pdev->dev, "wrong pinctrl info\n");
  553. return -EINVAL;
  554. }
  555. info->dev = &pdev->dev;
  556. /* Create state holders etc for this driver */
  557. ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
  558. if (!ipctl)
  559. return -ENOMEM;
  560. info->pin_regs = devm_kmalloc(&pdev->dev, sizeof(*info->pin_regs) *
  561. info->npins, GFP_KERNEL);
  562. if (!info->pin_regs)
  563. return -ENOMEM;
  564. for (i = 0; i < info->npins; i++) {
  565. info->pin_regs[i].mux_reg = -1;
  566. info->pin_regs[i].conf_reg = -1;
  567. }
  568. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  569. ipctl->base = devm_ioremap_resource(&pdev->dev, res);
  570. if (IS_ERR(ipctl->base))
  571. return PTR_ERR(ipctl->base);
  572. imx_pinctrl_desc.name = dev_name(&pdev->dev);
  573. imx_pinctrl_desc.pins = info->pins;
  574. imx_pinctrl_desc.npins = info->npins;
  575. ret = imx_pinctrl_probe_dt(pdev, info);
  576. if (ret) {
  577. dev_err(&pdev->dev, "fail to probe dt properties\n");
  578. return ret;
  579. }
  580. ipctl->info = info;
  581. ipctl->dev = info->dev;
  582. platform_set_drvdata(pdev, ipctl);
  583. ipctl->pctl = pinctrl_register(&imx_pinctrl_desc, &pdev->dev, ipctl);
  584. if (!ipctl->pctl) {
  585. dev_err(&pdev->dev, "could not register IMX pinctrl driver\n");
  586. return -EINVAL;
  587. }
  588. dev_info(&pdev->dev, "initialized IMX pinctrl driver\n");
  589. return 0;
  590. }
  591. int imx_pinctrl_remove(struct platform_device *pdev)
  592. {
  593. struct imx_pinctrl *ipctl = platform_get_drvdata(pdev);
  594. pinctrl_unregister(ipctl->pctl);
  595. return 0;
  596. }