hw.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../efuse.h"
  27. #include "../base.h"
  28. #include "../regd.h"
  29. #include "../cam.h"
  30. #include "../ps.h"
  31. #include "../pci.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "phy.h"
  35. #include "../rtl8723com/phy_common.h"
  36. #include "dm.h"
  37. #include "../rtl8723com/dm_common.h"
  38. #include "fw.h"
  39. #include "../rtl8723com/fw_common.h"
  40. #include "led.h"
  41. #include "hw.h"
  42. #include "../pwrseqcmd.h"
  43. #include "pwrseq.h"
  44. #include "../btcoexist/rtl_btc.h"
  45. #define LLT_CONFIG 5
  46. static void _rtl8723be_return_beacon_queue_skb(struct ieee80211_hw *hw)
  47. {
  48. struct rtl_priv *rtlpriv = rtl_priv(hw);
  49. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  50. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[BEACON_QUEUE];
  51. unsigned long flags;
  52. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  53. while (skb_queue_len(&ring->queue)) {
  54. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  55. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  56. pci_unmap_single(rtlpci->pdev,
  57. rtlpriv->cfg->ops->get_desc(
  58. (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
  59. skb->len, PCI_DMA_TODEVICE);
  60. kfree_skb(skb);
  61. ring->idx = (ring->idx + 1) % ring->entries;
  62. }
  63. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  64. }
  65. static void _rtl8723be_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  66. u8 set_bits, u8 clear_bits)
  67. {
  68. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  69. struct rtl_priv *rtlpriv = rtl_priv(hw);
  70. rtlpci->reg_bcn_ctrl_val |= set_bits;
  71. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  72. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
  73. }
  74. static void _rtl8723be_stop_tx_beacon(struct ieee80211_hw *hw)
  75. {
  76. struct rtl_priv *rtlpriv = rtl_priv(hw);
  77. u8 tmp1byte;
  78. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  79. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  80. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  81. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  82. tmp1byte &= ~(BIT(0));
  83. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  84. }
  85. static void _rtl8723be_resume_tx_beacon(struct ieee80211_hw *hw)
  86. {
  87. struct rtl_priv *rtlpriv = rtl_priv(hw);
  88. u8 tmp1byte;
  89. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  90. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  91. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  92. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  93. tmp1byte |= BIT(1);
  94. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  95. }
  96. static void _rtl8723be_enable_bcn_sub_func(struct ieee80211_hw *hw)
  97. {
  98. _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(1));
  99. }
  100. static void _rtl8723be_disable_bcn_sub_func(struct ieee80211_hw *hw)
  101. {
  102. _rtl8723be_set_bcn_ctrl_reg(hw, BIT(1), 0);
  103. }
  104. static void _rtl8723be_set_fw_clock_on(struct ieee80211_hw *hw, u8 rpwm_val,
  105. bool b_need_turn_off_ckk)
  106. {
  107. struct rtl_priv *rtlpriv = rtl_priv(hw);
  108. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  109. bool b_support_remote_wake_up;
  110. u32 count = 0, isr_regaddr, content;
  111. bool b_schedule_timer = b_need_turn_off_ckk;
  112. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  113. (u8 *)(&b_support_remote_wake_up));
  114. if (!rtlhal->fw_ready)
  115. return;
  116. if (!rtlpriv->psc.fw_current_inpsmode)
  117. return;
  118. while (1) {
  119. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  120. if (rtlhal->fw_clk_change_in_progress) {
  121. while (rtlhal->fw_clk_change_in_progress) {
  122. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  123. count++;
  124. udelay(100);
  125. if (count > 1000)
  126. return;
  127. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  128. }
  129. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  130. } else {
  131. rtlhal->fw_clk_change_in_progress = false;
  132. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  133. break;
  134. }
  135. }
  136. if (IS_IN_LOW_POWER_STATE(rtlhal->fw_ps_state)) {
  137. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_SET_RPWM,
  138. (u8 *)(&rpwm_val));
  139. if (FW_PS_IS_ACK(rpwm_val)) {
  140. isr_regaddr = REG_HISR;
  141. content = rtl_read_dword(rtlpriv, isr_regaddr);
  142. while (!(content & IMR_CPWM) && (count < 500)) {
  143. udelay(50);
  144. count++;
  145. content = rtl_read_dword(rtlpriv, isr_regaddr);
  146. }
  147. if (content & IMR_CPWM) {
  148. rtl_write_word(rtlpriv, isr_regaddr, 0x0100);
  149. rtlhal->fw_ps_state = FW_PS_STATE_RF_ON;
  150. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  151. "Receive CPWM INT!!! Set pHalData->FwPSState = %X\n",
  152. rtlhal->fw_ps_state);
  153. }
  154. }
  155. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  156. rtlhal->fw_clk_change_in_progress = false;
  157. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  158. if (b_schedule_timer)
  159. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  160. jiffies + MSECS(10));
  161. } else {
  162. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  163. rtlhal->fw_clk_change_in_progress = false;
  164. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  165. }
  166. }
  167. static void _rtl8723be_set_fw_clock_off(struct ieee80211_hw *hw, u8 rpwm_val)
  168. {
  169. struct rtl_priv *rtlpriv = rtl_priv(hw);
  170. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  171. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  172. struct rtl8192_tx_ring *ring;
  173. enum rf_pwrstate rtstate;
  174. bool b_schedule_timer = false;
  175. u8 queue;
  176. if (!rtlhal->fw_ready)
  177. return;
  178. if (!rtlpriv->psc.fw_current_inpsmode)
  179. return;
  180. if (!rtlhal->allow_sw_to_change_hwclc)
  181. return;
  182. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, (u8 *)(&rtstate));
  183. if (rtstate == ERFOFF || rtlpriv->psc.inactive_pwrstate == ERFOFF)
  184. return;
  185. for (queue = 0; queue < RTL_PCI_MAX_TX_QUEUE_COUNT; queue++) {
  186. ring = &rtlpci->tx_ring[queue];
  187. if (skb_queue_len(&ring->queue)) {
  188. b_schedule_timer = true;
  189. break;
  190. }
  191. }
  192. if (b_schedule_timer) {
  193. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  194. jiffies + MSECS(10));
  195. return;
  196. }
  197. if (FW_PS_STATE(rtlhal->fw_ps_state) != FW_PS_STATE_RF_OFF_LOW_PWR) {
  198. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  199. if (!rtlhal->fw_clk_change_in_progress) {
  200. rtlhal->fw_clk_change_in_progress = true;
  201. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  202. rtlhal->fw_ps_state = FW_PS_STATE(rpwm_val);
  203. rtl_write_word(rtlpriv, REG_HISR, 0x0100);
  204. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  205. (u8 *)(&rpwm_val));
  206. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  207. rtlhal->fw_clk_change_in_progress = false;
  208. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  209. } else {
  210. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  211. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  212. jiffies + MSECS(10));
  213. }
  214. }
  215. }
  216. static void _rtl8723be_set_fw_ps_rf_on(struct ieee80211_hw *hw)
  217. {
  218. u8 rpwm_val = 0;
  219. rpwm_val |= (FW_PS_STATE_RF_OFF | FW_PS_ACK);
  220. _rtl8723be_set_fw_clock_on(hw, rpwm_val, true);
  221. }
  222. static void _rtl8723be_fwlps_leave(struct ieee80211_hw *hw)
  223. {
  224. struct rtl_priv *rtlpriv = rtl_priv(hw);
  225. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  226. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  227. bool fw_current_inps = false;
  228. u8 rpwm_val = 0, fw_pwrmode = FW_PS_ACTIVE_MODE;
  229. if (ppsc->low_power_enable) {
  230. rpwm_val = (FW_PS_STATE_ALL_ON | FW_PS_ACK);/* RF on */
  231. _rtl8723be_set_fw_clock_on(hw, rpwm_val, false);
  232. rtlhal->allow_sw_to_change_hwclc = false;
  233. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  234. (u8 *)(&fw_pwrmode));
  235. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  236. (u8 *)(&fw_current_inps));
  237. } else {
  238. rpwm_val = FW_PS_STATE_ALL_ON; /* RF on */
  239. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  240. (u8 *)(&rpwm_val));
  241. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  242. (u8 *)(&fw_pwrmode));
  243. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  244. (u8 *)(&fw_current_inps));
  245. }
  246. }
  247. static void _rtl8723be_fwlps_enter(struct ieee80211_hw *hw)
  248. {
  249. struct rtl_priv *rtlpriv = rtl_priv(hw);
  250. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  251. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  252. bool fw_current_inps = true;
  253. u8 rpwm_val;
  254. if (ppsc->low_power_enable) {
  255. rpwm_val = FW_PS_STATE_RF_OFF_LOW_PWR; /* RF off */
  256. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  257. (u8 *)(&fw_current_inps));
  258. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  259. (u8 *)(&ppsc->fwctrl_psmode));
  260. rtlhal->allow_sw_to_change_hwclc = true;
  261. _rtl8723be_set_fw_clock_off(hw, rpwm_val);
  262. } else {
  263. rpwm_val = FW_PS_STATE_RF_OFF; /* RF off */
  264. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  265. (u8 *)(&fw_current_inps));
  266. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  267. (u8 *)(&ppsc->fwctrl_psmode));
  268. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  269. (u8 *)(&rpwm_val));
  270. }
  271. }
  272. void rtl8723be_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  273. {
  274. struct rtl_priv *rtlpriv = rtl_priv(hw);
  275. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  276. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  277. switch (variable) {
  278. case HW_VAR_RCR:
  279. *((u32 *)(val)) = rtlpci->receive_config;
  280. break;
  281. case HW_VAR_RF_STATE:
  282. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  283. break;
  284. case HW_VAR_FWLPS_RF_ON:{
  285. enum rf_pwrstate rfState;
  286. u32 val_rcr;
  287. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
  288. (u8 *)(&rfState));
  289. if (rfState == ERFOFF) {
  290. *((bool *)(val)) = true;
  291. } else {
  292. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  293. val_rcr &= 0x00070000;
  294. if (val_rcr)
  295. *((bool *)(val)) = false;
  296. else
  297. *((bool *)(val)) = true;
  298. }
  299. }
  300. break;
  301. case HW_VAR_FW_PSMODE_STATUS:
  302. *((bool *)(val)) = ppsc->fw_current_inpsmode;
  303. break;
  304. case HW_VAR_CORRECT_TSF:{
  305. u64 tsf;
  306. u32 *ptsf_low = (u32 *)&tsf;
  307. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  308. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  309. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  310. *((u64 *)(val)) = tsf;
  311. }
  312. break;
  313. default:
  314. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  315. "switch case not process %x\n", variable);
  316. break;
  317. }
  318. }
  319. static void _rtl8723be_download_rsvd_page(struct ieee80211_hw *hw)
  320. {
  321. struct rtl_priv *rtlpriv = rtl_priv(hw);
  322. u8 tmp_regcr, tmp_reg422, bcnvalid_reg;
  323. u8 count = 0, dlbcn_count = 0;
  324. bool b_recover = false;
  325. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  326. rtl_write_byte(rtlpriv, REG_CR + 1,
  327. (tmp_regcr | BIT(0)));
  328. _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(3));
  329. _rtl8723be_set_bcn_ctrl_reg(hw, BIT(4), 0);
  330. tmp_reg422 = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  331. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp_reg422 & (~BIT(6)));
  332. if (tmp_reg422 & BIT(6))
  333. b_recover = true;
  334. do {
  335. bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
  336. rtl_write_byte(rtlpriv, REG_TDECTRL + 2,
  337. (bcnvalid_reg | BIT(0)));
  338. _rtl8723be_return_beacon_queue_skb(hw);
  339. rtl8723be_set_fw_rsvdpagepkt(hw, 0);
  340. bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
  341. count = 0;
  342. while (!(bcnvalid_reg & BIT(0)) && count < 20) {
  343. count++;
  344. udelay(10);
  345. bcnvalid_reg = rtl_read_byte(rtlpriv,
  346. REG_TDECTRL + 2);
  347. }
  348. dlbcn_count++;
  349. } while (!(bcnvalid_reg & BIT(0)) && dlbcn_count < 5);
  350. if (bcnvalid_reg & BIT(0))
  351. rtl_write_byte(rtlpriv, REG_TDECTRL + 2, BIT(0));
  352. _rtl8723be_set_bcn_ctrl_reg(hw, BIT(3), 0);
  353. _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(4));
  354. if (b_recover)
  355. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp_reg422);
  356. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  357. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp_regcr & ~(BIT(0))));
  358. }
  359. void rtl8723be_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  360. {
  361. struct rtl_priv *rtlpriv = rtl_priv(hw);
  362. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  363. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  364. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  365. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  366. u8 idx;
  367. switch (variable) {
  368. case HW_VAR_ETHER_ADDR:
  369. for (idx = 0; idx < ETH_ALEN; idx++)
  370. rtl_write_byte(rtlpriv, (REG_MACID + idx), val[idx]);
  371. break;
  372. case HW_VAR_BASIC_RATE:{
  373. u16 b_rate_cfg = ((u16 *)val)[0];
  374. u8 rate_index = 0;
  375. b_rate_cfg = b_rate_cfg & 0x15f;
  376. b_rate_cfg |= 0x01;
  377. rtl_write_byte(rtlpriv, REG_RRSR, b_rate_cfg & 0xff);
  378. rtl_write_byte(rtlpriv, REG_RRSR + 1, (b_rate_cfg >> 8) & 0xff);
  379. while (b_rate_cfg > 0x1) {
  380. b_rate_cfg = (b_rate_cfg >> 1);
  381. rate_index++;
  382. }
  383. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, rate_index);
  384. }
  385. break;
  386. case HW_VAR_BSSID:
  387. for (idx = 0; idx < ETH_ALEN; idx++)
  388. rtl_write_byte(rtlpriv, (REG_BSSID + idx), val[idx]);
  389. break;
  390. case HW_VAR_SIFS:
  391. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  392. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  393. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  394. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  395. if (!mac->ht_enable)
  396. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM, 0x0e0e);
  397. else
  398. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  399. *((u16 *)val));
  400. break;
  401. case HW_VAR_SLOT_TIME:{
  402. u8 e_aci;
  403. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  404. "HW_VAR_SLOT_TIME %x\n", val[0]);
  405. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  406. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  407. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
  408. (u8 *)(&e_aci));
  409. }
  410. }
  411. break;
  412. case HW_VAR_ACK_PREAMBLE:{
  413. u8 reg_tmp;
  414. u8 short_preamble = (bool)(*(u8 *)val);
  415. reg_tmp = rtl_read_byte(rtlpriv, REG_TRXPTCL_CTL + 2);
  416. if (short_preamble) {
  417. reg_tmp |= 0x02;
  418. rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2, reg_tmp);
  419. } else {
  420. reg_tmp &= 0xFD;
  421. rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2, reg_tmp);
  422. }
  423. }
  424. break;
  425. case HW_VAR_WPA_CONFIG:
  426. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
  427. break;
  428. case HW_VAR_AMPDU_MIN_SPACE:{
  429. u8 min_spacing_to_set;
  430. u8 sec_min_space;
  431. min_spacing_to_set = *((u8 *)val);
  432. if (min_spacing_to_set <= 7) {
  433. sec_min_space = 0;
  434. if (min_spacing_to_set < sec_min_space)
  435. min_spacing_to_set = sec_min_space;
  436. mac->min_space_cfg = ((mac->min_space_cfg & 0xf8) |
  437. min_spacing_to_set);
  438. *val = min_spacing_to_set;
  439. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  440. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  441. mac->min_space_cfg);
  442. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  443. mac->min_space_cfg);
  444. }
  445. }
  446. break;
  447. case HW_VAR_SHORTGI_DENSITY:{
  448. u8 density_to_set;
  449. density_to_set = *((u8 *)val);
  450. mac->min_space_cfg |= (density_to_set << 3);
  451. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  452. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  453. mac->min_space_cfg);
  454. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  455. mac->min_space_cfg);
  456. }
  457. break;
  458. case HW_VAR_AMPDU_FACTOR:{
  459. u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
  460. u8 factor_toset;
  461. u8 *p_regtoset = NULL;
  462. u8 index = 0;
  463. p_regtoset = regtoset_normal;
  464. factor_toset = *((u8 *)val);
  465. if (factor_toset <= 3) {
  466. factor_toset = (1 << (factor_toset + 2));
  467. if (factor_toset > 0xf)
  468. factor_toset = 0xf;
  469. for (index = 0; index < 4; index++) {
  470. if ((p_regtoset[index] & 0xf0) >
  471. (factor_toset << 4))
  472. p_regtoset[index] =
  473. (p_regtoset[index] & 0x0f) |
  474. (factor_toset << 4);
  475. if ((p_regtoset[index] & 0x0f) > factor_toset)
  476. p_regtoset[index] =
  477. (p_regtoset[index] & 0xf0) |
  478. (factor_toset);
  479. rtl_write_byte(rtlpriv,
  480. (REG_AGGLEN_LMT + index),
  481. p_regtoset[index]);
  482. }
  483. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  484. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  485. factor_toset);
  486. }
  487. }
  488. break;
  489. case HW_VAR_AC_PARAM:{
  490. u8 e_aci = *((u8 *)val);
  491. rtl8723_dm_init_edca_turbo(hw);
  492. if (rtlpci->acm_method != EACMWAY2_SW)
  493. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ACM_CTRL,
  494. (u8 *)(&e_aci));
  495. }
  496. break;
  497. case HW_VAR_ACM_CTRL:{
  498. u8 e_aci = *((u8 *)val);
  499. union aci_aifsn *p_aci_aifsn =
  500. (union aci_aifsn *)(&(mac->ac[0].aifs));
  501. u8 acm = p_aci_aifsn->f.acm;
  502. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  503. acm_ctrl =
  504. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  505. if (acm) {
  506. switch (e_aci) {
  507. case AC0_BE:
  508. acm_ctrl |= ACMHW_BEQEN;
  509. break;
  510. case AC2_VI:
  511. acm_ctrl |= ACMHW_VIQEN;
  512. break;
  513. case AC3_VO:
  514. acm_ctrl |= ACMHW_VOQEN;
  515. break;
  516. default:
  517. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  518. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  519. acm);
  520. break;
  521. }
  522. } else {
  523. switch (e_aci) {
  524. case AC0_BE:
  525. acm_ctrl &= (~ACMHW_BEQEN);
  526. break;
  527. case AC2_VI:
  528. acm_ctrl &= (~ACMHW_VIQEN);
  529. break;
  530. case AC3_VO:
  531. acm_ctrl &= (~ACMHW_VOQEN);
  532. break;
  533. default:
  534. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  535. "switch case not process\n");
  536. break;
  537. }
  538. }
  539. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  540. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  541. acm_ctrl);
  542. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  543. }
  544. break;
  545. case HW_VAR_RCR:
  546. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
  547. rtlpci->receive_config = ((u32 *)(val))[0];
  548. break;
  549. case HW_VAR_RETRY_LIMIT:{
  550. u8 retry_limit = ((u8 *)(val))[0];
  551. rtl_write_word(rtlpriv, REG_RL,
  552. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  553. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  554. }
  555. break;
  556. case HW_VAR_DUAL_TSF_RST:
  557. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  558. break;
  559. case HW_VAR_EFUSE_BYTES:
  560. rtlefuse->efuse_usedbytes = *((u16 *)val);
  561. break;
  562. case HW_VAR_EFUSE_USAGE:
  563. rtlefuse->efuse_usedpercentage = *((u8 *)val);
  564. break;
  565. case HW_VAR_IO_CMD:
  566. rtl8723be_phy_set_io_cmd(hw, (*(enum io_type *)val));
  567. break;
  568. case HW_VAR_SET_RPWM:{
  569. u8 rpwm_val;
  570. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  571. udelay(1);
  572. if (rpwm_val & BIT(7)) {
  573. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, (*(u8 *)val));
  574. } else {
  575. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  576. ((*(u8 *)val) | BIT(7)));
  577. }
  578. }
  579. break;
  580. case HW_VAR_H2C_FW_PWRMODE:
  581. rtl8723be_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
  582. break;
  583. case HW_VAR_FW_PSMODE_STATUS:
  584. ppsc->fw_current_inpsmode = *((bool *)val);
  585. break;
  586. case HW_VAR_RESUME_CLK_ON:
  587. _rtl8723be_set_fw_ps_rf_on(hw);
  588. break;
  589. case HW_VAR_FW_LPS_ACTION:{
  590. bool b_enter_fwlps = *((bool *)val);
  591. if (b_enter_fwlps)
  592. _rtl8723be_fwlps_enter(hw);
  593. else
  594. _rtl8723be_fwlps_leave(hw);
  595. }
  596. break;
  597. case HW_VAR_H2C_FW_JOINBSSRPT:{
  598. u8 mstatus = (*(u8 *)val);
  599. if (mstatus == RT_MEDIA_CONNECT) {
  600. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
  601. _rtl8723be_download_rsvd_page(hw);
  602. }
  603. rtl8723be_set_fw_media_status_rpt_cmd(hw, mstatus);
  604. }
  605. break;
  606. case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
  607. rtl8723be_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
  608. break;
  609. case HW_VAR_AID:{
  610. u16 u2btmp;
  611. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  612. u2btmp &= 0xC000;
  613. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
  614. (u2btmp | mac->assoc_id));
  615. }
  616. break;
  617. case HW_VAR_CORRECT_TSF:{
  618. u8 btype_ibss = ((u8 *)(val))[0];
  619. if (btype_ibss)
  620. _rtl8723be_stop_tx_beacon(hw);
  621. _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(3));
  622. rtl_write_dword(rtlpriv, REG_TSFTR,
  623. (u32) (mac->tsf & 0xffffffff));
  624. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  625. (u32) ((mac->tsf >> 32) & 0xffffffff));
  626. _rtl8723be_set_bcn_ctrl_reg(hw, BIT(3), 0);
  627. if (btype_ibss)
  628. _rtl8723be_resume_tx_beacon(hw);
  629. }
  630. break;
  631. case HW_VAR_KEEP_ALIVE:{
  632. u8 array[2];
  633. array[0] = 0xff;
  634. array[1] = *((u8 *)val);
  635. rtl8723be_fill_h2c_cmd(hw, H2C_8723B_KEEP_ALIVE_CTRL, 2, array);
  636. }
  637. break;
  638. default:
  639. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  640. "switch case not process %x\n",
  641. variable);
  642. break;
  643. }
  644. }
  645. static bool _rtl8723be_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  646. {
  647. struct rtl_priv *rtlpriv = rtl_priv(hw);
  648. bool status = true;
  649. long count = 0;
  650. u32 value = _LLT_INIT_ADDR(address) | _LLT_INIT_DATA(data) |
  651. _LLT_OP(_LLT_WRITE_ACCESS);
  652. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  653. do {
  654. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  655. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  656. break;
  657. if (count > POLLING_LLT_THRESHOLD) {
  658. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  659. "Failed to polling write LLT done at address %d!\n",
  660. address);
  661. status = false;
  662. break;
  663. }
  664. } while (++count);
  665. return status;
  666. }
  667. static bool _rtl8723be_llt_table_init(struct ieee80211_hw *hw)
  668. {
  669. struct rtl_priv *rtlpriv = rtl_priv(hw);
  670. unsigned short i;
  671. u8 txpktbuf_bndy;
  672. u8 maxPage;
  673. bool status;
  674. maxPage = 255;
  675. txpktbuf_bndy = 245;
  676. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY,
  677. (0x27FF0000 | txpktbuf_bndy));
  678. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  679. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  680. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  681. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  682. rtl_write_byte(rtlpriv, REG_PBP, 0x31);
  683. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  684. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  685. status = _rtl8723be_llt_write(hw, i, i + 1);
  686. if (!status)
  687. return status;
  688. }
  689. status = _rtl8723be_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  690. if (!status)
  691. return status;
  692. for (i = txpktbuf_bndy; i < maxPage; i++) {
  693. status = _rtl8723be_llt_write(hw, i, (i + 1));
  694. if (!status)
  695. return status;
  696. }
  697. status = _rtl8723be_llt_write(hw, maxPage, txpktbuf_bndy);
  698. if (!status)
  699. return status;
  700. rtl_write_dword(rtlpriv, REG_RQPN, 0x80e40808);
  701. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x00);
  702. return true;
  703. }
  704. static void _rtl8723be_gen_refresh_led_state(struct ieee80211_hw *hw)
  705. {
  706. struct rtl_priv *rtlpriv = rtl_priv(hw);
  707. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  708. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  709. struct rtl_led *pled0 = &(pcipriv->ledctl.sw_led0);
  710. if (rtlpriv->rtlhal.up_first_time)
  711. return;
  712. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  713. rtl8723be_sw_led_on(hw, pled0);
  714. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  715. rtl8723be_sw_led_on(hw, pled0);
  716. else
  717. rtl8723be_sw_led_off(hw, pled0);
  718. }
  719. static bool _rtl8723be_init_mac(struct ieee80211_hw *hw)
  720. {
  721. struct rtl_priv *rtlpriv = rtl_priv(hw);
  722. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  723. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  724. unsigned char bytetmp;
  725. unsigned short wordtmp;
  726. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  727. /*Auto Power Down to CHIP-off State*/
  728. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) & (~BIT(7));
  729. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  730. /* HW Power on sequence */
  731. if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK,
  732. PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
  733. RTL8723_NIC_ENABLE_FLOW)) {
  734. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  735. "init MAC Fail as power on failure\n");
  736. return false;
  737. }
  738. bytetmp = rtl_read_byte(rtlpriv, REG_MULTI_FUNC_CTRL);
  739. rtl_write_byte(rtlpriv, REG_MULTI_FUNC_CTRL, bytetmp | BIT(3));
  740. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO) | BIT(4);
  741. rtl_write_byte(rtlpriv, REG_APS_FSMCO, bytetmp);
  742. bytetmp = rtl_read_byte(rtlpriv, REG_CR);
  743. bytetmp = 0xff;
  744. rtl_write_byte(rtlpriv, REG_CR, bytetmp);
  745. mdelay(2);
  746. bytetmp = rtl_read_byte(rtlpriv, REG_HWSEQ_CTRL);
  747. bytetmp |= 0x7f;
  748. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, bytetmp);
  749. mdelay(2);
  750. bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CFG + 3);
  751. if (bytetmp & BIT(0)) {
  752. bytetmp = rtl_read_byte(rtlpriv, 0x7c);
  753. rtl_write_byte(rtlpriv, 0x7c, bytetmp | BIT(6));
  754. }
  755. bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CLKR);
  756. rtl_write_byte(rtlpriv, REG_SYS_CLKR, bytetmp | BIT(3));
  757. bytetmp = rtl_read_byte(rtlpriv, REG_GPIO_MUXCFG + 1);
  758. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG + 1, bytetmp & (~BIT(4)));
  759. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  760. if (!rtlhal->mac_func_enable) {
  761. if (_rtl8723be_llt_table_init(hw) == false)
  762. return false;
  763. }
  764. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  765. rtl_write_dword(rtlpriv, REG_HISRE, 0xffffffff);
  766. /* Enable FW Beamformer Interrupt */
  767. bytetmp = rtl_read_byte(rtlpriv, REG_FWIMR + 3);
  768. rtl_write_byte(rtlpriv, REG_FWIMR + 3, bytetmp | BIT(6));
  769. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  770. wordtmp &= 0xf;
  771. wordtmp |= 0xF5B1;
  772. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  773. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  774. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  775. rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
  776. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  777. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  778. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  779. DMA_BIT_MASK(32));
  780. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  781. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  782. DMA_BIT_MASK(32));
  783. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  784. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  785. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  786. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  787. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  788. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  789. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  790. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  791. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  792. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  793. DMA_BIT_MASK(32));
  794. rtl_write_dword(rtlpriv, REG_RX_DESA,
  795. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  796. DMA_BIT_MASK(32));
  797. bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG + 3);
  798. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, bytetmp | 0x77);
  799. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  800. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  801. rtl_write_byte(rtlpriv, REG_SECONDARY_CCA_CTRL, 0x3);
  802. /* <20130114, Kordan> The following setting is
  803. * only for DPDT and Fixed board type.
  804. * TODO: A better solution is configure it
  805. * according EFUSE during the run-time.
  806. */
  807. rtl_set_bbreg(hw, 0x64, BIT(20), 0x0);/* 0x66[4]=0 */
  808. rtl_set_bbreg(hw, 0x64, BIT(24), 0x0);/* 0x66[8]=0 */
  809. rtl_set_bbreg(hw, 0x40, BIT(4), 0x0)/* 0x40[4]=0 */;
  810. rtl_set_bbreg(hw, 0x40, BIT(3), 0x1)/* 0x40[3]=1 */;
  811. rtl_set_bbreg(hw, 0x4C, BIT(24) | BIT(23), 0x2)/* 0x4C[24:23]=10 */;
  812. rtl_set_bbreg(hw, 0x944, BIT(1) | BIT(0), 0x3)/* 0x944[1:0]=11 */;
  813. rtl_set_bbreg(hw, 0x930, MASKBYTE0, 0x77)/* 0x930[7:0]=77 */;
  814. rtl_set_bbreg(hw, 0x38, BIT(11), 0x1)/* 0x38[11]=1 */;
  815. bytetmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  816. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, bytetmp & (~BIT(2)));
  817. _rtl8723be_gen_refresh_led_state(hw);
  818. return true;
  819. }
  820. static void _rtl8723be_hw_configure(struct ieee80211_hw *hw)
  821. {
  822. struct rtl_priv *rtlpriv = rtl_priv(hw);
  823. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  824. u32 reg_rrsr;
  825. reg_rrsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  826. /* Init value for RRSR. */
  827. rtl_write_dword(rtlpriv, REG_RRSR, reg_rrsr);
  828. /* ARFB table 9 for 11ac 5G 2SS */
  829. rtl_write_dword(rtlpriv, REG_ARFR0 + 4, 0xfffff000);
  830. /* ARFB table 10 for 11ac 5G 1SS */
  831. rtl_write_dword(rtlpriv, REG_ARFR1 + 4, 0x003ff000);
  832. /* CF-End setting. */
  833. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F00);
  834. /* 0x456 = 0x70, sugguested by Zhilin */
  835. rtl_write_byte(rtlpriv, REG_AMPDU_MAX_TIME, 0x70);
  836. /* Set retry limit */
  837. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  838. /* Set Data / Response auto rate fallack retry count */
  839. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  840. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  841. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  842. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  843. rtlpci->reg_bcn_ctrl_val = 0x1d;
  844. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  845. /* TBTT prohibit hold time. Suggested by designer TimChen. */
  846. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff); /* 8 ms */
  847. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0040);
  848. /*For Rx TP. Suggested by SD1 Richard. Added by tynli. 2010.04.12.*/
  849. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
  850. rtl_write_byte(rtlpriv, REG_HT_SINGLE_AMPDU, 0x80);
  851. rtl_write_byte(rtlpriv, REG_RX_PKT_LIMIT, 0x20);
  852. rtl_write_byte(rtlpriv, REG_MAX_AGGR_NUM, 0x1F);
  853. }
  854. static u8 _rtl8723be_dbi_read(struct rtl_priv *rtlpriv, u16 addr)
  855. {
  856. u16 read_addr = addr & 0xfffc;
  857. u8 ret = 0, tmp = 0, count = 0;
  858. rtl_write_word(rtlpriv, REG_DBI_ADDR, read_addr);
  859. rtl_write_byte(rtlpriv, REG_DBI_FLAG, 0x2);
  860. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  861. count = 0;
  862. while (tmp && count < 20) {
  863. udelay(10);
  864. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  865. count++;
  866. }
  867. if (0 == tmp) {
  868. read_addr = REG_DBI_RDATA + addr % 4;
  869. ret = rtl_read_byte(rtlpriv, read_addr);
  870. }
  871. return ret;
  872. }
  873. static void _rtl8723be_dbi_write(struct rtl_priv *rtlpriv, u16 addr, u8 data)
  874. {
  875. u8 tmp = 0, count = 0;
  876. u16 write_addr = 0, remainder = addr % 4;
  877. /* Write DBI 1Byte Data */
  878. write_addr = REG_DBI_WDATA + remainder;
  879. rtl_write_byte(rtlpriv, write_addr, data);
  880. /* Write DBI 2Byte Address & Write Enable */
  881. write_addr = (addr & 0xfffc) | (BIT(0) << (remainder + 12));
  882. rtl_write_word(rtlpriv, REG_DBI_ADDR, write_addr);
  883. /* Write DBI Write Flag */
  884. rtl_write_byte(rtlpriv, REG_DBI_FLAG, 0x1);
  885. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  886. count = 0;
  887. while (tmp && count < 20) {
  888. udelay(10);
  889. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  890. count++;
  891. }
  892. }
  893. static u16 _rtl8723be_mdio_read(struct rtl_priv *rtlpriv, u8 addr)
  894. {
  895. u16 ret = 0;
  896. u8 tmp = 0, count = 0;
  897. rtl_write_byte(rtlpriv, REG_MDIO_CTL, addr | BIT(6));
  898. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(6);
  899. count = 0;
  900. while (tmp && count < 20) {
  901. udelay(10);
  902. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(6);
  903. count++;
  904. }
  905. if (0 == tmp)
  906. ret = rtl_read_word(rtlpriv, REG_MDIO_RDATA);
  907. return ret;
  908. }
  909. static void _rtl8723be_mdio_write(struct rtl_priv *rtlpriv, u8 addr, u16 data)
  910. {
  911. u8 tmp = 0, count = 0;
  912. rtl_write_word(rtlpriv, REG_MDIO_WDATA, data);
  913. rtl_write_byte(rtlpriv, REG_MDIO_CTL, addr | BIT(5));
  914. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(5);
  915. count = 0;
  916. while (tmp && count < 20) {
  917. udelay(10);
  918. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(5);
  919. count++;
  920. }
  921. }
  922. static void _rtl8723be_enable_aspm_back_door(struct ieee80211_hw *hw)
  923. {
  924. struct rtl_priv *rtlpriv = rtl_priv(hw);
  925. u8 tmp8 = 0;
  926. u16 tmp16 = 0;
  927. /* <Roger_Notes> Overwrite following ePHY parameter for
  928. * some platform compatibility issue,
  929. * especially when CLKReq is enabled, 2012.11.09.
  930. */
  931. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x01);
  932. if (tmp16 != 0x0663)
  933. _rtl8723be_mdio_write(rtlpriv, 0x01, 0x0663);
  934. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x04);
  935. if (tmp16 != 0x7544)
  936. _rtl8723be_mdio_write(rtlpriv, 0x04, 0x7544);
  937. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x06);
  938. if (tmp16 != 0xB880)
  939. _rtl8723be_mdio_write(rtlpriv, 0x06, 0xB880);
  940. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x07);
  941. if (tmp16 != 0x4000)
  942. _rtl8723be_mdio_write(rtlpriv, 0x07, 0x4000);
  943. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x08);
  944. if (tmp16 != 0x9003)
  945. _rtl8723be_mdio_write(rtlpriv, 0x08, 0x9003);
  946. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x09);
  947. if (tmp16 != 0x0D03)
  948. _rtl8723be_mdio_write(rtlpriv, 0x09, 0x0D03);
  949. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x0A);
  950. if (tmp16 != 0x4037)
  951. _rtl8723be_mdio_write(rtlpriv, 0x0A, 0x4037);
  952. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x0B);
  953. if (tmp16 != 0x0070)
  954. _rtl8723be_mdio_write(rtlpriv, 0x0B, 0x0070);
  955. /* Configuration Space offset 0x70f BIT7 is used to control L0S */
  956. tmp8 = _rtl8723be_dbi_read(rtlpriv, 0x70f);
  957. _rtl8723be_dbi_write(rtlpriv, 0x70f, tmp8 | BIT(7));
  958. /* Configuration Space offset 0x719 Bit3 is for L1
  959. * BIT4 is for clock request
  960. */
  961. tmp8 = _rtl8723be_dbi_read(rtlpriv, 0x719);
  962. _rtl8723be_dbi_write(rtlpriv, 0x719, tmp8 | BIT(3) | BIT(4));
  963. }
  964. void rtl8723be_enable_hw_security_config(struct ieee80211_hw *hw)
  965. {
  966. struct rtl_priv *rtlpriv = rtl_priv(hw);
  967. u8 sec_reg_value;
  968. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  969. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  970. rtlpriv->sec.pairwise_enc_algorithm,
  971. rtlpriv->sec.group_enc_algorithm);
  972. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  973. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  974. "not open hw encryption\n");
  975. return;
  976. }
  977. sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
  978. if (rtlpriv->sec.use_defaultkey) {
  979. sec_reg_value |= SCR_TXUSEDK;
  980. sec_reg_value |= SCR_RXUSEDK;
  981. }
  982. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  983. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  984. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  985. "The SECR-value %x\n", sec_reg_value);
  986. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  987. }
  988. static void _rtl8723be_poweroff_adapter(struct ieee80211_hw *hw)
  989. {
  990. struct rtl_priv *rtlpriv = rtl_priv(hw);
  991. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  992. u8 u1b_tmp;
  993. rtlhal->mac_func_enable = false;
  994. /* Combo (PCIe + USB) Card and PCIe-MF Card */
  995. /* 1. Run LPS WL RFOFF flow */
  996. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  997. PWR_INTF_PCI_MSK, RTL8723_NIC_LPS_ENTER_FLOW);
  998. /* 2. 0x1F[7:0] = 0 */
  999. /* turn off RF */
  1000. /* rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00); */
  1001. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) &&
  1002. rtlhal->fw_ready) {
  1003. rtl8723be_firmware_selfreset(hw);
  1004. }
  1005. /* Reset MCU. Suggested by Filen. */
  1006. u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  1007. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, (u1b_tmp & (~BIT(2))));
  1008. /* g. MCUFWDL 0x80[1:0]=0 */
  1009. /* reset MCU ready status */
  1010. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1011. /* HW card disable configuration. */
  1012. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1013. PWR_INTF_PCI_MSK, RTL8723_NIC_DISABLE_FLOW);
  1014. /* Reset MCU IO Wrapper */
  1015. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1016. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1b_tmp & (~BIT(0))));
  1017. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1018. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1b_tmp | BIT(0));
  1019. /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
  1020. /* lock ISO/CLK/Power control register */
  1021. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1022. }
  1023. static bool _rtl8723be_check_pcie_dma_hang(struct rtl_priv *rtlpriv)
  1024. {
  1025. u8 tmp;
  1026. /* write reg 0x350 Bit[26]=1. Enable debug port. */
  1027. tmp = rtl_read_byte(rtlpriv, REG_DBI_CTRL + 3);
  1028. if (!(tmp & BIT(2))) {
  1029. rtl_write_byte(rtlpriv, REG_DBI_CTRL + 3, (tmp | BIT(2)));
  1030. mdelay(100); /* Suggested by DD Justin_tsai. */
  1031. }
  1032. /* read reg 0x350 Bit[25] if 1 : RX hang
  1033. * read reg 0x350 Bit[24] if 1 : TX hang
  1034. */
  1035. tmp = rtl_read_byte(rtlpriv, REG_DBI_CTRL + 3);
  1036. if ((tmp & BIT(0)) || (tmp & BIT(1))) {
  1037. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1038. "CheckPcieDMAHang8723BE(): true!!\n");
  1039. return true;
  1040. }
  1041. return false;
  1042. }
  1043. static void _rtl8723be_reset_pcie_interface_dma(struct rtl_priv *rtlpriv,
  1044. bool mac_power_on)
  1045. {
  1046. u8 tmp;
  1047. bool release_mac_rx_pause;
  1048. u8 backup_pcie_dma_pause;
  1049. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1050. "ResetPcieInterfaceDMA8723BE()\n");
  1051. /* Revise Note: Follow the document "PCIe RX DMA Hang Reset Flow_v03"
  1052. * released by SD1 Alan.
  1053. * 2013.05.07, by tynli.
  1054. */
  1055. /* 1. disable register write lock
  1056. * write 0x1C bit[1:0] = 2'h0
  1057. * write 0xCC bit[2] = 1'b1
  1058. */
  1059. tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL);
  1060. tmp &= ~(BIT(1) | BIT(0));
  1061. rtl_write_byte(rtlpriv, REG_RSV_CTRL, tmp);
  1062. tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
  1063. tmp |= BIT(2);
  1064. rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
  1065. /* 2. Check and pause TRX DMA
  1066. * write 0x284 bit[18] = 1'b1
  1067. * write 0x301 = 0xFF
  1068. */
  1069. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1070. if (tmp & BIT(2)) {
  1071. /* Already pause before the function for another purpose. */
  1072. release_mac_rx_pause = false;
  1073. } else {
  1074. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp | BIT(2)));
  1075. release_mac_rx_pause = true;
  1076. }
  1077. backup_pcie_dma_pause = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG + 1);
  1078. if (backup_pcie_dma_pause != 0xFF)
  1079. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFF);
  1080. if (mac_power_on) {
  1081. /* 3. reset TRX function
  1082. * write 0x100 = 0x00
  1083. */
  1084. rtl_write_byte(rtlpriv, REG_CR, 0);
  1085. }
  1086. /* 4. Reset PCIe DMA
  1087. * write 0x003 bit[0] = 0
  1088. */
  1089. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  1090. tmp &= ~(BIT(0));
  1091. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
  1092. /* 5. Enable PCIe DMA
  1093. * write 0x003 bit[0] = 1
  1094. */
  1095. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  1096. tmp |= BIT(0);
  1097. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
  1098. if (mac_power_on) {
  1099. /* 6. enable TRX function
  1100. * write 0x100 = 0xFF
  1101. */
  1102. rtl_write_byte(rtlpriv, REG_CR, 0xFF);
  1103. /* We should init LLT & RQPN and
  1104. * prepare Tx/Rx descrptor address later
  1105. * because MAC function is reset.
  1106. */
  1107. }
  1108. /* 7. Restore PCIe autoload down bit
  1109. * write 0xF8 bit[17] = 1'b1
  1110. */
  1111. tmp = rtl_read_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2);
  1112. tmp |= BIT(1);
  1113. rtl_write_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2, tmp);
  1114. /* In MAC power on state, BB and RF maybe in ON state,
  1115. * if we release TRx DMA here
  1116. * it will cause packets to be started to Tx/Rx,
  1117. * so we release Tx/Rx DMA later.
  1118. */
  1119. if (!mac_power_on) {
  1120. /* 8. release TRX DMA
  1121. * write 0x284 bit[18] = 1'b0
  1122. * write 0x301 = 0x00
  1123. */
  1124. if (release_mac_rx_pause) {
  1125. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1126. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL,
  1127. (tmp & (~BIT(2))));
  1128. }
  1129. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1,
  1130. backup_pcie_dma_pause);
  1131. }
  1132. /* 9. lock system register
  1133. * write 0xCC bit[2] = 1'b0
  1134. */
  1135. tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
  1136. tmp &= ~(BIT(2));
  1137. rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
  1138. }
  1139. int rtl8723be_hw_init(struct ieee80211_hw *hw)
  1140. {
  1141. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1142. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1143. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1144. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1145. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1146. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1147. bool rtstatus = true;
  1148. int err;
  1149. u8 tmp_u1b;
  1150. unsigned long flags;
  1151. /* reenable interrupts to not interfere with other devices */
  1152. local_save_flags(flags);
  1153. local_irq_enable();
  1154. rtlhal->fw_ready = false;
  1155. rtlpriv->rtlhal.being_init_adapter = true;
  1156. rtlpriv->intf_ops->disable_aspm(hw);
  1157. tmp_u1b = rtl_read_byte(rtlpriv, REG_CR);
  1158. if (tmp_u1b != 0 && tmp_u1b != 0xea) {
  1159. rtlhal->mac_func_enable = true;
  1160. } else {
  1161. rtlhal->mac_func_enable = false;
  1162. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON;
  1163. }
  1164. if (_rtl8723be_check_pcie_dma_hang(rtlpriv)) {
  1165. _rtl8723be_reset_pcie_interface_dma(rtlpriv,
  1166. rtlhal->mac_func_enable);
  1167. rtlhal->mac_func_enable = false;
  1168. }
  1169. if (rtlhal->mac_func_enable) {
  1170. _rtl8723be_poweroff_adapter(hw);
  1171. rtlhal->mac_func_enable = false;
  1172. }
  1173. rtstatus = _rtl8723be_init_mac(hw);
  1174. if (!rtstatus) {
  1175. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
  1176. err = 1;
  1177. goto exit;
  1178. }
  1179. tmp_u1b = rtl_read_byte(rtlpriv, REG_SYS_CFG);
  1180. rtl_write_byte(rtlpriv, REG_SYS_CFG, tmp_u1b & 0x7F);
  1181. err = rtl8723_download_fw(hw, true, FW_8723B_POLLING_TIMEOUT_COUNT);
  1182. if (err) {
  1183. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1184. "Failed to download FW. Init HW without FW now..\n");
  1185. err = 1;
  1186. goto exit;
  1187. }
  1188. rtlhal->fw_ready = true;
  1189. rtlhal->last_hmeboxnum = 0;
  1190. rtl8723be_phy_mac_config(hw);
  1191. /* because last function modify RCR, so we update
  1192. * rcr var here, or TP will unstable for receive_config
  1193. * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
  1194. * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
  1195. */
  1196. rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
  1197. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  1198. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  1199. rtl8723be_phy_bb_config(hw);
  1200. rtl8723be_phy_rf_config(hw);
  1201. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  1202. RF_CHNLBW, RFREG_OFFSET_MASK);
  1203. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  1204. RF_CHNLBW, RFREG_OFFSET_MASK);
  1205. rtlphy->rfreg_chnlval[0] &= 0xFFF03FF;
  1206. rtlphy->rfreg_chnlval[0] |= (BIT(10) | BIT(11));
  1207. _rtl8723be_hw_configure(hw);
  1208. rtlhal->mac_func_enable = true;
  1209. rtl_cam_reset_all_entry(hw);
  1210. rtl8723be_enable_hw_security_config(hw);
  1211. ppsc->rfpwr_state = ERFON;
  1212. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  1213. _rtl8723be_enable_aspm_back_door(hw);
  1214. rtlpriv->intf_ops->enable_aspm(hw);
  1215. rtl8723be_bt_hw_init(hw);
  1216. if (ppsc->rfpwr_state == ERFON) {
  1217. rtl8723be_phy_set_rfpath_switch(hw, 1);
  1218. /* when use 1ant NIC, iqk will disturb BT music
  1219. * root cause is not clear now, is something
  1220. * related with 'mdelay' and Reg[0x948]
  1221. */
  1222. if (rtlpriv->btcoexist.btc_info.ant_num == ANT_X2 ||
  1223. !rtlpriv->cfg->ops->get_btc_status()) {
  1224. rtl8723be_phy_iq_calibrate(hw, false);
  1225. rtlphy->iqk_initialized = true;
  1226. }
  1227. rtl8723be_dm_check_txpower_tracking(hw);
  1228. rtl8723be_phy_lc_calibrate(hw);
  1229. }
  1230. rtl_write_byte(rtlpriv, REG_NAV_UPPER, ((30000 + 127) / 128));
  1231. /* Release Rx DMA. */
  1232. tmp_u1b = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1233. if (tmp_u1b & BIT(2)) {
  1234. /* Release Rx DMA if needed */
  1235. tmp_u1b &= (~BIT(2));
  1236. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, tmp_u1b);
  1237. }
  1238. /* Release Tx/Rx PCIE DMA. */
  1239. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0);
  1240. rtl8723be_dm_init(hw);
  1241. exit:
  1242. local_irq_restore(flags);
  1243. rtlpriv->rtlhal.being_init_adapter = false;
  1244. return err;
  1245. }
  1246. static enum version_8723e _rtl8723be_read_chip_version(struct ieee80211_hw *hw)
  1247. {
  1248. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1249. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1250. enum version_8723e version = VERSION_UNKNOWN;
  1251. u32 value32;
  1252. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG1);
  1253. if ((value32 & (CHIP_8723B)) != CHIP_8723B)
  1254. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "unkown chip version\n");
  1255. else
  1256. version = (enum version_8723e)CHIP_8723B;
  1257. rtlphy->rf_type = RF_1T1R;
  1258. /* treat rtl8723be chip as MP version in default */
  1259. version = (enum version_8723e)(version | NORMAL_CHIP);
  1260. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  1261. /* cut version */
  1262. version |= (enum version_8723e)(value32 & CHIP_VER_RTL_MASK);
  1263. /* Manufacture */
  1264. if (((value32 & EXT_VENDOR_ID) >> 18) == 0x01)
  1265. version = (enum version_8723e)(version | CHIP_VENDOR_SMIC);
  1266. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1267. "Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
  1268. "RF_2T2R" : "RF_1T1R");
  1269. return version;
  1270. }
  1271. static int _rtl8723be_set_media_status(struct ieee80211_hw *hw,
  1272. enum nl80211_iftype type)
  1273. {
  1274. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1275. u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
  1276. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  1277. u8 mode = MSR_NOLINK;
  1278. switch (type) {
  1279. case NL80211_IFTYPE_UNSPECIFIED:
  1280. mode = MSR_NOLINK;
  1281. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1282. "Set Network type to NO LINK!\n");
  1283. break;
  1284. case NL80211_IFTYPE_ADHOC:
  1285. case NL80211_IFTYPE_MESH_POINT:
  1286. mode = MSR_ADHOC;
  1287. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1288. "Set Network type to Ad Hoc!\n");
  1289. break;
  1290. case NL80211_IFTYPE_STATION:
  1291. mode = MSR_INFRA;
  1292. ledaction = LED_CTL_LINK;
  1293. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1294. "Set Network type to STA!\n");
  1295. break;
  1296. case NL80211_IFTYPE_AP:
  1297. mode = MSR_AP;
  1298. ledaction = LED_CTL_LINK;
  1299. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1300. "Set Network type to AP!\n");
  1301. break;
  1302. default:
  1303. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1304. "Network type %d not support!\n", type);
  1305. return 1;
  1306. }
  1307. /* MSR_INFRA == Link in infrastructure network;
  1308. * MSR_ADHOC == Link in ad hoc network;
  1309. * Therefore, check link state is necessary.
  1310. *
  1311. * MSR_AP == AP mode; link state is not cared here.
  1312. */
  1313. if (mode != MSR_AP && rtlpriv->mac80211.link_state < MAC80211_LINKED) {
  1314. mode = MSR_NOLINK;
  1315. ledaction = LED_CTL_NO_LINK;
  1316. }
  1317. if (mode == MSR_NOLINK || mode == MSR_INFRA) {
  1318. _rtl8723be_stop_tx_beacon(hw);
  1319. _rtl8723be_enable_bcn_sub_func(hw);
  1320. } else if (mode == MSR_ADHOC || mode == MSR_AP) {
  1321. _rtl8723be_resume_tx_beacon(hw);
  1322. _rtl8723be_disable_bcn_sub_func(hw);
  1323. } else {
  1324. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1325. "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
  1326. mode);
  1327. }
  1328. rtl_write_byte(rtlpriv, MSR, bt_msr | mode);
  1329. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1330. if (mode == MSR_AP)
  1331. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1332. else
  1333. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1334. return 0;
  1335. }
  1336. void rtl8723be_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1337. {
  1338. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1339. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1340. u32 reg_rcr = rtlpci->receive_config;
  1341. if (rtlpriv->psc.rfpwr_state != ERFON)
  1342. return;
  1343. if (check_bssid) {
  1344. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1345. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1346. (u8 *)(&reg_rcr));
  1347. _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1348. } else if (!check_bssid) {
  1349. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1350. _rtl8723be_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1351. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1352. (u8 *)(&reg_rcr));
  1353. }
  1354. }
  1355. int rtl8723be_set_network_type(struct ieee80211_hw *hw,
  1356. enum nl80211_iftype type)
  1357. {
  1358. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1359. if (_rtl8723be_set_media_status(hw, type))
  1360. return -EOPNOTSUPP;
  1361. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1362. if (type != NL80211_IFTYPE_AP)
  1363. rtl8723be_set_check_bssid(hw, true);
  1364. } else {
  1365. rtl8723be_set_check_bssid(hw, false);
  1366. }
  1367. return 0;
  1368. }
  1369. /* don't set REG_EDCA_BE_PARAM here
  1370. * because mac80211 will send pkt when scan
  1371. */
  1372. void rtl8723be_set_qos(struct ieee80211_hw *hw, int aci)
  1373. {
  1374. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1375. rtl8723_dm_init_edca_turbo(hw);
  1376. switch (aci) {
  1377. case AC1_BK:
  1378. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  1379. break;
  1380. case AC0_BE:
  1381. break;
  1382. case AC2_VI:
  1383. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  1384. break;
  1385. case AC3_VO:
  1386. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  1387. break;
  1388. default:
  1389. RT_ASSERT(false, "invalid aci: %d !\n", aci);
  1390. break;
  1391. }
  1392. }
  1393. static void rtl8723be_clear_interrupt(struct ieee80211_hw *hw)
  1394. {
  1395. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1396. u32 tmp;
  1397. tmp = rtl_read_dword(rtlpriv, REG_HISR);
  1398. rtl_write_dword(rtlpriv, REG_HISR, tmp);
  1399. tmp = rtl_read_dword(rtlpriv, REG_HISRE);
  1400. rtl_write_dword(rtlpriv, REG_HISRE, tmp);
  1401. tmp = rtl_read_dword(rtlpriv, REG_HSISR);
  1402. rtl_write_dword(rtlpriv, REG_HSISR, tmp);
  1403. }
  1404. void rtl8723be_enable_interrupt(struct ieee80211_hw *hw)
  1405. {
  1406. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1407. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1408. rtl8723be_clear_interrupt(hw);/*clear it here first*/
  1409. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1410. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1411. rtlpci->irq_enabled = true;
  1412. /*enable system interrupt*/
  1413. rtl_write_dword(rtlpriv, REG_HSIMR, rtlpci->sys_irq_mask & 0xFFFFFFFF);
  1414. }
  1415. void rtl8723be_disable_interrupt(struct ieee80211_hw *hw)
  1416. {
  1417. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1418. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1419. rtl_write_dword(rtlpriv, REG_HIMR, IMR_DISABLED);
  1420. rtl_write_dword(rtlpriv, REG_HIMRE, IMR_DISABLED);
  1421. rtlpci->irq_enabled = false;
  1422. /*synchronize_irq(rtlpci->pdev->irq);*/
  1423. }
  1424. void rtl8723be_card_disable(struct ieee80211_hw *hw)
  1425. {
  1426. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1427. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1428. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1429. enum nl80211_iftype opmode;
  1430. mac->link_state = MAC80211_NOLINK;
  1431. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1432. _rtl8723be_set_media_status(hw, opmode);
  1433. if (rtlpriv->rtlhal.driver_is_goingto_unload ||
  1434. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1435. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1436. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1437. _rtl8723be_poweroff_adapter(hw);
  1438. /* after power off we should do iqk again */
  1439. rtlpriv->phy.iqk_initialized = false;
  1440. }
  1441. void rtl8723be_interrupt_recognized(struct ieee80211_hw *hw,
  1442. u32 *p_inta, u32 *p_intb)
  1443. {
  1444. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1445. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1446. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1447. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1448. *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) &
  1449. rtlpci->irq_mask[1];
  1450. rtl_write_dword(rtlpriv, REG_HISRE, *p_intb);
  1451. }
  1452. void rtl8723be_set_beacon_related_registers(struct ieee80211_hw *hw)
  1453. {
  1454. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1455. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1456. u16 bcn_interval, atim_window;
  1457. bcn_interval = mac->beacon_interval;
  1458. atim_window = 2; /*FIX MERGE */
  1459. rtl8723be_disable_interrupt(hw);
  1460. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1461. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1462. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1463. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1464. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1465. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1466. rtl8723be_enable_interrupt(hw);
  1467. }
  1468. void rtl8723be_set_beacon_interval(struct ieee80211_hw *hw)
  1469. {
  1470. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1471. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1472. u16 bcn_interval = mac->beacon_interval;
  1473. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1474. "beacon_interval:%d\n", bcn_interval);
  1475. rtl8723be_disable_interrupt(hw);
  1476. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1477. rtl8723be_enable_interrupt(hw);
  1478. }
  1479. void rtl8723be_update_interrupt_mask(struct ieee80211_hw *hw,
  1480. u32 add_msr, u32 rm_msr)
  1481. {
  1482. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1483. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1484. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1485. "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
  1486. if (add_msr)
  1487. rtlpci->irq_mask[0] |= add_msr;
  1488. if (rm_msr)
  1489. rtlpci->irq_mask[0] &= (~rm_msr);
  1490. rtl8723be_disable_interrupt(hw);
  1491. rtl8723be_enable_interrupt(hw);
  1492. }
  1493. static u8 _rtl8723be_get_chnl_group(u8 chnl)
  1494. {
  1495. u8 group;
  1496. if (chnl < 3)
  1497. group = 0;
  1498. else if (chnl < 9)
  1499. group = 1;
  1500. else
  1501. group = 2;
  1502. return group;
  1503. }
  1504. static void _rtl8723be_read_power_value_fromprom(struct ieee80211_hw *hw,
  1505. struct txpower_info_2g *pw2g,
  1506. struct txpower_info_5g *pw5g,
  1507. bool autoload_fail, u8 *hwinfo)
  1508. {
  1509. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1510. u32 path, addr = EEPROM_TX_PWR_INX, group, cnt = 0;
  1511. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1512. "hal_ReadPowerValueFromPROM8723BE(): PROMContent[0x%x]=0x%x\n",
  1513. (addr + 1), hwinfo[addr + 1]);
  1514. if (0xFF == hwinfo[addr + 1]) /*YJ,add,120316*/
  1515. autoload_fail = true;
  1516. if (autoload_fail) {
  1517. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1518. "auto load fail : Use Default value!\n");
  1519. for (path = 0; path < MAX_RF_PATH; path++) {
  1520. /* 2.4G default value */
  1521. for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
  1522. pw2g->index_cck_base[path][group] = 0x2D;
  1523. pw2g->index_bw40_base[path][group] = 0x2D;
  1524. }
  1525. for (cnt = 0; cnt < MAX_TX_COUNT; cnt++) {
  1526. if (cnt == 0) {
  1527. pw2g->bw20_diff[path][0] = 0x02;
  1528. pw2g->ofdm_diff[path][0] = 0x04;
  1529. } else {
  1530. pw2g->bw20_diff[path][cnt] = 0xFE;
  1531. pw2g->bw40_diff[path][cnt] = 0xFE;
  1532. pw2g->cck_diff[path][cnt] = 0xFE;
  1533. pw2g->ofdm_diff[path][cnt] = 0xFE;
  1534. }
  1535. }
  1536. }
  1537. return;
  1538. }
  1539. for (path = 0; path < MAX_RF_PATH; path++) {
  1540. /*2.4G default value*/
  1541. for (group = 0; group < MAX_CHNL_GROUP_24G; group++) {
  1542. pw2g->index_cck_base[path][group] = hwinfo[addr++];
  1543. if (pw2g->index_cck_base[path][group] == 0xFF)
  1544. pw2g->index_cck_base[path][group] = 0x2D;
  1545. }
  1546. for (group = 0; group < MAX_CHNL_GROUP_24G - 1; group++) {
  1547. pw2g->index_bw40_base[path][group] = hwinfo[addr++];
  1548. if (pw2g->index_bw40_base[path][group] == 0xFF)
  1549. pw2g->index_bw40_base[path][group] = 0x2D;
  1550. }
  1551. for (cnt = 0; cnt < MAX_TX_COUNT; cnt++) {
  1552. if (cnt == 0) {
  1553. pw2g->bw40_diff[path][cnt] = 0;
  1554. if (hwinfo[addr] == 0xFF) {
  1555. pw2g->bw20_diff[path][cnt] = 0x02;
  1556. } else {
  1557. pw2g->bw20_diff[path][cnt] =
  1558. (hwinfo[addr] & 0xf0) >> 4;
  1559. /*bit sign number to 8 bit sign number*/
  1560. if (pw2g->bw20_diff[path][cnt] & BIT(3))
  1561. pw2g->bw20_diff[path][cnt] |=
  1562. 0xF0;
  1563. }
  1564. if (hwinfo[addr] == 0xFF) {
  1565. pw2g->ofdm_diff[path][cnt] = 0x04;
  1566. } else {
  1567. pw2g->ofdm_diff[path][cnt] =
  1568. (hwinfo[addr] & 0x0f);
  1569. /*bit sign number to 8 bit sign number*/
  1570. if (pw2g->ofdm_diff[path][cnt] & BIT(3))
  1571. pw2g->ofdm_diff[path][cnt] |=
  1572. 0xF0;
  1573. }
  1574. pw2g->cck_diff[path][cnt] = 0;
  1575. addr++;
  1576. } else {
  1577. if (hwinfo[addr] == 0xFF) {
  1578. pw2g->bw40_diff[path][cnt] = 0xFE;
  1579. } else {
  1580. pw2g->bw40_diff[path][cnt] =
  1581. (hwinfo[addr] & 0xf0) >> 4;
  1582. if (pw2g->bw40_diff[path][cnt] & BIT(3))
  1583. pw2g->bw40_diff[path][cnt] |=
  1584. 0xF0;
  1585. }
  1586. if (hwinfo[addr] == 0xFF) {
  1587. pw2g->bw20_diff[path][cnt] = 0xFE;
  1588. } else {
  1589. pw2g->bw20_diff[path][cnt] =
  1590. (hwinfo[addr] & 0x0f);
  1591. if (pw2g->bw20_diff[path][cnt] & BIT(3))
  1592. pw2g->bw20_diff[path][cnt] |=
  1593. 0xF0;
  1594. }
  1595. addr++;
  1596. if (hwinfo[addr] == 0xFF) {
  1597. pw2g->ofdm_diff[path][cnt] = 0xFE;
  1598. } else {
  1599. pw2g->ofdm_diff[path][cnt] =
  1600. (hwinfo[addr] & 0xf0) >> 4;
  1601. if (pw2g->ofdm_diff[path][cnt] & BIT(3))
  1602. pw2g->ofdm_diff[path][cnt] |=
  1603. 0xF0;
  1604. }
  1605. if (hwinfo[addr] == 0xFF)
  1606. pw2g->cck_diff[path][cnt] = 0xFE;
  1607. else {
  1608. pw2g->cck_diff[path][cnt] =
  1609. (hwinfo[addr] & 0x0f);
  1610. if (pw2g->cck_diff[path][cnt] & BIT(3))
  1611. pw2g->cck_diff[path][cnt] |=
  1612. 0xF0;
  1613. }
  1614. addr++;
  1615. }
  1616. }
  1617. /*5G default value*/
  1618. for (group = 0; group < MAX_CHNL_GROUP_5G; group++) {
  1619. pw5g->index_bw40_base[path][group] = hwinfo[addr++];
  1620. if (pw5g->index_bw40_base[path][group] == 0xFF)
  1621. pw5g->index_bw40_base[path][group] = 0xFE;
  1622. }
  1623. for (cnt = 0; cnt < MAX_TX_COUNT; cnt++) {
  1624. if (cnt == 0) {
  1625. pw5g->bw40_diff[path][cnt] = 0;
  1626. if (hwinfo[addr] == 0xFF) {
  1627. pw5g->bw20_diff[path][cnt] = 0;
  1628. } else {
  1629. pw5g->bw20_diff[path][0] =
  1630. (hwinfo[addr] & 0xf0) >> 4;
  1631. if (pw5g->bw20_diff[path][cnt] & BIT(3))
  1632. pw5g->bw20_diff[path][cnt] |=
  1633. 0xF0;
  1634. }
  1635. if (hwinfo[addr] == 0xFF)
  1636. pw5g->ofdm_diff[path][cnt] = 0x04;
  1637. else {
  1638. pw5g->ofdm_diff[path][0] =
  1639. (hwinfo[addr] & 0x0f);
  1640. if (pw5g->ofdm_diff[path][cnt] & BIT(3))
  1641. pw5g->ofdm_diff[path][cnt] |=
  1642. 0xF0;
  1643. }
  1644. addr++;
  1645. } else {
  1646. if (hwinfo[addr] == 0xFF) {
  1647. pw5g->bw40_diff[path][cnt] = 0xFE;
  1648. } else {
  1649. pw5g->bw40_diff[path][cnt] =
  1650. (hwinfo[addr] & 0xf0) >> 4;
  1651. if (pw5g->bw40_diff[path][cnt] & BIT(3))
  1652. pw5g->bw40_diff[path][cnt] |= 0xF0;
  1653. }
  1654. if (hwinfo[addr] == 0xFF) {
  1655. pw5g->bw20_diff[path][cnt] = 0xFE;
  1656. } else {
  1657. pw5g->bw20_diff[path][cnt] =
  1658. (hwinfo[addr] & 0x0f);
  1659. if (pw5g->bw20_diff[path][cnt] & BIT(3))
  1660. pw5g->bw20_diff[path][cnt] |= 0xF0;
  1661. }
  1662. addr++;
  1663. }
  1664. }
  1665. if (hwinfo[addr] == 0xFF) {
  1666. pw5g->ofdm_diff[path][1] = 0xFE;
  1667. pw5g->ofdm_diff[path][2] = 0xFE;
  1668. } else {
  1669. pw5g->ofdm_diff[path][1] = (hwinfo[addr] & 0xf0) >> 4;
  1670. pw5g->ofdm_diff[path][2] = (hwinfo[addr] & 0x0f);
  1671. }
  1672. addr++;
  1673. if (hwinfo[addr] == 0xFF)
  1674. pw5g->ofdm_diff[path][3] = 0xFE;
  1675. else
  1676. pw5g->ofdm_diff[path][3] = (hwinfo[addr] & 0x0f);
  1677. addr++;
  1678. for (cnt = 1; cnt < MAX_TX_COUNT; cnt++) {
  1679. if (pw5g->ofdm_diff[path][cnt] == 0xFF)
  1680. pw5g->ofdm_diff[path][cnt] = 0xFE;
  1681. else if (pw5g->ofdm_diff[path][cnt] & BIT(3))
  1682. pw5g->ofdm_diff[path][cnt] |= 0xF0;
  1683. }
  1684. }
  1685. }
  1686. static void _rtl8723be_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1687. bool autoload_fail,
  1688. u8 *hwinfo)
  1689. {
  1690. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1691. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1692. struct txpower_info_2g pw2g;
  1693. struct txpower_info_5g pw5g;
  1694. u8 rf_path, index;
  1695. u8 i;
  1696. _rtl8723be_read_power_value_fromprom(hw, &pw2g, &pw5g, autoload_fail,
  1697. hwinfo);
  1698. for (rf_path = 0; rf_path < 2; rf_path++) {
  1699. for (i = 0; i < 14; i++) {
  1700. index = _rtl8723be_get_chnl_group(i+1);
  1701. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1702. pw2g.index_cck_base[rf_path][index];
  1703. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1704. pw2g.index_bw40_base[rf_path][index];
  1705. }
  1706. for (i = 0; i < MAX_TX_COUNT; i++) {
  1707. rtlefuse->txpwr_ht20diff[rf_path][i] =
  1708. pw2g.bw20_diff[rf_path][i];
  1709. rtlefuse->txpwr_ht40diff[rf_path][i] =
  1710. pw2g.bw40_diff[rf_path][i];
  1711. rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
  1712. pw2g.ofdm_diff[rf_path][i];
  1713. }
  1714. for (i = 0; i < 14; i++) {
  1715. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1716. "RF(%d)-Ch(%d) [CCK / HT40_1S ] = [0x%x / 0x%x ]\n",
  1717. rf_path, i,
  1718. rtlefuse->txpwrlevel_cck[rf_path][i],
  1719. rtlefuse->txpwrlevel_ht40_1s[rf_path][i]);
  1720. }
  1721. }
  1722. if (!autoload_fail)
  1723. rtlefuse->eeprom_thermalmeter =
  1724. hwinfo[EEPROM_THERMAL_METER_88E];
  1725. else
  1726. rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
  1727. if (rtlefuse->eeprom_thermalmeter == 0xff || autoload_fail) {
  1728. rtlefuse->apk_thermalmeterignore = true;
  1729. rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
  1730. }
  1731. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1732. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1733. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  1734. if (!autoload_fail) {
  1735. rtlefuse->eeprom_regulatory =
  1736. hwinfo[EEPROM_RF_BOARD_OPTION_88E] & 0x07;/*bit0~2*/
  1737. if (hwinfo[EEPROM_RF_BOARD_OPTION_88E] == 0xFF)
  1738. rtlefuse->eeprom_regulatory = 0;
  1739. } else {
  1740. rtlefuse->eeprom_regulatory = 0;
  1741. }
  1742. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1743. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  1744. }
  1745. static void _rtl8723be_read_adapter_info(struct ieee80211_hw *hw,
  1746. bool pseudo_test)
  1747. {
  1748. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1749. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1750. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1751. u16 i, usvalue;
  1752. u8 hwinfo[HWSET_MAX_SIZE];
  1753. u16 eeprom_id;
  1754. bool is_toshiba_smid1 = false;
  1755. bool is_toshiba_smid2 = false;
  1756. bool is_samsung_smid = false;
  1757. bool is_lenovo_smid = false;
  1758. u16 toshiba_smid1[] = {
  1759. 0x6151, 0x6152, 0x6154, 0x6155, 0x6177, 0x6178, 0x6179, 0x6180,
  1760. 0x7151, 0x7152, 0x7154, 0x7155, 0x7177, 0x7178, 0x7179, 0x7180,
  1761. 0x8151, 0x8152, 0x8154, 0x8155, 0x8181, 0x8182, 0x8184, 0x8185,
  1762. 0x9151, 0x9152, 0x9154, 0x9155, 0x9181, 0x9182, 0x9184, 0x9185
  1763. };
  1764. u16 toshiba_smid2[] = {
  1765. 0x6181, 0x6184, 0x6185, 0x7181, 0x7182, 0x7184, 0x7185, 0x8181,
  1766. 0x8182, 0x8184, 0x8185, 0x9181, 0x9182, 0x9184, 0x9185
  1767. };
  1768. u16 samsung_smid[] = {
  1769. 0x6191, 0x6192, 0x6193, 0x7191, 0x7192, 0x7193, 0x8191, 0x8192,
  1770. 0x8193, 0x9191, 0x9192, 0x9193
  1771. };
  1772. u16 lenovo_smid[] = {
  1773. 0x8195, 0x9195, 0x7194, 0x8200, 0x8201, 0x8202, 0x9199, 0x9200
  1774. };
  1775. if (pseudo_test) {
  1776. /* needs to be added */
  1777. return;
  1778. }
  1779. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1780. rtl_efuse_shadow_map_update(hw);
  1781. memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1782. HWSET_MAX_SIZE);
  1783. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1784. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1785. "RTL819X Not boot from eeprom, check it !!");
  1786. }
  1787. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, ("MAP\n"),
  1788. hwinfo, HWSET_MAX_SIZE);
  1789. eeprom_id = *((u16 *)&hwinfo[0]);
  1790. if (eeprom_id != RTL8723BE_EEPROM_ID) {
  1791. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1792. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  1793. rtlefuse->autoload_failflag = true;
  1794. } else {
  1795. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1796. rtlefuse->autoload_failflag = false;
  1797. }
  1798. if (rtlefuse->autoload_failflag)
  1799. return;
  1800. rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
  1801. rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
  1802. rtlefuse->eeprom_svid = *(u16 *)&hwinfo[EEPROM_SVID];
  1803. rtlefuse->eeprom_smid = *(u16 *)&hwinfo[EEPROM_SMID];
  1804. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1805. "EEPROMId = 0x%4x\n", eeprom_id);
  1806. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1807. "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
  1808. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1809. "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
  1810. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1811. "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
  1812. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1813. "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
  1814. for (i = 0; i < 6; i += 2) {
  1815. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1816. *((u16 *)(&rtlefuse->dev_addr[i])) = usvalue;
  1817. }
  1818. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "dev_addr: %pM\n",
  1819. rtlefuse->dev_addr);
  1820. /*parse xtal*/
  1821. rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_8723BE];
  1822. if (rtlefuse->crystalcap == 0xFF)
  1823. rtlefuse->crystalcap = 0x20;
  1824. _rtl8723be_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
  1825. hwinfo);
  1826. rtl8723be_read_bt_coexist_info_from_hwpg(hw,
  1827. rtlefuse->autoload_failflag,
  1828. hwinfo);
  1829. rtlefuse->eeprom_channelplan = hwinfo[EEPROM_CHANNELPLAN];
  1830. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1831. rtlefuse->txpwr_fromeprom = true;
  1832. rtlefuse->eeprom_oemid = hwinfo[EEPROM_CUSTOMER_ID];
  1833. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1834. "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
  1835. /* set channel plan to world wide 13 */
  1836. rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
  1837. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1838. /* Does this one have a Toshiba SMID from group 1? */
  1839. for (i = 0; i < sizeof(toshiba_smid1) / sizeof(u16); i++) {
  1840. if (rtlefuse->eeprom_smid == toshiba_smid1[i]) {
  1841. is_toshiba_smid1 = true;
  1842. break;
  1843. }
  1844. }
  1845. /* Does this one have a Toshiba SMID from group 2? */
  1846. for (i = 0; i < sizeof(toshiba_smid2) / sizeof(u16); i++) {
  1847. if (rtlefuse->eeprom_smid == toshiba_smid2[i]) {
  1848. is_toshiba_smid2 = true;
  1849. break;
  1850. }
  1851. }
  1852. /* Does this one have a Samsung SMID? */
  1853. for (i = 0; i < sizeof(samsung_smid) / sizeof(u16); i++) {
  1854. if (rtlefuse->eeprom_smid == samsung_smid[i]) {
  1855. is_samsung_smid = true;
  1856. break;
  1857. }
  1858. }
  1859. /* Does this one have a Lenovo SMID? */
  1860. for (i = 0; i < sizeof(lenovo_smid) / sizeof(u16); i++) {
  1861. if (rtlefuse->eeprom_smid == lenovo_smid[i]) {
  1862. is_lenovo_smid = true;
  1863. break;
  1864. }
  1865. }
  1866. switch (rtlefuse->eeprom_oemid) {
  1867. case EEPROM_CID_DEFAULT:
  1868. if (rtlefuse->eeprom_did == 0x8176) {
  1869. if (rtlefuse->eeprom_svid == 0x10EC &&
  1870. is_toshiba_smid1) {
  1871. rtlhal->oem_id = RT_CID_TOSHIBA;
  1872. } else if (rtlefuse->eeprom_svid == 0x1025) {
  1873. rtlhal->oem_id = RT_CID_819X_ACER;
  1874. } else if (rtlefuse->eeprom_svid == 0x10EC &&
  1875. is_samsung_smid) {
  1876. rtlhal->oem_id = RT_CID_819X_SAMSUNG;
  1877. } else if (rtlefuse->eeprom_svid == 0x10EC &&
  1878. is_lenovo_smid) {
  1879. rtlhal->oem_id = RT_CID_819X_LENOVO;
  1880. } else if ((rtlefuse->eeprom_svid == 0x10EC &&
  1881. rtlefuse->eeprom_smid == 0x8197) ||
  1882. (rtlefuse->eeprom_svid == 0x10EC &&
  1883. rtlefuse->eeprom_smid == 0x9196)) {
  1884. rtlhal->oem_id = RT_CID_819X_CLEVO;
  1885. } else if ((rtlefuse->eeprom_svid == 0x1028 &&
  1886. rtlefuse->eeprom_smid == 0x8194) ||
  1887. (rtlefuse->eeprom_svid == 0x1028 &&
  1888. rtlefuse->eeprom_smid == 0x8198) ||
  1889. (rtlefuse->eeprom_svid == 0x1028 &&
  1890. rtlefuse->eeprom_smid == 0x9197) ||
  1891. (rtlefuse->eeprom_svid == 0x1028 &&
  1892. rtlefuse->eeprom_smid == 0x9198)) {
  1893. rtlhal->oem_id = RT_CID_819X_DELL;
  1894. } else if ((rtlefuse->eeprom_svid == 0x103C &&
  1895. rtlefuse->eeprom_smid == 0x1629)) {
  1896. rtlhal->oem_id = RT_CID_819X_HP;
  1897. } else if ((rtlefuse->eeprom_svid == 0x1A32 &&
  1898. rtlefuse->eeprom_smid == 0x2315)) {
  1899. rtlhal->oem_id = RT_CID_819X_QMI;
  1900. } else if ((rtlefuse->eeprom_svid == 0x10EC &&
  1901. rtlefuse->eeprom_smid == 0x8203)) {
  1902. rtlhal->oem_id = RT_CID_819X_PRONETS;
  1903. } else if ((rtlefuse->eeprom_svid == 0x1043 &&
  1904. rtlefuse->eeprom_smid == 0x84B5)) {
  1905. rtlhal->oem_id = RT_CID_819X_EDIMAX_ASUS;
  1906. } else {
  1907. rtlhal->oem_id = RT_CID_DEFAULT;
  1908. }
  1909. } else if (rtlefuse->eeprom_did == 0x8178) {
  1910. if (rtlefuse->eeprom_svid == 0x10EC &&
  1911. is_toshiba_smid2)
  1912. rtlhal->oem_id = RT_CID_TOSHIBA;
  1913. else if (rtlefuse->eeprom_svid == 0x1025)
  1914. rtlhal->oem_id = RT_CID_819X_ACER;
  1915. else if ((rtlefuse->eeprom_svid == 0x10EC &&
  1916. rtlefuse->eeprom_smid == 0x8186))
  1917. rtlhal->oem_id = RT_CID_819X_PRONETS;
  1918. else if ((rtlefuse->eeprom_svid == 0x1043 &&
  1919. rtlefuse->eeprom_smid == 0x84B6))
  1920. rtlhal->oem_id =
  1921. RT_CID_819X_EDIMAX_ASUS;
  1922. else
  1923. rtlhal->oem_id = RT_CID_DEFAULT;
  1924. } else {
  1925. rtlhal->oem_id = RT_CID_DEFAULT;
  1926. }
  1927. break;
  1928. case EEPROM_CID_TOSHIBA:
  1929. rtlhal->oem_id = RT_CID_TOSHIBA;
  1930. break;
  1931. case EEPROM_CID_CCX:
  1932. rtlhal->oem_id = RT_CID_CCX;
  1933. break;
  1934. case EEPROM_CID_QMI:
  1935. rtlhal->oem_id = RT_CID_819X_QMI;
  1936. break;
  1937. case EEPROM_CID_WHQL:
  1938. break;
  1939. default:
  1940. rtlhal->oem_id = RT_CID_DEFAULT;
  1941. break;
  1942. }
  1943. }
  1944. }
  1945. static void _rtl8723be_hal_customized_behavior(struct ieee80211_hw *hw)
  1946. {
  1947. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1948. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1949. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1950. pcipriv->ledctl.led_opendrain = true;
  1951. switch (rtlhal->oem_id) {
  1952. case RT_CID_819X_HP:
  1953. pcipriv->ledctl.led_opendrain = true;
  1954. break;
  1955. case RT_CID_819X_LENOVO:
  1956. case RT_CID_DEFAULT:
  1957. case RT_CID_TOSHIBA:
  1958. case RT_CID_CCX:
  1959. case RT_CID_819X_ACER:
  1960. case RT_CID_WHQL:
  1961. default:
  1962. break;
  1963. }
  1964. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1965. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  1966. }
  1967. void rtl8723be_read_eeprom_info(struct ieee80211_hw *hw)
  1968. {
  1969. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1970. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1971. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1972. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1973. u8 tmp_u1b;
  1974. rtlhal->version = _rtl8723be_read_chip_version(hw);
  1975. if (get_rf_type(rtlphy) == RF_1T1R)
  1976. rtlpriv->dm.rfpath_rxenable[0] = true;
  1977. else
  1978. rtlpriv->dm.rfpath_rxenable[0] =
  1979. rtlpriv->dm.rfpath_rxenable[1] = true;
  1980. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  1981. rtlhal->version);
  1982. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1983. if (tmp_u1b & BIT(4)) {
  1984. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1985. rtlefuse->epromtype = EEPROM_93C46;
  1986. } else {
  1987. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1988. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1989. }
  1990. if (tmp_u1b & BIT(5)) {
  1991. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1992. rtlefuse->autoload_failflag = false;
  1993. _rtl8723be_read_adapter_info(hw, false);
  1994. } else {
  1995. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
  1996. }
  1997. _rtl8723be_hal_customized_behavior(hw);
  1998. }
  1999. static u8 _rtl8723be_mrate_idx_to_arfr_id(struct ieee80211_hw *hw,
  2000. u8 rate_index)
  2001. {
  2002. u8 ret = 0;
  2003. switch (rate_index) {
  2004. case RATR_INX_WIRELESS_NGB:
  2005. ret = 1;
  2006. break;
  2007. case RATR_INX_WIRELESS_N:
  2008. case RATR_INX_WIRELESS_NG:
  2009. ret = 5;
  2010. break;
  2011. case RATR_INX_WIRELESS_NB:
  2012. ret = 3;
  2013. break;
  2014. case RATR_INX_WIRELESS_GB:
  2015. ret = 6;
  2016. break;
  2017. case RATR_INX_WIRELESS_G:
  2018. ret = 7;
  2019. break;
  2020. case RATR_INX_WIRELESS_B:
  2021. ret = 8;
  2022. break;
  2023. default:
  2024. ret = 0;
  2025. break;
  2026. }
  2027. return ret;
  2028. }
  2029. static void rtl8723be_update_hal_rate_mask(struct ieee80211_hw *hw,
  2030. struct ieee80211_sta *sta,
  2031. u8 rssi_level)
  2032. {
  2033. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2034. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  2035. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2036. struct rtl_sta_info *sta_entry = NULL;
  2037. u32 ratr_bitmap;
  2038. u8 ratr_index;
  2039. u8 curtxbw_40mhz = (sta->ht_cap.cap &
  2040. IEEE80211_HT_CAP_SUP_WIDTH_20_40) ? 1 : 0;
  2041. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  2042. 1 : 0;
  2043. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  2044. 1 : 0;
  2045. enum wireless_mode wirelessmode = 0;
  2046. bool shortgi = false;
  2047. u8 rate_mask[7];
  2048. u8 macid = 0;
  2049. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  2050. wirelessmode = sta_entry->wireless_mode;
  2051. if (mac->opmode == NL80211_IFTYPE_STATION ||
  2052. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  2053. curtxbw_40mhz = mac->bw_40;
  2054. else if (mac->opmode == NL80211_IFTYPE_AP ||
  2055. mac->opmode == NL80211_IFTYPE_ADHOC)
  2056. macid = sta->aid + 1;
  2057. ratr_bitmap = sta->supp_rates[0];
  2058. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  2059. ratr_bitmap = 0xfff;
  2060. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  2061. sta->ht_cap.mcs.rx_mask[0] << 12);
  2062. switch (wirelessmode) {
  2063. case WIRELESS_MODE_B:
  2064. ratr_index = RATR_INX_WIRELESS_B;
  2065. if (ratr_bitmap & 0x0000000c)
  2066. ratr_bitmap &= 0x0000000d;
  2067. else
  2068. ratr_bitmap &= 0x0000000f;
  2069. break;
  2070. case WIRELESS_MODE_G:
  2071. ratr_index = RATR_INX_WIRELESS_GB;
  2072. if (rssi_level == 1)
  2073. ratr_bitmap &= 0x00000f00;
  2074. else if (rssi_level == 2)
  2075. ratr_bitmap &= 0x00000ff0;
  2076. else
  2077. ratr_bitmap &= 0x00000ff5;
  2078. break;
  2079. case WIRELESS_MODE_N_24G:
  2080. case WIRELESS_MODE_N_5G:
  2081. ratr_index = RATR_INX_WIRELESS_NGB;
  2082. if (rtlphy->rf_type == RF_1T1R) {
  2083. if (curtxbw_40mhz) {
  2084. if (rssi_level == 1)
  2085. ratr_bitmap &= 0x000f0000;
  2086. else if (rssi_level == 2)
  2087. ratr_bitmap &= 0x000ff000;
  2088. else
  2089. ratr_bitmap &= 0x000ff015;
  2090. } else {
  2091. if (rssi_level == 1)
  2092. ratr_bitmap &= 0x000f0000;
  2093. else if (rssi_level == 2)
  2094. ratr_bitmap &= 0x000ff000;
  2095. else
  2096. ratr_bitmap &= 0x000ff005;
  2097. }
  2098. } else {
  2099. if (curtxbw_40mhz) {
  2100. if (rssi_level == 1)
  2101. ratr_bitmap &= 0x0f8f0000;
  2102. else if (rssi_level == 2)
  2103. ratr_bitmap &= 0x0f8ff000;
  2104. else
  2105. ratr_bitmap &= 0x0f8ff015;
  2106. } else {
  2107. if (rssi_level == 1)
  2108. ratr_bitmap &= 0x0f8f0000;
  2109. else if (rssi_level == 2)
  2110. ratr_bitmap &= 0x0f8ff000;
  2111. else
  2112. ratr_bitmap &= 0x0f8ff005;
  2113. }
  2114. }
  2115. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  2116. (!curtxbw_40mhz && curshortgi_20mhz)) {
  2117. if (macid == 0)
  2118. shortgi = true;
  2119. else if (macid == 1)
  2120. shortgi = false;
  2121. }
  2122. break;
  2123. default:
  2124. ratr_index = RATR_INX_WIRELESS_NGB;
  2125. if (rtlphy->rf_type == RF_1T2R)
  2126. ratr_bitmap &= 0x000ff0ff;
  2127. else
  2128. ratr_bitmap &= 0x0f0ff0ff;
  2129. break;
  2130. }
  2131. sta_entry->ratr_index = ratr_index;
  2132. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  2133. "ratr_bitmap :%x\n", ratr_bitmap);
  2134. *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
  2135. (ratr_index << 28);
  2136. rate_mask[0] = macid;
  2137. rate_mask[1] = _rtl8723be_mrate_idx_to_arfr_id(hw, ratr_index) |
  2138. (shortgi ? 0x80 : 0x00);
  2139. rate_mask[2] = curtxbw_40mhz;
  2140. rate_mask[3] = (u8)(ratr_bitmap & 0x000000ff);
  2141. rate_mask[4] = (u8)((ratr_bitmap & 0x0000ff00) >> 8);
  2142. rate_mask[5] = (u8)((ratr_bitmap & 0x00ff0000) >> 16);
  2143. rate_mask[6] = (u8)((ratr_bitmap & 0xff000000) >> 24);
  2144. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  2145. "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x:%x:%x\n",
  2146. ratr_index, ratr_bitmap,
  2147. rate_mask[0], rate_mask[1],
  2148. rate_mask[2], rate_mask[3],
  2149. rate_mask[4], rate_mask[5],
  2150. rate_mask[6]);
  2151. rtl8723be_fill_h2c_cmd(hw, H2C_8723B_RA_MASK, 7, rate_mask);
  2152. _rtl8723be_set_bcn_ctrl_reg(hw, BIT(3), 0);
  2153. }
  2154. void rtl8723be_update_hal_rate_tbl(struct ieee80211_hw *hw,
  2155. struct ieee80211_sta *sta,
  2156. u8 rssi_level)
  2157. {
  2158. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2159. if (rtlpriv->dm.useramask)
  2160. rtl8723be_update_hal_rate_mask(hw, sta, rssi_level);
  2161. }
  2162. void rtl8723be_update_channel_access_setting(struct ieee80211_hw *hw)
  2163. {
  2164. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2165. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2166. u16 sifs_timer;
  2167. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME, &mac->slot_time);
  2168. if (!mac->ht_enable)
  2169. sifs_timer = 0x0a0a;
  2170. else
  2171. sifs_timer = 0x0e0e;
  2172. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  2173. }
  2174. bool rtl8723be_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  2175. {
  2176. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2177. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2178. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  2179. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  2180. u8 u1tmp;
  2181. bool b_actuallyset = false;
  2182. if (rtlpriv->rtlhal.being_init_adapter)
  2183. return false;
  2184. if (ppsc->swrf_processing)
  2185. return false;
  2186. spin_lock(&rtlpriv->locks.rf_ps_lock);
  2187. if (ppsc->rfchange_inprogress) {
  2188. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  2189. return false;
  2190. } else {
  2191. ppsc->rfchange_inprogress = true;
  2192. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  2193. }
  2194. cur_rfstate = ppsc->rfpwr_state;
  2195. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
  2196. rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL_2) & ~(BIT(1)));
  2197. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
  2198. if (rtlphy->polarity_ctl)
  2199. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
  2200. else
  2201. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
  2202. if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
  2203. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2204. "GPIOChangeRF - HW Radio ON, RF ON\n");
  2205. e_rfpowerstate_toset = ERFON;
  2206. ppsc->hwradiooff = false;
  2207. b_actuallyset = true;
  2208. } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
  2209. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2210. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  2211. e_rfpowerstate_toset = ERFOFF;
  2212. ppsc->hwradiooff = true;
  2213. b_actuallyset = true;
  2214. }
  2215. if (b_actuallyset) {
  2216. spin_lock(&rtlpriv->locks.rf_ps_lock);
  2217. ppsc->rfchange_inprogress = false;
  2218. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  2219. } else {
  2220. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  2221. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  2222. spin_lock(&rtlpriv->locks.rf_ps_lock);
  2223. ppsc->rfchange_inprogress = false;
  2224. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  2225. }
  2226. *valid = 1;
  2227. return !ppsc->hwradiooff;
  2228. }
  2229. void rtl8723be_set_key(struct ieee80211_hw *hw, u32 key_index,
  2230. u8 *p_macaddr, bool is_group, u8 enc_algo,
  2231. bool is_wepkey, bool clear_all)
  2232. {
  2233. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2234. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2235. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2236. u8 *macaddr = p_macaddr;
  2237. u32 entry_id = 0;
  2238. bool is_pairwise = false;
  2239. static u8 cam_const_addr[4][6] = {
  2240. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  2241. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  2242. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  2243. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  2244. };
  2245. static u8 cam_const_broad[] = {
  2246. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  2247. };
  2248. if (clear_all) {
  2249. u8 idx = 0;
  2250. u8 cam_offset = 0;
  2251. u8 clear_number = 5;
  2252. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  2253. for (idx = 0; idx < clear_number; idx++) {
  2254. rtl_cam_mark_invalid(hw, cam_offset + idx);
  2255. rtl_cam_empty_entry(hw, cam_offset + idx);
  2256. if (idx < 5) {
  2257. memset(rtlpriv->sec.key_buf[idx], 0,
  2258. MAX_KEY_LEN);
  2259. rtlpriv->sec.key_len[idx] = 0;
  2260. }
  2261. }
  2262. } else {
  2263. switch (enc_algo) {
  2264. case WEP40_ENCRYPTION:
  2265. enc_algo = CAM_WEP40;
  2266. break;
  2267. case WEP104_ENCRYPTION:
  2268. enc_algo = CAM_WEP104;
  2269. break;
  2270. case TKIP_ENCRYPTION:
  2271. enc_algo = CAM_TKIP;
  2272. break;
  2273. case AESCCMP_ENCRYPTION:
  2274. enc_algo = CAM_AES;
  2275. break;
  2276. default:
  2277. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2278. "switch case not process\n");
  2279. enc_algo = CAM_TKIP;
  2280. break;
  2281. }
  2282. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  2283. macaddr = cam_const_addr[key_index];
  2284. entry_id = key_index;
  2285. } else {
  2286. if (is_group) {
  2287. macaddr = cam_const_broad;
  2288. entry_id = key_index;
  2289. } else {
  2290. if (mac->opmode == NL80211_IFTYPE_AP) {
  2291. entry_id = rtl_cam_get_free_entry(hw,
  2292. p_macaddr);
  2293. if (entry_id >= TOTAL_CAM_ENTRY) {
  2294. RT_TRACE(rtlpriv, COMP_SEC,
  2295. DBG_EMERG,
  2296. "Can not find free hw security cam entry\n");
  2297. return;
  2298. }
  2299. } else {
  2300. entry_id = CAM_PAIRWISE_KEY_POSITION;
  2301. }
  2302. key_index = PAIRWISE_KEYIDX;
  2303. is_pairwise = true;
  2304. }
  2305. }
  2306. if (rtlpriv->sec.key_len[key_index] == 0) {
  2307. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2308. "delete one entry, entry_id is %d\n",
  2309. entry_id);
  2310. if (mac->opmode == NL80211_IFTYPE_AP)
  2311. rtl_cam_del_entry(hw, p_macaddr);
  2312. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  2313. } else {
  2314. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2315. "add one entry\n");
  2316. if (is_pairwise) {
  2317. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2318. "set Pairwiase key\n");
  2319. rtl_cam_add_one_entry(hw, macaddr, key_index,
  2320. entry_id, enc_algo,
  2321. CAM_CONFIG_NO_USEDK,
  2322. rtlpriv->sec.key_buf[key_index]);
  2323. } else {
  2324. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2325. "set group key\n");
  2326. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  2327. rtl_cam_add_one_entry(hw,
  2328. rtlefuse->dev_addr,
  2329. PAIRWISE_KEYIDX,
  2330. CAM_PAIRWISE_KEY_POSITION,
  2331. enc_algo,
  2332. CAM_CONFIG_NO_USEDK,
  2333. rtlpriv->sec.key_buf
  2334. [entry_id]);
  2335. }
  2336. rtl_cam_add_one_entry(hw, macaddr, key_index,
  2337. entry_id, enc_algo,
  2338. CAM_CONFIG_NO_USEDK,
  2339. rtlpriv->sec.key_buf[entry_id]);
  2340. }
  2341. }
  2342. }
  2343. }
  2344. void rtl8723be_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  2345. bool auto_load_fail, u8 *hwinfo)
  2346. {
  2347. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2348. u8 value;
  2349. u32 tmpu_32;
  2350. if (!auto_load_fail) {
  2351. tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  2352. if (tmpu_32 & BIT(18))
  2353. rtlpriv->btcoexist.btc_info.btcoexist = 1;
  2354. else
  2355. rtlpriv->btcoexist.btc_info.btcoexist = 0;
  2356. value = hwinfo[EEPROM_RF_BT_SETTING_8723B];
  2357. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8723B;
  2358. rtlpriv->btcoexist.btc_info.ant_num = (value & 0x1);
  2359. } else {
  2360. rtlpriv->btcoexist.btc_info.btcoexist = 0;
  2361. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8723B;
  2362. rtlpriv->btcoexist.btc_info.ant_num = ANT_X2;
  2363. }
  2364. }
  2365. void rtl8723be_bt_reg_init(struct ieee80211_hw *hw)
  2366. {
  2367. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2368. /* 0:Low, 1:High, 2:From Efuse. */
  2369. rtlpriv->btcoexist.reg_bt_iso = 2;
  2370. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  2371. rtlpriv->btcoexist.reg_bt_sco = 3;
  2372. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  2373. rtlpriv->btcoexist.reg_bt_sco = 0;
  2374. }
  2375. void rtl8723be_bt_hw_init(struct ieee80211_hw *hw)
  2376. {
  2377. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2378. if (rtlpriv->cfg->ops->get_btc_status())
  2379. rtlpriv->btcoexist.btc_ops->btc_init_hw_config(rtlpriv);
  2380. }
  2381. void rtl8723be_suspend(struct ieee80211_hw *hw)
  2382. {
  2383. }
  2384. void rtl8723be_resume(struct ieee80211_hw *hw)
  2385. {
  2386. }