hw.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../efuse.h"
  27. #include "../base.h"
  28. #include "../regd.h"
  29. #include "../cam.h"
  30. #include "../ps.h"
  31. #include "../pci.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "phy.h"
  35. #include "dm.h"
  36. #include "fw.h"
  37. #include "led.h"
  38. #include "hw.h"
  39. #include "../pwrseqcmd.h"
  40. #include "pwrseq.h"
  41. #define LLT_CONFIG 5
  42. static void _rtl92ee_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  43. u8 set_bits, u8 clear_bits)
  44. {
  45. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  46. struct rtl_priv *rtlpriv = rtl_priv(hw);
  47. rtlpci->reg_bcn_ctrl_val |= set_bits;
  48. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  49. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
  50. }
  51. static void _rtl92ee_stop_tx_beacon(struct ieee80211_hw *hw)
  52. {
  53. struct rtl_priv *rtlpriv = rtl_priv(hw);
  54. u8 tmp;
  55. tmp = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  56. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp & (~BIT(6)));
  57. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  58. tmp = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  59. tmp &= ~(BIT(0));
  60. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp);
  61. }
  62. static void _rtl92ee_resume_tx_beacon(struct ieee80211_hw *hw)
  63. {
  64. struct rtl_priv *rtlpriv = rtl_priv(hw);
  65. u8 tmp;
  66. tmp = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  67. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp | BIT(6));
  68. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  69. tmp = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  70. tmp |= BIT(0);
  71. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp);
  72. }
  73. static void _rtl92ee_enable_bcn_sub_func(struct ieee80211_hw *hw)
  74. {
  75. _rtl92ee_set_bcn_ctrl_reg(hw, 0, BIT(1));
  76. }
  77. static void _rtl92ee_disable_bcn_sub_func(struct ieee80211_hw *hw)
  78. {
  79. _rtl92ee_set_bcn_ctrl_reg(hw, BIT(1), 0);
  80. }
  81. static void _rtl92ee_set_fw_clock_on(struct ieee80211_hw *hw,
  82. u8 rpwm_val, bool b_need_turn_off_ckk)
  83. {
  84. struct rtl_priv *rtlpriv = rtl_priv(hw);
  85. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  86. bool b_support_remote_wake_up;
  87. u32 count = 0, isr_regaddr, content;
  88. bool b_schedule_timer = b_need_turn_off_ckk;
  89. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  90. (u8 *)(&b_support_remote_wake_up));
  91. if (!rtlhal->fw_ready)
  92. return;
  93. if (!rtlpriv->psc.fw_current_inpsmode)
  94. return;
  95. while (1) {
  96. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  97. if (rtlhal->fw_clk_change_in_progress) {
  98. while (rtlhal->fw_clk_change_in_progress) {
  99. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  100. count++;
  101. udelay(100);
  102. if (count > 1000)
  103. return;
  104. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  105. }
  106. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  107. } else {
  108. rtlhal->fw_clk_change_in_progress = false;
  109. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  110. break;
  111. }
  112. }
  113. if (IS_IN_LOW_POWER_STATE_92E(rtlhal->fw_ps_state)) {
  114. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_SET_RPWM,
  115. (u8 *)(&rpwm_val));
  116. if (FW_PS_IS_ACK(rpwm_val)) {
  117. isr_regaddr = REG_HISR;
  118. content = rtl_read_dword(rtlpriv, isr_regaddr);
  119. while (!(content & IMR_CPWM) && (count < 500)) {
  120. udelay(50);
  121. count++;
  122. content = rtl_read_dword(rtlpriv, isr_regaddr);
  123. }
  124. if (content & IMR_CPWM) {
  125. rtl_write_word(rtlpriv, isr_regaddr, 0x0100);
  126. rtlhal->fw_ps_state = FW_PS_STATE_RF_ON_92E;
  127. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  128. "Receive CPWM INT!!! PSState = %X\n",
  129. rtlhal->fw_ps_state);
  130. }
  131. }
  132. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  133. rtlhal->fw_clk_change_in_progress = false;
  134. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  135. if (b_schedule_timer) {
  136. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  137. jiffies + MSECS(10));
  138. }
  139. } else {
  140. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  141. rtlhal->fw_clk_change_in_progress = false;
  142. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  143. }
  144. }
  145. static void _rtl92ee_set_fw_clock_off(struct ieee80211_hw *hw, u8 rpwm_val)
  146. {
  147. struct rtl_priv *rtlpriv = rtl_priv(hw);
  148. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  149. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  150. struct rtl8192_tx_ring *ring;
  151. enum rf_pwrstate rtstate;
  152. bool b_schedule_timer = false;
  153. u8 queue;
  154. if (!rtlhal->fw_ready)
  155. return;
  156. if (!rtlpriv->psc.fw_current_inpsmode)
  157. return;
  158. if (!rtlhal->allow_sw_to_change_hwclc)
  159. return;
  160. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, (u8 *)(&rtstate));
  161. if (rtstate == ERFOFF || rtlpriv->psc.inactive_pwrstate == ERFOFF)
  162. return;
  163. for (queue = 0; queue < RTL_PCI_MAX_TX_QUEUE_COUNT; queue++) {
  164. ring = &rtlpci->tx_ring[queue];
  165. if (skb_queue_len(&ring->queue)) {
  166. b_schedule_timer = true;
  167. break;
  168. }
  169. }
  170. if (b_schedule_timer) {
  171. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  172. jiffies + MSECS(10));
  173. return;
  174. }
  175. if (FW_PS_STATE(rtlhal->fw_ps_state) != FW_PS_STATE_RF_OFF_LOW_PWR) {
  176. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  177. if (!rtlhal->fw_clk_change_in_progress) {
  178. rtlhal->fw_clk_change_in_progress = true;
  179. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  180. rtlhal->fw_ps_state = FW_PS_STATE(rpwm_val);
  181. rtl_write_word(rtlpriv, REG_HISR, 0x0100);
  182. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  183. (u8 *)(&rpwm_val));
  184. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  185. rtlhal->fw_clk_change_in_progress = false;
  186. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  187. } else {
  188. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  189. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  190. jiffies + MSECS(10));
  191. }
  192. }
  193. }
  194. static void _rtl92ee_set_fw_ps_rf_on(struct ieee80211_hw *hw)
  195. {
  196. u8 rpwm_val = 0;
  197. rpwm_val |= (FW_PS_STATE_RF_OFF_92E | FW_PS_ACK);
  198. _rtl92ee_set_fw_clock_on(hw, rpwm_val, true);
  199. }
  200. static void _rtl92ee_set_fw_ps_rf_off_low_power(struct ieee80211_hw *hw)
  201. {
  202. u8 rpwm_val = 0;
  203. rpwm_val |= FW_PS_STATE_RF_OFF_LOW_PWR;
  204. _rtl92ee_set_fw_clock_off(hw, rpwm_val);
  205. }
  206. void rtl92ee_fw_clk_off_timer_callback(unsigned long data)
  207. {
  208. struct ieee80211_hw *hw = (struct ieee80211_hw *)data;
  209. _rtl92ee_set_fw_ps_rf_off_low_power(hw);
  210. }
  211. static void _rtl92ee_fwlps_leave(struct ieee80211_hw *hw)
  212. {
  213. struct rtl_priv *rtlpriv = rtl_priv(hw);
  214. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  215. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  216. bool fw_current_inps = false;
  217. u8 rpwm_val = 0, fw_pwrmode = FW_PS_ACTIVE_MODE;
  218. if (ppsc->low_power_enable) {
  219. rpwm_val = (FW_PS_STATE_ALL_ON_92E | FW_PS_ACK);/* RF on */
  220. _rtl92ee_set_fw_clock_on(hw, rpwm_val, false);
  221. rtlhal->allow_sw_to_change_hwclc = false;
  222. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  223. (u8 *)(&fw_pwrmode));
  224. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  225. (u8 *)(&fw_current_inps));
  226. } else {
  227. rpwm_val = FW_PS_STATE_ALL_ON_92E; /* RF on */
  228. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  229. (u8 *)(&rpwm_val));
  230. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  231. (u8 *)(&fw_pwrmode));
  232. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  233. (u8 *)(&fw_current_inps));
  234. }
  235. }
  236. static void _rtl92ee_fwlps_enter(struct ieee80211_hw *hw)
  237. {
  238. struct rtl_priv *rtlpriv = rtl_priv(hw);
  239. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  240. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  241. bool fw_current_inps = true;
  242. u8 rpwm_val;
  243. if (ppsc->low_power_enable) {
  244. rpwm_val = FW_PS_STATE_RF_OFF_LOW_PWR; /* RF off */
  245. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  246. (u8 *)(&fw_current_inps));
  247. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  248. (u8 *)(&ppsc->fwctrl_psmode));
  249. rtlhal->allow_sw_to_change_hwclc = true;
  250. _rtl92ee_set_fw_clock_off(hw, rpwm_val);
  251. } else {
  252. rpwm_val = FW_PS_STATE_RF_OFF_92E; /* RF off */
  253. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  254. (u8 *)(&fw_current_inps));
  255. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  256. (u8 *)(&ppsc->fwctrl_psmode));
  257. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  258. (u8 *)(&rpwm_val));
  259. }
  260. }
  261. void rtl92ee_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  262. {
  263. struct rtl_priv *rtlpriv = rtl_priv(hw);
  264. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  265. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  266. switch (variable) {
  267. case HW_VAR_RCR:
  268. *((u32 *)(val)) = rtlpci->receive_config;
  269. break;
  270. case HW_VAR_RF_STATE:
  271. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  272. break;
  273. case HW_VAR_FWLPS_RF_ON:{
  274. enum rf_pwrstate rfstate;
  275. u32 val_rcr;
  276. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
  277. (u8 *)(&rfstate));
  278. if (rfstate == ERFOFF) {
  279. *((bool *)(val)) = true;
  280. } else {
  281. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  282. val_rcr &= 0x00070000;
  283. if (val_rcr)
  284. *((bool *)(val)) = false;
  285. else
  286. *((bool *)(val)) = true;
  287. }
  288. }
  289. break;
  290. case HW_VAR_FW_PSMODE_STATUS:
  291. *((bool *)(val)) = ppsc->fw_current_inpsmode;
  292. break;
  293. case HW_VAR_CORRECT_TSF:{
  294. u64 tsf;
  295. u32 *ptsf_low = (u32 *)&tsf;
  296. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  297. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  298. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  299. *((u64 *)(val)) = tsf;
  300. }
  301. break;
  302. default:
  303. RT_TRACE(rtlpriv, COMP_ERR, DBG_DMESG,
  304. "switch case not process %x\n", variable);
  305. break;
  306. }
  307. }
  308. static void _rtl92ee_download_rsvd_page(struct ieee80211_hw *hw)
  309. {
  310. struct rtl_priv *rtlpriv = rtl_priv(hw);
  311. u8 tmp_regcr, tmp_reg422;
  312. u8 bcnvalid_reg, txbc_reg;
  313. u8 count = 0, dlbcn_count = 0;
  314. bool b_recover = false;
  315. /*Set REG_CR bit 8. DMA beacon by SW.*/
  316. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  317. rtl_write_byte(rtlpriv, REG_CR + 1, tmp_regcr | BIT(0));
  318. /* Disable Hw protection for a time which revserd for Hw sending beacon.
  319. * Fix download reserved page packet fail
  320. * that access collision with the protection time.
  321. * 2010.05.11. Added by tynli.
  322. */
  323. _rtl92ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
  324. _rtl92ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
  325. /* Set FWHW_TXQ_CTRL 0x422[6]=0 to
  326. * tell Hw the packet is not a real beacon frame.
  327. */
  328. tmp_reg422 = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  329. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp_reg422 & (~BIT(6)));
  330. if (tmp_reg422 & BIT(6))
  331. b_recover = true;
  332. do {
  333. /* Clear beacon valid check bit */
  334. bcnvalid_reg = rtl_read_byte(rtlpriv, REG_DWBCN0_CTRL + 2);
  335. rtl_write_byte(rtlpriv, REG_DWBCN0_CTRL + 2,
  336. bcnvalid_reg | BIT(0));
  337. /* download rsvd page */
  338. rtl92ee_set_fw_rsvdpagepkt(hw, false);
  339. txbc_reg = rtl_read_byte(rtlpriv, REG_MGQ_TXBD_NUM + 3);
  340. count = 0;
  341. while ((txbc_reg & BIT(4)) && count < 20) {
  342. count++;
  343. udelay(10);
  344. txbc_reg = rtl_read_byte(rtlpriv, REG_MGQ_TXBD_NUM + 3);
  345. }
  346. rtl_write_byte(rtlpriv, REG_MGQ_TXBD_NUM + 3,
  347. txbc_reg | BIT(4));
  348. /* check rsvd page download OK. */
  349. bcnvalid_reg = rtl_read_byte(rtlpriv, REG_DWBCN0_CTRL + 2);
  350. count = 0;
  351. while (!(bcnvalid_reg & BIT(0)) && count < 20) {
  352. count++;
  353. udelay(50);
  354. bcnvalid_reg = rtl_read_byte(rtlpriv,
  355. REG_DWBCN0_CTRL + 2);
  356. }
  357. if (bcnvalid_reg & BIT(0))
  358. rtl_write_byte(rtlpriv, REG_DWBCN0_CTRL + 2, BIT(0));
  359. dlbcn_count++;
  360. } while (!(bcnvalid_reg & BIT(0)) && dlbcn_count < 5);
  361. if (!(bcnvalid_reg & BIT(0)))
  362. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  363. "Download RSVD page failed!\n");
  364. /* Enable Bcn */
  365. _rtl92ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
  366. _rtl92ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
  367. if (b_recover)
  368. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp_reg422);
  369. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  370. rtl_write_byte(rtlpriv, REG_CR + 1, tmp_regcr & (~BIT(0)));
  371. }
  372. void rtl92ee_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  373. {
  374. struct rtl_priv *rtlpriv = rtl_priv(hw);
  375. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  376. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  377. struct rtl_efuse *efuse = rtl_efuse(rtl_priv(hw));
  378. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  379. u8 idx;
  380. switch (variable) {
  381. case HW_VAR_ETHER_ADDR:
  382. for (idx = 0; idx < ETH_ALEN; idx++)
  383. rtl_write_byte(rtlpriv, (REG_MACID + idx), val[idx]);
  384. break;
  385. case HW_VAR_BASIC_RATE:{
  386. u16 b_rate_cfg = ((u16 *)val)[0];
  387. b_rate_cfg = b_rate_cfg & 0x15f;
  388. b_rate_cfg |= 0x01;
  389. b_rate_cfg = (b_rate_cfg | 0xd) & (~BIT(1));
  390. rtl_write_byte(rtlpriv, REG_RRSR, b_rate_cfg & 0xff);
  391. rtl_write_byte(rtlpriv, REG_RRSR + 1, (b_rate_cfg >> 8) & 0xff);
  392. break; }
  393. case HW_VAR_BSSID:
  394. for (idx = 0; idx < ETH_ALEN; idx++)
  395. rtl_write_byte(rtlpriv, (REG_BSSID + idx), val[idx]);
  396. break;
  397. case HW_VAR_SIFS:
  398. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  399. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  400. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  401. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  402. if (!mac->ht_enable)
  403. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM, 0x0e0e);
  404. else
  405. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  406. *((u16 *)val));
  407. break;
  408. case HW_VAR_SLOT_TIME:{
  409. u8 e_aci;
  410. RT_TRACE(rtlpriv, COMP_MLME, DBG_TRACE,
  411. "HW_VAR_SLOT_TIME %x\n", val[0]);
  412. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  413. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  414. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
  415. (u8 *)(&e_aci));
  416. }
  417. break; }
  418. case HW_VAR_ACK_PREAMBLE:{
  419. u8 reg_tmp;
  420. u8 short_preamble = (bool)(*(u8 *)val);
  421. reg_tmp = (rtlpriv->mac80211.cur_40_prime_sc) << 5;
  422. if (short_preamble)
  423. reg_tmp |= 0x80;
  424. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  425. rtlpriv->mac80211.short_preamble = short_preamble;
  426. }
  427. break;
  428. case HW_VAR_WPA_CONFIG:
  429. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
  430. break;
  431. case HW_VAR_AMPDU_FACTOR:{
  432. u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
  433. u8 fac;
  434. u8 *reg = NULL;
  435. u8 i = 0;
  436. reg = regtoset_normal;
  437. fac = *((u8 *)val);
  438. if (fac <= 3) {
  439. fac = (1 << (fac + 2));
  440. if (fac > 0xf)
  441. fac = 0xf;
  442. for (i = 0; i < 4; i++) {
  443. if ((reg[i] & 0xf0) > (fac << 4))
  444. reg[i] = (reg[i] & 0x0f) |
  445. (fac << 4);
  446. if ((reg[i] & 0x0f) > fac)
  447. reg[i] = (reg[i] & 0xf0) | fac;
  448. rtl_write_byte(rtlpriv,
  449. (REG_AGGLEN_LMT + i),
  450. reg[i]);
  451. }
  452. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  453. "Set HW_VAR_AMPDU_FACTOR:%#x\n", fac);
  454. }
  455. }
  456. break;
  457. case HW_VAR_AC_PARAM:{
  458. u8 e_aci = *((u8 *)val);
  459. if (rtlpci->acm_method != EACMWAY2_SW)
  460. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ACM_CTRL,
  461. (u8 *)(&e_aci));
  462. }
  463. break;
  464. case HW_VAR_ACM_CTRL:{
  465. u8 e_aci = *((u8 *)val);
  466. union aci_aifsn *aifs = (union aci_aifsn *)(&mac->ac[0].aifs);
  467. u8 acm = aifs->f.acm;
  468. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  469. acm_ctrl = acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  470. if (acm) {
  471. switch (e_aci) {
  472. case AC0_BE:
  473. acm_ctrl |= ACMHW_BEQEN;
  474. break;
  475. case AC2_VI:
  476. acm_ctrl |= ACMHW_VIQEN;
  477. break;
  478. case AC3_VO:
  479. acm_ctrl |= ACMHW_VOQEN;
  480. break;
  481. default:
  482. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  483. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  484. acm);
  485. break;
  486. }
  487. } else {
  488. switch (e_aci) {
  489. case AC0_BE:
  490. acm_ctrl &= (~ACMHW_BEQEN);
  491. break;
  492. case AC2_VI:
  493. acm_ctrl &= (~ACMHW_VIQEN);
  494. break;
  495. case AC3_VO:
  496. acm_ctrl &= (~ACMHW_VOQEN);
  497. break;
  498. default:
  499. RT_TRACE(rtlpriv, COMP_ERR, DBG_DMESG,
  500. "switch case not process\n");
  501. break;
  502. }
  503. }
  504. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  505. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  506. acm_ctrl);
  507. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  508. }
  509. break;
  510. case HW_VAR_RCR:{
  511. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
  512. rtlpci->receive_config = ((u32 *)(val))[0];
  513. }
  514. break;
  515. case HW_VAR_RETRY_LIMIT:{
  516. u8 retry_limit = ((u8 *)(val))[0];
  517. rtl_write_word(rtlpriv, REG_RETRY_LIMIT,
  518. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  519. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  520. }
  521. break;
  522. case HW_VAR_DUAL_TSF_RST:
  523. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  524. break;
  525. case HW_VAR_EFUSE_BYTES:
  526. efuse->efuse_usedbytes = *((u16 *)val);
  527. break;
  528. case HW_VAR_EFUSE_USAGE:
  529. efuse->efuse_usedpercentage = *((u8 *)val);
  530. break;
  531. case HW_VAR_IO_CMD:
  532. rtl92ee_phy_set_io_cmd(hw, (*(enum io_type *)val));
  533. break;
  534. case HW_VAR_SET_RPWM:{
  535. u8 rpwm_val;
  536. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  537. udelay(1);
  538. if (rpwm_val & BIT(7)) {
  539. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, (*(u8 *)val));
  540. } else {
  541. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  542. ((*(u8 *)val) | BIT(7)));
  543. }
  544. }
  545. break;
  546. case HW_VAR_H2C_FW_PWRMODE:
  547. rtl92ee_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
  548. break;
  549. case HW_VAR_FW_PSMODE_STATUS:
  550. ppsc->fw_current_inpsmode = *((bool *)val);
  551. break;
  552. case HW_VAR_RESUME_CLK_ON:
  553. _rtl92ee_set_fw_ps_rf_on(hw);
  554. break;
  555. case HW_VAR_FW_LPS_ACTION:{
  556. bool b_enter_fwlps = *((bool *)val);
  557. if (b_enter_fwlps)
  558. _rtl92ee_fwlps_enter(hw);
  559. else
  560. _rtl92ee_fwlps_leave(hw);
  561. }
  562. break;
  563. case HW_VAR_H2C_FW_JOINBSSRPT:{
  564. u8 mstatus = (*(u8 *)val);
  565. if (mstatus == RT_MEDIA_CONNECT) {
  566. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
  567. _rtl92ee_download_rsvd_page(hw);
  568. }
  569. rtl92ee_set_fw_media_status_rpt_cmd(hw, mstatus);
  570. }
  571. break;
  572. case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
  573. rtl92ee_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
  574. break;
  575. case HW_VAR_AID:{
  576. u16 u2btmp;
  577. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  578. u2btmp &= 0xC000;
  579. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
  580. (u2btmp | mac->assoc_id));
  581. }
  582. break;
  583. case HW_VAR_CORRECT_TSF:{
  584. u8 btype_ibss = ((u8 *)(val))[0];
  585. if (btype_ibss)
  586. _rtl92ee_stop_tx_beacon(hw);
  587. _rtl92ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
  588. rtl_write_dword(rtlpriv, REG_TSFTR,
  589. (u32)(mac->tsf & 0xffffffff));
  590. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  591. (u32)((mac->tsf >> 32) & 0xffffffff));
  592. _rtl92ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
  593. if (btype_ibss)
  594. _rtl92ee_resume_tx_beacon(hw);
  595. }
  596. break;
  597. case HW_VAR_KEEP_ALIVE: {
  598. u8 array[2];
  599. array[0] = 0xff;
  600. array[1] = *((u8 *)val);
  601. rtl92ee_fill_h2c_cmd(hw, H2C_92E_KEEP_ALIVE_CTRL, 2, array);
  602. }
  603. break;
  604. default:
  605. RT_TRACE(rtlpriv, COMP_ERR, DBG_DMESG,
  606. "switch case not process %x\n", variable);
  607. break;
  608. }
  609. }
  610. static bool _rtl92ee_llt_table_init(struct ieee80211_hw *hw)
  611. {
  612. struct rtl_priv *rtlpriv = rtl_priv(hw);
  613. u8 txpktbuf_bndy;
  614. u8 u8tmp, testcnt = 0;
  615. txpktbuf_bndy = 0xFA;
  616. rtl_write_dword(rtlpriv, REG_RQPN, 0x80E90808);
  617. rtl_write_byte(rtlpriv, REG_TRXFF_BNDY, txpktbuf_bndy);
  618. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x3d00 - 1);
  619. rtl_write_byte(rtlpriv, REG_DWBCN0_CTRL + 1, txpktbuf_bndy);
  620. rtl_write_byte(rtlpriv, REG_DWBCN1_CTRL + 1, txpktbuf_bndy);
  621. rtl_write_byte(rtlpriv, REG_BCNQ_BDNY, txpktbuf_bndy);
  622. rtl_write_byte(rtlpriv, REG_BCNQ1_BDNY, txpktbuf_bndy);
  623. rtl_write_byte(rtlpriv, REG_MGQ_BDNY, txpktbuf_bndy);
  624. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  625. rtl_write_byte(rtlpriv, REG_PBP, 0x31);
  626. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  627. u8tmp = rtl_read_byte(rtlpriv, REG_AUTO_LLT + 2);
  628. rtl_write_byte(rtlpriv, REG_AUTO_LLT + 2, u8tmp | BIT(0));
  629. while (u8tmp & BIT(0)) {
  630. u8tmp = rtl_read_byte(rtlpriv, REG_AUTO_LLT + 2);
  631. udelay(10);
  632. testcnt++;
  633. if (testcnt > 10)
  634. break;
  635. }
  636. return true;
  637. }
  638. static void _rtl92ee_gen_refresh_led_state(struct ieee80211_hw *hw)
  639. {
  640. struct rtl_priv *rtlpriv = rtl_priv(hw);
  641. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  642. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  643. struct rtl_led *pled0 = &pcipriv->ledctl.sw_led0;
  644. if (rtlpriv->rtlhal.up_first_time)
  645. return;
  646. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  647. rtl92ee_sw_led_on(hw, pled0);
  648. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  649. rtl92ee_sw_led_on(hw, pled0);
  650. else
  651. rtl92ee_sw_led_off(hw, pled0);
  652. }
  653. static bool _rtl92ee_init_mac(struct ieee80211_hw *hw)
  654. {
  655. struct rtl_priv *rtlpriv = rtl_priv(hw);
  656. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  657. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  658. u8 bytetmp;
  659. u16 wordtmp;
  660. u32 dwordtmp;
  661. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
  662. dwordtmp = rtl_read_dword(rtlpriv, REG_SYS_CFG1);
  663. if (dwordtmp & BIT(24)) {
  664. rtl_write_byte(rtlpriv, 0x7c, 0xc3);
  665. } else {
  666. bytetmp = rtl_read_byte(rtlpriv, 0x16);
  667. rtl_write_byte(rtlpriv, 0x16, bytetmp | BIT(4) | BIT(6));
  668. rtl_write_byte(rtlpriv, 0x7c, 0x83);
  669. }
  670. /* 1. 40Mhz crystal source*/
  671. bytetmp = rtl_read_byte(rtlpriv, REG_AFE_CTRL2);
  672. bytetmp &= 0xfb;
  673. rtl_write_byte(rtlpriv, REG_AFE_CTRL2, bytetmp);
  674. dwordtmp = rtl_read_dword(rtlpriv, REG_AFE_CTRL4);
  675. dwordtmp &= 0xfffffc7f;
  676. rtl_write_dword(rtlpriv, REG_AFE_CTRL4, dwordtmp);
  677. /* 2. 92E AFE parameter
  678. * MP chip then check version
  679. */
  680. bytetmp = rtl_read_byte(rtlpriv, REG_AFE_CTRL2);
  681. bytetmp &= 0xbf;
  682. rtl_write_byte(rtlpriv, REG_AFE_CTRL2, bytetmp);
  683. dwordtmp = rtl_read_dword(rtlpriv, REG_AFE_CTRL4);
  684. dwordtmp &= 0xffdfffff;
  685. rtl_write_dword(rtlpriv, REG_AFE_CTRL4, dwordtmp);
  686. /* HW Power on sequence */
  687. if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  688. PWR_INTF_PCI_MSK,
  689. RTL8192E_NIC_ENABLE_FLOW)) {
  690. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  691. "init MAC Fail as rtl_hal_pwrseqcmdparsing\n");
  692. return false;
  693. }
  694. /* Release MAC IO register reset */
  695. bytetmp = rtl_read_byte(rtlpriv, REG_CR);
  696. bytetmp = 0xff;
  697. rtl_write_byte(rtlpriv, REG_CR, bytetmp);
  698. mdelay(2);
  699. bytetmp = 0x7f;
  700. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, bytetmp);
  701. mdelay(2);
  702. /* Add for wakeup online */
  703. bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CLKR);
  704. rtl_write_byte(rtlpriv, REG_SYS_CLKR, bytetmp | BIT(3));
  705. bytetmp = rtl_read_byte(rtlpriv, REG_GPIO_MUXCFG + 1);
  706. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG + 1, bytetmp & (~BIT(4)));
  707. /* Release MAC IO register reset */
  708. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  709. if (!rtlhal->mac_func_enable) {
  710. if (_rtl92ee_llt_table_init(hw) == false) {
  711. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  712. "LLT table init fail\n");
  713. return false;
  714. }
  715. }
  716. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  717. rtl_write_dword(rtlpriv, REG_HISRE, 0xffffffff);
  718. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  719. wordtmp &= 0xf;
  720. wordtmp |= 0xF5B1;
  721. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  722. /* Reported Tx status from HW for rate adaptive.*/
  723. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  724. /* Set RCR register */
  725. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  726. rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xffff);
  727. /* Set TCR register */
  728. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  729. /* Set TX/RX descriptor physical address(from OS API). */
  730. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  731. ((u64)rtlpci->tx_ring[BEACON_QUEUE].buffer_desc_dma) &
  732. DMA_BIT_MASK(32));
  733. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  734. (u64)rtlpci->tx_ring[MGNT_QUEUE].buffer_desc_dma &
  735. DMA_BIT_MASK(32));
  736. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  737. (u64)rtlpci->tx_ring[VO_QUEUE].buffer_desc_dma &
  738. DMA_BIT_MASK(32));
  739. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  740. (u64)rtlpci->tx_ring[VI_QUEUE].buffer_desc_dma &
  741. DMA_BIT_MASK(32));
  742. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  743. (u64)rtlpci->tx_ring[BE_QUEUE].buffer_desc_dma &
  744. DMA_BIT_MASK(32));
  745. dwordtmp = rtl_read_dword(rtlpriv, REG_BEQ_DESA);
  746. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  747. (u64)rtlpci->tx_ring[BK_QUEUE].buffer_desc_dma &
  748. DMA_BIT_MASK(32));
  749. rtl_write_dword(rtlpriv, REG_HQ0_DESA,
  750. (u64)rtlpci->tx_ring[HIGH_QUEUE].buffer_desc_dma &
  751. DMA_BIT_MASK(32));
  752. rtl_write_dword(rtlpriv, REG_RX_DESA,
  753. (u64)rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  754. DMA_BIT_MASK(32));
  755. /* if we want to support 64 bit DMA, we should set it here,
  756. * but now we do not support 64 bit DMA
  757. */
  758. rtl_write_dword(rtlpriv, REG_TSFTIMER_HCI, 0x3fffffff);
  759. bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG + 3);
  760. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, bytetmp | 0xF7);
  761. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  762. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  763. rtl_write_word(rtlpriv, REG_MGQ_TXBD_NUM,
  764. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  765. rtl_write_word(rtlpriv, REG_VOQ_TXBD_NUM,
  766. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  767. rtl_write_word(rtlpriv, REG_VIQ_TXBD_NUM,
  768. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  769. rtl_write_word(rtlpriv, REG_BEQ_TXBD_NUM,
  770. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  771. rtl_write_word(rtlpriv, REG_VOQ_TXBD_NUM,
  772. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  773. rtl_write_word(rtlpriv, REG_BKQ_TXBD_NUM,
  774. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  775. rtl_write_word(rtlpriv, REG_HI0Q_TXBD_NUM,
  776. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  777. rtl_write_word(rtlpriv, REG_HI1Q_TXBD_NUM,
  778. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  779. rtl_write_word(rtlpriv, REG_HI2Q_TXBD_NUM,
  780. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  781. rtl_write_word(rtlpriv, REG_HI3Q_TXBD_NUM,
  782. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  783. rtl_write_word(rtlpriv, REG_HI4Q_TXBD_NUM,
  784. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  785. rtl_write_word(rtlpriv, REG_HI5Q_TXBD_NUM,
  786. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  787. rtl_write_word(rtlpriv, REG_HI6Q_TXBD_NUM,
  788. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  789. rtl_write_word(rtlpriv, REG_HI7Q_TXBD_NUM,
  790. TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
  791. /*Rx*/
  792. #if (DMA_IS_64BIT == 1)
  793. rtl_write_word(rtlpriv, REG_RX_RXBD_NUM,
  794. RX_DESC_NUM_92E |
  795. ((RTL8192EE_SEG_NUM << 13) & 0x6000) | 0x8000);
  796. #else
  797. rtl_write_word(rtlpriv, REG_RX_RXBD_NUM,
  798. RX_DESC_NUM_92E |
  799. ((RTL8192EE_SEG_NUM << 13) & 0x6000) | 0x0000);
  800. #endif
  801. rtl_write_dword(rtlpriv, REG_TSFTIMER_HCI, 0XFFFFFFFF);
  802. _rtl92ee_gen_refresh_led_state(hw);
  803. return true;
  804. }
  805. static void _rtl92ee_hw_configure(struct ieee80211_hw *hw)
  806. {
  807. struct rtl_priv *rtlpriv = rtl_priv(hw);
  808. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  809. u32 reg_rrsr;
  810. reg_rrsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  811. /* Init value for RRSR. */
  812. rtl_write_dword(rtlpriv, REG_RRSR, reg_rrsr);
  813. /* ARFB table 9 for 11ac 5G 2SS */
  814. rtl_write_dword(rtlpriv, REG_ARFR0, 0x00000010);
  815. rtl_write_dword(rtlpriv, REG_ARFR0 + 4, 0x3e0ff000);
  816. /* ARFB table 10 for 11ac 5G 1SS */
  817. rtl_write_dword(rtlpriv, REG_ARFR1, 0x00000010);
  818. rtl_write_dword(rtlpriv, REG_ARFR1 + 4, 0x000ff000);
  819. /* Set SLOT time */
  820. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  821. /* CF-End setting. */
  822. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  823. /* Set retry limit */
  824. rtl_write_word(rtlpriv, REG_RETRY_LIMIT, 0x0707);
  825. /* BAR settings */
  826. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x0201ffff);
  827. /* Set Data / Response auto rate fallack retry count */
  828. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  829. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  830. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  831. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  832. /* Beacon related, for rate adaptive */
  833. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  834. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  835. rtlpci->reg_bcn_ctrl_val = 0x1d;
  836. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  837. /* Marked out by Bruce, 2010-09-09.
  838. * This register is configured for the 2nd Beacon (multiple BSSID).
  839. * We shall disable this register if we only support 1 BSSID.
  840. * vivi guess 92d also need this, also 92d now doesnot set this reg
  841. */
  842. rtl_write_byte(rtlpriv, REG_BCN_CTRL_1, 0);
  843. /* TBTT prohibit hold time. Suggested by designer TimChen. */
  844. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff); /* 8 ms */
  845. rtl_write_byte(rtlpriv, REG_PIFS, 0);
  846. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  847. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0040);
  848. rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x08ff);
  849. /* For Rx TP. Suggested by SD1 Richard. Added by tynli. 2010.04.12.*/
  850. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
  851. /* ACKTO for IOT issue. */
  852. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  853. /* Set Spec SIFS (used in NAV) */
  854. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x100a);
  855. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x100a);
  856. /* Set SIFS for CCK */
  857. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x100a);
  858. /* Set SIFS for OFDM */
  859. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x100a);
  860. /* Note Data sheet don't define */
  861. rtl_write_word(rtlpriv, 0x4C7, 0x80);
  862. rtl_write_byte(rtlpriv, REG_RX_PKT_LIMIT, 0x20);
  863. rtl_write_word(rtlpriv, REG_MAX_AGGR_NUM, 0x1717);
  864. /* Set Multicast Address. 2009.01.07. by tynli. */
  865. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  866. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  867. }
  868. static void _rtl92ee_enable_aspm_back_door(struct ieee80211_hw *hw)
  869. {
  870. struct rtl_priv *rtlpriv = rtl_priv(hw);
  871. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  872. u32 tmp32 = 0, count = 0;
  873. u8 tmp8 = 0;
  874. rtl_write_word(rtlpriv, REG_BACKDOOR_DBI_DATA, 0x78);
  875. rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2, 0x2);
  876. tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
  877. count = 0;
  878. while (tmp8 && count < 20) {
  879. udelay(10);
  880. tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
  881. count++;
  882. }
  883. if (0 == tmp8) {
  884. tmp32 = rtl_read_dword(rtlpriv, REG_BACKDOOR_DBI_RDATA);
  885. if ((tmp32 & 0xff00) != 0x2000) {
  886. tmp32 &= 0xffff00ff;
  887. rtl_write_dword(rtlpriv, REG_BACKDOOR_DBI_WDATA,
  888. tmp32 | BIT(13));
  889. rtl_write_word(rtlpriv, REG_BACKDOOR_DBI_DATA, 0xf078);
  890. rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2, 0x1);
  891. tmp8 = rtl_read_byte(rtlpriv,
  892. REG_BACKDOOR_DBI_DATA + 2);
  893. count = 0;
  894. while (tmp8 && count < 20) {
  895. udelay(10);
  896. tmp8 = rtl_read_byte(rtlpriv,
  897. REG_BACKDOOR_DBI_DATA + 2);
  898. count++;
  899. }
  900. }
  901. }
  902. rtl_write_word(rtlpriv, REG_BACKDOOR_DBI_DATA, 0x70c);
  903. rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2, 0x2);
  904. tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
  905. count = 0;
  906. while (tmp8 && count < 20) {
  907. udelay(10);
  908. tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
  909. count++;
  910. }
  911. if (0 == tmp8) {
  912. tmp32 = rtl_read_dword(rtlpriv, REG_BACKDOOR_DBI_RDATA);
  913. rtl_write_dword(rtlpriv, REG_BACKDOOR_DBI_WDATA,
  914. tmp32 | BIT(31));
  915. rtl_write_word(rtlpriv, REG_BACKDOOR_DBI_DATA, 0xf70c);
  916. rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2, 0x1);
  917. }
  918. tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
  919. count = 0;
  920. while (tmp8 && count < 20) {
  921. udelay(10);
  922. tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
  923. count++;
  924. }
  925. rtl_write_word(rtlpriv, REG_BACKDOOR_DBI_DATA, 0x718);
  926. rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2, 0x2);
  927. tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
  928. count = 0;
  929. while (tmp8 && count < 20) {
  930. udelay(10);
  931. tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
  932. count++;
  933. }
  934. if (ppsc->support_backdoor || (0 == tmp8)) {
  935. tmp32 = rtl_read_dword(rtlpriv, REG_BACKDOOR_DBI_RDATA);
  936. rtl_write_dword(rtlpriv, REG_BACKDOOR_DBI_WDATA,
  937. tmp32 | BIT(11) | BIT(12));
  938. rtl_write_word(rtlpriv, REG_BACKDOOR_DBI_DATA, 0xf718);
  939. rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2, 0x1);
  940. }
  941. tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
  942. count = 0;
  943. while (tmp8 && count < 20) {
  944. udelay(10);
  945. tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
  946. count++;
  947. }
  948. }
  949. void rtl92ee_enable_hw_security_config(struct ieee80211_hw *hw)
  950. {
  951. struct rtl_priv *rtlpriv = rtl_priv(hw);
  952. u8 sec_reg_value;
  953. u8 tmp;
  954. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  955. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  956. rtlpriv->sec.pairwise_enc_algorithm,
  957. rtlpriv->sec.group_enc_algorithm);
  958. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  959. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  960. "not open hw encryption\n");
  961. return;
  962. }
  963. sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
  964. if (rtlpriv->sec.use_defaultkey) {
  965. sec_reg_value |= SCR_TXUSEDK;
  966. sec_reg_value |= SCR_RXUSEDK;
  967. }
  968. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  969. tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
  970. rtl_write_byte(rtlpriv, REG_CR + 1, tmp | BIT(1));
  971. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  972. "The SECR-value %x\n", sec_reg_value);
  973. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  974. }
  975. static bool _rtl8192ee_check_pcie_dma_hang(struct rtl_priv *rtlpriv)
  976. {
  977. u8 tmp;
  978. /* write reg 0x350 Bit[26]=1. Enable debug port. */
  979. tmp = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 3);
  980. if (!(tmp & BIT(2))) {
  981. rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 3,
  982. tmp | BIT(2));
  983. mdelay(100); /* Suggested by DD Justin_tsai. */
  984. }
  985. /* read reg 0x350 Bit[25] if 1 : RX hang
  986. * read reg 0x350 Bit[24] if 1 : TX hang
  987. */
  988. tmp = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 3);
  989. if ((tmp & BIT(0)) || (tmp & BIT(1))) {
  990. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  991. "CheckPcieDMAHang8192EE(): true!!\n");
  992. return true;
  993. }
  994. return false;
  995. }
  996. static void _rtl8192ee_reset_pcie_interface_dma(struct rtl_priv *rtlpriv,
  997. bool mac_power_on)
  998. {
  999. u8 tmp;
  1000. bool release_mac_rx_pause;
  1001. u8 backup_pcie_dma_pause;
  1002. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1003. "ResetPcieInterfaceDMA8192EE()\n");
  1004. /* Revise Note: Follow the document "PCIe RX DMA Hang Reset Flow_v03"
  1005. * released by SD1 Alan.
  1006. */
  1007. /* 1. disable register write lock
  1008. * write 0x1C bit[1:0] = 2'h0
  1009. * write 0xCC bit[2] = 1'b1
  1010. */
  1011. tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL);
  1012. tmp &= ~(BIT(1) | BIT(0));
  1013. rtl_write_byte(rtlpriv, REG_RSV_CTRL, tmp);
  1014. tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
  1015. tmp |= BIT(2);
  1016. rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
  1017. /* 2. Check and pause TRX DMA
  1018. * write 0x284 bit[18] = 1'b1
  1019. * write 0x301 = 0xFF
  1020. */
  1021. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1022. if (tmp & BIT(2)) {
  1023. /* Already pause before the function for another reason. */
  1024. release_mac_rx_pause = false;
  1025. } else {
  1026. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp | BIT(2)));
  1027. release_mac_rx_pause = true;
  1028. }
  1029. backup_pcie_dma_pause = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG + 1);
  1030. if (backup_pcie_dma_pause != 0xFF)
  1031. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFF);
  1032. if (mac_power_on) {
  1033. /* 3. reset TRX function
  1034. * write 0x100 = 0x00
  1035. */
  1036. rtl_write_byte(rtlpriv, REG_CR, 0);
  1037. }
  1038. /* 4. Reset PCIe DMA
  1039. * write 0x003 bit[0] = 0
  1040. */
  1041. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  1042. tmp &= ~(BIT(0));
  1043. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
  1044. /* 5. Enable PCIe DMA
  1045. * write 0x003 bit[0] = 1
  1046. */
  1047. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  1048. tmp |= BIT(0);
  1049. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
  1050. if (mac_power_on) {
  1051. /* 6. enable TRX function
  1052. * write 0x100 = 0xFF
  1053. */
  1054. rtl_write_byte(rtlpriv, REG_CR, 0xFF);
  1055. /* We should init LLT & RQPN and
  1056. * prepare Tx/Rx descrptor address later
  1057. * because MAC function is reset.
  1058. */
  1059. }
  1060. /* 7. Restore PCIe autoload down bit
  1061. * write 0xF8 bit[17] = 1'b1
  1062. */
  1063. tmp = rtl_read_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2);
  1064. tmp |= BIT(1);
  1065. rtl_write_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2, tmp);
  1066. /* In MAC power on state, BB and RF maybe in ON state,
  1067. * if we release TRx DMA here
  1068. * it will cause packets to be started to Tx/Rx,
  1069. * so we release Tx/Rx DMA later.
  1070. */
  1071. if (!mac_power_on) {
  1072. /* 8. release TRX DMA
  1073. * write 0x284 bit[18] = 1'b0
  1074. * write 0x301 = 0x00
  1075. */
  1076. if (release_mac_rx_pause) {
  1077. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1078. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL,
  1079. (tmp & (~BIT(2))));
  1080. }
  1081. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1,
  1082. backup_pcie_dma_pause);
  1083. }
  1084. /* 9. lock system register
  1085. * write 0xCC bit[2] = 1'b0
  1086. */
  1087. tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
  1088. tmp &= ~(BIT(2));
  1089. rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
  1090. }
  1091. int rtl92ee_hw_init(struct ieee80211_hw *hw)
  1092. {
  1093. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1094. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1095. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1096. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1097. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1098. bool rtstatus = true;
  1099. int err = 0;
  1100. u8 tmp_u1b, u1byte;
  1101. u32 tmp_u4b;
  1102. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, " Rtl8192EE hw init\n");
  1103. rtlpriv->rtlhal.being_init_adapter = true;
  1104. rtlpriv->intf_ops->disable_aspm(hw);
  1105. tmp_u1b = rtl_read_byte(rtlpriv, REG_SYS_CLKR+1);
  1106. u1byte = rtl_read_byte(rtlpriv, REG_CR);
  1107. if ((tmp_u1b & BIT(3)) && (u1byte != 0 && u1byte != 0xEA)) {
  1108. rtlhal->mac_func_enable = true;
  1109. } else {
  1110. rtlhal->mac_func_enable = false;
  1111. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_92E;
  1112. }
  1113. if (_rtl8192ee_check_pcie_dma_hang(rtlpriv)) {
  1114. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "92ee dma hang!\n");
  1115. _rtl8192ee_reset_pcie_interface_dma(rtlpriv,
  1116. rtlhal->mac_func_enable);
  1117. rtlhal->mac_func_enable = false;
  1118. }
  1119. rtstatus = _rtl92ee_init_mac(hw);
  1120. rtl_write_byte(rtlpriv, 0x577, 0x03);
  1121. /*for Crystal 40 Mhz setting */
  1122. rtl_write_byte(rtlpriv, REG_AFE_CTRL4, 0x2A);
  1123. rtl_write_byte(rtlpriv, REG_AFE_CTRL4 + 1, 0x00);
  1124. rtl_write_byte(rtlpriv, REG_AFE_CTRL2, 0x83);
  1125. /*Forced the antenna b to wifi */
  1126. if (rtlpriv->btcoexist.btc_info.btcoexist == 1) {
  1127. rtl_write_byte(rtlpriv, 0x64, 0);
  1128. rtl_write_byte(rtlpriv, 0x65, 1);
  1129. }
  1130. if (!rtstatus) {
  1131. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
  1132. err = 1;
  1133. return err;
  1134. }
  1135. rtlhal->rx_tag = 0;
  1136. rtl_write_word(rtlpriv, REG_PCIE_CTRL_REG, 0x8000);
  1137. err = rtl92ee_download_fw(hw, false);
  1138. if (err) {
  1139. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1140. "Failed to download FW. Init HW without FW now..\n");
  1141. err = 1;
  1142. rtlhal->fw_ready = false;
  1143. return err;
  1144. }
  1145. rtlhal->fw_ready = true;
  1146. /*fw related variable initialize */
  1147. ppsc->fw_current_inpsmode = false;
  1148. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_92E;
  1149. rtlhal->fw_clk_change_in_progress = false;
  1150. rtlhal->allow_sw_to_change_hwclc = false;
  1151. rtlhal->last_hmeboxnum = 0;
  1152. rtl92ee_phy_mac_config(hw);
  1153. rtl92ee_phy_bb_config(hw);
  1154. rtl92ee_phy_rf_config(hw);
  1155. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, RF90_PATH_A,
  1156. RF_CHNLBW, RFREG_OFFSET_MASK);
  1157. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, RF90_PATH_B,
  1158. RF_CHNLBW, RFREG_OFFSET_MASK);
  1159. rtlphy->backup_rf_0x1a = (u32)rtl_get_rfreg(hw, RF90_PATH_A, RF_RX_G1,
  1160. RFREG_OFFSET_MASK);
  1161. rtlphy->rfreg_chnlval[0] = (rtlphy->rfreg_chnlval[0] & 0xfffff3ff) |
  1162. BIT(10) | BIT(11);
  1163. rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
  1164. rtlphy->rfreg_chnlval[0]);
  1165. rtl_set_rfreg(hw, RF90_PATH_B, RF_CHNLBW, RFREG_OFFSET_MASK,
  1166. rtlphy->rfreg_chnlval[0]);
  1167. /*---- Set CCK and OFDM Block "ON"----*/
  1168. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  1169. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  1170. /* Must set this,
  1171. * otherwise the rx sensitivity will be very pool. Maddest
  1172. */
  1173. rtl_set_rfreg(hw, RF90_PATH_A, 0xB1, RFREG_OFFSET_MASK, 0x54418);
  1174. /*Set Hardware(MAC default setting.)*/
  1175. _rtl92ee_hw_configure(hw);
  1176. rtlhal->mac_func_enable = true;
  1177. rtl_cam_reset_all_entry(hw);
  1178. rtl92ee_enable_hw_security_config(hw);
  1179. ppsc->rfpwr_state = ERFON;
  1180. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  1181. _rtl92ee_enable_aspm_back_door(hw);
  1182. rtlpriv->intf_ops->enable_aspm(hw);
  1183. rtl92ee_bt_hw_init(hw);
  1184. rtlpriv->rtlhal.being_init_adapter = false;
  1185. if (ppsc->rfpwr_state == ERFON) {
  1186. if (rtlphy->iqk_initialized) {
  1187. rtl92ee_phy_iq_calibrate(hw, true);
  1188. } else {
  1189. rtl92ee_phy_iq_calibrate(hw, false);
  1190. rtlphy->iqk_initialized = true;
  1191. }
  1192. }
  1193. rtlphy->rfpath_rx_enable[0] = true;
  1194. if (rtlphy->rf_type == RF_2T2R)
  1195. rtlphy->rfpath_rx_enable[1] = true;
  1196. efuse_one_byte_read(hw, 0x1FA, &tmp_u1b);
  1197. if (!(tmp_u1b & BIT(0))) {
  1198. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  1199. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "PA BIAS path A\n");
  1200. }
  1201. if ((!(tmp_u1b & BIT(1))) && (rtlphy->rf_type == RF_2T2R)) {
  1202. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
  1203. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "PA BIAS path B\n");
  1204. }
  1205. rtl_write_byte(rtlpriv, REG_NAV_UPPER, ((30000 + 127) / 128));
  1206. /*Fixed LDPC rx hang issue. */
  1207. tmp_u4b = rtl_read_dword(rtlpriv, REG_SYS_SWR_CTRL1);
  1208. rtl_write_byte(rtlpriv, REG_SYS_SWR_CTRL2, 0x75);
  1209. tmp_u4b = (tmp_u4b & 0xfff00fff) | (0x7E << 12);
  1210. rtl_write_dword(rtlpriv, REG_SYS_SWR_CTRL1, tmp_u4b);
  1211. rtl92ee_dm_init(hw);
  1212. rtl_write_dword(rtlpriv, 0x4fc, 0);
  1213. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1214. "end of Rtl8192EE hw init %x\n", err);
  1215. return 0;
  1216. }
  1217. static enum version_8192e _rtl92ee_read_chip_version(struct ieee80211_hw *hw)
  1218. {
  1219. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1220. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1221. enum version_8192e version = VERSION_UNKNOWN;
  1222. u32 value32;
  1223. rtlphy->rf_type = RF_2T2R;
  1224. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG1);
  1225. if (value32 & TRP_VAUX_EN)
  1226. version = (enum version_8192e)VERSION_TEST_CHIP_2T2R_8192E;
  1227. else
  1228. version = (enum version_8192e)VERSION_NORMAL_CHIP_2T2R_8192E;
  1229. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1230. "Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
  1231. "RF_2T2R" : "RF_1T1R");
  1232. return version;
  1233. }
  1234. static int _rtl92ee_set_media_status(struct ieee80211_hw *hw,
  1235. enum nl80211_iftype type)
  1236. {
  1237. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1238. u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
  1239. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  1240. u8 mode = MSR_NOLINK;
  1241. switch (type) {
  1242. case NL80211_IFTYPE_UNSPECIFIED:
  1243. mode = MSR_NOLINK;
  1244. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1245. "Set Network type to NO LINK!\n");
  1246. break;
  1247. case NL80211_IFTYPE_ADHOC:
  1248. case NL80211_IFTYPE_MESH_POINT:
  1249. mode = MSR_ADHOC;
  1250. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1251. "Set Network type to Ad Hoc!\n");
  1252. break;
  1253. case NL80211_IFTYPE_STATION:
  1254. mode = MSR_INFRA;
  1255. ledaction = LED_CTL_LINK;
  1256. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1257. "Set Network type to STA!\n");
  1258. break;
  1259. case NL80211_IFTYPE_AP:
  1260. mode = MSR_AP;
  1261. ledaction = LED_CTL_LINK;
  1262. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1263. "Set Network type to AP!\n");
  1264. break;
  1265. default:
  1266. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1267. "Network type %d not support!\n", type);
  1268. return 1;
  1269. }
  1270. /* MSR_INFRA == Link in infrastructure network;
  1271. * MSR_ADHOC == Link in ad hoc network;
  1272. * Therefore, check link state is necessary.
  1273. *
  1274. * MSR_AP == AP mode; link state is not cared here.
  1275. */
  1276. if (mode != MSR_AP && rtlpriv->mac80211.link_state < MAC80211_LINKED) {
  1277. mode = MSR_NOLINK;
  1278. ledaction = LED_CTL_NO_LINK;
  1279. }
  1280. if (mode == MSR_NOLINK || mode == MSR_INFRA) {
  1281. _rtl92ee_stop_tx_beacon(hw);
  1282. _rtl92ee_enable_bcn_sub_func(hw);
  1283. } else if (mode == MSR_ADHOC || mode == MSR_AP) {
  1284. _rtl92ee_resume_tx_beacon(hw);
  1285. _rtl92ee_disable_bcn_sub_func(hw);
  1286. } else {
  1287. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1288. "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
  1289. mode);
  1290. }
  1291. rtl_write_byte(rtlpriv, MSR, bt_msr | mode);
  1292. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1293. if (mode == MSR_AP)
  1294. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1295. else
  1296. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1297. return 0;
  1298. }
  1299. void rtl92ee_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1300. {
  1301. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1302. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1303. u32 reg_rcr = rtlpci->receive_config;
  1304. if (rtlpriv->psc.rfpwr_state != ERFON)
  1305. return;
  1306. if (check_bssid) {
  1307. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1308. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1309. (u8 *)(&reg_rcr));
  1310. _rtl92ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1311. } else {
  1312. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1313. _rtl92ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1314. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1315. (u8 *)(&reg_rcr));
  1316. }
  1317. }
  1318. int rtl92ee_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  1319. {
  1320. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1321. if (_rtl92ee_set_media_status(hw, type))
  1322. return -EOPNOTSUPP;
  1323. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1324. if (type != NL80211_IFTYPE_AP &&
  1325. type != NL80211_IFTYPE_MESH_POINT)
  1326. rtl92ee_set_check_bssid(hw, true);
  1327. } else {
  1328. rtl92ee_set_check_bssid(hw, false);
  1329. }
  1330. return 0;
  1331. }
  1332. /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
  1333. void rtl92ee_set_qos(struct ieee80211_hw *hw, int aci)
  1334. {
  1335. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1336. rtl92ee_dm_init_edca_turbo(hw);
  1337. switch (aci) {
  1338. case AC1_BK:
  1339. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  1340. break;
  1341. case AC0_BE:
  1342. /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
  1343. break;
  1344. case AC2_VI:
  1345. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  1346. break;
  1347. case AC3_VO:
  1348. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  1349. break;
  1350. default:
  1351. RT_ASSERT(false, "invalid aci: %d !\n", aci);
  1352. break;
  1353. }
  1354. }
  1355. static void rtl92ee_clear_interrupt(struct ieee80211_hw *hw)
  1356. {
  1357. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1358. u32 tmp;
  1359. tmp = rtl_read_dword(rtlpriv, REG_HISR);
  1360. rtl_write_dword(rtlpriv, REG_HISR, tmp);
  1361. tmp = rtl_read_dword(rtlpriv, REG_HISRE);
  1362. rtl_write_dword(rtlpriv, REG_HISRE, tmp);
  1363. tmp = rtl_read_dword(rtlpriv, REG_HSISR);
  1364. rtl_write_dword(rtlpriv, REG_HSISR, tmp);
  1365. }
  1366. void rtl92ee_enable_interrupt(struct ieee80211_hw *hw)
  1367. {
  1368. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1369. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1370. rtl92ee_clear_interrupt(hw);/*clear it here first*/
  1371. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1372. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1373. rtlpci->irq_enabled = true;
  1374. }
  1375. void rtl92ee_disable_interrupt(struct ieee80211_hw *hw)
  1376. {
  1377. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1378. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1379. rtl_write_dword(rtlpriv, REG_HIMR, IMR_DISABLED);
  1380. rtl_write_dword(rtlpriv, REG_HIMRE, IMR_DISABLED);
  1381. rtlpci->irq_enabled = false;
  1382. /*synchronize_irq(rtlpci->pdev->irq);*/
  1383. }
  1384. static void _rtl92ee_poweroff_adapter(struct ieee80211_hw *hw)
  1385. {
  1386. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1387. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1388. u8 u1b_tmp;
  1389. rtlhal->mac_func_enable = false;
  1390. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "POWER OFF adapter\n");
  1391. /* Run LPS WL RFOFF flow */
  1392. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1393. PWR_INTF_PCI_MSK, RTL8192E_NIC_LPS_ENTER_FLOW);
  1394. /* turn off RF */
  1395. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1396. /* ==== Reset digital sequence ====== */
  1397. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
  1398. rtl92ee_firmware_selfreset(hw);
  1399. /* Reset MCU */
  1400. u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  1401. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, (u1b_tmp & (~BIT(2))));
  1402. /* reset MCU ready status */
  1403. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1404. /* HW card disable configuration. */
  1405. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1406. PWR_INTF_PCI_MSK, RTL8192E_NIC_DISABLE_FLOW);
  1407. /* Reset MCU IO Wrapper */
  1408. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1409. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1b_tmp & (~BIT(0))));
  1410. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1411. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1b_tmp | BIT(0)));
  1412. /* lock ISO/CLK/Power control register */
  1413. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
  1414. }
  1415. void rtl92ee_card_disable(struct ieee80211_hw *hw)
  1416. {
  1417. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1418. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1419. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1420. enum nl80211_iftype opmode;
  1421. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "RTL8192ee card disable\n");
  1422. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1423. mac->link_state = MAC80211_NOLINK;
  1424. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1425. _rtl92ee_set_media_status(hw, opmode);
  1426. if (rtlpriv->rtlhal.driver_is_goingto_unload ||
  1427. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1428. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1429. _rtl92ee_poweroff_adapter(hw);
  1430. /* after power off we should do iqk again */
  1431. rtlpriv->phy.iqk_initialized = false;
  1432. }
  1433. void rtl92ee_interrupt_recognized(struct ieee80211_hw *hw,
  1434. u32 *p_inta, u32 *p_intb)
  1435. {
  1436. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1437. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1438. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1439. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1440. *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1441. rtl_write_dword(rtlpriv, REG_HISRE, *p_intb);
  1442. }
  1443. void rtl92ee_set_beacon_related_registers(struct ieee80211_hw *hw)
  1444. {
  1445. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1446. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1447. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1448. u16 bcn_interval, atim_window;
  1449. bcn_interval = mac->beacon_interval;
  1450. atim_window = 2; /*FIX MERGE */
  1451. rtl92ee_disable_interrupt(hw);
  1452. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1453. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1454. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1455. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1456. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1457. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1458. rtlpci->reg_bcn_ctrl_val |= BIT(3);
  1459. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
  1460. }
  1461. void rtl92ee_set_beacon_interval(struct ieee80211_hw *hw)
  1462. {
  1463. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1464. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1465. u16 bcn_interval = mac->beacon_interval;
  1466. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1467. "beacon_interval:%d\n", bcn_interval);
  1468. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1469. }
  1470. void rtl92ee_update_interrupt_mask(struct ieee80211_hw *hw,
  1471. u32 add_msr, u32 rm_msr)
  1472. {
  1473. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1474. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1475. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1476. "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
  1477. if (add_msr)
  1478. rtlpci->irq_mask[0] |= add_msr;
  1479. if (rm_msr)
  1480. rtlpci->irq_mask[0] &= (~rm_msr);
  1481. rtl92ee_disable_interrupt(hw);
  1482. rtl92ee_enable_interrupt(hw);
  1483. }
  1484. static u8 _rtl92ee_get_chnl_group(u8 chnl)
  1485. {
  1486. u8 group = 0;
  1487. if (chnl <= 14) {
  1488. if (1 <= chnl && chnl <= 2)
  1489. group = 0;
  1490. else if (3 <= chnl && chnl <= 5)
  1491. group = 1;
  1492. else if (6 <= chnl && chnl <= 8)
  1493. group = 2;
  1494. else if (9 <= chnl && chnl <= 11)
  1495. group = 3;
  1496. else if (12 <= chnl && chnl <= 14)
  1497. group = 4;
  1498. } else {
  1499. if (36 <= chnl && chnl <= 42)
  1500. group = 0;
  1501. else if (44 <= chnl && chnl <= 48)
  1502. group = 1;
  1503. else if (50 <= chnl && chnl <= 58)
  1504. group = 2;
  1505. else if (60 <= chnl && chnl <= 64)
  1506. group = 3;
  1507. else if (100 <= chnl && chnl <= 106)
  1508. group = 4;
  1509. else if (108 <= chnl && chnl <= 114)
  1510. group = 5;
  1511. else if (116 <= chnl && chnl <= 122)
  1512. group = 6;
  1513. else if (124 <= chnl && chnl <= 130)
  1514. group = 7;
  1515. else if (132 <= chnl && chnl <= 138)
  1516. group = 8;
  1517. else if (140 <= chnl && chnl <= 144)
  1518. group = 9;
  1519. else if (149 <= chnl && chnl <= 155)
  1520. group = 10;
  1521. else if (157 <= chnl && chnl <= 161)
  1522. group = 11;
  1523. else if (165 <= chnl && chnl <= 171)
  1524. group = 12;
  1525. else if (173 <= chnl && chnl <= 177)
  1526. group = 13;
  1527. }
  1528. return group;
  1529. }
  1530. static void _rtl8192ee_read_power_value_fromprom(struct ieee80211_hw *hw,
  1531. struct txpower_info_2g *pwr2g,
  1532. struct txpower_info_5g *pwr5g,
  1533. bool autoload_fail, u8 *hwinfo)
  1534. {
  1535. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1536. u32 rf, addr = EEPROM_TX_PWR_INX, group, i = 0;
  1537. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1538. "hal_ReadPowerValueFromPROM92E(): PROMContent[0x%x]=0x%x\n",
  1539. (addr + 1), hwinfo[addr + 1]);
  1540. if (0xFF == hwinfo[addr+1]) /*YJ,add,120316*/
  1541. autoload_fail = true;
  1542. if (autoload_fail) {
  1543. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1544. "auto load fail : Use Default value!\n");
  1545. for (rf = 0 ; rf < MAX_RF_PATH ; rf++) {
  1546. /* 2.4G default value */
  1547. for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
  1548. pwr2g->index_cck_base[rf][group] = 0x2D;
  1549. pwr2g->index_bw40_base[rf][group] = 0x2D;
  1550. }
  1551. for (i = 0; i < MAX_TX_COUNT; i++) {
  1552. if (i == 0) {
  1553. pwr2g->bw20_diff[rf][0] = 0x02;
  1554. pwr2g->ofdm_diff[rf][0] = 0x04;
  1555. } else {
  1556. pwr2g->bw20_diff[rf][i] = 0xFE;
  1557. pwr2g->bw40_diff[rf][i] = 0xFE;
  1558. pwr2g->cck_diff[rf][i] = 0xFE;
  1559. pwr2g->ofdm_diff[rf][i] = 0xFE;
  1560. }
  1561. }
  1562. /*5G default value*/
  1563. for (group = 0 ; group < MAX_CHNL_GROUP_5G; group++)
  1564. pwr5g->index_bw40_base[rf][group] = 0x2A;
  1565. for (i = 0; i < MAX_TX_COUNT; i++) {
  1566. if (i == 0) {
  1567. pwr5g->ofdm_diff[rf][0] = 0x04;
  1568. pwr5g->bw20_diff[rf][0] = 0x00;
  1569. pwr5g->bw80_diff[rf][0] = 0xFE;
  1570. pwr5g->bw160_diff[rf][0] = 0xFE;
  1571. } else {
  1572. pwr5g->ofdm_diff[rf][0] = 0xFE;
  1573. pwr5g->bw20_diff[rf][0] = 0xFE;
  1574. pwr5g->bw40_diff[rf][0] = 0xFE;
  1575. pwr5g->bw80_diff[rf][0] = 0xFE;
  1576. pwr5g->bw160_diff[rf][0] = 0xFE;
  1577. }
  1578. }
  1579. }
  1580. return;
  1581. }
  1582. rtl_priv(hw)->efuse.txpwr_fromeprom = true;
  1583. for (rf = 0 ; rf < MAX_RF_PATH ; rf++) {
  1584. /*2.4G default value*/
  1585. for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
  1586. pwr2g->index_cck_base[rf][group] = hwinfo[addr++];
  1587. if (pwr2g->index_cck_base[rf][group] == 0xFF)
  1588. pwr2g->index_cck_base[rf][group] = 0x2D;
  1589. }
  1590. for (group = 0 ; group < MAX_CHNL_GROUP_24G - 1; group++) {
  1591. pwr2g->index_bw40_base[rf][group] = hwinfo[addr++];
  1592. if (pwr2g->index_bw40_base[rf][group] == 0xFF)
  1593. pwr2g->index_bw40_base[rf][group] = 0x2D;
  1594. }
  1595. for (i = 0; i < MAX_TX_COUNT; i++) {
  1596. if (i == 0) {
  1597. pwr2g->bw40_diff[rf][i] = 0;
  1598. if (hwinfo[addr] == 0xFF) {
  1599. pwr2g->bw20_diff[rf][i] = 0x02;
  1600. } else {
  1601. pwr2g->bw20_diff[rf][i] = (hwinfo[addr]
  1602. & 0xf0) >> 4;
  1603. if (pwr2g->bw20_diff[rf][i] & BIT(3))
  1604. pwr2g->bw20_diff[rf][i] |= 0xF0;
  1605. }
  1606. if (hwinfo[addr] == 0xFF) {
  1607. pwr2g->ofdm_diff[rf][i] = 0x04;
  1608. } else {
  1609. pwr2g->ofdm_diff[rf][i] = (hwinfo[addr]
  1610. & 0x0f);
  1611. if (pwr2g->ofdm_diff[rf][i] & BIT(3))
  1612. pwr2g->ofdm_diff[rf][i] |= 0xF0;
  1613. }
  1614. pwr2g->cck_diff[rf][i] = 0;
  1615. addr++;
  1616. } else {
  1617. if (hwinfo[addr] == 0xFF) {
  1618. pwr2g->bw40_diff[rf][i] = 0xFE;
  1619. } else {
  1620. pwr2g->bw40_diff[rf][i] = (hwinfo[addr]
  1621. & 0xf0) >> 4;
  1622. if (pwr2g->bw40_diff[rf][i] & BIT(3))
  1623. pwr2g->bw40_diff[rf][i] |= 0xF0;
  1624. }
  1625. if (hwinfo[addr] == 0xFF) {
  1626. pwr2g->bw20_diff[rf][i] = 0xFE;
  1627. } else {
  1628. pwr2g->bw20_diff[rf][i] = (hwinfo[addr]
  1629. & 0x0f);
  1630. if (pwr2g->bw20_diff[rf][i] & BIT(3))
  1631. pwr2g->bw20_diff[rf][i] |= 0xF0;
  1632. }
  1633. addr++;
  1634. if (hwinfo[addr] == 0xFF) {
  1635. pwr2g->ofdm_diff[rf][i] = 0xFE;
  1636. } else {
  1637. pwr2g->ofdm_diff[rf][i] = (hwinfo[addr]
  1638. & 0xf0) >> 4;
  1639. if (pwr2g->ofdm_diff[rf][i] & BIT(3))
  1640. pwr2g->ofdm_diff[rf][i] |= 0xF0;
  1641. }
  1642. if (hwinfo[addr] == 0xFF) {
  1643. pwr2g->cck_diff[rf][i] = 0xFE;
  1644. } else {
  1645. pwr2g->cck_diff[rf][i] = (hwinfo[addr]
  1646. & 0x0f);
  1647. if (pwr2g->cck_diff[rf][i] & BIT(3))
  1648. pwr2g->cck_diff[rf][i] |= 0xF0;
  1649. }
  1650. addr++;
  1651. }
  1652. }
  1653. /*5G default value*/
  1654. for (group = 0 ; group < MAX_CHNL_GROUP_5G; group++) {
  1655. pwr5g->index_bw40_base[rf][group] = hwinfo[addr++];
  1656. if (pwr5g->index_bw40_base[rf][group] == 0xFF)
  1657. pwr5g->index_bw40_base[rf][group] = 0xFE;
  1658. }
  1659. for (i = 0; i < MAX_TX_COUNT; i++) {
  1660. if (i == 0) {
  1661. pwr5g->bw40_diff[rf][i] = 0;
  1662. if (hwinfo[addr] == 0xFF) {
  1663. pwr5g->bw20_diff[rf][i] = 0;
  1664. } else {
  1665. pwr5g->bw20_diff[rf][0] = (hwinfo[addr]
  1666. & 0xf0) >> 4;
  1667. if (pwr5g->bw20_diff[rf][i] & BIT(3))
  1668. pwr5g->bw20_diff[rf][i] |= 0xF0;
  1669. }
  1670. if (hwinfo[addr] == 0xFF) {
  1671. pwr5g->ofdm_diff[rf][i] = 0x04;
  1672. } else {
  1673. pwr5g->ofdm_diff[rf][0] = (hwinfo[addr]
  1674. & 0x0f);
  1675. if (pwr5g->ofdm_diff[rf][i] & BIT(3))
  1676. pwr5g->ofdm_diff[rf][i] |= 0xF0;
  1677. }
  1678. addr++;
  1679. } else {
  1680. if (hwinfo[addr] == 0xFF) {
  1681. pwr5g->bw40_diff[rf][i] = 0xFE;
  1682. } else {
  1683. pwr5g->bw40_diff[rf][i] = (hwinfo[addr]
  1684. & 0xf0) >> 4;
  1685. if (pwr5g->bw40_diff[rf][i] & BIT(3))
  1686. pwr5g->bw40_diff[rf][i] |= 0xF0;
  1687. }
  1688. if (hwinfo[addr] == 0xFF) {
  1689. pwr5g->bw20_diff[rf][i] = 0xFE;
  1690. } else {
  1691. pwr5g->bw20_diff[rf][i] = (hwinfo[addr]
  1692. & 0x0f);
  1693. if (pwr5g->bw20_diff[rf][i] & BIT(3))
  1694. pwr5g->bw20_diff[rf][i] |= 0xF0;
  1695. }
  1696. addr++;
  1697. }
  1698. }
  1699. if (hwinfo[addr] == 0xFF) {
  1700. pwr5g->ofdm_diff[rf][1] = 0xFE;
  1701. pwr5g->ofdm_diff[rf][2] = 0xFE;
  1702. } else {
  1703. pwr5g->ofdm_diff[rf][1] = (hwinfo[addr] & 0xf0) >> 4;
  1704. pwr5g->ofdm_diff[rf][2] = (hwinfo[addr] & 0x0f);
  1705. }
  1706. addr++;
  1707. if (hwinfo[addr] == 0xFF)
  1708. pwr5g->ofdm_diff[rf][3] = 0xFE;
  1709. else
  1710. pwr5g->ofdm_diff[rf][3] = (hwinfo[addr] & 0x0f);
  1711. addr++;
  1712. for (i = 1; i < MAX_TX_COUNT; i++) {
  1713. if (pwr5g->ofdm_diff[rf][i] == 0xFF)
  1714. pwr5g->ofdm_diff[rf][i] = 0xFE;
  1715. else if (pwr5g->ofdm_diff[rf][i] & BIT(3))
  1716. pwr5g->ofdm_diff[rf][i] |= 0xF0;
  1717. }
  1718. for (i = 0; i < MAX_TX_COUNT; i++) {
  1719. if (hwinfo[addr] == 0xFF) {
  1720. pwr5g->bw80_diff[rf][i] = 0xFE;
  1721. } else {
  1722. pwr5g->bw80_diff[rf][i] = (hwinfo[addr] & 0xf0)
  1723. >> 4;
  1724. if (pwr5g->bw80_diff[rf][i] & BIT(3))
  1725. pwr5g->bw80_diff[rf][i] |= 0xF0;
  1726. }
  1727. if (hwinfo[addr] == 0xFF) {
  1728. pwr5g->bw160_diff[rf][i] = 0xFE;
  1729. } else {
  1730. pwr5g->bw160_diff[rf][i] =
  1731. (hwinfo[addr] & 0x0f);
  1732. if (pwr5g->bw160_diff[rf][i] & BIT(3))
  1733. pwr5g->bw160_diff[rf][i] |= 0xF0;
  1734. }
  1735. addr++;
  1736. }
  1737. }
  1738. }
  1739. static void _rtl92ee_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1740. bool autoload_fail, u8 *hwinfo)
  1741. {
  1742. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1743. struct rtl_efuse *efu = rtl_efuse(rtl_priv(hw));
  1744. struct txpower_info_2g pwr2g;
  1745. struct txpower_info_5g pwr5g;
  1746. u8 channel5g[CHANNEL_MAX_NUMBER_5G] = {
  1747. 36, 38, 40, 42, 44, 46, 48, 50, 52, 54,
  1748. 56, 58, 60, 62, 64, 100, 102, 104, 106,
  1749. 108, 110, 112, 114, 116, 118, 120, 122,
  1750. 124, 126, 128, 130, 132, 134, 136, 138,
  1751. 140, 142, 144, 149, 151, 153, 155, 157,
  1752. 159, 161, 163, 165, 167, 168, 169, 171,
  1753. 173, 175, 177
  1754. };
  1755. u8 channel5g_80m[CHANNEL_MAX_NUMBER_5G_80M] = {
  1756. 42, 58, 106, 122, 138, 155, 171
  1757. };
  1758. u8 rf, idx;
  1759. u8 i;
  1760. _rtl8192ee_read_power_value_fromprom(hw, &pwr2g, &pwr5g,
  1761. autoload_fail, hwinfo);
  1762. for (rf = 0; rf < MAX_RF_PATH; rf++) {
  1763. for (i = 0; i < 14; i++) {
  1764. idx = _rtl92ee_get_chnl_group(i + 1);
  1765. if (i == CHANNEL_MAX_NUMBER_2G - 1) {
  1766. efu->txpwrlevel_cck[rf][i] =
  1767. pwr2g.index_cck_base[rf][5];
  1768. efu->txpwrlevel_ht40_1s[rf][i] =
  1769. pwr2g.index_bw40_base[rf][idx];
  1770. } else {
  1771. efu->txpwrlevel_cck[rf][i] =
  1772. pwr2g.index_cck_base[rf][idx];
  1773. efu->txpwrlevel_ht40_1s[rf][i] =
  1774. pwr2g.index_bw40_base[rf][idx];
  1775. }
  1776. }
  1777. for (i = 0; i < CHANNEL_MAX_NUMBER_5G; i++) {
  1778. idx = _rtl92ee_get_chnl_group(channel5g[i]);
  1779. efu->txpwr_5g_bw40base[rf][i] =
  1780. pwr5g.index_bw40_base[rf][idx];
  1781. }
  1782. for (i = 0; i < CHANNEL_MAX_NUMBER_5G_80M; i++) {
  1783. u8 upper, lower;
  1784. idx = _rtl92ee_get_chnl_group(channel5g_80m[i]);
  1785. upper = pwr5g.index_bw40_base[rf][idx];
  1786. lower = pwr5g.index_bw40_base[rf][idx + 1];
  1787. efu->txpwr_5g_bw80base[rf][i] = (upper + lower) / 2;
  1788. }
  1789. for (i = 0; i < MAX_TX_COUNT; i++) {
  1790. efu->txpwr_cckdiff[rf][i] = pwr2g.cck_diff[rf][i];
  1791. efu->txpwr_legacyhtdiff[rf][i] = pwr2g.ofdm_diff[rf][i];
  1792. efu->txpwr_ht20diff[rf][i] = pwr2g.bw20_diff[rf][i];
  1793. efu->txpwr_ht40diff[rf][i] = pwr2g.bw40_diff[rf][i];
  1794. efu->txpwr_5g_ofdmdiff[rf][i] = pwr5g.ofdm_diff[rf][i];
  1795. efu->txpwr_5g_bw20diff[rf][i] = pwr5g.bw20_diff[rf][i];
  1796. efu->txpwr_5g_bw40diff[rf][i] = pwr5g.bw40_diff[rf][i];
  1797. efu->txpwr_5g_bw80diff[rf][i] = pwr5g.bw80_diff[rf][i];
  1798. }
  1799. }
  1800. if (!autoload_fail)
  1801. efu->eeprom_thermalmeter = hwinfo[EEPROM_THERMAL_METER_92E];
  1802. else
  1803. efu->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
  1804. if (efu->eeprom_thermalmeter == 0xff || autoload_fail) {
  1805. efu->apk_thermalmeterignore = true;
  1806. efu->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
  1807. }
  1808. efu->thermalmeter[0] = efu->eeprom_thermalmeter;
  1809. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1810. "thermalmeter = 0x%x\n", efu->eeprom_thermalmeter);
  1811. if (!autoload_fail) {
  1812. efu->eeprom_regulatory = hwinfo[EEPROM_RF_BOARD_OPTION_92E]
  1813. & 0x07;
  1814. if (hwinfo[EEPROM_RF_BOARD_OPTION_92E] == 0xFF)
  1815. efu->eeprom_regulatory = 0;
  1816. } else {
  1817. efu->eeprom_regulatory = 0;
  1818. }
  1819. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1820. "eeprom_regulatory = 0x%x\n", efu->eeprom_regulatory);
  1821. }
  1822. static void _rtl92ee_read_adapter_info(struct ieee80211_hw *hw)
  1823. {
  1824. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1825. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1826. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1827. u16 i, usvalue;
  1828. u8 hwinfo[HWSET_MAX_SIZE];
  1829. u16 eeprom_id;
  1830. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1831. rtl_efuse_shadow_map_update(hw);
  1832. memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1833. HWSET_MAX_SIZE);
  1834. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1835. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1836. "RTL819X Not boot from eeprom, check it !!");
  1837. return;
  1838. } else {
  1839. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1840. "boot from neither eeprom nor efuse, check it !!");
  1841. return;
  1842. }
  1843. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, "MAP\n",
  1844. hwinfo, HWSET_MAX_SIZE);
  1845. eeprom_id = *((u16 *)&hwinfo[0]);
  1846. if (eeprom_id != RTL8192E_EEPROM_ID) {
  1847. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1848. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  1849. rtlefuse->autoload_failflag = true;
  1850. } else {
  1851. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1852. rtlefuse->autoload_failflag = false;
  1853. }
  1854. if (rtlefuse->autoload_failflag)
  1855. return;
  1856. /*VID DID SVID SDID*/
  1857. rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
  1858. rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
  1859. rtlefuse->eeprom_svid = *(u16 *)&hwinfo[EEPROM_SVID];
  1860. rtlefuse->eeprom_smid = *(u16 *)&hwinfo[EEPROM_SMID];
  1861. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "EEPROMId = 0x%4x\n", eeprom_id);
  1862. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1863. "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
  1864. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1865. "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
  1866. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1867. "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
  1868. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1869. "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
  1870. /*customer ID*/
  1871. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  1872. if (rtlefuse->eeprom_oemid == 0xFF)
  1873. rtlefuse->eeprom_oemid = 0;
  1874. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1875. "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
  1876. /*EEPROM version*/
  1877. rtlefuse->eeprom_version = *(u8 *)&hwinfo[EEPROM_VERSION];
  1878. /*mac address*/
  1879. for (i = 0; i < 6; i += 2) {
  1880. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1881. *((u16 *)(&rtlefuse->dev_addr[i])) = usvalue;
  1882. }
  1883. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1884. "dev_addr: %pM\n", rtlefuse->dev_addr);
  1885. /*channel plan */
  1886. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  1887. /* set channel paln to world wide 13 */
  1888. rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
  1889. /*tx power*/
  1890. _rtl92ee_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
  1891. hwinfo);
  1892. rtl92ee_read_bt_coexist_info_from_hwpg(hw, rtlefuse->autoload_failflag,
  1893. hwinfo);
  1894. /*board type*/
  1895. rtlefuse->board_type = (((*(u8 *)&hwinfo[EEPROM_RF_BOARD_OPTION_92E])
  1896. & 0xE0) >> 5);
  1897. if ((*(u8 *)&hwinfo[EEPROM_RF_BOARD_OPTION_92E]) == 0xFF)
  1898. rtlefuse->board_type = 0;
  1899. rtlhal->board_type = rtlefuse->board_type;
  1900. /*parse xtal*/
  1901. rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_92E];
  1902. if (hwinfo[EEPROM_XTAL_92E] == 0xFF)
  1903. rtlefuse->crystalcap = 0x20;
  1904. /*antenna diversity*/
  1905. rtlefuse->antenna_div_type = NO_ANTDIV;
  1906. rtlefuse->antenna_div_cfg = 0;
  1907. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1908. switch (rtlefuse->eeprom_oemid) {
  1909. case EEPROM_CID_DEFAULT:
  1910. if (rtlefuse->eeprom_did == 0x818B) {
  1911. if ((rtlefuse->eeprom_svid == 0x10EC) &&
  1912. (rtlefuse->eeprom_smid == 0x001B))
  1913. rtlhal->oem_id = RT_CID_819X_LENOVO;
  1914. } else {
  1915. rtlhal->oem_id = RT_CID_DEFAULT;
  1916. }
  1917. break;
  1918. default:
  1919. rtlhal->oem_id = RT_CID_DEFAULT;
  1920. break;
  1921. }
  1922. }
  1923. }
  1924. static void _rtl92ee_hal_customized_behavior(struct ieee80211_hw *hw)
  1925. {
  1926. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1927. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1928. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1929. pcipriv->ledctl.led_opendrain = true;
  1930. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1931. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  1932. }
  1933. void rtl92ee_read_eeprom_info(struct ieee80211_hw *hw)
  1934. {
  1935. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1936. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1937. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1938. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1939. u8 tmp_u1b;
  1940. rtlhal->version = _rtl92ee_read_chip_version(hw);
  1941. if (get_rf_type(rtlphy) == RF_1T1R) {
  1942. rtlpriv->dm.rfpath_rxenable[0] = true;
  1943. } else {
  1944. rtlpriv->dm.rfpath_rxenable[0] = true;
  1945. rtlpriv->dm.rfpath_rxenable[1] = true;
  1946. }
  1947. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  1948. rtlhal->version);
  1949. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1950. if (tmp_u1b & BIT(4)) {
  1951. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1952. rtlefuse->epromtype = EEPROM_93C46;
  1953. } else {
  1954. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1955. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1956. }
  1957. if (tmp_u1b & BIT(5)) {
  1958. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1959. rtlefuse->autoload_failflag = false;
  1960. _rtl92ee_read_adapter_info(hw);
  1961. } else {
  1962. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
  1963. }
  1964. _rtl92ee_hal_customized_behavior(hw);
  1965. rtlphy->rfpath_rx_enable[0] = true;
  1966. if (rtlphy->rf_type == RF_2T2R)
  1967. rtlphy->rfpath_rx_enable[1] = true;
  1968. }
  1969. static u8 _rtl92ee_mrate_idx_to_arfr_id(struct ieee80211_hw *hw, u8 rate_index)
  1970. {
  1971. u8 ret = 0;
  1972. switch (rate_index) {
  1973. case RATR_INX_WIRELESS_NGB:
  1974. ret = 0;
  1975. break;
  1976. case RATR_INX_WIRELESS_N:
  1977. case RATR_INX_WIRELESS_NG:
  1978. ret = 4;
  1979. break;
  1980. case RATR_INX_WIRELESS_NB:
  1981. ret = 2;
  1982. break;
  1983. case RATR_INX_WIRELESS_GB:
  1984. ret = 6;
  1985. break;
  1986. case RATR_INX_WIRELESS_G:
  1987. ret = 7;
  1988. break;
  1989. case RATR_INX_WIRELESS_B:
  1990. ret = 8;
  1991. break;
  1992. default:
  1993. ret = 0;
  1994. break;
  1995. }
  1996. return ret;
  1997. }
  1998. static void rtl92ee_update_hal_rate_mask(struct ieee80211_hw *hw,
  1999. struct ieee80211_sta *sta,
  2000. u8 rssi_level)
  2001. {
  2002. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2003. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2004. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2005. struct rtl_sta_info *sta_entry = NULL;
  2006. u32 ratr_bitmap;
  2007. u8 ratr_index;
  2008. u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
  2009. ? 1 : 0;
  2010. u8 b_curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  2011. 1 : 0;
  2012. u8 b_curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  2013. 1 : 0;
  2014. enum wireless_mode wirelessmode = 0;
  2015. bool b_shortgi = false;
  2016. u8 rate_mask[7] = {0};
  2017. u8 macid = 0;
  2018. /*u8 mimo_ps = IEEE80211_SMPS_OFF;*/
  2019. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  2020. wirelessmode = sta_entry->wireless_mode;
  2021. if (mac->opmode == NL80211_IFTYPE_STATION ||
  2022. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  2023. curtxbw_40mhz = mac->bw_40;
  2024. else if (mac->opmode == NL80211_IFTYPE_AP ||
  2025. mac->opmode == NL80211_IFTYPE_ADHOC)
  2026. macid = sta->aid + 1;
  2027. ratr_bitmap = sta->supp_rates[0];
  2028. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  2029. ratr_bitmap = 0xfff;
  2030. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  2031. sta->ht_cap.mcs.rx_mask[0] << 12);
  2032. switch (wirelessmode) {
  2033. case WIRELESS_MODE_B:
  2034. ratr_index = RATR_INX_WIRELESS_B;
  2035. if (ratr_bitmap & 0x0000000c)
  2036. ratr_bitmap &= 0x0000000d;
  2037. else
  2038. ratr_bitmap &= 0x0000000f;
  2039. break;
  2040. case WIRELESS_MODE_G:
  2041. ratr_index = RATR_INX_WIRELESS_GB;
  2042. if (rssi_level == 1)
  2043. ratr_bitmap &= 0x00000f00;
  2044. else if (rssi_level == 2)
  2045. ratr_bitmap &= 0x00000ff0;
  2046. else
  2047. ratr_bitmap &= 0x00000ff5;
  2048. break;
  2049. case WIRELESS_MODE_N_24G:
  2050. if (curtxbw_40mhz)
  2051. ratr_index = RATR_INX_WIRELESS_NGB;
  2052. else
  2053. ratr_index = RATR_INX_WIRELESS_NB;
  2054. if (rtlphy->rf_type == RF_1T1R) {
  2055. if (curtxbw_40mhz) {
  2056. if (rssi_level == 1)
  2057. ratr_bitmap &= 0x000f0000;
  2058. else if (rssi_level == 2)
  2059. ratr_bitmap &= 0x000ff000;
  2060. else
  2061. ratr_bitmap &= 0x000ff015;
  2062. } else {
  2063. if (rssi_level == 1)
  2064. ratr_bitmap &= 0x000f0000;
  2065. else if (rssi_level == 2)
  2066. ratr_bitmap &= 0x000ff000;
  2067. else
  2068. ratr_bitmap &= 0x000ff005;
  2069. }
  2070. } else {
  2071. if (curtxbw_40mhz) {
  2072. if (rssi_level == 1)
  2073. ratr_bitmap &= 0x0f8f0000;
  2074. else if (rssi_level == 2)
  2075. ratr_bitmap &= 0x0ffff000;
  2076. else
  2077. ratr_bitmap &= 0x0ffff015;
  2078. } else {
  2079. if (rssi_level == 1)
  2080. ratr_bitmap &= 0x0f8f0000;
  2081. else if (rssi_level == 2)
  2082. ratr_bitmap &= 0x0ffff000;
  2083. else
  2084. ratr_bitmap &= 0x0ffff005;
  2085. }
  2086. }
  2087. if ((curtxbw_40mhz && b_curshortgi_40mhz) ||
  2088. (!curtxbw_40mhz && b_curshortgi_20mhz)) {
  2089. if (macid == 0)
  2090. b_shortgi = true;
  2091. else if (macid == 1)
  2092. b_shortgi = false;
  2093. }
  2094. break;
  2095. default:
  2096. ratr_index = RATR_INX_WIRELESS_NGB;
  2097. if (rtlphy->rf_type == RF_1T1R)
  2098. ratr_bitmap &= 0x000ff0ff;
  2099. else
  2100. ratr_bitmap &= 0x0f8ff0ff;
  2101. break;
  2102. }
  2103. ratr_index = _rtl92ee_mrate_idx_to_arfr_id(hw, ratr_index);
  2104. sta_entry->ratr_index = ratr_index;
  2105. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  2106. "ratr_bitmap :%x\n", ratr_bitmap);
  2107. *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
  2108. (ratr_index << 28);
  2109. rate_mask[0] = macid;
  2110. rate_mask[1] = ratr_index | (b_shortgi ? 0x80 : 0x00);
  2111. rate_mask[2] = curtxbw_40mhz;
  2112. rate_mask[3] = (u8)(ratr_bitmap & 0x000000ff);
  2113. rate_mask[4] = (u8)((ratr_bitmap & 0x0000ff00) >> 8);
  2114. rate_mask[5] = (u8)((ratr_bitmap & 0x00ff0000) >> 16);
  2115. rate_mask[6] = (u8)((ratr_bitmap & 0xff000000) >> 24);
  2116. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  2117. "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x:%x:%x\n",
  2118. ratr_index, ratr_bitmap, rate_mask[0], rate_mask[1],
  2119. rate_mask[2], rate_mask[3], rate_mask[4],
  2120. rate_mask[5], rate_mask[6]);
  2121. rtl92ee_fill_h2c_cmd(hw, H2C_92E_RA_MASK, 7, rate_mask);
  2122. _rtl92ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
  2123. }
  2124. void rtl92ee_update_hal_rate_tbl(struct ieee80211_hw *hw,
  2125. struct ieee80211_sta *sta, u8 rssi_level)
  2126. {
  2127. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2128. if (rtlpriv->dm.useramask)
  2129. rtl92ee_update_hal_rate_mask(hw, sta, rssi_level);
  2130. }
  2131. void rtl92ee_update_channel_access_setting(struct ieee80211_hw *hw)
  2132. {
  2133. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2134. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2135. u16 sifs_timer;
  2136. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  2137. (u8 *)&mac->slot_time);
  2138. if (!mac->ht_enable)
  2139. sifs_timer = 0x0a0a;
  2140. else
  2141. sifs_timer = 0x0e0e;
  2142. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  2143. }
  2144. bool rtl92ee_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  2145. {
  2146. *valid = 1;
  2147. return true;
  2148. }
  2149. void rtl92ee_set_key(struct ieee80211_hw *hw, u32 key_index,
  2150. u8 *p_macaddr, bool is_group, u8 enc_algo,
  2151. bool is_wepkey, bool clear_all)
  2152. {
  2153. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2154. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2155. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2156. u8 *macaddr = p_macaddr;
  2157. u32 entry_id = 0;
  2158. bool is_pairwise = false;
  2159. static u8 cam_const_addr[4][6] = {
  2160. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  2161. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  2162. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  2163. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  2164. };
  2165. static u8 cam_const_broad[] = {
  2166. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  2167. };
  2168. if (clear_all) {
  2169. u8 idx = 0;
  2170. u8 cam_offset = 0;
  2171. u8 clear_number = 5;
  2172. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  2173. for (idx = 0; idx < clear_number; idx++) {
  2174. rtl_cam_mark_invalid(hw, cam_offset + idx);
  2175. rtl_cam_empty_entry(hw, cam_offset + idx);
  2176. if (idx < 5) {
  2177. memset(rtlpriv->sec.key_buf[idx], 0,
  2178. MAX_KEY_LEN);
  2179. rtlpriv->sec.key_len[idx] = 0;
  2180. }
  2181. }
  2182. } else {
  2183. switch (enc_algo) {
  2184. case WEP40_ENCRYPTION:
  2185. enc_algo = CAM_WEP40;
  2186. break;
  2187. case WEP104_ENCRYPTION:
  2188. enc_algo = CAM_WEP104;
  2189. break;
  2190. case TKIP_ENCRYPTION:
  2191. enc_algo = CAM_TKIP;
  2192. break;
  2193. case AESCCMP_ENCRYPTION:
  2194. enc_algo = CAM_AES;
  2195. break;
  2196. default:
  2197. RT_TRACE(rtlpriv, COMP_ERR, DBG_DMESG,
  2198. "switch case not process\n");
  2199. enc_algo = CAM_TKIP;
  2200. break;
  2201. }
  2202. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  2203. macaddr = cam_const_addr[key_index];
  2204. entry_id = key_index;
  2205. } else {
  2206. if (is_group) {
  2207. macaddr = cam_const_broad;
  2208. entry_id = key_index;
  2209. } else {
  2210. if (mac->opmode == NL80211_IFTYPE_AP ||
  2211. mac->opmode == NL80211_IFTYPE_MESH_POINT) {
  2212. entry_id = rtl_cam_get_free_entry(hw,
  2213. p_macaddr);
  2214. if (entry_id >= TOTAL_CAM_ENTRY) {
  2215. RT_TRACE(rtlpriv, COMP_SEC,
  2216. DBG_EMERG,
  2217. "Can not find free hw security cam entry\n");
  2218. return;
  2219. }
  2220. } else {
  2221. entry_id = CAM_PAIRWISE_KEY_POSITION;
  2222. }
  2223. key_index = PAIRWISE_KEYIDX;
  2224. is_pairwise = true;
  2225. }
  2226. }
  2227. if (rtlpriv->sec.key_len[key_index] == 0) {
  2228. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2229. "delete one entry, entry_id is %d\n",
  2230. entry_id);
  2231. if (mac->opmode == NL80211_IFTYPE_AP ||
  2232. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  2233. rtl_cam_del_entry(hw, p_macaddr);
  2234. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  2235. } else {
  2236. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2237. "add one entry\n");
  2238. if (is_pairwise) {
  2239. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2240. "set Pairwiase key\n");
  2241. rtl_cam_add_one_entry(hw, macaddr, key_index,
  2242. entry_id, enc_algo,
  2243. CAM_CONFIG_NO_USEDK,
  2244. rtlpriv->sec.key_buf[key_index]);
  2245. } else {
  2246. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2247. "set group key\n");
  2248. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  2249. rtl_cam_add_one_entry(hw,
  2250. rtlefuse->dev_addr,
  2251. PAIRWISE_KEYIDX,
  2252. CAM_PAIRWISE_KEY_POSITION,
  2253. enc_algo, CAM_CONFIG_NO_USEDK,
  2254. rtlpriv->sec.key_buf[entry_id]);
  2255. }
  2256. rtl_cam_add_one_entry(hw, macaddr, key_index,
  2257. entry_id, enc_algo,
  2258. CAM_CONFIG_NO_USEDK,
  2259. rtlpriv->sec.key_buf[entry_id]);
  2260. }
  2261. }
  2262. }
  2263. }
  2264. void rtl92ee_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  2265. bool auto_load_fail, u8 *hwinfo)
  2266. {
  2267. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2268. u8 value;
  2269. if (!auto_load_fail) {
  2270. value = hwinfo[EEPROM_RF_BOARD_OPTION_92E];
  2271. if (((value & 0xe0) >> 5) == 0x1)
  2272. rtlpriv->btcoexist.btc_info.btcoexist = 1;
  2273. else
  2274. rtlpriv->btcoexist.btc_info.btcoexist = 0;
  2275. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8192E;
  2276. rtlpriv->btcoexist.btc_info.ant_num = ANT_TOTAL_X2;
  2277. } else {
  2278. rtlpriv->btcoexist.btc_info.btcoexist = 1;
  2279. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8192E;
  2280. rtlpriv->btcoexist.btc_info.ant_num = ANT_TOTAL_X1;
  2281. }
  2282. }
  2283. void rtl92ee_bt_reg_init(struct ieee80211_hw *hw)
  2284. {
  2285. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2286. /* 0:Low, 1:High, 2:From Efuse. */
  2287. rtlpriv->btcoexist.reg_bt_iso = 2;
  2288. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  2289. rtlpriv->btcoexist.reg_bt_sco = 3;
  2290. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  2291. rtlpriv->btcoexist.reg_bt_sco = 0;
  2292. }
  2293. void rtl92ee_bt_hw_init(struct ieee80211_hw *hw)
  2294. {
  2295. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2296. if (rtlpriv->cfg->ops->get_btc_status())
  2297. rtlpriv->btcoexist.btc_ops->btc_init_hw_config(rtlpriv);
  2298. }
  2299. void rtl92ee_suspend(struct ieee80211_hw *hw)
  2300. {
  2301. }
  2302. void rtl92ee_resume(struct ieee80211_hw *hw)
  2303. {
  2304. }
  2305. /* Turn on AAP (RCR:bit 0) for promicuous mode. */
  2306. void rtl92ee_allow_all_destaddr(struct ieee80211_hw *hw,
  2307. bool allow_all_da, bool write_into_reg)
  2308. {
  2309. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2310. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  2311. if (allow_all_da) /* Set BIT0 */
  2312. rtlpci->receive_config |= RCR_AAP;
  2313. else /* Clear BIT0 */
  2314. rtlpci->receive_config &= ~RCR_AAP;
  2315. if (write_into_reg)
  2316. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  2317. RT_TRACE(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
  2318. "receive_config=0x%08X, write_into_reg=%d\n",
  2319. rtlpci->receive_config, write_into_reg);
  2320. }