sdio.c 117 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_ids.h>
  26. #include <linux/mmc/sdio_func.h>
  27. #include <linux/mmc/card.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/firmware.h>
  30. #include <linux/module.h>
  31. #include <linux/bcma/bcma.h>
  32. #include <linux/debugfs.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/platform_data/brcmfmac-sdio.h>
  35. #include <linux/moduleparam.h>
  36. #include <asm/unaligned.h>
  37. #include <defs.h>
  38. #include <brcmu_wifi.h>
  39. #include <brcmu_utils.h>
  40. #include <brcm_hw_ids.h>
  41. #include <soc.h>
  42. #include "sdio.h"
  43. #include "chip.h"
  44. #include "firmware.h"
  45. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  46. #define CTL_DONE_TIMEOUT 2000 /* In milli second */
  47. #ifdef DEBUG
  48. #define BRCMF_TRAP_INFO_SIZE 80
  49. #define CBUF_LEN (128)
  50. /* Device console log buffer state */
  51. #define CONSOLE_BUFFER_MAX 2024
  52. struct rte_log_le {
  53. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  54. __le32 buf_size;
  55. __le32 idx;
  56. char *_buf_compat; /* Redundant pointer for backward compat. */
  57. };
  58. struct rte_console {
  59. /* Virtual UART
  60. * When there is no UART (e.g. Quickturn),
  61. * the host should write a complete
  62. * input line directly into cbuf and then write
  63. * the length into vcons_in.
  64. * This may also be used when there is a real UART
  65. * (at risk of conflicting with
  66. * the real UART). vcons_out is currently unused.
  67. */
  68. uint vcons_in;
  69. uint vcons_out;
  70. /* Output (logging) buffer
  71. * Console output is written to a ring buffer log_buf at index log_idx.
  72. * The host may read the output when it sees log_idx advance.
  73. * Output will be lost if the output wraps around faster than the host
  74. * polls.
  75. */
  76. struct rte_log_le log_le;
  77. /* Console input line buffer
  78. * Characters are read one at a time into cbuf
  79. * until <CR> is received, then
  80. * the buffer is processed as a command line.
  81. * Also used for virtual UART.
  82. */
  83. uint cbuf_idx;
  84. char cbuf[CBUF_LEN];
  85. };
  86. #endif /* DEBUG */
  87. #include <chipcommon.h>
  88. #include "bus.h"
  89. #include "debug.h"
  90. #include "tracepoint.h"
  91. #define TXQLEN 2048 /* bulk tx queue length */
  92. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  93. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  94. #define PRIOMASK 7
  95. #define TXRETRIES 2 /* # of retries for tx frames */
  96. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  97. one scheduling */
  98. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  99. one scheduling */
  100. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  101. #define MEMBLOCK 2048 /* Block size used for downloading
  102. of dongle image */
  103. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  104. biggest possible glom */
  105. #define BRCMF_FIRSTREAD (1 << 6)
  106. /* SBSDIO_DEVICE_CTL */
  107. /* 1: device will assert busy signal when receiving CMD53 */
  108. #define SBSDIO_DEVCTL_SETBUSY 0x01
  109. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  110. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  111. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  112. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  113. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  114. * sdio bus power cycle to clear (rev 9) */
  115. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  116. /* Force SD->SB reset mapping (rev 11) */
  117. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  118. /* Determined by CoreControl bit */
  119. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  120. /* Force backplane reset */
  121. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  122. /* Force no backplane reset */
  123. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  124. /* direct(mapped) cis space */
  125. /* MAPPED common CIS address */
  126. #define SBSDIO_CIS_BASE_COMMON 0x1000
  127. /* maximum bytes in one CIS */
  128. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  129. /* cis offset addr is < 17 bits */
  130. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  131. /* manfid tuple length, include tuple, link bytes */
  132. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  133. #define CORE_BUS_REG(base, field) \
  134. (base + offsetof(struct sdpcmd_regs, field))
  135. /* SDIO function 1 register CHIPCLKCSR */
  136. /* Force ALP request to backplane */
  137. #define SBSDIO_FORCE_ALP 0x01
  138. /* Force HT request to backplane */
  139. #define SBSDIO_FORCE_HT 0x02
  140. /* Force ILP request to backplane */
  141. #define SBSDIO_FORCE_ILP 0x04
  142. /* Make ALP ready (power up xtal) */
  143. #define SBSDIO_ALP_AVAIL_REQ 0x08
  144. /* Make HT ready (power up PLL) */
  145. #define SBSDIO_HT_AVAIL_REQ 0x10
  146. /* Squelch clock requests from HW */
  147. #define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
  148. /* Status: ALP is ready */
  149. #define SBSDIO_ALP_AVAIL 0x40
  150. /* Status: HT is ready */
  151. #define SBSDIO_HT_AVAIL 0x80
  152. #define SBSDIO_CSR_MASK 0x1F
  153. #define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
  154. #define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
  155. #define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
  156. #define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
  157. #define SBSDIO_CLKAV(regval, alponly) \
  158. (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
  159. /* intstatus */
  160. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  161. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  162. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  163. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  164. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  165. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  166. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  167. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  168. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  169. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  170. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  171. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  172. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  173. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  174. #define I_PC (1 << 10) /* descriptor error */
  175. #define I_PD (1 << 11) /* data error */
  176. #define I_DE (1 << 12) /* Descriptor protocol Error */
  177. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  178. #define I_RO (1 << 14) /* Receive fifo Overflow */
  179. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  180. #define I_RI (1 << 16) /* Receive Interrupt */
  181. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  182. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  183. #define I_XI (1 << 24) /* Transmit Interrupt */
  184. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  185. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  186. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  187. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  188. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  189. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  190. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  191. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  192. #define I_DMA (I_RI | I_XI | I_ERRORS)
  193. /* corecontrol */
  194. #define CC_CISRDY (1 << 0) /* CIS Ready */
  195. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  196. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  197. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  198. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  199. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  200. /* SDA_FRAMECTRL */
  201. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  202. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  203. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  204. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  205. /*
  206. * Software allocation of To SB Mailbox resources
  207. */
  208. /* tosbmailbox bits corresponding to intstatus bits */
  209. #define SMB_NAK (1 << 0) /* Frame NAK */
  210. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  211. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  212. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  213. /* tosbmailboxdata */
  214. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  215. /*
  216. * Software allocation of To Host Mailbox resources
  217. */
  218. /* intstatus bits */
  219. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  220. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  221. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  222. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  223. /* tohostmailboxdata */
  224. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  225. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  226. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  227. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  228. #define HMB_DATA_FCDATA_MASK 0xff000000
  229. #define HMB_DATA_FCDATA_SHIFT 24
  230. #define HMB_DATA_VERSION_MASK 0x00ff0000
  231. #define HMB_DATA_VERSION_SHIFT 16
  232. /*
  233. * Software-defined protocol header
  234. */
  235. /* Current protocol version */
  236. #define SDPCM_PROT_VERSION 4
  237. /*
  238. * Shared structure between dongle and the host.
  239. * The structure contains pointers to trap or assert information.
  240. */
  241. #define SDPCM_SHARED_VERSION 0x0003
  242. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  243. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  244. #define SDPCM_SHARED_ASSERT 0x0200
  245. #define SDPCM_SHARED_TRAP 0x0400
  246. /* Space for header read, limit for data packets */
  247. #define MAX_HDR_READ (1 << 6)
  248. #define MAX_RX_DATASZ 2048
  249. /* Bump up limit on waiting for HT to account for first startup;
  250. * if the image is doing a CRC calculation before programming the PMU
  251. * for HT availability, it could take a couple hundred ms more, so
  252. * max out at a 1 second (1000000us).
  253. */
  254. #undef PMU_MAX_TRANSITION_DLY
  255. #define PMU_MAX_TRANSITION_DLY 1000000
  256. /* Value for ChipClockCSR during initial setup */
  257. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  258. SBSDIO_ALP_AVAIL_REQ)
  259. /* Flags for SDH calls */
  260. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  261. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  262. * when idle
  263. */
  264. #define BRCMF_IDLE_INTERVAL 1
  265. #define KSO_WAIT_US 50
  266. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  267. /*
  268. * Conversion of 802.1D priority to precedence level
  269. */
  270. static uint prio2prec(u32 prio)
  271. {
  272. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  273. (prio^2) : prio;
  274. }
  275. #ifdef DEBUG
  276. /* Device console log buffer state */
  277. struct brcmf_console {
  278. uint count; /* Poll interval msec counter */
  279. uint log_addr; /* Log struct address (fixed) */
  280. struct rte_log_le log_le; /* Log struct (host copy) */
  281. uint bufsize; /* Size of log buffer */
  282. u8 *buf; /* Log buffer (host copy) */
  283. uint last; /* Last buffer read index */
  284. };
  285. struct brcmf_trap_info {
  286. __le32 type;
  287. __le32 epc;
  288. __le32 cpsr;
  289. __le32 spsr;
  290. __le32 r0; /* a1 */
  291. __le32 r1; /* a2 */
  292. __le32 r2; /* a3 */
  293. __le32 r3; /* a4 */
  294. __le32 r4; /* v1 */
  295. __le32 r5; /* v2 */
  296. __le32 r6; /* v3 */
  297. __le32 r7; /* v4 */
  298. __le32 r8; /* v5 */
  299. __le32 r9; /* sb/v6 */
  300. __le32 r10; /* sl/v7 */
  301. __le32 r11; /* fp/v8 */
  302. __le32 r12; /* ip */
  303. __le32 r13; /* sp */
  304. __le32 r14; /* lr */
  305. __le32 pc; /* r15 */
  306. };
  307. #endif /* DEBUG */
  308. struct sdpcm_shared {
  309. u32 flags;
  310. u32 trap_addr;
  311. u32 assert_exp_addr;
  312. u32 assert_file_addr;
  313. u32 assert_line;
  314. u32 console_addr; /* Address of struct rte_console */
  315. u32 msgtrace_addr;
  316. u8 tag[32];
  317. u32 brpt_addr;
  318. };
  319. struct sdpcm_shared_le {
  320. __le32 flags;
  321. __le32 trap_addr;
  322. __le32 assert_exp_addr;
  323. __le32 assert_file_addr;
  324. __le32 assert_line;
  325. __le32 console_addr; /* Address of struct rte_console */
  326. __le32 msgtrace_addr;
  327. u8 tag[32];
  328. __le32 brpt_addr;
  329. };
  330. /* dongle SDIO bus specific header info */
  331. struct brcmf_sdio_hdrinfo {
  332. u8 seq_num;
  333. u8 channel;
  334. u16 len;
  335. u16 len_left;
  336. u16 len_nxtfrm;
  337. u8 dat_offset;
  338. bool lastfrm;
  339. u16 tail_pad;
  340. };
  341. /*
  342. * hold counter variables
  343. */
  344. struct brcmf_sdio_count {
  345. uint intrcount; /* Count of device interrupt callbacks */
  346. uint lastintrs; /* Count as of last watchdog timer */
  347. uint pollcnt; /* Count of active polls */
  348. uint regfails; /* Count of R_REG failures */
  349. uint tx_sderrs; /* Count of tx attempts with sd errors */
  350. uint fcqueued; /* Tx packets that got queued */
  351. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  352. uint rx_toolong; /* Receive frames too long to receive */
  353. uint rxc_errors; /* SDIO errors when reading control frames */
  354. uint rx_hdrfail; /* SDIO errors on header reads */
  355. uint rx_badhdr; /* Bad received headers (roosync?) */
  356. uint rx_badseq; /* Mismatched rx sequence number */
  357. uint fc_rcvd; /* Number of flow-control events received */
  358. uint fc_xoff; /* Number which turned on flow-control */
  359. uint fc_xon; /* Number which turned off flow-control */
  360. uint rxglomfail; /* Failed deglom attempts */
  361. uint rxglomframes; /* Number of glom frames (superframes) */
  362. uint rxglompkts; /* Number of packets from glom frames */
  363. uint f2rxhdrs; /* Number of header reads */
  364. uint f2rxdata; /* Number of frame data reads */
  365. uint f2txdata; /* Number of f2 frame writes */
  366. uint f1regdata; /* Number of f1 register accesses */
  367. uint tickcnt; /* Number of watchdog been schedule */
  368. ulong tx_ctlerrs; /* Err of sending ctrl frames */
  369. ulong tx_ctlpkts; /* Ctrl frames sent to dongle */
  370. ulong rx_ctlerrs; /* Err of processing rx ctrl frames */
  371. ulong rx_ctlpkts; /* Ctrl frames processed from dongle */
  372. ulong rx_readahead_cnt; /* packets where header read-ahead was used */
  373. };
  374. /* misc chip info needed by some of the routines */
  375. /* Private data for SDIO bus interaction */
  376. struct brcmf_sdio {
  377. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  378. struct brcmf_chip *ci; /* Chip info struct */
  379. u32 hostintmask; /* Copy of Host Interrupt Mask */
  380. atomic_t intstatus; /* Intstatus bits (events) pending */
  381. atomic_t fcstate; /* State of dongle flow-control */
  382. uint blocksize; /* Block size of SDIO transfers */
  383. uint roundup; /* Max roundup limit */
  384. struct pktq txq; /* Queue length used for flow-control */
  385. u8 flowcontrol; /* per prio flow control bitmask */
  386. u8 tx_seq; /* Transmit sequence number (next) */
  387. u8 tx_max; /* Maximum transmit sequence allowed */
  388. u8 *hdrbuf; /* buffer for handling rx frame */
  389. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  390. u8 rx_seq; /* Receive sequence number (expected) */
  391. struct brcmf_sdio_hdrinfo cur_read;
  392. /* info of current read frame */
  393. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  394. bool rxpending; /* Data frame pending in dongle */
  395. uint rxbound; /* Rx frames to read before resched */
  396. uint txbound; /* Tx frames to send before resched */
  397. uint txminmax;
  398. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  399. struct sk_buff_head glom; /* Packet list for glommed superframe */
  400. uint glomerr; /* Glom packet read errors */
  401. u8 *rxbuf; /* Buffer for receiving control packets */
  402. uint rxblen; /* Allocated length of rxbuf */
  403. u8 *rxctl; /* Aligned pointer into rxbuf */
  404. u8 *rxctl_orig; /* pointer for freeing rxctl */
  405. uint rxlen; /* Length of valid data in buffer */
  406. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  407. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  408. bool intr; /* Use interrupts */
  409. bool poll; /* Use polling */
  410. atomic_t ipend; /* Device interrupt is pending */
  411. uint spurious; /* Count of spurious interrupts */
  412. uint pollrate; /* Ticks between device polls */
  413. uint polltick; /* Tick counter */
  414. #ifdef DEBUG
  415. uint console_interval;
  416. struct brcmf_console console; /* Console output polling support */
  417. uint console_addr; /* Console address from shared struct */
  418. #endif /* DEBUG */
  419. uint clkstate; /* State of sd and backplane clock(s) */
  420. s32 idletime; /* Control for activity timeout */
  421. s32 idlecount; /* Activity timeout counter */
  422. s32 idleclock; /* How to set bus driver when idle */
  423. bool rxflow_mode; /* Rx flow control mode */
  424. bool rxflow; /* Is rx flow control on */
  425. bool alp_only; /* Don't use HT clock (ALP only) */
  426. u8 *ctrl_frame_buf;
  427. u16 ctrl_frame_len;
  428. bool ctrl_frame_stat;
  429. int ctrl_frame_err;
  430. spinlock_t txq_lock; /* protect bus->txq */
  431. wait_queue_head_t ctrl_wait;
  432. wait_queue_head_t dcmd_resp_wait;
  433. struct timer_list timer;
  434. struct completion watchdog_wait;
  435. struct task_struct *watchdog_tsk;
  436. bool wd_timer_valid;
  437. uint save_ms;
  438. struct workqueue_struct *brcmf_wq;
  439. struct work_struct datawork;
  440. bool dpc_triggered;
  441. bool dpc_running;
  442. bool txoff; /* Transmit flow-controlled */
  443. struct brcmf_sdio_count sdcnt;
  444. bool sr_enabled; /* SaveRestore enabled */
  445. bool sleeping;
  446. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  447. bool txglom; /* host tx glomming enable flag */
  448. u16 head_align; /* buffer pointer alignment */
  449. u16 sgentry_align; /* scatter-gather buffer alignment */
  450. };
  451. /* clkstate */
  452. #define CLK_NONE 0
  453. #define CLK_SDONLY 1
  454. #define CLK_PENDING 2
  455. #define CLK_AVAIL 3
  456. #ifdef DEBUG
  457. static int qcount[NUMPRIO];
  458. #endif /* DEBUG */
  459. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  460. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  461. /* Retry count for register access failures */
  462. static const uint retry_limit = 2;
  463. /* Limit on rounding up frames */
  464. static const uint max_roundup = 512;
  465. #define ALIGNMENT 4
  466. enum brcmf_sdio_frmtype {
  467. BRCMF_SDIO_FT_NORMAL,
  468. BRCMF_SDIO_FT_SUPER,
  469. BRCMF_SDIO_FT_SUB,
  470. };
  471. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  472. /* SDIO Pad drive strength to select value mappings */
  473. struct sdiod_drive_str {
  474. u8 strength; /* Pad Drive Strength in mA */
  475. u8 sel; /* Chip-specific select value */
  476. };
  477. /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
  478. static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
  479. {32, 0x6},
  480. {26, 0x7},
  481. {22, 0x4},
  482. {16, 0x5},
  483. {12, 0x2},
  484. {8, 0x3},
  485. {4, 0x0},
  486. {0, 0x1}
  487. };
  488. /* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
  489. static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
  490. {6, 0x7},
  491. {5, 0x6},
  492. {4, 0x5},
  493. {3, 0x4},
  494. {2, 0x2},
  495. {1, 0x1},
  496. {0, 0x0}
  497. };
  498. /* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
  499. static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
  500. {3, 0x3},
  501. {2, 0x2},
  502. {1, 0x1},
  503. {0, 0x0} };
  504. /* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
  505. static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
  506. {16, 0x7},
  507. {12, 0x5},
  508. {8, 0x3},
  509. {4, 0x1}
  510. };
  511. #define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
  512. #define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
  513. #define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
  514. #define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
  515. #define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
  516. #define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
  517. #define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
  518. #define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
  519. #define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
  520. #define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
  521. #define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
  522. #define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
  523. #define BCM43340_FIRMWARE_NAME "brcm/brcmfmac43340-sdio.bin"
  524. #define BCM43340_NVRAM_NAME "brcm/brcmfmac43340-sdio.txt"
  525. #define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
  526. #define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
  527. #define BCM43362_FIRMWARE_NAME "brcm/brcmfmac43362-sdio.bin"
  528. #define BCM43362_NVRAM_NAME "brcm/brcmfmac43362-sdio.txt"
  529. #define BCM4339_FIRMWARE_NAME "brcm/brcmfmac4339-sdio.bin"
  530. #define BCM4339_NVRAM_NAME "brcm/brcmfmac4339-sdio.txt"
  531. #define BCM43430_FIRMWARE_NAME "brcm/brcmfmac43430-sdio.bin"
  532. #define BCM43430_NVRAM_NAME "brcm/brcmfmac43430-sdio.txt"
  533. #define BCM43455_FIRMWARE_NAME "brcm/brcmfmac43455-sdio.bin"
  534. #define BCM43455_NVRAM_NAME "brcm/brcmfmac43455-sdio.txt"
  535. #define BCM4354_FIRMWARE_NAME "brcm/brcmfmac4354-sdio.bin"
  536. #define BCM4354_NVRAM_NAME "brcm/brcmfmac4354-sdio.txt"
  537. MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
  538. MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
  539. MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
  540. MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
  541. MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
  542. MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
  543. MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
  544. MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
  545. MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
  546. MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
  547. MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
  548. MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
  549. MODULE_FIRMWARE(BCM43340_FIRMWARE_NAME);
  550. MODULE_FIRMWARE(BCM43340_NVRAM_NAME);
  551. MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
  552. MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
  553. MODULE_FIRMWARE(BCM43362_FIRMWARE_NAME);
  554. MODULE_FIRMWARE(BCM43362_NVRAM_NAME);
  555. MODULE_FIRMWARE(BCM4339_FIRMWARE_NAME);
  556. MODULE_FIRMWARE(BCM4339_NVRAM_NAME);
  557. MODULE_FIRMWARE(BCM43430_FIRMWARE_NAME);
  558. MODULE_FIRMWARE(BCM43430_NVRAM_NAME);
  559. MODULE_FIRMWARE(BCM43455_FIRMWARE_NAME);
  560. MODULE_FIRMWARE(BCM43455_NVRAM_NAME);
  561. MODULE_FIRMWARE(BCM4354_FIRMWARE_NAME);
  562. MODULE_FIRMWARE(BCM4354_NVRAM_NAME);
  563. struct brcmf_firmware_names {
  564. u32 chipid;
  565. u32 revmsk;
  566. const char *bin;
  567. const char *nv;
  568. };
  569. enum brcmf_firmware_type {
  570. BRCMF_FIRMWARE_BIN,
  571. BRCMF_FIRMWARE_NVRAM
  572. };
  573. #define BRCMF_FIRMWARE_NVRAM(name) \
  574. name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
  575. static const struct brcmf_firmware_names brcmf_fwname_data[] = {
  576. { BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
  577. { BRCM_CC_43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
  578. { BRCM_CC_43241_CHIP_ID, 0xFFFFFFE0, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
  579. { BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
  580. { BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
  581. { BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
  582. { BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43340) },
  583. { BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) },
  584. { BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, BRCMF_FIRMWARE_NVRAM(BCM43362) },
  585. { BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4339) },
  586. { BRCM_CC_43430_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43430) },
  587. { BRCM_CC_4345_CHIP_ID, 0xFFFFFFC0, BRCMF_FIRMWARE_NVRAM(BCM43455) },
  588. { BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4354) }
  589. };
  590. static int brcmf_sdio_get_fwnames(struct brcmf_chip *ci,
  591. struct brcmf_sdio_dev *sdiodev)
  592. {
  593. int i;
  594. char end;
  595. for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
  596. if (brcmf_fwname_data[i].chipid == ci->chip &&
  597. brcmf_fwname_data[i].revmsk & BIT(ci->chiprev))
  598. break;
  599. }
  600. if (i == ARRAY_SIZE(brcmf_fwname_data)) {
  601. brcmf_err("Unknown chipid %d [%d]\n", ci->chip, ci->chiprev);
  602. return -ENODEV;
  603. }
  604. /* check if firmware path is provided by module parameter */
  605. if (brcmf_firmware_path[0] != '\0') {
  606. strlcpy(sdiodev->fw_name, brcmf_firmware_path,
  607. sizeof(sdiodev->fw_name));
  608. strlcpy(sdiodev->nvram_name, brcmf_firmware_path,
  609. sizeof(sdiodev->nvram_name));
  610. end = brcmf_firmware_path[strlen(brcmf_firmware_path) - 1];
  611. if (end != '/') {
  612. strlcat(sdiodev->fw_name, "/",
  613. sizeof(sdiodev->fw_name));
  614. strlcat(sdiodev->nvram_name, "/",
  615. sizeof(sdiodev->nvram_name));
  616. }
  617. }
  618. strlcat(sdiodev->fw_name, brcmf_fwname_data[i].bin,
  619. sizeof(sdiodev->fw_name));
  620. strlcat(sdiodev->nvram_name, brcmf_fwname_data[i].nv,
  621. sizeof(sdiodev->nvram_name));
  622. return 0;
  623. }
  624. static void pkt_align(struct sk_buff *p, int len, int align)
  625. {
  626. uint datalign;
  627. datalign = (unsigned long)(p->data);
  628. datalign = roundup(datalign, (align)) - datalign;
  629. if (datalign)
  630. skb_pull(p, datalign);
  631. __skb_trim(p, len);
  632. }
  633. /* To check if there's window offered */
  634. static bool data_ok(struct brcmf_sdio *bus)
  635. {
  636. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  637. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  638. }
  639. /*
  640. * Reads a register in the SDIO hardware block. This block occupies a series of
  641. * adresses on the 32 bit backplane bus.
  642. */
  643. static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  644. {
  645. struct brcmf_core *core;
  646. int ret;
  647. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  648. *regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
  649. return ret;
  650. }
  651. static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  652. {
  653. struct brcmf_core *core;
  654. int ret;
  655. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  656. brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
  657. return ret;
  658. }
  659. static int
  660. brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
  661. {
  662. u8 wr_val = 0, rd_val, cmp_val, bmask;
  663. int err = 0;
  664. int try_cnt = 0;
  665. brcmf_dbg(TRACE, "Enter: on=%d\n", on);
  666. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  667. /* 1st KSO write goes to AOS wake up core if device is asleep */
  668. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  669. wr_val, &err);
  670. if (on) {
  671. /* device WAKEUP through KSO:
  672. * write bit 0 & read back until
  673. * both bits 0 (kso bit) & 1 (dev on status) are set
  674. */
  675. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  676. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  677. bmask = cmp_val;
  678. usleep_range(2000, 3000);
  679. } else {
  680. /* Put device to sleep, turn off KSO */
  681. cmp_val = 0;
  682. /* only check for bit0, bit1(dev on status) may not
  683. * get cleared right away
  684. */
  685. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  686. }
  687. do {
  688. /* reliable KSO bit set/clr:
  689. * the sdiod sleep write access is synced to PMU 32khz clk
  690. * just one write attempt may fail,
  691. * read it back until it matches written value
  692. */
  693. rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  694. &err);
  695. if (((rd_val & bmask) == cmp_val) && !err)
  696. break;
  697. udelay(KSO_WAIT_US);
  698. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  699. wr_val, &err);
  700. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  701. if (try_cnt > 2)
  702. brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
  703. rd_val, err);
  704. if (try_cnt > MAX_KSO_ATTEMPTS)
  705. brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);
  706. return err;
  707. }
  708. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  709. /* Turn backplane clock on or off */
  710. static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  711. {
  712. int err;
  713. u8 clkctl, clkreq, devctl;
  714. unsigned long timeout;
  715. brcmf_dbg(SDIO, "Enter\n");
  716. clkctl = 0;
  717. if (bus->sr_enabled) {
  718. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  719. return 0;
  720. }
  721. if (on) {
  722. /* Request HT Avail */
  723. clkreq =
  724. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  725. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  726. clkreq, &err);
  727. if (err) {
  728. brcmf_err("HT Avail request error: %d\n", err);
  729. return -EBADE;
  730. }
  731. /* Check current status */
  732. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  733. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  734. if (err) {
  735. brcmf_err("HT Avail read error: %d\n", err);
  736. return -EBADE;
  737. }
  738. /* Go to pending and await interrupt if appropriate */
  739. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  740. /* Allow only clock-available interrupt */
  741. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  742. SBSDIO_DEVICE_CTL, &err);
  743. if (err) {
  744. brcmf_err("Devctl error setting CA: %d\n",
  745. err);
  746. return -EBADE;
  747. }
  748. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  749. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  750. devctl, &err);
  751. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  752. bus->clkstate = CLK_PENDING;
  753. return 0;
  754. } else if (bus->clkstate == CLK_PENDING) {
  755. /* Cancel CA-only interrupt filter */
  756. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  757. SBSDIO_DEVICE_CTL, &err);
  758. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  759. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  760. devctl, &err);
  761. }
  762. /* Otherwise, wait here (polling) for HT Avail */
  763. timeout = jiffies +
  764. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  765. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  766. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  767. SBSDIO_FUNC1_CHIPCLKCSR,
  768. &err);
  769. if (time_after(jiffies, timeout))
  770. break;
  771. else
  772. usleep_range(5000, 10000);
  773. }
  774. if (err) {
  775. brcmf_err("HT Avail request error: %d\n", err);
  776. return -EBADE;
  777. }
  778. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  779. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  780. PMU_MAX_TRANSITION_DLY, clkctl);
  781. return -EBADE;
  782. }
  783. /* Mark clock available */
  784. bus->clkstate = CLK_AVAIL;
  785. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  786. #if defined(DEBUG)
  787. if (!bus->alp_only) {
  788. if (SBSDIO_ALPONLY(clkctl))
  789. brcmf_err("HT Clock should be on\n");
  790. }
  791. #endif /* defined (DEBUG) */
  792. } else {
  793. clkreq = 0;
  794. if (bus->clkstate == CLK_PENDING) {
  795. /* Cancel CA-only interrupt filter */
  796. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  797. SBSDIO_DEVICE_CTL, &err);
  798. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  799. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  800. devctl, &err);
  801. }
  802. bus->clkstate = CLK_SDONLY;
  803. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  804. clkreq, &err);
  805. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  806. if (err) {
  807. brcmf_err("Failed access turning clock off: %d\n",
  808. err);
  809. return -EBADE;
  810. }
  811. }
  812. return 0;
  813. }
  814. /* Change idle/active SD state */
  815. static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
  816. {
  817. brcmf_dbg(SDIO, "Enter\n");
  818. if (on)
  819. bus->clkstate = CLK_SDONLY;
  820. else
  821. bus->clkstate = CLK_NONE;
  822. return 0;
  823. }
  824. /* Transition SD and backplane clock readiness */
  825. static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  826. {
  827. #ifdef DEBUG
  828. uint oldstate = bus->clkstate;
  829. #endif /* DEBUG */
  830. brcmf_dbg(SDIO, "Enter\n");
  831. /* Early exit if we're already there */
  832. if (bus->clkstate == target)
  833. return 0;
  834. switch (target) {
  835. case CLK_AVAIL:
  836. /* Make sure SD clock is available */
  837. if (bus->clkstate == CLK_NONE)
  838. brcmf_sdio_sdclk(bus, true);
  839. /* Now request HT Avail on the backplane */
  840. brcmf_sdio_htclk(bus, true, pendok);
  841. break;
  842. case CLK_SDONLY:
  843. /* Remove HT request, or bring up SD clock */
  844. if (bus->clkstate == CLK_NONE)
  845. brcmf_sdio_sdclk(bus, true);
  846. else if (bus->clkstate == CLK_AVAIL)
  847. brcmf_sdio_htclk(bus, false, false);
  848. else
  849. brcmf_err("request for %d -> %d\n",
  850. bus->clkstate, target);
  851. break;
  852. case CLK_NONE:
  853. /* Make sure to remove HT request */
  854. if (bus->clkstate == CLK_AVAIL)
  855. brcmf_sdio_htclk(bus, false, false);
  856. /* Now remove the SD clock */
  857. brcmf_sdio_sdclk(bus, false);
  858. break;
  859. }
  860. #ifdef DEBUG
  861. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  862. #endif /* DEBUG */
  863. return 0;
  864. }
  865. static int
  866. brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  867. {
  868. int err = 0;
  869. u8 clkcsr;
  870. brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
  871. (sleep ? "SLEEP" : "WAKE"),
  872. (bus->sleeping ? "SLEEP" : "WAKE"));
  873. /* If SR is enabled control bus state with KSO */
  874. if (bus->sr_enabled) {
  875. /* Done if we're already in the requested state */
  876. if (sleep == bus->sleeping)
  877. goto end;
  878. /* Going to sleep */
  879. if (sleep) {
  880. clkcsr = brcmf_sdiod_regrb(bus->sdiodev,
  881. SBSDIO_FUNC1_CHIPCLKCSR,
  882. &err);
  883. if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
  884. brcmf_dbg(SDIO, "no clock, set ALP\n");
  885. brcmf_sdiod_regwb(bus->sdiodev,
  886. SBSDIO_FUNC1_CHIPCLKCSR,
  887. SBSDIO_ALP_AVAIL_REQ, &err);
  888. }
  889. err = brcmf_sdio_kso_control(bus, false);
  890. } else {
  891. err = brcmf_sdio_kso_control(bus, true);
  892. }
  893. if (err) {
  894. brcmf_err("error while changing bus sleep state %d\n",
  895. err);
  896. goto done;
  897. }
  898. }
  899. end:
  900. /* control clocks */
  901. if (sleep) {
  902. if (!bus->sr_enabled)
  903. brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
  904. } else {
  905. brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
  906. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  907. }
  908. bus->sleeping = sleep;
  909. brcmf_dbg(SDIO, "new state %s\n",
  910. (sleep ? "SLEEP" : "WAKE"));
  911. done:
  912. brcmf_dbg(SDIO, "Exit: err=%d\n", err);
  913. return err;
  914. }
  915. #ifdef DEBUG
  916. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  917. {
  918. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  919. }
  920. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  921. struct sdpcm_shared *sh)
  922. {
  923. u32 addr = 0;
  924. int rv;
  925. u32 shaddr = 0;
  926. struct sdpcm_shared_le sh_le;
  927. __le32 addr_le;
  928. sdio_claim_host(bus->sdiodev->func[1]);
  929. brcmf_sdio_bus_sleep(bus, false, false);
  930. /*
  931. * Read last word in socram to determine
  932. * address of sdpcm_shared structure
  933. */
  934. shaddr = bus->ci->rambase + bus->ci->ramsize - 4;
  935. if (!bus->ci->rambase && brcmf_chip_sr_capable(bus->ci))
  936. shaddr -= bus->ci->srsize;
  937. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr,
  938. (u8 *)&addr_le, 4);
  939. if (rv < 0)
  940. goto fail;
  941. /*
  942. * Check if addr is valid.
  943. * NVRAM length at the end of memory should have been overwritten.
  944. */
  945. addr = le32_to_cpu(addr_le);
  946. if (!brcmf_sdio_valid_shared_address(addr)) {
  947. brcmf_err("invalid sdpcm_shared address 0x%08X\n", addr);
  948. rv = -EINVAL;
  949. goto fail;
  950. }
  951. brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
  952. /* Read hndrte_shared structure */
  953. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  954. sizeof(struct sdpcm_shared_le));
  955. if (rv < 0)
  956. goto fail;
  957. sdio_release_host(bus->sdiodev->func[1]);
  958. /* Endianness */
  959. sh->flags = le32_to_cpu(sh_le.flags);
  960. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  961. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  962. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  963. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  964. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  965. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  966. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  967. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  968. SDPCM_SHARED_VERSION,
  969. sh->flags & SDPCM_SHARED_VERSION_MASK);
  970. return -EPROTO;
  971. }
  972. return 0;
  973. fail:
  974. brcmf_err("unable to obtain sdpcm_shared info: rv=%d (addr=0x%x)\n",
  975. rv, addr);
  976. sdio_release_host(bus->sdiodev->func[1]);
  977. return rv;
  978. }
  979. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  980. {
  981. struct sdpcm_shared sh;
  982. if (brcmf_sdio_readshared(bus, &sh) == 0)
  983. bus->console_addr = sh.console_addr;
  984. }
  985. #else
  986. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  987. {
  988. }
  989. #endif /* DEBUG */
  990. static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
  991. {
  992. u32 intstatus = 0;
  993. u32 hmb_data;
  994. u8 fcbits;
  995. int ret;
  996. brcmf_dbg(SDIO, "Enter\n");
  997. /* Read mailbox data and ack that we did so */
  998. ret = r_sdreg32(bus, &hmb_data,
  999. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  1000. if (ret == 0)
  1001. w_sdreg32(bus, SMB_INT_ACK,
  1002. offsetof(struct sdpcmd_regs, tosbmailbox));
  1003. bus->sdcnt.f1regdata += 2;
  1004. /* Dongle recomposed rx frames, accept them again */
  1005. if (hmb_data & HMB_DATA_NAKHANDLED) {
  1006. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  1007. bus->rx_seq);
  1008. if (!bus->rxskip)
  1009. brcmf_err("unexpected NAKHANDLED!\n");
  1010. bus->rxskip = false;
  1011. intstatus |= I_HMB_FRAME_IND;
  1012. }
  1013. /*
  1014. * DEVREADY does not occur with gSPI.
  1015. */
  1016. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  1017. bus->sdpcm_ver =
  1018. (hmb_data & HMB_DATA_VERSION_MASK) >>
  1019. HMB_DATA_VERSION_SHIFT;
  1020. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  1021. brcmf_err("Version mismatch, dongle reports %d, "
  1022. "expecting %d\n",
  1023. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  1024. else
  1025. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  1026. bus->sdpcm_ver);
  1027. /*
  1028. * Retrieve console state address now that firmware should have
  1029. * updated it.
  1030. */
  1031. brcmf_sdio_get_console_addr(bus);
  1032. }
  1033. /*
  1034. * Flow Control has been moved into the RX headers and this out of band
  1035. * method isn't used any more.
  1036. * remaining backward compatible with older dongles.
  1037. */
  1038. if (hmb_data & HMB_DATA_FC) {
  1039. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  1040. HMB_DATA_FCDATA_SHIFT;
  1041. if (fcbits & ~bus->flowcontrol)
  1042. bus->sdcnt.fc_xoff++;
  1043. if (bus->flowcontrol & ~fcbits)
  1044. bus->sdcnt.fc_xon++;
  1045. bus->sdcnt.fc_rcvd++;
  1046. bus->flowcontrol = fcbits;
  1047. }
  1048. /* Shouldn't be any others */
  1049. if (hmb_data & ~(HMB_DATA_DEVREADY |
  1050. HMB_DATA_NAKHANDLED |
  1051. HMB_DATA_FC |
  1052. HMB_DATA_FWREADY |
  1053. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  1054. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  1055. hmb_data);
  1056. return intstatus;
  1057. }
  1058. static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  1059. {
  1060. uint retries = 0;
  1061. u16 lastrbc;
  1062. u8 hi, lo;
  1063. int err;
  1064. brcmf_err("%sterminate frame%s\n",
  1065. abort ? "abort command, " : "",
  1066. rtx ? ", send NAK" : "");
  1067. if (abort)
  1068. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  1069. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1070. SFC_RF_TERM, &err);
  1071. bus->sdcnt.f1regdata++;
  1072. /* Wait until the packet has been flushed (device/FIFO stable) */
  1073. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  1074. hi = brcmf_sdiod_regrb(bus->sdiodev,
  1075. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  1076. lo = brcmf_sdiod_regrb(bus->sdiodev,
  1077. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  1078. bus->sdcnt.f1regdata += 2;
  1079. if ((hi == 0) && (lo == 0))
  1080. break;
  1081. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  1082. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  1083. lastrbc, (hi << 8) + lo);
  1084. }
  1085. lastrbc = (hi << 8) + lo;
  1086. }
  1087. if (!retries)
  1088. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  1089. else
  1090. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  1091. if (rtx) {
  1092. bus->sdcnt.rxrtx++;
  1093. err = w_sdreg32(bus, SMB_NAK,
  1094. offsetof(struct sdpcmd_regs, tosbmailbox));
  1095. bus->sdcnt.f1regdata++;
  1096. if (err == 0)
  1097. bus->rxskip = true;
  1098. }
  1099. /* Clear partial in any case */
  1100. bus->cur_read.len = 0;
  1101. }
  1102. static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
  1103. {
  1104. struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
  1105. u8 i, hi, lo;
  1106. /* On failure, abort the command and terminate the frame */
  1107. brcmf_err("sdio error, abort command and terminate frame\n");
  1108. bus->sdcnt.tx_sderrs++;
  1109. brcmf_sdiod_abort(sdiodev, SDIO_FUNC_2);
  1110. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
  1111. bus->sdcnt.f1regdata++;
  1112. for (i = 0; i < 3; i++) {
  1113. hi = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1114. lo = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1115. bus->sdcnt.f1regdata += 2;
  1116. if ((hi == 0) && (lo == 0))
  1117. break;
  1118. }
  1119. }
  1120. /* return total length of buffer chain */
  1121. static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
  1122. {
  1123. struct sk_buff *p;
  1124. uint total;
  1125. total = 0;
  1126. skb_queue_walk(&bus->glom, p)
  1127. total += p->len;
  1128. return total;
  1129. }
  1130. static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
  1131. {
  1132. struct sk_buff *cur, *next;
  1133. skb_queue_walk_safe(&bus->glom, cur, next) {
  1134. skb_unlink(cur, &bus->glom);
  1135. brcmu_pkt_buf_free_skb(cur);
  1136. }
  1137. }
  1138. /**
  1139. * brcmfmac sdio bus specific header
  1140. * This is the lowest layer header wrapped on the packets transmitted between
  1141. * host and WiFi dongle which contains information needed for SDIO core and
  1142. * firmware
  1143. *
  1144. * It consists of 3 parts: hardware header, hardware extension header and
  1145. * software header
  1146. * hardware header (frame tag) - 4 bytes
  1147. * Byte 0~1: Frame length
  1148. * Byte 2~3: Checksum, bit-wise inverse of frame length
  1149. * hardware extension header - 8 bytes
  1150. * Tx glom mode only, N/A for Rx or normal Tx
  1151. * Byte 0~1: Packet length excluding hw frame tag
  1152. * Byte 2: Reserved
  1153. * Byte 3: Frame flags, bit 0: last frame indication
  1154. * Byte 4~5: Reserved
  1155. * Byte 6~7: Tail padding length
  1156. * software header - 8 bytes
  1157. * Byte 0: Rx/Tx sequence number
  1158. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  1159. * Byte 2: Length of next data frame, reserved for Tx
  1160. * Byte 3: Data offset
  1161. * Byte 4: Flow control bits, reserved for Tx
  1162. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  1163. * Byte 6~7: Reserved
  1164. */
  1165. #define SDPCM_HWHDR_LEN 4
  1166. #define SDPCM_HWEXT_LEN 8
  1167. #define SDPCM_SWHDR_LEN 8
  1168. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  1169. /* software header */
  1170. #define SDPCM_SEQ_MASK 0x000000ff
  1171. #define SDPCM_SEQ_WRAP 256
  1172. #define SDPCM_CHANNEL_MASK 0x00000f00
  1173. #define SDPCM_CHANNEL_SHIFT 8
  1174. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  1175. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  1176. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  1177. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  1178. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  1179. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  1180. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  1181. #define SDPCM_NEXTLEN_SHIFT 16
  1182. #define SDPCM_DOFFSET_MASK 0xff000000
  1183. #define SDPCM_DOFFSET_SHIFT 24
  1184. #define SDPCM_FCMASK_MASK 0x000000ff
  1185. #define SDPCM_WINDOW_MASK 0x0000ff00
  1186. #define SDPCM_WINDOW_SHIFT 8
  1187. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  1188. {
  1189. u32 hdrvalue;
  1190. hdrvalue = *(u32 *)swheader;
  1191. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  1192. }
  1193. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  1194. struct brcmf_sdio_hdrinfo *rd,
  1195. enum brcmf_sdio_frmtype type)
  1196. {
  1197. u16 len, checksum;
  1198. u8 rx_seq, fc, tx_seq_max;
  1199. u32 swheader;
  1200. trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
  1201. /* hw header */
  1202. len = get_unaligned_le16(header);
  1203. checksum = get_unaligned_le16(header + sizeof(u16));
  1204. /* All zero means no more to read */
  1205. if (!(len | checksum)) {
  1206. bus->rxpending = false;
  1207. return -ENODATA;
  1208. }
  1209. if ((u16)(~(len ^ checksum))) {
  1210. brcmf_err("HW header checksum error\n");
  1211. bus->sdcnt.rx_badhdr++;
  1212. brcmf_sdio_rxfail(bus, false, false);
  1213. return -EIO;
  1214. }
  1215. if (len < SDPCM_HDRLEN) {
  1216. brcmf_err("HW header length error\n");
  1217. return -EPROTO;
  1218. }
  1219. if (type == BRCMF_SDIO_FT_SUPER &&
  1220. (roundup(len, bus->blocksize) != rd->len)) {
  1221. brcmf_err("HW superframe header length error\n");
  1222. return -EPROTO;
  1223. }
  1224. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1225. brcmf_err("HW subframe header length error\n");
  1226. return -EPROTO;
  1227. }
  1228. rd->len = len;
  1229. /* software header */
  1230. header += SDPCM_HWHDR_LEN;
  1231. swheader = le32_to_cpu(*(__le32 *)header);
  1232. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1233. brcmf_err("Glom descriptor found in superframe head\n");
  1234. rd->len = 0;
  1235. return -EINVAL;
  1236. }
  1237. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1238. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1239. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1240. type != BRCMF_SDIO_FT_SUPER) {
  1241. brcmf_err("HW header length too long\n");
  1242. bus->sdcnt.rx_toolong++;
  1243. brcmf_sdio_rxfail(bus, false, false);
  1244. rd->len = 0;
  1245. return -EPROTO;
  1246. }
  1247. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1248. brcmf_err("Wrong channel for superframe\n");
  1249. rd->len = 0;
  1250. return -EINVAL;
  1251. }
  1252. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1253. rd->channel != SDPCM_EVENT_CHANNEL) {
  1254. brcmf_err("Wrong channel for subframe\n");
  1255. rd->len = 0;
  1256. return -EINVAL;
  1257. }
  1258. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1259. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1260. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1261. bus->sdcnt.rx_badhdr++;
  1262. brcmf_sdio_rxfail(bus, false, false);
  1263. rd->len = 0;
  1264. return -ENXIO;
  1265. }
  1266. if (rd->seq_num != rx_seq) {
  1267. brcmf_err("seq %d: sequence number error, expect %d\n",
  1268. rx_seq, rd->seq_num);
  1269. bus->sdcnt.rx_badseq++;
  1270. rd->seq_num = rx_seq;
  1271. }
  1272. /* no need to check the reset for subframe */
  1273. if (type == BRCMF_SDIO_FT_SUB)
  1274. return 0;
  1275. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1276. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1277. /* only warm for NON glom packet */
  1278. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1279. brcmf_err("seq %d: next length error\n", rx_seq);
  1280. rd->len_nxtfrm = 0;
  1281. }
  1282. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1283. fc = swheader & SDPCM_FCMASK_MASK;
  1284. if (bus->flowcontrol != fc) {
  1285. if (~bus->flowcontrol & fc)
  1286. bus->sdcnt.fc_xoff++;
  1287. if (bus->flowcontrol & ~fc)
  1288. bus->sdcnt.fc_xon++;
  1289. bus->sdcnt.fc_rcvd++;
  1290. bus->flowcontrol = fc;
  1291. }
  1292. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1293. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1294. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1295. tx_seq_max = bus->tx_seq + 2;
  1296. }
  1297. bus->tx_max = tx_seq_max;
  1298. return 0;
  1299. }
  1300. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1301. {
  1302. *(__le16 *)header = cpu_to_le16(frm_length);
  1303. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1304. }
  1305. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1306. struct brcmf_sdio_hdrinfo *hd_info)
  1307. {
  1308. u32 hdrval;
  1309. u8 hdr_offset;
  1310. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1311. hdr_offset = SDPCM_HWHDR_LEN;
  1312. if (bus->txglom) {
  1313. hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
  1314. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1315. hdrval = (u16)hd_info->tail_pad << 16;
  1316. *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
  1317. hdr_offset += SDPCM_HWEXT_LEN;
  1318. }
  1319. hdrval = hd_info->seq_num;
  1320. hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1321. SDPCM_CHANNEL_MASK;
  1322. hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1323. SDPCM_DOFFSET_MASK;
  1324. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1325. *(((__le32 *)(header + hdr_offset)) + 1) = 0;
  1326. trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
  1327. }
  1328. static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1329. {
  1330. u16 dlen, totlen;
  1331. u8 *dptr, num = 0;
  1332. u16 sublen;
  1333. struct sk_buff *pfirst, *pnext;
  1334. int errcode;
  1335. u8 doff, sfdoff;
  1336. struct brcmf_sdio_hdrinfo rd_new;
  1337. /* If packets, issue read(s) and send up packet chain */
  1338. /* Return sequence numbers consumed? */
  1339. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1340. bus->glomd, skb_peek(&bus->glom));
  1341. /* If there's a descriptor, generate the packet chain */
  1342. if (bus->glomd) {
  1343. pfirst = pnext = NULL;
  1344. dlen = (u16) (bus->glomd->len);
  1345. dptr = bus->glomd->data;
  1346. if (!dlen || (dlen & 1)) {
  1347. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1348. dlen);
  1349. dlen = 0;
  1350. }
  1351. for (totlen = num = 0; dlen; num++) {
  1352. /* Get (and move past) next length */
  1353. sublen = get_unaligned_le16(dptr);
  1354. dlen -= sizeof(u16);
  1355. dptr += sizeof(u16);
  1356. if ((sublen < SDPCM_HDRLEN) ||
  1357. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1358. brcmf_err("descriptor len %d bad: %d\n",
  1359. num, sublen);
  1360. pnext = NULL;
  1361. break;
  1362. }
  1363. if (sublen % bus->sgentry_align) {
  1364. brcmf_err("sublen %d not multiple of %d\n",
  1365. sublen, bus->sgentry_align);
  1366. }
  1367. totlen += sublen;
  1368. /* For last frame, adjust read len so total
  1369. is a block multiple */
  1370. if (!dlen) {
  1371. sublen +=
  1372. (roundup(totlen, bus->blocksize) - totlen);
  1373. totlen = roundup(totlen, bus->blocksize);
  1374. }
  1375. /* Allocate/chain packet for next subframe */
  1376. pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
  1377. if (pnext == NULL) {
  1378. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1379. num, sublen);
  1380. break;
  1381. }
  1382. skb_queue_tail(&bus->glom, pnext);
  1383. /* Adhere to start alignment requirements */
  1384. pkt_align(pnext, sublen, bus->sgentry_align);
  1385. }
  1386. /* If all allocations succeeded, save packet chain
  1387. in bus structure */
  1388. if (pnext) {
  1389. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1390. totlen, num);
  1391. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1392. totlen != bus->cur_read.len) {
  1393. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1394. bus->cur_read.len, totlen, rxseq);
  1395. }
  1396. pfirst = pnext = NULL;
  1397. } else {
  1398. brcmf_sdio_free_glom(bus);
  1399. num = 0;
  1400. }
  1401. /* Done with descriptor packet */
  1402. brcmu_pkt_buf_free_skb(bus->glomd);
  1403. bus->glomd = NULL;
  1404. bus->cur_read.len = 0;
  1405. }
  1406. /* Ok -- either we just generated a packet chain,
  1407. or had one from before */
  1408. if (!skb_queue_empty(&bus->glom)) {
  1409. if (BRCMF_GLOM_ON()) {
  1410. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1411. skb_queue_walk(&bus->glom, pnext) {
  1412. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1413. pnext, (u8 *) (pnext->data),
  1414. pnext->len, pnext->len);
  1415. }
  1416. }
  1417. pfirst = skb_peek(&bus->glom);
  1418. dlen = (u16) brcmf_sdio_glom_len(bus);
  1419. /* Do an SDIO read for the superframe. Configurable iovar to
  1420. * read directly into the chained packet, or allocate a large
  1421. * packet and and copy into the chain.
  1422. */
  1423. sdio_claim_host(bus->sdiodev->func[1]);
  1424. errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
  1425. &bus->glom, dlen);
  1426. sdio_release_host(bus->sdiodev->func[1]);
  1427. bus->sdcnt.f2rxdata++;
  1428. /* On failure, kill the superframe, allow a couple retries */
  1429. if (errcode < 0) {
  1430. brcmf_err("glom read of %d bytes failed: %d\n",
  1431. dlen, errcode);
  1432. sdio_claim_host(bus->sdiodev->func[1]);
  1433. if (bus->glomerr++ < 3) {
  1434. brcmf_sdio_rxfail(bus, true, true);
  1435. } else {
  1436. bus->glomerr = 0;
  1437. brcmf_sdio_rxfail(bus, true, false);
  1438. bus->sdcnt.rxglomfail++;
  1439. brcmf_sdio_free_glom(bus);
  1440. }
  1441. sdio_release_host(bus->sdiodev->func[1]);
  1442. return 0;
  1443. }
  1444. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1445. pfirst->data, min_t(int, pfirst->len, 48),
  1446. "SUPERFRAME:\n");
  1447. rd_new.seq_num = rxseq;
  1448. rd_new.len = dlen;
  1449. sdio_claim_host(bus->sdiodev->func[1]);
  1450. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1451. BRCMF_SDIO_FT_SUPER);
  1452. sdio_release_host(bus->sdiodev->func[1]);
  1453. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1454. /* Remove superframe header, remember offset */
  1455. skb_pull(pfirst, rd_new.dat_offset);
  1456. sfdoff = rd_new.dat_offset;
  1457. num = 0;
  1458. /* Validate all the subframe headers */
  1459. skb_queue_walk(&bus->glom, pnext) {
  1460. /* leave when invalid subframe is found */
  1461. if (errcode)
  1462. break;
  1463. rd_new.len = pnext->len;
  1464. rd_new.seq_num = rxseq++;
  1465. sdio_claim_host(bus->sdiodev->func[1]);
  1466. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1467. BRCMF_SDIO_FT_SUB);
  1468. sdio_release_host(bus->sdiodev->func[1]);
  1469. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1470. pnext->data, 32, "subframe:\n");
  1471. num++;
  1472. }
  1473. if (errcode) {
  1474. /* Terminate frame on error, request
  1475. a couple retries */
  1476. sdio_claim_host(bus->sdiodev->func[1]);
  1477. if (bus->glomerr++ < 3) {
  1478. /* Restore superframe header space */
  1479. skb_push(pfirst, sfdoff);
  1480. brcmf_sdio_rxfail(bus, true, true);
  1481. } else {
  1482. bus->glomerr = 0;
  1483. brcmf_sdio_rxfail(bus, true, false);
  1484. bus->sdcnt.rxglomfail++;
  1485. brcmf_sdio_free_glom(bus);
  1486. }
  1487. sdio_release_host(bus->sdiodev->func[1]);
  1488. bus->cur_read.len = 0;
  1489. return 0;
  1490. }
  1491. /* Basic SD framing looks ok - process each packet (header) */
  1492. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1493. dptr = (u8 *) (pfirst->data);
  1494. sublen = get_unaligned_le16(dptr);
  1495. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1496. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1497. dptr, pfirst->len,
  1498. "Rx Subframe Data:\n");
  1499. __skb_trim(pfirst, sublen);
  1500. skb_pull(pfirst, doff);
  1501. if (pfirst->len == 0) {
  1502. skb_unlink(pfirst, &bus->glom);
  1503. brcmu_pkt_buf_free_skb(pfirst);
  1504. continue;
  1505. }
  1506. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1507. pfirst->data,
  1508. min_t(int, pfirst->len, 32),
  1509. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1510. bus->glom.qlen, pfirst, pfirst->data,
  1511. pfirst->len, pfirst->next,
  1512. pfirst->prev);
  1513. skb_unlink(pfirst, &bus->glom);
  1514. brcmf_rx_frame(bus->sdiodev->dev, pfirst);
  1515. bus->sdcnt.rxglompkts++;
  1516. }
  1517. bus->sdcnt.rxglomframes++;
  1518. }
  1519. return num;
  1520. }
  1521. static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1522. bool *pending)
  1523. {
  1524. DECLARE_WAITQUEUE(wait, current);
  1525. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1526. /* Wait until control frame is available */
  1527. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1528. set_current_state(TASK_INTERRUPTIBLE);
  1529. while (!(*condition) && (!signal_pending(current) && timeout))
  1530. timeout = schedule_timeout(timeout);
  1531. if (signal_pending(current))
  1532. *pending = true;
  1533. set_current_state(TASK_RUNNING);
  1534. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1535. return timeout;
  1536. }
  1537. static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
  1538. {
  1539. if (waitqueue_active(&bus->dcmd_resp_wait))
  1540. wake_up_interruptible(&bus->dcmd_resp_wait);
  1541. return 0;
  1542. }
  1543. static void
  1544. brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1545. {
  1546. uint rdlen, pad;
  1547. u8 *buf = NULL, *rbuf;
  1548. int sdret;
  1549. brcmf_dbg(TRACE, "Enter\n");
  1550. if (bus->rxblen)
  1551. buf = vzalloc(bus->rxblen);
  1552. if (!buf)
  1553. goto done;
  1554. rbuf = bus->rxbuf;
  1555. pad = ((unsigned long)rbuf % bus->head_align);
  1556. if (pad)
  1557. rbuf += (bus->head_align - pad);
  1558. /* Copy the already-read portion over */
  1559. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1560. if (len <= BRCMF_FIRSTREAD)
  1561. goto gotpkt;
  1562. /* Raise rdlen to next SDIO block to avoid tail command */
  1563. rdlen = len - BRCMF_FIRSTREAD;
  1564. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1565. pad = bus->blocksize - (rdlen % bus->blocksize);
  1566. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1567. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1568. rdlen += pad;
  1569. } else if (rdlen % bus->head_align) {
  1570. rdlen += bus->head_align - (rdlen % bus->head_align);
  1571. }
  1572. /* Drop if the read is too big or it exceeds our maximum */
  1573. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1574. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1575. rdlen, bus->sdiodev->bus_if->maxctl);
  1576. brcmf_sdio_rxfail(bus, false, false);
  1577. goto done;
  1578. }
  1579. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1580. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1581. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1582. bus->sdcnt.rx_toolong++;
  1583. brcmf_sdio_rxfail(bus, false, false);
  1584. goto done;
  1585. }
  1586. /* Read remain of frame body */
  1587. sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
  1588. bus->sdcnt.f2rxdata++;
  1589. /* Control frame failures need retransmission */
  1590. if (sdret < 0) {
  1591. brcmf_err("read %d control bytes failed: %d\n",
  1592. rdlen, sdret);
  1593. bus->sdcnt.rxc_errors++;
  1594. brcmf_sdio_rxfail(bus, true, true);
  1595. goto done;
  1596. } else
  1597. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1598. gotpkt:
  1599. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1600. buf, len, "RxCtrl:\n");
  1601. /* Point to valid data and indicate its length */
  1602. spin_lock_bh(&bus->rxctl_lock);
  1603. if (bus->rxctl) {
  1604. brcmf_err("last control frame is being processed.\n");
  1605. spin_unlock_bh(&bus->rxctl_lock);
  1606. vfree(buf);
  1607. goto done;
  1608. }
  1609. bus->rxctl = buf + doff;
  1610. bus->rxctl_orig = buf;
  1611. bus->rxlen = len - doff;
  1612. spin_unlock_bh(&bus->rxctl_lock);
  1613. done:
  1614. /* Awake any waiters */
  1615. brcmf_sdio_dcmd_resp_wake(bus);
  1616. }
  1617. /* Pad read to blocksize for efficiency */
  1618. static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1619. {
  1620. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1621. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1622. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1623. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1624. *rdlen += *pad;
  1625. } else if (*rdlen % bus->head_align) {
  1626. *rdlen += bus->head_align - (*rdlen % bus->head_align);
  1627. }
  1628. }
  1629. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1630. {
  1631. struct sk_buff *pkt; /* Packet for event or data frames */
  1632. u16 pad; /* Number of pad bytes to read */
  1633. uint rxleft = 0; /* Remaining number of frames allowed */
  1634. int ret; /* Return code from calls */
  1635. uint rxcount = 0; /* Total frames read */
  1636. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1637. u8 head_read = 0;
  1638. brcmf_dbg(TRACE, "Enter\n");
  1639. /* Not finished unless we encounter no more frames indication */
  1640. bus->rxpending = true;
  1641. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1642. !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_SDIOD_DATA;
  1643. rd->seq_num++, rxleft--) {
  1644. /* Handle glomming separately */
  1645. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1646. u8 cnt;
  1647. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1648. bus->glomd, skb_peek(&bus->glom));
  1649. cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
  1650. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1651. rd->seq_num += cnt - 1;
  1652. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1653. continue;
  1654. }
  1655. rd->len_left = rd->len;
  1656. /* read header first for unknow frame length */
  1657. sdio_claim_host(bus->sdiodev->func[1]);
  1658. if (!rd->len) {
  1659. ret = brcmf_sdiod_recv_buf(bus->sdiodev,
  1660. bus->rxhdr, BRCMF_FIRSTREAD);
  1661. bus->sdcnt.f2rxhdrs++;
  1662. if (ret < 0) {
  1663. brcmf_err("RXHEADER FAILED: %d\n",
  1664. ret);
  1665. bus->sdcnt.rx_hdrfail++;
  1666. brcmf_sdio_rxfail(bus, true, true);
  1667. sdio_release_host(bus->sdiodev->func[1]);
  1668. continue;
  1669. }
  1670. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1671. bus->rxhdr, SDPCM_HDRLEN,
  1672. "RxHdr:\n");
  1673. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1674. BRCMF_SDIO_FT_NORMAL)) {
  1675. sdio_release_host(bus->sdiodev->func[1]);
  1676. if (!bus->rxpending)
  1677. break;
  1678. else
  1679. continue;
  1680. }
  1681. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1682. brcmf_sdio_read_control(bus, bus->rxhdr,
  1683. rd->len,
  1684. rd->dat_offset);
  1685. /* prepare the descriptor for the next read */
  1686. rd->len = rd->len_nxtfrm << 4;
  1687. rd->len_nxtfrm = 0;
  1688. /* treat all packet as event if we don't know */
  1689. rd->channel = SDPCM_EVENT_CHANNEL;
  1690. sdio_release_host(bus->sdiodev->func[1]);
  1691. continue;
  1692. }
  1693. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1694. rd->len - BRCMF_FIRSTREAD : 0;
  1695. head_read = BRCMF_FIRSTREAD;
  1696. }
  1697. brcmf_sdio_pad(bus, &pad, &rd->len_left);
  1698. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1699. bus->head_align);
  1700. if (!pkt) {
  1701. /* Give up on data, request rtx of events */
  1702. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1703. brcmf_sdio_rxfail(bus, false,
  1704. RETRYCHAN(rd->channel));
  1705. sdio_release_host(bus->sdiodev->func[1]);
  1706. continue;
  1707. }
  1708. skb_pull(pkt, head_read);
  1709. pkt_align(pkt, rd->len_left, bus->head_align);
  1710. ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
  1711. bus->sdcnt.f2rxdata++;
  1712. sdio_release_host(bus->sdiodev->func[1]);
  1713. if (ret < 0) {
  1714. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1715. rd->len, rd->channel, ret);
  1716. brcmu_pkt_buf_free_skb(pkt);
  1717. sdio_claim_host(bus->sdiodev->func[1]);
  1718. brcmf_sdio_rxfail(bus, true,
  1719. RETRYCHAN(rd->channel));
  1720. sdio_release_host(bus->sdiodev->func[1]);
  1721. continue;
  1722. }
  1723. if (head_read) {
  1724. skb_push(pkt, head_read);
  1725. memcpy(pkt->data, bus->rxhdr, head_read);
  1726. head_read = 0;
  1727. } else {
  1728. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1729. rd_new.seq_num = rd->seq_num;
  1730. sdio_claim_host(bus->sdiodev->func[1]);
  1731. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1732. BRCMF_SDIO_FT_NORMAL)) {
  1733. rd->len = 0;
  1734. brcmu_pkt_buf_free_skb(pkt);
  1735. }
  1736. bus->sdcnt.rx_readahead_cnt++;
  1737. if (rd->len != roundup(rd_new.len, 16)) {
  1738. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1739. rd->len,
  1740. roundup(rd_new.len, 16) >> 4);
  1741. rd->len = 0;
  1742. brcmf_sdio_rxfail(bus, true, true);
  1743. sdio_release_host(bus->sdiodev->func[1]);
  1744. brcmu_pkt_buf_free_skb(pkt);
  1745. continue;
  1746. }
  1747. sdio_release_host(bus->sdiodev->func[1]);
  1748. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1749. rd->channel = rd_new.channel;
  1750. rd->dat_offset = rd_new.dat_offset;
  1751. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1752. BRCMF_DATA_ON()) &&
  1753. BRCMF_HDRS_ON(),
  1754. bus->rxhdr, SDPCM_HDRLEN,
  1755. "RxHdr:\n");
  1756. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1757. brcmf_err("readahead on control packet %d?\n",
  1758. rd_new.seq_num);
  1759. /* Force retry w/normal header read */
  1760. rd->len = 0;
  1761. sdio_claim_host(bus->sdiodev->func[1]);
  1762. brcmf_sdio_rxfail(bus, false, true);
  1763. sdio_release_host(bus->sdiodev->func[1]);
  1764. brcmu_pkt_buf_free_skb(pkt);
  1765. continue;
  1766. }
  1767. }
  1768. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1769. pkt->data, rd->len, "Rx Data:\n");
  1770. /* Save superframe descriptor and allocate packet frame */
  1771. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1772. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1773. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1774. rd->len);
  1775. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1776. pkt->data, rd->len,
  1777. "Glom Data:\n");
  1778. __skb_trim(pkt, rd->len);
  1779. skb_pull(pkt, SDPCM_HDRLEN);
  1780. bus->glomd = pkt;
  1781. } else {
  1782. brcmf_err("%s: glom superframe w/o "
  1783. "descriptor!\n", __func__);
  1784. sdio_claim_host(bus->sdiodev->func[1]);
  1785. brcmf_sdio_rxfail(bus, false, false);
  1786. sdio_release_host(bus->sdiodev->func[1]);
  1787. }
  1788. /* prepare the descriptor for the next read */
  1789. rd->len = rd->len_nxtfrm << 4;
  1790. rd->len_nxtfrm = 0;
  1791. /* treat all packet as event if we don't know */
  1792. rd->channel = SDPCM_EVENT_CHANNEL;
  1793. continue;
  1794. }
  1795. /* Fill in packet len and prio, deliver upward */
  1796. __skb_trim(pkt, rd->len);
  1797. skb_pull(pkt, rd->dat_offset);
  1798. /* prepare the descriptor for the next read */
  1799. rd->len = rd->len_nxtfrm << 4;
  1800. rd->len_nxtfrm = 0;
  1801. /* treat all packet as event if we don't know */
  1802. rd->channel = SDPCM_EVENT_CHANNEL;
  1803. if (pkt->len == 0) {
  1804. brcmu_pkt_buf_free_skb(pkt);
  1805. continue;
  1806. }
  1807. brcmf_rx_frame(bus->sdiodev->dev, pkt);
  1808. }
  1809. rxcount = maxframes - rxleft;
  1810. /* Message if we hit the limit */
  1811. if (!rxleft)
  1812. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1813. else
  1814. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1815. /* Back off rxseq if awaiting rtx, update rx_seq */
  1816. if (bus->rxskip)
  1817. rd->seq_num--;
  1818. bus->rx_seq = rd->seq_num;
  1819. return rxcount;
  1820. }
  1821. static void
  1822. brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
  1823. {
  1824. if (waitqueue_active(&bus->ctrl_wait))
  1825. wake_up_interruptible(&bus->ctrl_wait);
  1826. return;
  1827. }
  1828. static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
  1829. {
  1830. u16 head_pad;
  1831. u8 *dat_buf;
  1832. dat_buf = (u8 *)(pkt->data);
  1833. /* Check head padding */
  1834. head_pad = ((unsigned long)dat_buf % bus->head_align);
  1835. if (head_pad) {
  1836. if (skb_headroom(pkt) < head_pad) {
  1837. bus->sdiodev->bus_if->tx_realloc++;
  1838. head_pad = 0;
  1839. if (skb_cow(pkt, head_pad))
  1840. return -ENOMEM;
  1841. }
  1842. skb_push(pkt, head_pad);
  1843. dat_buf = (u8 *)(pkt->data);
  1844. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1845. }
  1846. return head_pad;
  1847. }
  1848. /**
  1849. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1850. * bus layer usage.
  1851. */
  1852. /* flag marking a dummy skb added for DMA alignment requirement */
  1853. #define ALIGN_SKB_FLAG 0x8000
  1854. /* bit mask of data length chopped from the previous packet */
  1855. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1856. static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
  1857. struct sk_buff_head *pktq,
  1858. struct sk_buff *pkt, u16 total_len)
  1859. {
  1860. struct brcmf_sdio_dev *sdiodev;
  1861. struct sk_buff *pkt_pad;
  1862. u16 tail_pad, tail_chop, chain_pad;
  1863. unsigned int blksize;
  1864. bool lastfrm;
  1865. int ntail, ret;
  1866. sdiodev = bus->sdiodev;
  1867. blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1868. /* sg entry alignment should be a divisor of block size */
  1869. WARN_ON(blksize % bus->sgentry_align);
  1870. /* Check tail padding */
  1871. lastfrm = skb_queue_is_last(pktq, pkt);
  1872. tail_pad = 0;
  1873. tail_chop = pkt->len % bus->sgentry_align;
  1874. if (tail_chop)
  1875. tail_pad = bus->sgentry_align - tail_chop;
  1876. chain_pad = (total_len + tail_pad) % blksize;
  1877. if (lastfrm && chain_pad)
  1878. tail_pad += blksize - chain_pad;
  1879. if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
  1880. pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
  1881. bus->head_align);
  1882. if (pkt_pad == NULL)
  1883. return -ENOMEM;
  1884. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
  1885. if (unlikely(ret < 0)) {
  1886. kfree_skb(pkt_pad);
  1887. return ret;
  1888. }
  1889. memcpy(pkt_pad->data,
  1890. pkt->data + pkt->len - tail_chop,
  1891. tail_chop);
  1892. *(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
  1893. skb_trim(pkt, pkt->len - tail_chop);
  1894. skb_trim(pkt_pad, tail_pad + tail_chop);
  1895. __skb_queue_after(pktq, pkt, pkt_pad);
  1896. } else {
  1897. ntail = pkt->data_len + tail_pad -
  1898. (pkt->end - pkt->tail);
  1899. if (skb_cloned(pkt) || ntail > 0)
  1900. if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
  1901. return -ENOMEM;
  1902. if (skb_linearize(pkt))
  1903. return -ENOMEM;
  1904. __skb_put(pkt, tail_pad);
  1905. }
  1906. return tail_pad;
  1907. }
  1908. /**
  1909. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1910. * @bus: brcmf_sdio structure pointer
  1911. * @pktq: packet list pointer
  1912. * @chan: virtual channel to transmit the packet
  1913. *
  1914. * Processes to be applied to the packet
  1915. * - Align data buffer pointer
  1916. * - Align data buffer length
  1917. * - Prepare header
  1918. * Return: negative value if there is error
  1919. */
  1920. static int
  1921. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1922. uint chan)
  1923. {
  1924. u16 head_pad, total_len;
  1925. struct sk_buff *pkt_next;
  1926. u8 txseq;
  1927. int ret;
  1928. struct brcmf_sdio_hdrinfo hd_info = {0};
  1929. txseq = bus->tx_seq;
  1930. total_len = 0;
  1931. skb_queue_walk(pktq, pkt_next) {
  1932. /* alignment packet inserted in previous
  1933. * loop cycle can be skipped as it is
  1934. * already properly aligned and does not
  1935. * need an sdpcm header.
  1936. */
  1937. if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
  1938. continue;
  1939. /* align packet data pointer */
  1940. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
  1941. if (ret < 0)
  1942. return ret;
  1943. head_pad = (u16)ret;
  1944. if (head_pad)
  1945. memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
  1946. total_len += pkt_next->len;
  1947. hd_info.len = pkt_next->len;
  1948. hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
  1949. if (bus->txglom && pktq->qlen > 1) {
  1950. ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
  1951. pkt_next, total_len);
  1952. if (ret < 0)
  1953. return ret;
  1954. hd_info.tail_pad = (u16)ret;
  1955. total_len += (u16)ret;
  1956. }
  1957. hd_info.channel = chan;
  1958. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1959. hd_info.seq_num = txseq++;
  1960. /* Now fill the header */
  1961. brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
  1962. if (BRCMF_BYTES_ON() &&
  1963. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1964. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1965. brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
  1966. "Tx Frame:\n");
  1967. else if (BRCMF_HDRS_ON())
  1968. brcmf_dbg_hex_dump(true, pkt_next->data,
  1969. head_pad + bus->tx_hdrlen,
  1970. "Tx Header:\n");
  1971. }
  1972. /* Hardware length tag of the first packet should be total
  1973. * length of the chain (including padding)
  1974. */
  1975. if (bus->txglom)
  1976. brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
  1977. return 0;
  1978. }
  1979. /**
  1980. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1981. * @bus: brcmf_sdio structure pointer
  1982. * @pktq: packet list pointer
  1983. *
  1984. * Processes to be applied to the packet
  1985. * - Remove head padding
  1986. * - Remove tail padding
  1987. */
  1988. static void
  1989. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1990. {
  1991. u8 *hdr;
  1992. u32 dat_offset;
  1993. u16 tail_pad;
  1994. u16 dummy_flags, chop_len;
  1995. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  1996. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1997. dummy_flags = *(u16 *)(pkt_next->cb);
  1998. if (dummy_flags & ALIGN_SKB_FLAG) {
  1999. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  2000. if (chop_len) {
  2001. pkt_prev = pkt_next->prev;
  2002. skb_put(pkt_prev, chop_len);
  2003. }
  2004. __skb_unlink(pkt_next, pktq);
  2005. brcmu_pkt_buf_free_skb(pkt_next);
  2006. } else {
  2007. hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
  2008. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  2009. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  2010. SDPCM_DOFFSET_SHIFT;
  2011. skb_pull(pkt_next, dat_offset);
  2012. if (bus->txglom) {
  2013. tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
  2014. skb_trim(pkt_next, pkt_next->len - tail_pad);
  2015. }
  2016. }
  2017. }
  2018. }
  2019. /* Writes a HW/SW header into the packet and sends it. */
  2020. /* Assumes: (a) header space already there, (b) caller holds lock */
  2021. static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  2022. uint chan)
  2023. {
  2024. int ret;
  2025. struct sk_buff *pkt_next, *tmp;
  2026. brcmf_dbg(TRACE, "Enter\n");
  2027. ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
  2028. if (ret)
  2029. goto done;
  2030. sdio_claim_host(bus->sdiodev->func[1]);
  2031. ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
  2032. bus->sdcnt.f2txdata++;
  2033. if (ret < 0)
  2034. brcmf_sdio_txfail(bus);
  2035. sdio_release_host(bus->sdiodev->func[1]);
  2036. done:
  2037. brcmf_sdio_txpkt_postp(bus, pktq);
  2038. if (ret == 0)
  2039. bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
  2040. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  2041. __skb_unlink(pkt_next, pktq);
  2042. brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
  2043. }
  2044. return ret;
  2045. }
  2046. static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  2047. {
  2048. struct sk_buff *pkt;
  2049. struct sk_buff_head pktq;
  2050. u32 intstatus = 0;
  2051. int ret = 0, prec_out, i;
  2052. uint cnt = 0;
  2053. u8 tx_prec_map, pkt_num;
  2054. brcmf_dbg(TRACE, "Enter\n");
  2055. tx_prec_map = ~bus->flowcontrol;
  2056. /* Send frames until the limit or some other event */
  2057. for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
  2058. pkt_num = 1;
  2059. if (bus->txglom)
  2060. pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
  2061. bus->sdiodev->txglomsz);
  2062. pkt_num = min_t(u32, pkt_num,
  2063. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
  2064. __skb_queue_head_init(&pktq);
  2065. spin_lock_bh(&bus->txq_lock);
  2066. for (i = 0; i < pkt_num; i++) {
  2067. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
  2068. &prec_out);
  2069. if (pkt == NULL)
  2070. break;
  2071. __skb_queue_tail(&pktq, pkt);
  2072. }
  2073. spin_unlock_bh(&bus->txq_lock);
  2074. if (i == 0)
  2075. break;
  2076. ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
  2077. cnt += i;
  2078. /* In poll mode, need to check for other events */
  2079. if (!bus->intr) {
  2080. /* Check device status, signal pending interrupt */
  2081. sdio_claim_host(bus->sdiodev->func[1]);
  2082. ret = r_sdreg32(bus, &intstatus,
  2083. offsetof(struct sdpcmd_regs,
  2084. intstatus));
  2085. sdio_release_host(bus->sdiodev->func[1]);
  2086. bus->sdcnt.f2txdata++;
  2087. if (ret != 0)
  2088. break;
  2089. if (intstatus & bus->hostintmask)
  2090. atomic_set(&bus->ipend, 1);
  2091. }
  2092. }
  2093. /* Deflow-control stack if needed */
  2094. if ((bus->sdiodev->state == BRCMF_SDIOD_DATA) &&
  2095. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  2096. bus->txoff = false;
  2097. brcmf_txflowblock(bus->sdiodev->dev, false);
  2098. }
  2099. return cnt;
  2100. }
  2101. static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2102. {
  2103. u8 doff;
  2104. u16 pad;
  2105. uint retries = 0;
  2106. struct brcmf_sdio_hdrinfo hd_info = {0};
  2107. int ret;
  2108. brcmf_dbg(TRACE, "Enter\n");
  2109. /* Back the pointer to make room for bus header */
  2110. frame -= bus->tx_hdrlen;
  2111. len += bus->tx_hdrlen;
  2112. /* Add alignment padding (optional for ctl frames) */
  2113. doff = ((unsigned long)frame % bus->head_align);
  2114. if (doff) {
  2115. frame -= doff;
  2116. len += doff;
  2117. memset(frame + bus->tx_hdrlen, 0, doff);
  2118. }
  2119. /* Round send length to next SDIO block */
  2120. pad = 0;
  2121. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2122. pad = bus->blocksize - (len % bus->blocksize);
  2123. if ((pad > bus->roundup) || (pad >= bus->blocksize))
  2124. pad = 0;
  2125. } else if (len % bus->head_align) {
  2126. pad = bus->head_align - (len % bus->head_align);
  2127. }
  2128. len += pad;
  2129. hd_info.len = len - pad;
  2130. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2131. hd_info.dat_offset = doff + bus->tx_hdrlen;
  2132. hd_info.seq_num = bus->tx_seq;
  2133. hd_info.lastfrm = true;
  2134. hd_info.tail_pad = pad;
  2135. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2136. if (bus->txglom)
  2137. brcmf_sdio_update_hwhdr(frame, len);
  2138. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2139. frame, len, "Tx Frame:\n");
  2140. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2141. BRCMF_HDRS_ON(),
  2142. frame, min_t(u16, len, 16), "TxHdr:\n");
  2143. do {
  2144. ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
  2145. if (ret < 0)
  2146. brcmf_sdio_txfail(bus);
  2147. else
  2148. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2149. } while (ret < 0 && retries++ < TXRETRIES);
  2150. return ret;
  2151. }
  2152. static void brcmf_sdio_bus_stop(struct device *dev)
  2153. {
  2154. u32 local_hostintmask;
  2155. u8 saveclk;
  2156. int err;
  2157. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2158. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2159. struct brcmf_sdio *bus = sdiodev->bus;
  2160. brcmf_dbg(TRACE, "Enter\n");
  2161. if (bus->watchdog_tsk) {
  2162. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  2163. kthread_stop(bus->watchdog_tsk);
  2164. bus->watchdog_tsk = NULL;
  2165. }
  2166. if (sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
  2167. sdio_claim_host(sdiodev->func[1]);
  2168. /* Enable clock for device interrupts */
  2169. brcmf_sdio_bus_sleep(bus, false, false);
  2170. /* Disable and clear interrupts at the chip level also */
  2171. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  2172. local_hostintmask = bus->hostintmask;
  2173. bus->hostintmask = 0;
  2174. /* Force backplane clocks to assure F2 interrupt propagates */
  2175. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2176. &err);
  2177. if (!err)
  2178. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2179. (saveclk | SBSDIO_FORCE_HT), &err);
  2180. if (err)
  2181. brcmf_err("Failed to force clock for F2: err %d\n",
  2182. err);
  2183. /* Turn off the bus (F2), free any pending packets */
  2184. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  2185. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  2186. /* Clear any pending interrupts now that F2 is disabled */
  2187. w_sdreg32(bus, local_hostintmask,
  2188. offsetof(struct sdpcmd_regs, intstatus));
  2189. sdio_release_host(sdiodev->func[1]);
  2190. }
  2191. /* Clear the data packet queues */
  2192. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  2193. /* Clear any held glomming stuff */
  2194. brcmu_pkt_buf_free_skb(bus->glomd);
  2195. brcmf_sdio_free_glom(bus);
  2196. /* Clear rx control and wake any waiters */
  2197. spin_lock_bh(&bus->rxctl_lock);
  2198. bus->rxlen = 0;
  2199. spin_unlock_bh(&bus->rxctl_lock);
  2200. brcmf_sdio_dcmd_resp_wake(bus);
  2201. /* Reset some F2 state stuff */
  2202. bus->rxskip = false;
  2203. bus->tx_seq = bus->rx_seq = 0;
  2204. }
  2205. static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
  2206. {
  2207. unsigned long flags;
  2208. if (bus->sdiodev->oob_irq_requested) {
  2209. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  2210. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  2211. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  2212. bus->sdiodev->irq_en = true;
  2213. }
  2214. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  2215. }
  2216. }
  2217. static void atomic_orr(int val, atomic_t *v)
  2218. {
  2219. int old_val;
  2220. old_val = atomic_read(v);
  2221. while (atomic_cmpxchg(v, old_val, val | old_val) != old_val)
  2222. old_val = atomic_read(v);
  2223. }
  2224. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  2225. {
  2226. struct brcmf_core *buscore;
  2227. u32 addr;
  2228. unsigned long val;
  2229. int ret;
  2230. buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  2231. addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
  2232. val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
  2233. bus->sdcnt.f1regdata++;
  2234. if (ret != 0)
  2235. return ret;
  2236. val &= bus->hostintmask;
  2237. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  2238. /* Clear interrupts */
  2239. if (val) {
  2240. brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
  2241. bus->sdcnt.f1regdata++;
  2242. atomic_orr(val, &bus->intstatus);
  2243. }
  2244. return ret;
  2245. }
  2246. static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
  2247. {
  2248. u32 newstatus = 0;
  2249. unsigned long intstatus;
  2250. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  2251. uint framecnt; /* Temporary counter of tx/rx frames */
  2252. int err = 0;
  2253. brcmf_dbg(TRACE, "Enter\n");
  2254. sdio_claim_host(bus->sdiodev->func[1]);
  2255. /* If waiting for HTAVAIL, check status */
  2256. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  2257. u8 clkctl, devctl = 0;
  2258. #ifdef DEBUG
  2259. /* Check for inconsistent device control */
  2260. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2261. SBSDIO_DEVICE_CTL, &err);
  2262. #endif /* DEBUG */
  2263. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2264. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  2265. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2266. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2267. devctl, clkctl);
  2268. if (SBSDIO_HTAV(clkctl)) {
  2269. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2270. SBSDIO_DEVICE_CTL, &err);
  2271. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2272. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2273. devctl, &err);
  2274. bus->clkstate = CLK_AVAIL;
  2275. }
  2276. }
  2277. /* Make sure backplane clock is on */
  2278. brcmf_sdio_bus_sleep(bus, false, true);
  2279. /* Pending interrupt indicates new device status */
  2280. if (atomic_read(&bus->ipend) > 0) {
  2281. atomic_set(&bus->ipend, 0);
  2282. err = brcmf_sdio_intr_rstatus(bus);
  2283. }
  2284. /* Start with leftover status bits */
  2285. intstatus = atomic_xchg(&bus->intstatus, 0);
  2286. /* Handle flow-control change: read new state in case our ack
  2287. * crossed another change interrupt. If change still set, assume
  2288. * FC ON for safety, let next loop through do the debounce.
  2289. */
  2290. if (intstatus & I_HMB_FC_CHANGE) {
  2291. intstatus &= ~I_HMB_FC_CHANGE;
  2292. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2293. offsetof(struct sdpcmd_regs, intstatus));
  2294. err = r_sdreg32(bus, &newstatus,
  2295. offsetof(struct sdpcmd_regs, intstatus));
  2296. bus->sdcnt.f1regdata += 2;
  2297. atomic_set(&bus->fcstate,
  2298. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2299. intstatus |= (newstatus & bus->hostintmask);
  2300. }
  2301. /* Handle host mailbox indication */
  2302. if (intstatus & I_HMB_HOST_INT) {
  2303. intstatus &= ~I_HMB_HOST_INT;
  2304. intstatus |= brcmf_sdio_hostmail(bus);
  2305. }
  2306. sdio_release_host(bus->sdiodev->func[1]);
  2307. /* Generally don't ask for these, can get CRC errors... */
  2308. if (intstatus & I_WR_OOSYNC) {
  2309. brcmf_err("Dongle reports WR_OOSYNC\n");
  2310. intstatus &= ~I_WR_OOSYNC;
  2311. }
  2312. if (intstatus & I_RD_OOSYNC) {
  2313. brcmf_err("Dongle reports RD_OOSYNC\n");
  2314. intstatus &= ~I_RD_OOSYNC;
  2315. }
  2316. if (intstatus & I_SBINT) {
  2317. brcmf_err("Dongle reports SBINT\n");
  2318. intstatus &= ~I_SBINT;
  2319. }
  2320. /* Would be active due to wake-wlan in gSPI */
  2321. if (intstatus & I_CHIPACTIVE) {
  2322. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2323. intstatus &= ~I_CHIPACTIVE;
  2324. }
  2325. /* Ignore frame indications if rxskip is set */
  2326. if (bus->rxskip)
  2327. intstatus &= ~I_HMB_FRAME_IND;
  2328. /* On frame indication, read available frames */
  2329. if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
  2330. brcmf_sdio_readframes(bus, bus->rxbound);
  2331. if (!bus->rxpending)
  2332. intstatus &= ~I_HMB_FRAME_IND;
  2333. }
  2334. /* Keep still-pending events for next scheduling */
  2335. if (intstatus)
  2336. atomic_orr(intstatus, &bus->intstatus);
  2337. brcmf_sdio_clrintr(bus);
  2338. if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
  2339. data_ok(bus)) {
  2340. sdio_claim_host(bus->sdiodev->func[1]);
  2341. if (bus->ctrl_frame_stat) {
  2342. err = brcmf_sdio_tx_ctrlframe(bus, bus->ctrl_frame_buf,
  2343. bus->ctrl_frame_len);
  2344. bus->ctrl_frame_err = err;
  2345. wmb();
  2346. bus->ctrl_frame_stat = false;
  2347. }
  2348. sdio_release_host(bus->sdiodev->func[1]);
  2349. brcmf_sdio_wait_event_wakeup(bus);
  2350. }
  2351. /* Send queued frames (limit 1 if rx may still be pending) */
  2352. if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2353. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
  2354. data_ok(bus)) {
  2355. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2356. txlimit;
  2357. brcmf_sdio_sendfromq(bus, framecnt);
  2358. }
  2359. if ((bus->sdiodev->state != BRCMF_SDIOD_DATA) || (err != 0)) {
  2360. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2361. atomic_set(&bus->intstatus, 0);
  2362. if (bus->ctrl_frame_stat) {
  2363. sdio_claim_host(bus->sdiodev->func[1]);
  2364. if (bus->ctrl_frame_stat) {
  2365. bus->ctrl_frame_err = -ENODEV;
  2366. wmb();
  2367. bus->ctrl_frame_stat = false;
  2368. brcmf_sdio_wait_event_wakeup(bus);
  2369. }
  2370. sdio_release_host(bus->sdiodev->func[1]);
  2371. }
  2372. } else if (atomic_read(&bus->intstatus) ||
  2373. atomic_read(&bus->ipend) > 0 ||
  2374. (!atomic_read(&bus->fcstate) &&
  2375. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2376. data_ok(bus))) {
  2377. bus->dpc_triggered = true;
  2378. }
  2379. }
  2380. static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
  2381. {
  2382. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2383. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2384. struct brcmf_sdio *bus = sdiodev->bus;
  2385. return &bus->txq;
  2386. }
  2387. static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
  2388. {
  2389. struct sk_buff *p;
  2390. int eprec = -1; /* precedence to evict from */
  2391. /* Fast case, precedence queue is not full and we are also not
  2392. * exceeding total queue length
  2393. */
  2394. if (!pktq_pfull(q, prec) && !pktq_full(q)) {
  2395. brcmu_pktq_penq(q, prec, pkt);
  2396. return true;
  2397. }
  2398. /* Determine precedence from which to evict packet, if any */
  2399. if (pktq_pfull(q, prec)) {
  2400. eprec = prec;
  2401. } else if (pktq_full(q)) {
  2402. p = brcmu_pktq_peek_tail(q, &eprec);
  2403. if (eprec > prec)
  2404. return false;
  2405. }
  2406. /* Evict if needed */
  2407. if (eprec >= 0) {
  2408. /* Detect queueing to unconfigured precedence */
  2409. if (eprec == prec)
  2410. return false; /* refuse newer (incoming) packet */
  2411. /* Evict packet according to discard policy */
  2412. p = brcmu_pktq_pdeq_tail(q, eprec);
  2413. if (p == NULL)
  2414. brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
  2415. brcmu_pkt_buf_free_skb(p);
  2416. }
  2417. /* Enqueue */
  2418. p = brcmu_pktq_penq(q, prec, pkt);
  2419. if (p == NULL)
  2420. brcmf_err("brcmu_pktq_penq() failed\n");
  2421. return p != NULL;
  2422. }
  2423. static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2424. {
  2425. int ret = -EBADE;
  2426. uint prec;
  2427. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2428. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2429. struct brcmf_sdio *bus = sdiodev->bus;
  2430. brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
  2431. /* Add space for the header */
  2432. skb_push(pkt, bus->tx_hdrlen);
  2433. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2434. prec = prio2prec((pkt->priority & PRIOMASK));
  2435. /* Check for existing queue, current flow-control,
  2436. pending event, or pending clock */
  2437. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2438. bus->sdcnt.fcqueued++;
  2439. /* Priority based enq */
  2440. spin_lock_bh(&bus->txq_lock);
  2441. /* reset bus_flags in packet cb */
  2442. *(u16 *)(pkt->cb) = 0;
  2443. if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
  2444. skb_pull(pkt, bus->tx_hdrlen);
  2445. brcmf_err("out of bus->txq !!!\n");
  2446. ret = -ENOSR;
  2447. } else {
  2448. ret = 0;
  2449. }
  2450. if (pktq_len(&bus->txq) >= TXHI) {
  2451. bus->txoff = true;
  2452. brcmf_txflowblock(dev, true);
  2453. }
  2454. spin_unlock_bh(&bus->txq_lock);
  2455. #ifdef DEBUG
  2456. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2457. qcount[prec] = pktq_plen(&bus->txq, prec);
  2458. #endif
  2459. brcmf_sdio_trigger_dpc(bus);
  2460. return ret;
  2461. }
  2462. #ifdef DEBUG
  2463. #define CONSOLE_LINE_MAX 192
  2464. static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
  2465. {
  2466. struct brcmf_console *c = &bus->console;
  2467. u8 line[CONSOLE_LINE_MAX], ch;
  2468. u32 n, idx, addr;
  2469. int rv;
  2470. /* Don't do anything until FWREADY updates console address */
  2471. if (bus->console_addr == 0)
  2472. return 0;
  2473. /* Read console log struct */
  2474. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2475. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2476. sizeof(c->log_le));
  2477. if (rv < 0)
  2478. return rv;
  2479. /* Allocate console buffer (one time only) */
  2480. if (c->buf == NULL) {
  2481. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2482. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2483. if (c->buf == NULL)
  2484. return -ENOMEM;
  2485. }
  2486. idx = le32_to_cpu(c->log_le.idx);
  2487. /* Protect against corrupt value */
  2488. if (idx > c->bufsize)
  2489. return -EBADE;
  2490. /* Skip reading the console buffer if the index pointer
  2491. has not moved */
  2492. if (idx == c->last)
  2493. return 0;
  2494. /* Read the console buffer */
  2495. addr = le32_to_cpu(c->log_le.buf);
  2496. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2497. if (rv < 0)
  2498. return rv;
  2499. while (c->last != idx) {
  2500. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2501. if (c->last == idx) {
  2502. /* This would output a partial line.
  2503. * Instead, back up
  2504. * the buffer pointer and output this
  2505. * line next time around.
  2506. */
  2507. if (c->last >= n)
  2508. c->last -= n;
  2509. else
  2510. c->last = c->bufsize - n;
  2511. goto break2;
  2512. }
  2513. ch = c->buf[c->last];
  2514. c->last = (c->last + 1) % c->bufsize;
  2515. if (ch == '\n')
  2516. break;
  2517. line[n] = ch;
  2518. }
  2519. if (n > 0) {
  2520. if (line[n - 1] == '\r')
  2521. n--;
  2522. line[n] = 0;
  2523. pr_debug("CONSOLE: %s\n", line);
  2524. }
  2525. }
  2526. break2:
  2527. return 0;
  2528. }
  2529. #endif /* DEBUG */
  2530. static int
  2531. brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2532. {
  2533. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2534. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2535. struct brcmf_sdio *bus = sdiodev->bus;
  2536. int ret;
  2537. brcmf_dbg(TRACE, "Enter\n");
  2538. /* Send from dpc */
  2539. bus->ctrl_frame_buf = msg;
  2540. bus->ctrl_frame_len = msglen;
  2541. wmb();
  2542. bus->ctrl_frame_stat = true;
  2543. brcmf_sdio_trigger_dpc(bus);
  2544. wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
  2545. msecs_to_jiffies(CTL_DONE_TIMEOUT));
  2546. ret = 0;
  2547. if (bus->ctrl_frame_stat) {
  2548. sdio_claim_host(bus->sdiodev->func[1]);
  2549. if (bus->ctrl_frame_stat) {
  2550. brcmf_dbg(SDIO, "ctrl_frame timeout\n");
  2551. bus->ctrl_frame_stat = false;
  2552. ret = -ETIMEDOUT;
  2553. }
  2554. sdio_release_host(bus->sdiodev->func[1]);
  2555. }
  2556. if (!ret) {
  2557. brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
  2558. bus->ctrl_frame_err);
  2559. rmb();
  2560. ret = bus->ctrl_frame_err;
  2561. }
  2562. if (ret)
  2563. bus->sdcnt.tx_ctlerrs++;
  2564. else
  2565. bus->sdcnt.tx_ctlpkts++;
  2566. return ret;
  2567. }
  2568. #ifdef DEBUG
  2569. static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
  2570. struct sdpcm_shared *sh)
  2571. {
  2572. u32 addr, console_ptr, console_size, console_index;
  2573. char *conbuf = NULL;
  2574. __le32 sh_val;
  2575. int rv;
  2576. /* obtain console information from device memory */
  2577. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2578. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2579. (u8 *)&sh_val, sizeof(u32));
  2580. if (rv < 0)
  2581. return rv;
  2582. console_ptr = le32_to_cpu(sh_val);
  2583. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2584. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2585. (u8 *)&sh_val, sizeof(u32));
  2586. if (rv < 0)
  2587. return rv;
  2588. console_size = le32_to_cpu(sh_val);
  2589. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2590. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2591. (u8 *)&sh_val, sizeof(u32));
  2592. if (rv < 0)
  2593. return rv;
  2594. console_index = le32_to_cpu(sh_val);
  2595. /* allocate buffer for console data */
  2596. if (console_size <= CONSOLE_BUFFER_MAX)
  2597. conbuf = vzalloc(console_size+1);
  2598. if (!conbuf)
  2599. return -ENOMEM;
  2600. /* obtain the console data from device */
  2601. conbuf[console_size] = '\0';
  2602. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2603. console_size);
  2604. if (rv < 0)
  2605. goto done;
  2606. rv = seq_write(seq, conbuf + console_index,
  2607. console_size - console_index);
  2608. if (rv < 0)
  2609. goto done;
  2610. if (console_index > 0)
  2611. rv = seq_write(seq, conbuf, console_index - 1);
  2612. done:
  2613. vfree(conbuf);
  2614. return rv;
  2615. }
  2616. static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2617. struct sdpcm_shared *sh)
  2618. {
  2619. int error;
  2620. struct brcmf_trap_info tr;
  2621. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2622. brcmf_dbg(INFO, "no trap in firmware\n");
  2623. return 0;
  2624. }
  2625. error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2626. sizeof(struct brcmf_trap_info));
  2627. if (error < 0)
  2628. return error;
  2629. seq_printf(seq,
  2630. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2631. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2632. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2633. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2634. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2635. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2636. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2637. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2638. le32_to_cpu(tr.pc), sh->trap_addr,
  2639. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2640. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2641. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2642. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2643. return 0;
  2644. }
  2645. static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2646. struct sdpcm_shared *sh)
  2647. {
  2648. int error = 0;
  2649. char file[80] = "?";
  2650. char expr[80] = "<???>";
  2651. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2652. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2653. return 0;
  2654. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2655. brcmf_dbg(INFO, "no assert in dongle\n");
  2656. return 0;
  2657. }
  2658. sdio_claim_host(bus->sdiodev->func[1]);
  2659. if (sh->assert_file_addr != 0) {
  2660. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2661. sh->assert_file_addr, (u8 *)file, 80);
  2662. if (error < 0)
  2663. return error;
  2664. }
  2665. if (sh->assert_exp_addr != 0) {
  2666. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2667. sh->assert_exp_addr, (u8 *)expr, 80);
  2668. if (error < 0)
  2669. return error;
  2670. }
  2671. sdio_release_host(bus->sdiodev->func[1]);
  2672. seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
  2673. file, sh->assert_line, expr);
  2674. return 0;
  2675. }
  2676. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2677. {
  2678. int error;
  2679. struct sdpcm_shared sh;
  2680. error = brcmf_sdio_readshared(bus, &sh);
  2681. if (error < 0)
  2682. return error;
  2683. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2684. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2685. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2686. brcmf_err("assertion in dongle\n");
  2687. if (sh.flags & SDPCM_SHARED_TRAP)
  2688. brcmf_err("firmware trap in dongle\n");
  2689. return 0;
  2690. }
  2691. static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
  2692. {
  2693. int error = 0;
  2694. struct sdpcm_shared sh;
  2695. error = brcmf_sdio_readshared(bus, &sh);
  2696. if (error < 0)
  2697. goto done;
  2698. error = brcmf_sdio_assert_info(seq, bus, &sh);
  2699. if (error < 0)
  2700. goto done;
  2701. error = brcmf_sdio_trap_info(seq, bus, &sh);
  2702. if (error < 0)
  2703. goto done;
  2704. error = brcmf_sdio_dump_console(seq, bus, &sh);
  2705. done:
  2706. return error;
  2707. }
  2708. static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
  2709. {
  2710. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2711. struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
  2712. return brcmf_sdio_died_dump(seq, bus);
  2713. }
  2714. static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
  2715. {
  2716. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2717. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2718. struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
  2719. seq_printf(seq,
  2720. "intrcount: %u\nlastintrs: %u\n"
  2721. "pollcnt: %u\nregfails: %u\n"
  2722. "tx_sderrs: %u\nfcqueued: %u\n"
  2723. "rxrtx: %u\nrx_toolong: %u\n"
  2724. "rxc_errors: %u\nrx_hdrfail: %u\n"
  2725. "rx_badhdr: %u\nrx_badseq: %u\n"
  2726. "fc_rcvd: %u\nfc_xoff: %u\n"
  2727. "fc_xon: %u\nrxglomfail: %u\n"
  2728. "rxglomframes: %u\nrxglompkts: %u\n"
  2729. "f2rxhdrs: %u\nf2rxdata: %u\n"
  2730. "f2txdata: %u\nf1regdata: %u\n"
  2731. "tickcnt: %u\ntx_ctlerrs: %lu\n"
  2732. "tx_ctlpkts: %lu\nrx_ctlerrs: %lu\n"
  2733. "rx_ctlpkts: %lu\nrx_readahead: %lu\n",
  2734. sdcnt->intrcount, sdcnt->lastintrs,
  2735. sdcnt->pollcnt, sdcnt->regfails,
  2736. sdcnt->tx_sderrs, sdcnt->fcqueued,
  2737. sdcnt->rxrtx, sdcnt->rx_toolong,
  2738. sdcnt->rxc_errors, sdcnt->rx_hdrfail,
  2739. sdcnt->rx_badhdr, sdcnt->rx_badseq,
  2740. sdcnt->fc_rcvd, sdcnt->fc_xoff,
  2741. sdcnt->fc_xon, sdcnt->rxglomfail,
  2742. sdcnt->rxglomframes, sdcnt->rxglompkts,
  2743. sdcnt->f2rxhdrs, sdcnt->f2rxdata,
  2744. sdcnt->f2txdata, sdcnt->f1regdata,
  2745. sdcnt->tickcnt, sdcnt->tx_ctlerrs,
  2746. sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
  2747. sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);
  2748. return 0;
  2749. }
  2750. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2751. {
  2752. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2753. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2754. if (IS_ERR_OR_NULL(dentry))
  2755. return;
  2756. brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
  2757. brcmf_debugfs_add_entry(drvr, "counters",
  2758. brcmf_debugfs_sdio_count_read);
  2759. debugfs_create_u32("console_interval", 0644, dentry,
  2760. &bus->console_interval);
  2761. }
  2762. #else
  2763. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2764. {
  2765. return 0;
  2766. }
  2767. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2768. {
  2769. }
  2770. #endif /* DEBUG */
  2771. static int
  2772. brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2773. {
  2774. int timeleft;
  2775. uint rxlen = 0;
  2776. bool pending;
  2777. u8 *buf;
  2778. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2779. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2780. struct brcmf_sdio *bus = sdiodev->bus;
  2781. brcmf_dbg(TRACE, "Enter\n");
  2782. /* Wait until control frame is available */
  2783. timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2784. spin_lock_bh(&bus->rxctl_lock);
  2785. rxlen = bus->rxlen;
  2786. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2787. bus->rxctl = NULL;
  2788. buf = bus->rxctl_orig;
  2789. bus->rxctl_orig = NULL;
  2790. bus->rxlen = 0;
  2791. spin_unlock_bh(&bus->rxctl_lock);
  2792. vfree(buf);
  2793. if (rxlen) {
  2794. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2795. rxlen, msglen);
  2796. } else if (timeleft == 0) {
  2797. brcmf_err("resumed on timeout\n");
  2798. brcmf_sdio_checkdied(bus);
  2799. } else if (pending) {
  2800. brcmf_dbg(CTL, "cancelled\n");
  2801. return -ERESTARTSYS;
  2802. } else {
  2803. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2804. brcmf_sdio_checkdied(bus);
  2805. }
  2806. if (rxlen)
  2807. bus->sdcnt.rx_ctlpkts++;
  2808. else
  2809. bus->sdcnt.rx_ctlerrs++;
  2810. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2811. }
  2812. #ifdef DEBUG
  2813. static bool
  2814. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2815. u8 *ram_data, uint ram_sz)
  2816. {
  2817. char *ram_cmp;
  2818. int err;
  2819. bool ret = true;
  2820. int address;
  2821. int offset;
  2822. int len;
  2823. /* read back and verify */
  2824. brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
  2825. ram_sz);
  2826. ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
  2827. /* do not proceed while no memory but */
  2828. if (!ram_cmp)
  2829. return true;
  2830. address = ram_addr;
  2831. offset = 0;
  2832. while (offset < ram_sz) {
  2833. len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
  2834. ram_sz - offset;
  2835. err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
  2836. if (err) {
  2837. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  2838. err, len, address);
  2839. ret = false;
  2840. break;
  2841. } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
  2842. brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
  2843. offset, len);
  2844. ret = false;
  2845. break;
  2846. }
  2847. offset += len;
  2848. address += len;
  2849. }
  2850. kfree(ram_cmp);
  2851. return ret;
  2852. }
  2853. #else /* DEBUG */
  2854. static bool
  2855. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2856. u8 *ram_data, uint ram_sz)
  2857. {
  2858. return true;
  2859. }
  2860. #endif /* DEBUG */
  2861. static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
  2862. const struct firmware *fw)
  2863. {
  2864. int err;
  2865. brcmf_dbg(TRACE, "Enter\n");
  2866. err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
  2867. (u8 *)fw->data, fw->size);
  2868. if (err)
  2869. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2870. err, (int)fw->size, bus->ci->rambase);
  2871. else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
  2872. (u8 *)fw->data, fw->size))
  2873. err = -EIO;
  2874. return err;
  2875. }
  2876. static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
  2877. void *vars, u32 varsz)
  2878. {
  2879. int address;
  2880. int err;
  2881. brcmf_dbg(TRACE, "Enter\n");
  2882. address = bus->ci->ramsize - varsz + bus->ci->rambase;
  2883. err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
  2884. if (err)
  2885. brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
  2886. err, varsz, address);
  2887. else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
  2888. err = -EIO;
  2889. return err;
  2890. }
  2891. static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
  2892. const struct firmware *fw,
  2893. void *nvram, u32 nvlen)
  2894. {
  2895. int bcmerror = -EFAULT;
  2896. u32 rstvec;
  2897. sdio_claim_host(bus->sdiodev->func[1]);
  2898. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  2899. rstvec = get_unaligned_le32(fw->data);
  2900. brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
  2901. bcmerror = brcmf_sdio_download_code_file(bus, fw);
  2902. release_firmware(fw);
  2903. if (bcmerror) {
  2904. brcmf_err("dongle image file download failed\n");
  2905. brcmf_fw_nvram_free(nvram);
  2906. goto err;
  2907. }
  2908. bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
  2909. brcmf_fw_nvram_free(nvram);
  2910. if (bcmerror) {
  2911. brcmf_err("dongle nvram file download failed\n");
  2912. goto err;
  2913. }
  2914. /* Take arm out of reset */
  2915. if (!brcmf_chip_set_active(bus->ci, rstvec)) {
  2916. brcmf_err("error getting out of ARM core reset\n");
  2917. goto err;
  2918. }
  2919. /* Allow full data communication using DPC from now on. */
  2920. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
  2921. bcmerror = 0;
  2922. err:
  2923. brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
  2924. sdio_release_host(bus->sdiodev->func[1]);
  2925. return bcmerror;
  2926. }
  2927. static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
  2928. {
  2929. int err = 0;
  2930. u8 val;
  2931. brcmf_dbg(TRACE, "Enter\n");
  2932. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
  2933. if (err) {
  2934. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2935. return;
  2936. }
  2937. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2938. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
  2939. if (err) {
  2940. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2941. return;
  2942. }
  2943. /* Add CMD14 Support */
  2944. brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2945. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2946. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2947. &err);
  2948. if (err) {
  2949. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2950. return;
  2951. }
  2952. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2953. SBSDIO_FORCE_HT, &err);
  2954. if (err) {
  2955. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2956. return;
  2957. }
  2958. /* set flag */
  2959. bus->sr_enabled = true;
  2960. brcmf_dbg(INFO, "SR enabled\n");
  2961. }
  2962. /* enable KSO bit */
  2963. static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
  2964. {
  2965. u8 val;
  2966. int err = 0;
  2967. brcmf_dbg(TRACE, "Enter\n");
  2968. /* KSO bit added in SDIO core rev 12 */
  2969. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
  2970. return 0;
  2971. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
  2972. if (err) {
  2973. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2974. return err;
  2975. }
  2976. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2977. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2978. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2979. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2980. val, &err);
  2981. if (err) {
  2982. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2983. return err;
  2984. }
  2985. }
  2986. return 0;
  2987. }
  2988. static int brcmf_sdio_bus_preinit(struct device *dev)
  2989. {
  2990. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2991. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2992. struct brcmf_sdio *bus = sdiodev->bus;
  2993. uint pad_size;
  2994. u32 value;
  2995. int err;
  2996. /* the commands below use the terms tx and rx from
  2997. * a device perspective, ie. bus:txglom affects the
  2998. * bus transfers from device to host.
  2999. */
  3000. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
  3001. /* for sdio core rev < 12, disable txgloming */
  3002. value = 0;
  3003. err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
  3004. sizeof(u32));
  3005. } else {
  3006. /* otherwise, set txglomalign */
  3007. value = 4;
  3008. if (sdiodev->pdata)
  3009. value = sdiodev->pdata->sd_sgentry_align;
  3010. /* SDIO ADMA requires at least 32 bit alignment */
  3011. value = max_t(u32, value, 4);
  3012. err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
  3013. sizeof(u32));
  3014. }
  3015. if (err < 0)
  3016. goto done;
  3017. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3018. if (sdiodev->sg_support) {
  3019. bus->txglom = false;
  3020. value = 1;
  3021. pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
  3022. err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
  3023. &value, sizeof(u32));
  3024. if (err < 0) {
  3025. /* bus:rxglom is allowed to fail */
  3026. err = 0;
  3027. } else {
  3028. bus->txglom = true;
  3029. bus->tx_hdrlen += SDPCM_HWEXT_LEN;
  3030. }
  3031. }
  3032. brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
  3033. done:
  3034. return err;
  3035. }
  3036. void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus)
  3037. {
  3038. if (!bus->dpc_triggered) {
  3039. bus->dpc_triggered = true;
  3040. queue_work(bus->brcmf_wq, &bus->datawork);
  3041. }
  3042. }
  3043. void brcmf_sdio_isr(struct brcmf_sdio *bus)
  3044. {
  3045. brcmf_dbg(TRACE, "Enter\n");
  3046. if (!bus) {
  3047. brcmf_err("bus is null pointer, exiting\n");
  3048. return;
  3049. }
  3050. if (bus->sdiodev->state != BRCMF_SDIOD_DATA) {
  3051. brcmf_err("bus is down. we have nothing to do\n");
  3052. return;
  3053. }
  3054. /* Count the interrupt call */
  3055. bus->sdcnt.intrcount++;
  3056. if (in_interrupt())
  3057. atomic_set(&bus->ipend, 1);
  3058. else
  3059. if (brcmf_sdio_intr_rstatus(bus)) {
  3060. brcmf_err("failed backplane access\n");
  3061. }
  3062. /* Disable additional interrupts (is this needed now)? */
  3063. if (!bus->intr)
  3064. brcmf_err("isr w/o interrupt configured!\n");
  3065. bus->dpc_triggered = true;
  3066. queue_work(bus->brcmf_wq, &bus->datawork);
  3067. }
  3068. static void brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
  3069. {
  3070. brcmf_dbg(TIMER, "Enter\n");
  3071. /* Poll period: check device if appropriate. */
  3072. if (!bus->sr_enabled &&
  3073. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3074. u32 intstatus = 0;
  3075. /* Reset poll tick */
  3076. bus->polltick = 0;
  3077. /* Check device if no interrupts */
  3078. if (!bus->intr ||
  3079. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3080. if (!bus->dpc_triggered) {
  3081. u8 devpend;
  3082. sdio_claim_host(bus->sdiodev->func[1]);
  3083. devpend = brcmf_sdiod_regrb(bus->sdiodev,
  3084. SDIO_CCCR_INTx,
  3085. NULL);
  3086. sdio_release_host(bus->sdiodev->func[1]);
  3087. intstatus = devpend & (INTR_STATUS_FUNC1 |
  3088. INTR_STATUS_FUNC2);
  3089. }
  3090. /* If there is something, make like the ISR and
  3091. schedule the DPC */
  3092. if (intstatus) {
  3093. bus->sdcnt.pollcnt++;
  3094. atomic_set(&bus->ipend, 1);
  3095. bus->dpc_triggered = true;
  3096. queue_work(bus->brcmf_wq, &bus->datawork);
  3097. }
  3098. }
  3099. /* Update interrupt tracking */
  3100. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3101. }
  3102. #ifdef DEBUG
  3103. /* Poll for console output periodically */
  3104. if (bus->sdiodev->state == BRCMF_SDIOD_DATA &&
  3105. bus->console_interval != 0) {
  3106. bus->console.count += BRCMF_WD_POLL_MS;
  3107. if (bus->console.count >= bus->console_interval) {
  3108. bus->console.count -= bus->console_interval;
  3109. sdio_claim_host(bus->sdiodev->func[1]);
  3110. /* Make sure backplane clock is on */
  3111. brcmf_sdio_bus_sleep(bus, false, false);
  3112. if (brcmf_sdio_readconsole(bus) < 0)
  3113. /* stop on error */
  3114. bus->console_interval = 0;
  3115. sdio_release_host(bus->sdiodev->func[1]);
  3116. }
  3117. }
  3118. #endif /* DEBUG */
  3119. /* On idle timeout clear activity flag and/or turn off clock */
  3120. if (!bus->dpc_triggered) {
  3121. rmb();
  3122. if ((!bus->dpc_running) && (bus->idletime > 0) &&
  3123. (bus->clkstate == CLK_AVAIL)) {
  3124. bus->idlecount++;
  3125. if (bus->idlecount > bus->idletime) {
  3126. brcmf_dbg(SDIO, "idle\n");
  3127. sdio_claim_host(bus->sdiodev->func[1]);
  3128. brcmf_sdio_wd_timer(bus, 0);
  3129. bus->idlecount = 0;
  3130. brcmf_sdio_bus_sleep(bus, true, false);
  3131. sdio_release_host(bus->sdiodev->func[1]);
  3132. }
  3133. } else {
  3134. bus->idlecount = 0;
  3135. }
  3136. } else {
  3137. bus->idlecount = 0;
  3138. }
  3139. }
  3140. static void brcmf_sdio_dataworker(struct work_struct *work)
  3141. {
  3142. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3143. datawork);
  3144. bus->dpc_running = true;
  3145. wmb();
  3146. while (ACCESS_ONCE(bus->dpc_triggered)) {
  3147. bus->dpc_triggered = false;
  3148. brcmf_sdio_dpc(bus);
  3149. bus->idlecount = 0;
  3150. }
  3151. bus->dpc_running = false;
  3152. if (brcmf_sdiod_freezing(bus->sdiodev)) {
  3153. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DOWN);
  3154. brcmf_sdiod_try_freeze(bus->sdiodev);
  3155. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
  3156. }
  3157. }
  3158. static void
  3159. brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  3160. struct brcmf_chip *ci, u32 drivestrength)
  3161. {
  3162. const struct sdiod_drive_str *str_tab = NULL;
  3163. u32 str_mask;
  3164. u32 str_shift;
  3165. u32 base;
  3166. u32 i;
  3167. u32 drivestrength_sel = 0;
  3168. u32 cc_data_temp;
  3169. u32 addr;
  3170. if (!(ci->cc_caps & CC_CAP_PMU))
  3171. return;
  3172. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  3173. case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
  3174. str_tab = sdiod_drvstr_tab1_1v8;
  3175. str_mask = 0x00003800;
  3176. str_shift = 11;
  3177. break;
  3178. case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
  3179. str_tab = sdiod_drvstr_tab6_1v8;
  3180. str_mask = 0x00001800;
  3181. str_shift = 11;
  3182. break;
  3183. case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
  3184. /* note: 43143 does not support tristate */
  3185. i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
  3186. if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
  3187. str_tab = sdiod_drvstr_tab2_3v3;
  3188. str_mask = 0x00000007;
  3189. str_shift = 0;
  3190. } else
  3191. brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
  3192. ci->name, drivestrength);
  3193. break;
  3194. case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
  3195. str_tab = sdiod_drive_strength_tab5_1v8;
  3196. str_mask = 0x00003800;
  3197. str_shift = 11;
  3198. break;
  3199. default:
  3200. brcmf_err("No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  3201. ci->name, ci->chiprev, ci->pmurev);
  3202. break;
  3203. }
  3204. if (str_tab != NULL) {
  3205. for (i = 0; str_tab[i].strength != 0; i++) {
  3206. if (drivestrength >= str_tab[i].strength) {
  3207. drivestrength_sel = str_tab[i].sel;
  3208. break;
  3209. }
  3210. }
  3211. base = brcmf_chip_get_chipcommon(ci)->base;
  3212. addr = CORE_CC_REG(base, chipcontrol_addr);
  3213. brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
  3214. cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3215. cc_data_temp &= ~str_mask;
  3216. drivestrength_sel <<= str_shift;
  3217. cc_data_temp |= drivestrength_sel;
  3218. brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);
  3219. brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
  3220. str_tab[i].strength, drivestrength, cc_data_temp);
  3221. }
  3222. }
  3223. static int brcmf_sdio_buscoreprep(void *ctx)
  3224. {
  3225. struct brcmf_sdio_dev *sdiodev = ctx;
  3226. int err = 0;
  3227. u8 clkval, clkset;
  3228. /* Try forcing SDIO core to do ALPAvail request only */
  3229. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  3230. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3231. if (err) {
  3232. brcmf_err("error writing for HT off\n");
  3233. return err;
  3234. }
  3235. /* If register supported, wait for ALPAvail and then force ALP */
  3236. /* This may take up to 15 milliseconds */
  3237. clkval = brcmf_sdiod_regrb(sdiodev,
  3238. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  3239. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  3240. brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  3241. clkset, clkval);
  3242. return -EACCES;
  3243. }
  3244. SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
  3245. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  3246. !SBSDIO_ALPAV(clkval)),
  3247. PMU_MAX_TRANSITION_DLY);
  3248. if (!SBSDIO_ALPAV(clkval)) {
  3249. brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
  3250. clkval);
  3251. return -EBUSY;
  3252. }
  3253. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  3254. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3255. udelay(65);
  3256. /* Also, disable the extra SDIO pull-ups */
  3257. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  3258. return 0;
  3259. }
  3260. static void brcmf_sdio_buscore_activate(void *ctx, struct brcmf_chip *chip,
  3261. u32 rstvec)
  3262. {
  3263. struct brcmf_sdio_dev *sdiodev = ctx;
  3264. struct brcmf_core *core;
  3265. u32 reg_addr;
  3266. /* clear all interrupts */
  3267. core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
  3268. reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
  3269. brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
  3270. if (rstvec)
  3271. /* Write reset vector to address 0 */
  3272. brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
  3273. sizeof(rstvec));
  3274. }
  3275. static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
  3276. {
  3277. struct brcmf_sdio_dev *sdiodev = ctx;
  3278. u32 val, rev;
  3279. val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3280. if (sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 &&
  3281. addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
  3282. rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
  3283. if (rev >= 2) {
  3284. val &= ~CID_ID_MASK;
  3285. val |= BRCM_CC_4339_CHIP_ID;
  3286. }
  3287. }
  3288. return val;
  3289. }
  3290. static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
  3291. {
  3292. struct brcmf_sdio_dev *sdiodev = ctx;
  3293. brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
  3294. }
  3295. static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
  3296. .prepare = brcmf_sdio_buscoreprep,
  3297. .activate = brcmf_sdio_buscore_activate,
  3298. .read32 = brcmf_sdio_buscore_read32,
  3299. .write32 = brcmf_sdio_buscore_write32,
  3300. };
  3301. static bool
  3302. brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
  3303. {
  3304. u8 clkctl = 0;
  3305. int err = 0;
  3306. int reg_addr;
  3307. u32 reg_val;
  3308. u32 drivestrength;
  3309. sdio_claim_host(bus->sdiodev->func[1]);
  3310. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3311. brcmf_sdiod_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3312. /*
  3313. * Force PLL off until brcmf_chip_attach()
  3314. * programs PLL control regs
  3315. */
  3316. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3317. BRCMF_INIT_CLKCTL1, &err);
  3318. if (!err)
  3319. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  3320. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3321. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3322. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3323. err, BRCMF_INIT_CLKCTL1, clkctl);
  3324. goto fail;
  3325. }
  3326. bus->ci = brcmf_chip_attach(bus->sdiodev, &brcmf_sdio_buscore_ops);
  3327. if (IS_ERR(bus->ci)) {
  3328. brcmf_err("brcmf_chip_attach failed!\n");
  3329. bus->ci = NULL;
  3330. goto fail;
  3331. }
  3332. if (brcmf_sdio_kso_init(bus)) {
  3333. brcmf_err("error enabling KSO\n");
  3334. goto fail;
  3335. }
  3336. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  3337. drivestrength = bus->sdiodev->pdata->drive_strength;
  3338. else
  3339. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3340. brcmf_sdio_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  3341. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3342. reg_val = brcmf_sdiod_regrb(bus->sdiodev,
  3343. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3344. if (err)
  3345. goto fail;
  3346. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3347. brcmf_sdiod_regwb(bus->sdiodev,
  3348. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3349. if (err)
  3350. goto fail;
  3351. /* set PMUControl so a backplane reset does PMU state reload */
  3352. reg_addr = CORE_CC_REG(brcmf_chip_get_chipcommon(bus->ci)->base,
  3353. pmucontrol);
  3354. reg_val = brcmf_sdiod_regrl(bus->sdiodev, reg_addr, &err);
  3355. if (err)
  3356. goto fail;
  3357. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3358. brcmf_sdiod_regwl(bus->sdiodev, reg_addr, reg_val, &err);
  3359. if (err)
  3360. goto fail;
  3361. sdio_release_host(bus->sdiodev->func[1]);
  3362. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3363. /* allocate header buffer */
  3364. bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
  3365. if (!bus->hdrbuf)
  3366. return false;
  3367. /* Locate an appropriately-aligned portion of hdrbuf */
  3368. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3369. bus->head_align);
  3370. /* Set the poll and/or interrupt flags */
  3371. bus->intr = true;
  3372. bus->poll = false;
  3373. if (bus->poll)
  3374. bus->pollrate = 1;
  3375. return true;
  3376. fail:
  3377. sdio_release_host(bus->sdiodev->func[1]);
  3378. return false;
  3379. }
  3380. static int
  3381. brcmf_sdio_watchdog_thread(void *data)
  3382. {
  3383. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3384. int wait;
  3385. allow_signal(SIGTERM);
  3386. /* Run until signal received */
  3387. brcmf_sdiod_freezer_count(bus->sdiodev);
  3388. while (1) {
  3389. if (kthread_should_stop())
  3390. break;
  3391. brcmf_sdiod_freezer_uncount(bus->sdiodev);
  3392. wait = wait_for_completion_interruptible(&bus->watchdog_wait);
  3393. brcmf_sdiod_freezer_count(bus->sdiodev);
  3394. brcmf_sdiod_try_freeze(bus->sdiodev);
  3395. if (!wait) {
  3396. brcmf_sdio_bus_watchdog(bus);
  3397. /* Count the tick for reference */
  3398. bus->sdcnt.tickcnt++;
  3399. reinit_completion(&bus->watchdog_wait);
  3400. } else
  3401. break;
  3402. }
  3403. return 0;
  3404. }
  3405. static void
  3406. brcmf_sdio_watchdog(unsigned long data)
  3407. {
  3408. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3409. if (bus->watchdog_tsk) {
  3410. complete(&bus->watchdog_wait);
  3411. /* Reschedule the watchdog */
  3412. if (bus->wd_timer_valid)
  3413. mod_timer(&bus->timer,
  3414. jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS));
  3415. }
  3416. }
  3417. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3418. .stop = brcmf_sdio_bus_stop,
  3419. .preinit = brcmf_sdio_bus_preinit,
  3420. .txdata = brcmf_sdio_bus_txdata,
  3421. .txctl = brcmf_sdio_bus_txctl,
  3422. .rxctl = brcmf_sdio_bus_rxctl,
  3423. .gettxq = brcmf_sdio_bus_gettxq,
  3424. .wowl_config = brcmf_sdio_wowl_config
  3425. };
  3426. static void brcmf_sdio_firmware_callback(struct device *dev,
  3427. const struct firmware *code,
  3428. void *nvram, u32 nvram_len)
  3429. {
  3430. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3431. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3432. struct brcmf_sdio *bus = sdiodev->bus;
  3433. int err = 0;
  3434. u8 saveclk;
  3435. brcmf_dbg(TRACE, "Enter: dev=%s\n", dev_name(dev));
  3436. if (!bus_if->drvr)
  3437. return;
  3438. /* try to download image and nvram to the dongle */
  3439. bus->alp_only = true;
  3440. err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
  3441. if (err)
  3442. goto fail;
  3443. bus->alp_only = false;
  3444. /* Start the watchdog timer */
  3445. bus->sdcnt.tickcnt = 0;
  3446. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  3447. sdio_claim_host(sdiodev->func[1]);
  3448. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3449. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3450. if (bus->clkstate != CLK_AVAIL)
  3451. goto release;
  3452. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3453. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3454. if (!err) {
  3455. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3456. (saveclk | SBSDIO_FORCE_HT), &err);
  3457. }
  3458. if (err) {
  3459. brcmf_err("Failed to force clock for F2: err %d\n", err);
  3460. goto release;
  3461. }
  3462. /* Enable function 2 (frame transfers) */
  3463. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3464. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3465. err = sdio_enable_func(sdiodev->func[SDIO_FUNC_2]);
  3466. brcmf_dbg(INFO, "enable F2: err=%d\n", err);
  3467. /* If F2 successfully enabled, set core and enable interrupts */
  3468. if (!err) {
  3469. /* Set up the interrupt mask and enable interrupts */
  3470. bus->hostintmask = HOSTINTMASK;
  3471. w_sdreg32(bus, bus->hostintmask,
  3472. offsetof(struct sdpcmd_regs, hostintmask));
  3473. brcmf_sdiod_regwb(sdiodev, SBSDIO_WATERMARK, 8, &err);
  3474. } else {
  3475. /* Disable F2 again */
  3476. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  3477. goto release;
  3478. }
  3479. if (brcmf_chip_sr_capable(bus->ci)) {
  3480. brcmf_sdio_sr_init(bus);
  3481. } else {
  3482. /* Restore previous clock setting */
  3483. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3484. saveclk, &err);
  3485. }
  3486. if (err == 0) {
  3487. err = brcmf_sdiod_intr_register(sdiodev);
  3488. if (err != 0)
  3489. brcmf_err("intr register failed:%d\n", err);
  3490. }
  3491. /* If we didn't come up, turn off backplane clock */
  3492. if (err != 0)
  3493. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3494. sdio_release_host(sdiodev->func[1]);
  3495. err = brcmf_bus_start(dev);
  3496. if (err != 0) {
  3497. brcmf_err("dongle is not responding\n");
  3498. goto fail;
  3499. }
  3500. return;
  3501. release:
  3502. sdio_release_host(sdiodev->func[1]);
  3503. fail:
  3504. brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
  3505. device_release_driver(dev);
  3506. }
  3507. struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
  3508. {
  3509. int ret;
  3510. struct brcmf_sdio *bus;
  3511. struct workqueue_struct *wq;
  3512. brcmf_dbg(TRACE, "Enter\n");
  3513. /* Allocate private bus interface state */
  3514. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3515. if (!bus)
  3516. goto fail;
  3517. bus->sdiodev = sdiodev;
  3518. sdiodev->bus = bus;
  3519. skb_queue_head_init(&bus->glom);
  3520. bus->txbound = BRCMF_TXBOUND;
  3521. bus->rxbound = BRCMF_RXBOUND;
  3522. bus->txminmax = BRCMF_TXMINMAX;
  3523. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3524. /* platform specific configuration:
  3525. * alignments must be at least 4 bytes for ADMA
  3526. */
  3527. bus->head_align = ALIGNMENT;
  3528. bus->sgentry_align = ALIGNMENT;
  3529. if (sdiodev->pdata) {
  3530. if (sdiodev->pdata->sd_head_align > ALIGNMENT)
  3531. bus->head_align = sdiodev->pdata->sd_head_align;
  3532. if (sdiodev->pdata->sd_sgentry_align > ALIGNMENT)
  3533. bus->sgentry_align = sdiodev->pdata->sd_sgentry_align;
  3534. }
  3535. /* single-threaded workqueue */
  3536. wq = alloc_ordered_workqueue("brcmf_wq/%s", WQ_MEM_RECLAIM,
  3537. dev_name(&sdiodev->func[1]->dev));
  3538. if (!wq) {
  3539. brcmf_err("insufficient memory to create txworkqueue\n");
  3540. goto fail;
  3541. }
  3542. brcmf_sdiod_freezer_count(sdiodev);
  3543. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3544. bus->brcmf_wq = wq;
  3545. /* attempt to attach to the dongle */
  3546. if (!(brcmf_sdio_probe_attach(bus))) {
  3547. brcmf_err("brcmf_sdio_probe_attach failed\n");
  3548. goto fail;
  3549. }
  3550. spin_lock_init(&bus->rxctl_lock);
  3551. spin_lock_init(&bus->txq_lock);
  3552. init_waitqueue_head(&bus->ctrl_wait);
  3553. init_waitqueue_head(&bus->dcmd_resp_wait);
  3554. /* Set up the watchdog timer */
  3555. init_timer(&bus->timer);
  3556. bus->timer.data = (unsigned long)bus;
  3557. bus->timer.function = brcmf_sdio_watchdog;
  3558. /* Initialize watchdog thread */
  3559. init_completion(&bus->watchdog_wait);
  3560. bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
  3561. bus, "brcmf_wdog/%s",
  3562. dev_name(&sdiodev->func[1]->dev));
  3563. if (IS_ERR(bus->watchdog_tsk)) {
  3564. pr_warn("brcmf_watchdog thread failed to start\n");
  3565. bus->watchdog_tsk = NULL;
  3566. }
  3567. /* Initialize DPC thread */
  3568. bus->dpc_triggered = false;
  3569. bus->dpc_running = false;
  3570. /* Assign bus interface call back */
  3571. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3572. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3573. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3574. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3575. /* default sdio bus header length for tx packet */
  3576. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3577. /* Attach to the common layer, reserve hdr space */
  3578. ret = brcmf_attach(bus->sdiodev->dev);
  3579. if (ret != 0) {
  3580. brcmf_err("brcmf_attach failed\n");
  3581. goto fail;
  3582. }
  3583. /* Query the F2 block size, set roundup accordingly */
  3584. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3585. bus->roundup = min(max_roundup, bus->blocksize);
  3586. /* Allocate buffers */
  3587. if (bus->sdiodev->bus_if->maxctl) {
  3588. bus->sdiodev->bus_if->maxctl += bus->roundup;
  3589. bus->rxblen =
  3590. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3591. ALIGNMENT) + bus->head_align;
  3592. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3593. if (!(bus->rxbuf)) {
  3594. brcmf_err("rxbuf allocation failed\n");
  3595. goto fail;
  3596. }
  3597. }
  3598. sdio_claim_host(bus->sdiodev->func[1]);
  3599. /* Disable F2 to clear any intermediate frame state on the dongle */
  3600. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3601. bus->rxflow = false;
  3602. /* Done with backplane-dependent accesses, can drop clock... */
  3603. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3604. sdio_release_host(bus->sdiodev->func[1]);
  3605. /* ...and initialize clock/power states */
  3606. bus->clkstate = CLK_SDONLY;
  3607. bus->idletime = BRCMF_IDLE_INTERVAL;
  3608. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3609. /* SR state */
  3610. bus->sr_enabled = false;
  3611. brcmf_sdio_debugfs_create(bus);
  3612. brcmf_dbg(INFO, "completed!!\n");
  3613. ret = brcmf_sdio_get_fwnames(bus->ci, sdiodev);
  3614. if (ret)
  3615. goto fail;
  3616. ret = brcmf_fw_get_firmwares(sdiodev->dev, BRCMF_FW_REQUEST_NVRAM,
  3617. sdiodev->fw_name, sdiodev->nvram_name,
  3618. brcmf_sdio_firmware_callback);
  3619. if (ret != 0) {
  3620. brcmf_err("async firmware request failed: %d\n", ret);
  3621. goto fail;
  3622. }
  3623. return bus;
  3624. fail:
  3625. brcmf_sdio_remove(bus);
  3626. return NULL;
  3627. }
  3628. /* Detach and free everything */
  3629. void brcmf_sdio_remove(struct brcmf_sdio *bus)
  3630. {
  3631. brcmf_dbg(TRACE, "Enter\n");
  3632. if (bus) {
  3633. /* De-register interrupt handler */
  3634. brcmf_sdiod_intr_unregister(bus->sdiodev);
  3635. brcmf_detach(bus->sdiodev->dev);
  3636. cancel_work_sync(&bus->datawork);
  3637. if (bus->brcmf_wq)
  3638. destroy_workqueue(bus->brcmf_wq);
  3639. if (bus->ci) {
  3640. if (bus->sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
  3641. sdio_claim_host(bus->sdiodev->func[1]);
  3642. brcmf_sdio_wd_timer(bus, 0);
  3643. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3644. /* Leave the device in state where it is
  3645. * 'passive'. This is done by resetting all
  3646. * necessary cores.
  3647. */
  3648. msleep(20);
  3649. brcmf_chip_set_passive(bus->ci);
  3650. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3651. sdio_release_host(bus->sdiodev->func[1]);
  3652. }
  3653. brcmf_chip_detach(bus->ci);
  3654. }
  3655. kfree(bus->rxbuf);
  3656. kfree(bus->hdrbuf);
  3657. kfree(bus);
  3658. }
  3659. brcmf_dbg(TRACE, "Disconnected\n");
  3660. }
  3661. void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3662. {
  3663. /* Totally stop the timer */
  3664. if (!wdtick && bus->wd_timer_valid) {
  3665. del_timer_sync(&bus->timer);
  3666. bus->wd_timer_valid = false;
  3667. bus->save_ms = wdtick;
  3668. return;
  3669. }
  3670. /* don't start the wd until fw is loaded */
  3671. if (bus->sdiodev->state != BRCMF_SDIOD_DATA)
  3672. return;
  3673. if (wdtick) {
  3674. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3675. if (bus->wd_timer_valid)
  3676. /* Stop timer and restart at new value */
  3677. del_timer_sync(&bus->timer);
  3678. /* Create timer again when watchdog period is
  3679. dynamically changed or in the first instance
  3680. */
  3681. bus->timer.expires =
  3682. jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS);
  3683. add_timer(&bus->timer);
  3684. } else {
  3685. /* Re arm the timer, at last watchdog period */
  3686. mod_timer(&bus->timer,
  3687. jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS));
  3688. }
  3689. bus->wd_timer_valid = true;
  3690. bus->save_ms = wdtick;
  3691. }
  3692. }
  3693. int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep)
  3694. {
  3695. int ret;
  3696. sdio_claim_host(bus->sdiodev->func[1]);
  3697. ret = brcmf_sdio_bus_sleep(bus, sleep, false);
  3698. sdio_release_host(bus->sdiodev->func[1]);
  3699. return ret;
  3700. }