wil6210.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780
  1. /*
  2. * Copyright (c) 2012-2015 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef __WIL6210_H__
  17. #define __WIL6210_H__
  18. #include <linux/netdevice.h>
  19. #include <linux/wireless.h>
  20. #include <net/cfg80211.h>
  21. #include <linux/timex.h>
  22. #include "wil_platform.h"
  23. extern bool no_fw_recovery;
  24. extern unsigned int mtu_max;
  25. extern unsigned short rx_ring_overflow_thrsh;
  26. extern int agg_wsize;
  27. extern u32 vring_idle_trsh;
  28. extern bool rx_align_2;
  29. #define WIL_NAME "wil6210"
  30. #define WIL_FW_NAME "wil6210.fw" /* code */
  31. #define WIL_FW2_NAME "wil6210.board" /* board & radio parameters */
  32. #define WIL_MAX_BUS_REQUEST_KBPS 800000 /* ~6.1Gbps */
  33. /**
  34. * extract bits [@b0:@b1] (inclusive) from the value @x
  35. * it should be @b0 <= @b1, or result is incorrect
  36. */
  37. static inline u32 WIL_GET_BITS(u32 x, int b0, int b1)
  38. {
  39. return (x >> b0) & ((1 << (b1 - b0 + 1)) - 1);
  40. }
  41. #define WIL6210_MEM_SIZE (2*1024*1024UL)
  42. #define WIL_TX_Q_LEN_DEFAULT (4000)
  43. #define WIL_RX_RING_SIZE_ORDER_DEFAULT (10)
  44. #define WIL_TX_RING_SIZE_ORDER_DEFAULT (10)
  45. #define WIL_BCAST_RING_SIZE_ORDER_DEFAULT (7)
  46. #define WIL_BCAST_MCS0_LIMIT (1024) /* limit for MCS0 frame size */
  47. /* limit ring size in range [32..32k] */
  48. #define WIL_RING_SIZE_ORDER_MIN (5)
  49. #define WIL_RING_SIZE_ORDER_MAX (15)
  50. #define WIL6210_MAX_TX_RINGS (24) /* HW limit */
  51. #define WIL6210_MAX_CID (8) /* HW limit */
  52. #define WIL6210_NAPI_BUDGET (16) /* arbitrary */
  53. #define WIL_MAX_AMPDU_SIZE (64 * 1024) /* FW/HW limit */
  54. #define WIL_MAX_AGG_WSIZE (32) /* FW/HW limit */
  55. /* Hardware offload block adds the following:
  56. * 26 bytes - 3-address QoS data header
  57. * 8 bytes - IV + EIV (for GCMP)
  58. * 8 bytes - SNAP
  59. * 16 bytes - MIC (for GCMP)
  60. * 4 bytes - CRC
  61. */
  62. #define WIL_MAX_MPDU_OVERHEAD (62)
  63. /* Calculate MAC buffer size for the firmware. It includes all overhead,
  64. * as it will go over the air, and need to be 8 byte aligned
  65. */
  66. static inline u32 wil_mtu2macbuf(u32 mtu)
  67. {
  68. return ALIGN(mtu + WIL_MAX_MPDU_OVERHEAD, 8);
  69. }
  70. /* MTU for Ethernet need to take into account 8-byte SNAP header
  71. * to be added when encapsulating Ethernet frame into 802.11
  72. */
  73. #define WIL_MAX_ETH_MTU (IEEE80211_MAX_DATA_LEN_DMG - 8)
  74. /* Max supported by wil6210 value for interrupt threshold is 5sec. */
  75. #define WIL6210_ITR_TRSH_MAX (5000000)
  76. #define WIL6210_ITR_TX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
  77. #define WIL6210_ITR_RX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
  78. #define WIL6210_ITR_TX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
  79. #define WIL6210_ITR_RX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
  80. #define WIL6210_FW_RECOVERY_RETRIES (5) /* try to recover this many times */
  81. #define WIL6210_FW_RECOVERY_TO msecs_to_jiffies(5000)
  82. #define WIL6210_SCAN_TO msecs_to_jiffies(10000)
  83. #define WIL6210_RX_HIGH_TRSH_INIT (0)
  84. #define WIL6210_RX_HIGH_TRSH_DEFAULT \
  85. (1 << (WIL_RX_RING_SIZE_ORDER_DEFAULT - 3))
  86. /* Hardware definitions begin */
  87. /*
  88. * Mapping
  89. * RGF File | Host addr | FW addr
  90. * | |
  91. * user_rgf | 0x000000 | 0x880000
  92. * dma_rgf | 0x001000 | 0x881000
  93. * pcie_rgf | 0x002000 | 0x882000
  94. * | |
  95. */
  96. /* Where various structures placed in host address space */
  97. #define WIL6210_FW_HOST_OFF (0x880000UL)
  98. #define HOSTADDR(fwaddr) (fwaddr - WIL6210_FW_HOST_OFF)
  99. /*
  100. * Interrupt control registers block
  101. *
  102. * each interrupt controlled by the same bit in all registers
  103. */
  104. struct RGF_ICR {
  105. u32 ICC; /* Cause Control, RW: 0 - W1C, 1 - COR */
  106. u32 ICR; /* Cause, W1C/COR depending on ICC */
  107. u32 ICM; /* Cause masked (ICR & ~IMV), W1C/COR depending on ICC */
  108. u32 ICS; /* Cause Set, WO */
  109. u32 IMV; /* Mask, RW+S/C */
  110. u32 IMS; /* Mask Set, write 1 to set */
  111. u32 IMC; /* Mask Clear, write 1 to clear */
  112. } __packed;
  113. struct RGF_BL {
  114. u32 ready; /* 0x880A3C bit [0] */
  115. #define BIT_BL_READY BIT(0)
  116. u32 version; /* 0x880A40 version of the BL struct */
  117. u32 rf_type; /* 0x880A44 ID of the connected RF */
  118. u32 baseband_type; /* 0x880A48 ID of the baseband */
  119. u8 mac_address[ETH_ALEN]; /* 0x880A4C permanent MAC */
  120. u8 pad[2];
  121. } __packed;
  122. /* registers - FW addresses */
  123. #define RGF_USER_USAGE_1 (0x880004)
  124. #define RGF_USER_USAGE_6 (0x880018)
  125. #define RGF_USER_HW_MACHINE_STATE (0x8801dc)
  126. #define HW_MACHINE_BOOT_DONE (0x3fffffd)
  127. #define RGF_USER_USER_CPU_0 (0x8801e0)
  128. #define BIT_USER_USER_CPU_MAN_RST BIT(1) /* user_cpu_man_rst */
  129. #define RGF_USER_MAC_CPU_0 (0x8801fc)
  130. #define BIT_USER_MAC_CPU_MAN_RST BIT(1) /* mac_cpu_man_rst */
  131. #define RGF_USER_USER_SCRATCH_PAD (0x8802bc)
  132. #define RGF_USER_BL (0x880A3C) /* Boot Loader */
  133. #define RGF_USER_FW_REV_ID (0x880a8c) /* chip revision */
  134. #define RGF_USER_CLKS_CTL_0 (0x880abc)
  135. #define BIT_USER_CLKS_CAR_AHB_SW_SEL BIT(1) /* ref clk/PLL */
  136. #define BIT_USER_CLKS_RST_PWGD BIT(11) /* reset on "power good" */
  137. #define RGF_USER_CLKS_CTL_SW_RST_VEC_0 (0x880b04)
  138. #define RGF_USER_CLKS_CTL_SW_RST_VEC_1 (0x880b08)
  139. #define RGF_USER_CLKS_CTL_SW_RST_VEC_2 (0x880b0c)
  140. #define RGF_USER_CLKS_CTL_SW_RST_VEC_3 (0x880b10)
  141. #define RGF_USER_CLKS_CTL_SW_RST_MASK_0 (0x880b14)
  142. #define BIT_HPAL_PERST_FROM_PAD BIT(6)
  143. #define BIT_CAR_PERST_RST BIT(7)
  144. #define RGF_USER_USER_ICR (0x880b4c) /* struct RGF_ICR */
  145. #define BIT_USER_USER_ICR_SW_INT_2 BIT(18)
  146. #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_0 (0x880c18)
  147. #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_1 (0x880c2c)
  148. #define RGF_USER_SPARROW_M_4 (0x880c50) /* Sparrow */
  149. #define BIT_SPARROW_M_4_SEL_SLEEP_OR_REF BIT(2)
  150. #define RGF_DMA_EP_TX_ICR (0x881bb4) /* struct RGF_ICR */
  151. #define BIT_DMA_EP_TX_ICR_TX_DONE BIT(0)
  152. #define BIT_DMA_EP_TX_ICR_TX_DONE_N(n) BIT(n+1) /* n = [0..23] */
  153. #define RGF_DMA_EP_RX_ICR (0x881bd0) /* struct RGF_ICR */
  154. #define BIT_DMA_EP_RX_ICR_RX_DONE BIT(0)
  155. #define BIT_DMA_EP_RX_ICR_RX_HTRSH BIT(1)
  156. #define RGF_DMA_EP_MISC_ICR (0x881bec) /* struct RGF_ICR */
  157. #define BIT_DMA_EP_MISC_ICR_RX_HTRSH BIT(0)
  158. #define BIT_DMA_EP_MISC_ICR_TX_NO_ACT BIT(1)
  159. #define BIT_DMA_EP_MISC_ICR_FW_INT(n) BIT(28+n) /* n = [0..3] */
  160. /* Legacy interrupt moderation control (before Sparrow v2)*/
  161. #define RGF_DMA_ITR_CNT_TRSH (0x881c5c)
  162. #define RGF_DMA_ITR_CNT_DATA (0x881c60)
  163. #define RGF_DMA_ITR_CNT_CRL (0x881c64)
  164. #define BIT_DMA_ITR_CNT_CRL_EN BIT(0)
  165. #define BIT_DMA_ITR_CNT_CRL_EXT_TICK BIT(1)
  166. #define BIT_DMA_ITR_CNT_CRL_FOREVER BIT(2)
  167. #define BIT_DMA_ITR_CNT_CRL_CLR BIT(3)
  168. #define BIT_DMA_ITR_CNT_CRL_REACH_TRSH BIT(4)
  169. /* Offload control (Sparrow B0+) */
  170. #define RGF_DMA_OFUL_NID_0 (0x881cd4)
  171. #define BIT_DMA_OFUL_NID_0_RX_EXT_TR_EN BIT(0)
  172. #define BIT_DMA_OFUL_NID_0_TX_EXT_TR_EN BIT(1)
  173. #define BIT_DMA_OFUL_NID_0_RX_EXT_A3_SRC BIT(2)
  174. #define BIT_DMA_OFUL_NID_0_TX_EXT_A3_SRC BIT(3)
  175. /* New (sparrow v2+) interrupt moderation control */
  176. #define RGF_DMA_ITR_TX_DESQ_NO_MOD (0x881d40)
  177. #define RGF_DMA_ITR_TX_CNT_TRSH (0x881d34)
  178. #define RGF_DMA_ITR_TX_CNT_DATA (0x881d38)
  179. #define RGF_DMA_ITR_TX_CNT_CTL (0x881d3c)
  180. #define BIT_DMA_ITR_TX_CNT_CTL_EN BIT(0)
  181. #define BIT_DMA_ITR_TX_CNT_CTL_EXT_TIC_SEL BIT(1)
  182. #define BIT_DMA_ITR_TX_CNT_CTL_FOREVER BIT(2)
  183. #define BIT_DMA_ITR_TX_CNT_CTL_CLR BIT(3)
  184. #define BIT_DMA_ITR_TX_CNT_CTL_REACHED_TRESH BIT(4)
  185. #define BIT_DMA_ITR_TX_CNT_CTL_CROSS_EN BIT(5)
  186. #define BIT_DMA_ITR_TX_CNT_CTL_FREE_RUNNIG BIT(6)
  187. #define RGF_DMA_ITR_TX_IDL_CNT_TRSH (0x881d60)
  188. #define RGF_DMA_ITR_TX_IDL_CNT_DATA (0x881d64)
  189. #define RGF_DMA_ITR_TX_IDL_CNT_CTL (0x881d68)
  190. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_EN BIT(0)
  191. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_EXT_TIC_SEL BIT(1)
  192. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_FOREVER BIT(2)
  193. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_CLR BIT(3)
  194. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_REACHED_TRESH BIT(4)
  195. #define RGF_DMA_ITR_RX_DESQ_NO_MOD (0x881d50)
  196. #define RGF_DMA_ITR_RX_CNT_TRSH (0x881d44)
  197. #define RGF_DMA_ITR_RX_CNT_DATA (0x881d48)
  198. #define RGF_DMA_ITR_RX_CNT_CTL (0x881d4c)
  199. #define BIT_DMA_ITR_RX_CNT_CTL_EN BIT(0)
  200. #define BIT_DMA_ITR_RX_CNT_CTL_EXT_TIC_SEL BIT(1)
  201. #define BIT_DMA_ITR_RX_CNT_CTL_FOREVER BIT(2)
  202. #define BIT_DMA_ITR_RX_CNT_CTL_CLR BIT(3)
  203. #define BIT_DMA_ITR_RX_CNT_CTL_REACHED_TRESH BIT(4)
  204. #define BIT_DMA_ITR_RX_CNT_CTL_CROSS_EN BIT(5)
  205. #define BIT_DMA_ITR_RX_CNT_CTL_FREE_RUNNIG BIT(6)
  206. #define RGF_DMA_ITR_RX_IDL_CNT_TRSH (0x881d54)
  207. #define RGF_DMA_ITR_RX_IDL_CNT_DATA (0x881d58)
  208. #define RGF_DMA_ITR_RX_IDL_CNT_CTL (0x881d5c)
  209. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_EN BIT(0)
  210. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_EXT_TIC_SEL BIT(1)
  211. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_FOREVER BIT(2)
  212. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_CLR BIT(3)
  213. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_REACHED_TRESH BIT(4)
  214. #define RGF_DMA_PSEUDO_CAUSE (0x881c68)
  215. #define RGF_DMA_PSEUDO_CAUSE_MASK_SW (0x881c6c)
  216. #define RGF_DMA_PSEUDO_CAUSE_MASK_FW (0x881c70)
  217. #define BIT_DMA_PSEUDO_CAUSE_RX BIT(0)
  218. #define BIT_DMA_PSEUDO_CAUSE_TX BIT(1)
  219. #define BIT_DMA_PSEUDO_CAUSE_MISC BIT(2)
  220. #define RGF_HP_CTRL (0x88265c)
  221. #define RGF_PCIE_LOS_COUNTER_CTL (0x882dc4)
  222. /* MAC timer, usec, for packet lifetime */
  223. #define RGF_MAC_MTRL_COUNTER_0 (0x886aa8)
  224. #define RGF_CAF_ICR (0x88946c) /* struct RGF_ICR */
  225. #define RGF_CAF_OSC_CONTROL (0x88afa4)
  226. #define BIT_CAF_OSC_XTAL_EN BIT(0)
  227. #define RGF_CAF_PLL_LOCK_STATUS (0x88afec)
  228. #define BIT_CAF_OSC_DIG_XTAL_STABLE BIT(0)
  229. #define RGF_USER_JTAG_DEV_ID (0x880b34) /* device ID */
  230. #define JTAG_DEV_ID_SPARROW_B0 (0x2632072f)
  231. enum {
  232. HW_VER_UNKNOWN,
  233. HW_VER_SPARROW_B0, /* JTAG_DEV_ID_SPARROW_B0 */
  234. };
  235. /* popular locations */
  236. #define HOST_MBOX HOSTADDR(RGF_USER_USER_SCRATCH_PAD)
  237. #define HOST_SW_INT (HOSTADDR(RGF_USER_USER_ICR) + \
  238. offsetof(struct RGF_ICR, ICS))
  239. #define SW_INT_MBOX BIT_USER_USER_ICR_SW_INT_2
  240. /* ISR register bits */
  241. #define ISR_MISC_FW_READY BIT_DMA_EP_MISC_ICR_FW_INT(0)
  242. #define ISR_MISC_MBOX_EVT BIT_DMA_EP_MISC_ICR_FW_INT(1)
  243. #define ISR_MISC_FW_ERROR BIT_DMA_EP_MISC_ICR_FW_INT(3)
  244. /* Hardware definitions end */
  245. struct fw_map {
  246. u32 from; /* linker address - from, inclusive */
  247. u32 to; /* linker address - to, exclusive */
  248. u32 host; /* PCI/Host address - BAR0 + 0x880000 */
  249. const char *name; /* for debugfs */
  250. };
  251. /* array size should be in sync with actual definition in the wmi.c */
  252. extern const struct fw_map fw_mapping[7];
  253. /**
  254. * mk_cidxtid - construct @cidxtid field
  255. * @cid: CID value
  256. * @tid: TID value
  257. *
  258. * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
  259. */
  260. static inline u8 mk_cidxtid(u8 cid, u8 tid)
  261. {
  262. return ((tid & 0xf) << 4) | (cid & 0xf);
  263. }
  264. /**
  265. * parse_cidxtid - parse @cidxtid field
  266. * @cid: store CID value here
  267. * @tid: store TID value here
  268. *
  269. * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
  270. */
  271. static inline void parse_cidxtid(u8 cidxtid, u8 *cid, u8 *tid)
  272. {
  273. *cid = cidxtid & 0xf;
  274. *tid = (cidxtid >> 4) & 0xf;
  275. }
  276. struct wil6210_mbox_ring {
  277. u32 base;
  278. u16 entry_size; /* max. size of mbox entry, incl. all headers */
  279. u16 size;
  280. u32 tail;
  281. u32 head;
  282. } __packed;
  283. struct wil6210_mbox_ring_desc {
  284. __le32 sync;
  285. __le32 addr;
  286. } __packed;
  287. /* at HOST_OFF_WIL6210_MBOX_CTL */
  288. struct wil6210_mbox_ctl {
  289. struct wil6210_mbox_ring tx;
  290. struct wil6210_mbox_ring rx;
  291. } __packed;
  292. struct wil6210_mbox_hdr {
  293. __le16 seq;
  294. __le16 len; /* payload, bytes after this header */
  295. __le16 type;
  296. u8 flags;
  297. u8 reserved;
  298. } __packed;
  299. #define WIL_MBOX_HDR_TYPE_WMI (0)
  300. /* max. value for wil6210_mbox_hdr.len */
  301. #define MAX_MBOXITEM_SIZE (240)
  302. /**
  303. * struct wil6210_mbox_hdr_wmi - WMI header
  304. *
  305. * @mid: MAC ID
  306. * 00 - default, created by FW
  307. * 01..0f - WiFi ports, driver to create
  308. * 10..fe - debug
  309. * ff - broadcast
  310. * @id: command/event ID
  311. * @timestamp: FW fills for events, free-running msec timer
  312. */
  313. struct wil6210_mbox_hdr_wmi {
  314. u8 mid;
  315. u8 reserved;
  316. __le16 id;
  317. __le32 timestamp;
  318. } __packed;
  319. struct pending_wmi_event {
  320. struct list_head list;
  321. struct {
  322. struct wil6210_mbox_hdr hdr;
  323. struct wil6210_mbox_hdr_wmi wmi;
  324. u8 data[0];
  325. } __packed event;
  326. };
  327. enum { /* for wil_ctx.mapped_as */
  328. wil_mapped_as_none = 0,
  329. wil_mapped_as_single = 1,
  330. wil_mapped_as_page = 2,
  331. };
  332. /**
  333. * struct wil_ctx - software context for Vring descriptor
  334. */
  335. struct wil_ctx {
  336. struct sk_buff *skb;
  337. u8 nr_frags;
  338. u8 mapped_as;
  339. };
  340. union vring_desc;
  341. struct vring {
  342. dma_addr_t pa;
  343. volatile union vring_desc *va; /* vring_desc[size], WriteBack by DMA */
  344. u16 size; /* number of vring_desc elements */
  345. u32 swtail;
  346. u32 swhead;
  347. u32 hwtail; /* write here to inform hw */
  348. struct wil_ctx *ctx; /* ctx[size] - software context */
  349. };
  350. /**
  351. * Additional data for Tx Vring
  352. */
  353. struct vring_tx_data {
  354. int enabled;
  355. cycles_t idle, last_idle, begin;
  356. u8 agg_wsize; /* agreed aggregation window, 0 - no agg */
  357. u16 agg_timeout;
  358. u8 agg_amsdu;
  359. bool addba_in_progress; /* if set, agg_xxx is for request in progress */
  360. spinlock_t lock;
  361. };
  362. enum { /* for wil6210_priv.status */
  363. wil_status_fwready = 0,
  364. wil_status_fwconnecting,
  365. wil_status_fwconnected,
  366. wil_status_dontscan,
  367. wil_status_reset_done,
  368. wil_status_irqen, /* FIXME: interrupts enabled - for debug */
  369. wil_status_napi_en, /* NAPI enabled protected by wil->mutex */
  370. wil_status_last /* keep last */
  371. };
  372. struct pci_dev;
  373. /**
  374. * struct tid_ampdu_rx - TID aggregation information (Rx).
  375. *
  376. * @reorder_buf: buffer to reorder incoming aggregated MPDUs
  377. * @reorder_time: jiffies when skb was added
  378. * @session_timer: check if peer keeps Tx-ing on the TID (by timeout value)
  379. * @reorder_timer: releases expired frames from the reorder buffer.
  380. * @last_rx: jiffies of last rx activity
  381. * @head_seq_num: head sequence number in reordering buffer.
  382. * @stored_mpdu_num: number of MPDUs in reordering buffer
  383. * @ssn: Starting Sequence Number expected to be aggregated.
  384. * @buf_size: buffer size for incoming A-MPDUs
  385. * @timeout: reset timer value (in TUs).
  386. * @dialog_token: dialog token for aggregation session
  387. * @rcu_head: RCU head used for freeing this struct
  388. *
  389. * This structure's lifetime is managed by RCU, assignments to
  390. * the array holding it must hold the aggregation mutex.
  391. *
  392. */
  393. struct wil_tid_ampdu_rx {
  394. struct sk_buff **reorder_buf;
  395. unsigned long *reorder_time;
  396. struct timer_list session_timer;
  397. struct timer_list reorder_timer;
  398. unsigned long last_rx;
  399. u16 head_seq_num;
  400. u16 stored_mpdu_num;
  401. u16 ssn;
  402. u16 buf_size;
  403. u16 timeout;
  404. u16 ssn_last_drop;
  405. u8 dialog_token;
  406. bool first_time; /* is it 1-st time this buffer used? */
  407. };
  408. enum wil_sta_status {
  409. wil_sta_unused = 0,
  410. wil_sta_conn_pending = 1,
  411. wil_sta_connected = 2,
  412. };
  413. #define WIL_STA_TID_NUM (16)
  414. struct wil_net_stats {
  415. unsigned long rx_packets;
  416. unsigned long tx_packets;
  417. unsigned long rx_bytes;
  418. unsigned long tx_bytes;
  419. unsigned long tx_errors;
  420. unsigned long rx_dropped;
  421. u16 last_mcs_rx;
  422. };
  423. /**
  424. * struct wil_sta_info - data for peer
  425. *
  426. * Peer identified by its CID (connection ID)
  427. * NIC performs beam forming for each peer;
  428. * if no beam forming done, frame exchange is not
  429. * possible.
  430. */
  431. struct wil_sta_info {
  432. u8 addr[ETH_ALEN];
  433. enum wil_sta_status status;
  434. struct wil_net_stats stats;
  435. bool data_port_open; /* can send any data, not only EAPOL */
  436. /* Rx BACK */
  437. struct wil_tid_ampdu_rx *tid_rx[WIL_STA_TID_NUM];
  438. spinlock_t tid_rx_lock; /* guarding tid_rx array */
  439. unsigned long tid_rx_timer_expired[BITS_TO_LONGS(WIL_STA_TID_NUM)];
  440. unsigned long tid_rx_stop_requested[BITS_TO_LONGS(WIL_STA_TID_NUM)];
  441. };
  442. enum {
  443. fw_recovery_idle = 0,
  444. fw_recovery_pending = 1,
  445. fw_recovery_running = 2,
  446. };
  447. enum {
  448. hw_capability_last
  449. };
  450. struct wil_back_rx {
  451. struct list_head list;
  452. /* request params, converted to CPU byte order - what we asked for */
  453. u8 cidxtid;
  454. u8 dialog_token;
  455. u16 ba_param_set;
  456. u16 ba_timeout;
  457. u16 ba_seq_ctrl;
  458. };
  459. struct wil_back_tx {
  460. struct list_head list;
  461. /* request params, converted to CPU byte order - what we asked for */
  462. u8 ringid;
  463. u8 agg_wsize;
  464. u16 agg_timeout;
  465. };
  466. struct wil_probe_client_req {
  467. struct list_head list;
  468. u64 cookie;
  469. u8 cid;
  470. };
  471. struct wil6210_priv {
  472. struct pci_dev *pdev;
  473. int n_msi;
  474. struct wireless_dev *wdev;
  475. void __iomem *csr;
  476. DECLARE_BITMAP(status, wil_status_last);
  477. u32 fw_version;
  478. u32 hw_version;
  479. const char *hw_name;
  480. DECLARE_BITMAP(hw_capabilities, hw_capability_last);
  481. u8 n_mids; /* number of additional MIDs as reported by FW */
  482. u32 recovery_count; /* num of FW recovery attempts in a short time */
  483. u32 recovery_state; /* FW recovery state machine */
  484. unsigned long last_fw_recovery; /* jiffies of last fw recovery */
  485. wait_queue_head_t wq; /* for all wait_event() use */
  486. /* profile */
  487. u32 monitor_flags;
  488. u32 privacy; /* secure connection? */
  489. int sinfo_gen;
  490. u32 ap_isolate; /* no intra-BSS communication */
  491. /* interrupt moderation */
  492. u32 tx_max_burst_duration;
  493. u32 tx_interframe_timeout;
  494. u32 rx_max_burst_duration;
  495. u32 rx_interframe_timeout;
  496. /* cached ISR registers */
  497. u32 isr_misc;
  498. /* mailbox related */
  499. struct mutex wmi_mutex;
  500. struct wil6210_mbox_ctl mbox_ctl;
  501. struct completion wmi_ready;
  502. struct completion wmi_call;
  503. u16 wmi_seq;
  504. u16 reply_id; /**< wait for this WMI event */
  505. void *reply_buf;
  506. u16 reply_size;
  507. struct workqueue_struct *wmi_wq; /* for deferred calls */
  508. struct work_struct wmi_event_worker;
  509. struct workqueue_struct *wq_service;
  510. struct work_struct connect_worker;
  511. struct work_struct disconnect_worker;
  512. struct work_struct fw_error_worker; /* for FW error recovery */
  513. struct timer_list connect_timer;
  514. struct timer_list scan_timer; /* detect scan timeout */
  515. int pending_connect_cid;
  516. struct list_head pending_wmi_ev;
  517. /*
  518. * protect pending_wmi_ev
  519. * - fill in IRQ from wil6210_irq_misc,
  520. * - consumed in thread by wmi_event_worker
  521. */
  522. spinlock_t wmi_ev_lock;
  523. struct napi_struct napi_rx;
  524. struct napi_struct napi_tx;
  525. /* BACK */
  526. struct list_head back_rx_pending;
  527. struct mutex back_rx_mutex; /* protect @back_rx_pending */
  528. struct work_struct back_rx_worker;
  529. struct list_head back_tx_pending;
  530. struct mutex back_tx_mutex; /* protect @back_tx_pending */
  531. struct work_struct back_tx_worker;
  532. /* keep alive */
  533. struct list_head probe_client_pending;
  534. struct mutex probe_client_mutex; /* protect @probe_client_pending */
  535. struct work_struct probe_client_worker;
  536. /* DMA related */
  537. struct vring vring_rx;
  538. struct vring vring_tx[WIL6210_MAX_TX_RINGS];
  539. struct vring_tx_data vring_tx_data[WIL6210_MAX_TX_RINGS];
  540. u8 vring2cid_tid[WIL6210_MAX_TX_RINGS][2]; /* [0] - CID, [1] - TID */
  541. struct wil_sta_info sta[WIL6210_MAX_CID];
  542. int bcast_vring;
  543. /* scan */
  544. struct cfg80211_scan_request *scan_request;
  545. struct mutex mutex; /* for wil6210_priv access in wil_{up|down} */
  546. /* statistics */
  547. atomic_t isr_count_rx, isr_count_tx;
  548. /* debugfs */
  549. struct dentry *debug;
  550. struct debugfs_blob_wrapper blobs[ARRAY_SIZE(fw_mapping)];
  551. void *platform_handle;
  552. struct wil_platform_ops platform_ops;
  553. };
  554. #define wil_to_wiphy(i) (i->wdev->wiphy)
  555. #define wil_to_dev(i) (wiphy_dev(wil_to_wiphy(i)))
  556. #define wiphy_to_wil(w) (struct wil6210_priv *)(wiphy_priv(w))
  557. #define wil_to_wdev(i) (i->wdev)
  558. #define wdev_to_wil(w) (struct wil6210_priv *)(wdev_priv(w))
  559. #define wil_to_ndev(i) (wil_to_wdev(i)->netdev)
  560. #define ndev_to_wil(n) (wdev_to_wil(n->ieee80211_ptr))
  561. __printf(2, 3)
  562. void wil_dbg_trace(struct wil6210_priv *wil, const char *fmt, ...);
  563. __printf(2, 3)
  564. void wil_err(struct wil6210_priv *wil, const char *fmt, ...);
  565. __printf(2, 3)
  566. void wil_err_ratelimited(struct wil6210_priv *wil, const char *fmt, ...);
  567. __printf(2, 3)
  568. void wil_info(struct wil6210_priv *wil, const char *fmt, ...);
  569. #define wil_dbg(wil, fmt, arg...) do { \
  570. netdev_dbg(wil_to_ndev(wil), fmt, ##arg); \
  571. wil_dbg_trace(wil, fmt, ##arg); \
  572. } while (0)
  573. #define wil_dbg_irq(wil, fmt, arg...) wil_dbg(wil, "DBG[ IRQ]" fmt, ##arg)
  574. #define wil_dbg_txrx(wil, fmt, arg...) wil_dbg(wil, "DBG[TXRX]" fmt, ##arg)
  575. #define wil_dbg_wmi(wil, fmt, arg...) wil_dbg(wil, "DBG[ WMI]" fmt, ##arg)
  576. #define wil_dbg_misc(wil, fmt, arg...) wil_dbg(wil, "DBG[MISC]" fmt, ##arg)
  577. #if defined(CONFIG_DYNAMIC_DEBUG)
  578. #define wil_hex_dump_txrx(prefix_str, prefix_type, rowsize, \
  579. groupsize, buf, len, ascii) \
  580. print_hex_dump_debug("DBG[TXRX]" prefix_str,\
  581. prefix_type, rowsize, \
  582. groupsize, buf, len, ascii)
  583. #define wil_hex_dump_wmi(prefix_str, prefix_type, rowsize, \
  584. groupsize, buf, len, ascii) \
  585. print_hex_dump_debug("DBG[ WMI]" prefix_str,\
  586. prefix_type, rowsize, \
  587. groupsize, buf, len, ascii)
  588. #else /* defined(CONFIG_DYNAMIC_DEBUG) */
  589. static inline
  590. void wil_hex_dump_txrx(const char *prefix_str, int prefix_type, int rowsize,
  591. int groupsize, const void *buf, size_t len, bool ascii)
  592. {
  593. }
  594. static inline
  595. void wil_hex_dump_wmi(const char *prefix_str, int prefix_type, int rowsize,
  596. int groupsize, const void *buf, size_t len, bool ascii)
  597. {
  598. }
  599. #endif /* defined(CONFIG_DYNAMIC_DEBUG) */
  600. void wil_memcpy_fromio_32(void *dst, const volatile void __iomem *src,
  601. size_t count);
  602. void wil_memcpy_toio_32(volatile void __iomem *dst, const void *src,
  603. size_t count);
  604. void *wil_if_alloc(struct device *dev, void __iomem *csr);
  605. void wil_if_free(struct wil6210_priv *wil);
  606. int wil_if_add(struct wil6210_priv *wil);
  607. void wil_if_remove(struct wil6210_priv *wil);
  608. int wil_priv_init(struct wil6210_priv *wil);
  609. void wil_priv_deinit(struct wil6210_priv *wil);
  610. int wil_reset(struct wil6210_priv *wil, bool no_fw);
  611. void wil_fw_error_recovery(struct wil6210_priv *wil);
  612. void wil_set_recovery_state(struct wil6210_priv *wil, int state);
  613. int wil_up(struct wil6210_priv *wil);
  614. int __wil_up(struct wil6210_priv *wil);
  615. int wil_down(struct wil6210_priv *wil);
  616. int __wil_down(struct wil6210_priv *wil);
  617. void wil_mbox_ring_le2cpus(struct wil6210_mbox_ring *r);
  618. int wil_find_cid(struct wil6210_priv *wil, const u8 *mac);
  619. void wil_set_ethtoolops(struct net_device *ndev);
  620. void __iomem *wmi_buffer(struct wil6210_priv *wil, __le32 ptr);
  621. void __iomem *wmi_addr(struct wil6210_priv *wil, u32 ptr);
  622. int wmi_read_hdr(struct wil6210_priv *wil, __le32 ptr,
  623. struct wil6210_mbox_hdr *hdr);
  624. int wmi_send(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len);
  625. void wmi_recv_cmd(struct wil6210_priv *wil);
  626. int wmi_call(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len,
  627. u16 reply_id, void *reply, u8 reply_size, int to_msec);
  628. void wmi_event_worker(struct work_struct *work);
  629. void wmi_event_flush(struct wil6210_priv *wil);
  630. int wmi_set_ssid(struct wil6210_priv *wil, u8 ssid_len, const void *ssid);
  631. int wmi_get_ssid(struct wil6210_priv *wil, u8 *ssid_len, void *ssid);
  632. int wmi_set_channel(struct wil6210_priv *wil, int channel);
  633. int wmi_get_channel(struct wil6210_priv *wil, int *channel);
  634. int wmi_del_cipher_key(struct wil6210_priv *wil, u8 key_index,
  635. const void *mac_addr);
  636. int wmi_add_cipher_key(struct wil6210_priv *wil, u8 key_index,
  637. const void *mac_addr, int key_len, const void *key);
  638. int wmi_echo(struct wil6210_priv *wil);
  639. int wmi_set_ie(struct wil6210_priv *wil, u8 type, u16 ie_len, const void *ie);
  640. int wmi_rx_chain_add(struct wil6210_priv *wil, struct vring *vring);
  641. int wmi_p2p_cfg(struct wil6210_priv *wil, int channel);
  642. int wmi_rxon(struct wil6210_priv *wil, bool on);
  643. int wmi_get_temperature(struct wil6210_priv *wil, u32 *t_m, u32 *t_r);
  644. int wmi_disconnect_sta(struct wil6210_priv *wil, const u8 *mac, u16 reason);
  645. int wmi_addba(struct wil6210_priv *wil, u8 ringid, u8 size, u16 timeout);
  646. int wmi_delba_tx(struct wil6210_priv *wil, u8 ringid, u16 reason);
  647. int wmi_delba_rx(struct wil6210_priv *wil, u8 cidxtid, u16 reason);
  648. int wmi_addba_rx_resp(struct wil6210_priv *wil, u8 cid, u8 tid, u8 token,
  649. u16 status, bool amsdu, u16 agg_wsize, u16 timeout);
  650. int wil_addba_rx_request(struct wil6210_priv *wil, u8 cidxtid,
  651. u8 dialog_token, __le16 ba_param_set,
  652. __le16 ba_timeout, __le16 ba_seq_ctrl);
  653. void wil_back_rx_worker(struct work_struct *work);
  654. void wil_back_rx_flush(struct wil6210_priv *wil);
  655. int wil_addba_tx_request(struct wil6210_priv *wil, u8 ringid, u16 wsize);
  656. void wil_back_tx_worker(struct work_struct *work);
  657. void wil_back_tx_flush(struct wil6210_priv *wil);
  658. void wil6210_clear_irq(struct wil6210_priv *wil);
  659. int wil6210_init_irq(struct wil6210_priv *wil, int irq);
  660. void wil6210_fini_irq(struct wil6210_priv *wil, int irq);
  661. void wil_mask_irq(struct wil6210_priv *wil);
  662. void wil_unmask_irq(struct wil6210_priv *wil);
  663. void wil_configure_interrupt_moderation(struct wil6210_priv *wil);
  664. void wil_disable_irq(struct wil6210_priv *wil);
  665. void wil_enable_irq(struct wil6210_priv *wil);
  666. int wil_cfg80211_mgmt_tx(struct wiphy *wiphy, struct wireless_dev *wdev,
  667. struct cfg80211_mgmt_tx_params *params,
  668. u64 *cookie);
  669. int wil6210_debugfs_init(struct wil6210_priv *wil);
  670. void wil6210_debugfs_remove(struct wil6210_priv *wil);
  671. int wil_cid_fill_sinfo(struct wil6210_priv *wil, int cid,
  672. struct station_info *sinfo);
  673. struct wireless_dev *wil_cfg80211_init(struct device *dev);
  674. void wil_wdev_free(struct wil6210_priv *wil);
  675. int wmi_set_mac_address(struct wil6210_priv *wil, void *addr);
  676. int wmi_pcp_start(struct wil6210_priv *wil, int bi, u8 wmi_nettype, u8 chan);
  677. int wmi_pcp_stop(struct wil6210_priv *wil);
  678. void wil6210_disconnect(struct wil6210_priv *wil, const u8 *bssid,
  679. u16 reason_code, bool from_event);
  680. void wil_probe_client_flush(struct wil6210_priv *wil);
  681. void wil_probe_client_worker(struct work_struct *work);
  682. int wil_rx_init(struct wil6210_priv *wil, u16 size);
  683. void wil_rx_fini(struct wil6210_priv *wil);
  684. /* TX API */
  685. int wil_vring_init_tx(struct wil6210_priv *wil, int id, int size,
  686. int cid, int tid);
  687. void wil_vring_fini_tx(struct wil6210_priv *wil, int id);
  688. int wil_vring_init_bcast(struct wil6210_priv *wil, int id, int size);
  689. int wil_bcast_init(struct wil6210_priv *wil);
  690. void wil_bcast_fini(struct wil6210_priv *wil);
  691. netdev_tx_t wil_start_xmit(struct sk_buff *skb, struct net_device *ndev);
  692. int wil_tx_complete(struct wil6210_priv *wil, int ringid);
  693. void wil6210_unmask_irq_tx(struct wil6210_priv *wil);
  694. /* RX API */
  695. void wil_rx_handle(struct wil6210_priv *wil, int *quota);
  696. void wil6210_unmask_irq_rx(struct wil6210_priv *wil);
  697. int wil_iftype_nl2wmi(enum nl80211_iftype type);
  698. int wil_ioctl(struct wil6210_priv *wil, void __user *data, int cmd);
  699. int wil_request_firmware(struct wil6210_priv *wil, const char *name);
  700. #endif /* __WIL6210_H__ */