bcm7xxx.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * Broadcom BCM7xxx internal transceivers support.
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/phy.h>
  13. #include <linux/delay.h>
  14. #include <linux/bitops.h>
  15. #include <linux/brcmphy.h>
  16. #include <linux/mdio.h>
  17. /* Broadcom BCM7xxx internal PHY registers */
  18. #define MII_BCM7XXX_CHANNEL_WIDTH 0x2000
  19. /* 40nm only register definitions */
  20. #define MII_BCM7XXX_100TX_AUX_CTL 0x10
  21. #define MII_BCM7XXX_100TX_FALSE_CAR 0x13
  22. #define MII_BCM7XXX_100TX_DISC 0x14
  23. #define MII_BCM7XXX_AUX_MODE 0x1d
  24. #define MII_BCM7XX_64CLK_MDIO BIT(12)
  25. #define MII_BCM7XXX_CORE_BASE1E 0x1e
  26. #define MII_BCM7XXX_TEST 0x1f
  27. #define MII_BCM7XXX_SHD_MODE_2 BIT(2)
  28. /* 28nm only register definitions */
  29. #define MISC_ADDR(base, channel) base, channel
  30. #define DSP_TAP10 MISC_ADDR(0x0a, 0)
  31. #define PLL_PLLCTRL_1 MISC_ADDR(0x32, 1)
  32. #define PLL_PLLCTRL_2 MISC_ADDR(0x32, 2)
  33. #define PLL_PLLCTRL_4 MISC_ADDR(0x33, 0)
  34. #define AFE_RXCONFIG_0 MISC_ADDR(0x38, 0)
  35. #define AFE_RXCONFIG_1 MISC_ADDR(0x38, 1)
  36. #define AFE_RXCONFIG_2 MISC_ADDR(0x38, 2)
  37. #define AFE_RX_LP_COUNTER MISC_ADDR(0x38, 3)
  38. #define AFE_TX_CONFIG MISC_ADDR(0x39, 0)
  39. #define AFE_VDCA_ICTRL_0 MISC_ADDR(0x39, 1)
  40. #define AFE_VDAC_OTHERS_0 MISC_ADDR(0x39, 3)
  41. #define AFE_HPF_TRIM_OTHERS MISC_ADDR(0x3a, 0)
  42. #define CORE_EXPB0 0xb0
  43. static void phy_write_exp(struct phy_device *phydev,
  44. u16 reg, u16 value)
  45. {
  46. phy_write(phydev, MII_BCM54XX_EXP_SEL, MII_BCM54XX_EXP_SEL_ER | reg);
  47. phy_write(phydev, MII_BCM54XX_EXP_DATA, value);
  48. }
  49. static void phy_write_misc(struct phy_device *phydev,
  50. u16 reg, u16 chl, u16 value)
  51. {
  52. int tmp;
  53. phy_write(phydev, MII_BCM54XX_AUX_CTL, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  54. tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
  55. tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
  56. phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
  57. tmp = (chl * MII_BCM7XXX_CHANNEL_WIDTH) | reg;
  58. phy_write(phydev, MII_BCM54XX_EXP_SEL, tmp);
  59. phy_write(phydev, MII_BCM54XX_EXP_DATA, value);
  60. }
  61. static void r_rc_cal_reset(struct phy_device *phydev)
  62. {
  63. /* Reset R_CAL/RC_CAL Engine */
  64. phy_write_exp(phydev, 0x00b0, 0x0010);
  65. /* Disable Reset R_AL/RC_CAL Engine */
  66. phy_write_exp(phydev, 0x00b0, 0x0000);
  67. }
  68. static int bcm7xxx_28nm_b0_afe_config_init(struct phy_device *phydev)
  69. {
  70. /* Increase VCO range to prevent unlocking problem of PLL at low
  71. * temp
  72. */
  73. phy_write_misc(phydev, PLL_PLLCTRL_1, 0x0048);
  74. /* Change Ki to 011 */
  75. phy_write_misc(phydev, PLL_PLLCTRL_2, 0x021b);
  76. /* Disable loading of TVCO buffer to bandgap, set bandgap trim
  77. * to 111
  78. */
  79. phy_write_misc(phydev, PLL_PLLCTRL_4, 0x0e20);
  80. /* Adjust bias current trim by -3 */
  81. phy_write_misc(phydev, DSP_TAP10, 0x690b);
  82. /* Switch to CORE_BASE1E */
  83. phy_write(phydev, MII_BCM7XXX_CORE_BASE1E, 0xd);
  84. r_rc_cal_reset(phydev);
  85. /* write AFE_RXCONFIG_0 */
  86. phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb19);
  87. /* write AFE_RXCONFIG_1 */
  88. phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9a3f);
  89. /* write AFE_RX_LP_COUNTER */
  90. phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
  91. /* write AFE_HPF_TRIM_OTHERS */
  92. phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x000b);
  93. /* write AFTE_TX_CONFIG */
  94. phy_write_misc(phydev, AFE_TX_CONFIG, 0x0800);
  95. return 0;
  96. }
  97. static int bcm7xxx_28nm_d0_afe_config_init(struct phy_device *phydev)
  98. {
  99. /* AFE_RXCONFIG_0 */
  100. phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb15);
  101. /* AFE_RXCONFIG_1 */
  102. phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9b2f);
  103. /* AFE_RXCONFIG_2, set rCal offset for HT=0 code and LT=-2 code */
  104. phy_write_misc(phydev, AFE_RXCONFIG_2, 0x2003);
  105. /* AFE_RX_LP_COUNTER, set RX bandwidth to maximum */
  106. phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
  107. /* AFE_TX_CONFIG, set 1000BT Cfeed=110 for all ports */
  108. phy_write_misc(phydev, AFE_TX_CONFIG, 0x0061);
  109. /* AFE_VDCA_ICTRL_0, set Iq=1101 instead of 0111 for AB symmetry */
  110. phy_write_misc(phydev, AFE_VDCA_ICTRL_0, 0xa7da);
  111. /* AFE_VDAC_OTHERS_0, set 1000BT Cidac=010 for all ports */
  112. phy_write_misc(phydev, AFE_VDAC_OTHERS_0, 0xa020);
  113. /* AFE_HPF_TRIM_OTHERS, set 100Tx/10BT to -4.5% swing and set rCal
  114. * offset for HT=0 code
  115. */
  116. phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x00e3);
  117. /* CORE_BASE1E, force trim to overwrite and set I_ext trim to 0000 */
  118. phy_write(phydev, MII_BCM7XXX_CORE_BASE1E, 0x0010);
  119. /* DSP_TAP10, adjust bias current trim (+0% swing, +0 tick) */
  120. phy_write_misc(phydev, DSP_TAP10, 0x011b);
  121. /* Reset R_CAL/RC_CAL engine */
  122. r_rc_cal_reset(phydev);
  123. return 0;
  124. }
  125. static int bcm7xxx_28nm_e0_plus_afe_config_init(struct phy_device *phydev)
  126. {
  127. /* AFE_RXCONFIG_1, provide more margin for INL/DNL measurement */
  128. phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9b2f);
  129. /* AFE_VDCA_ICTRL_0, set Iq=1101 instead of 0111 for AB symmetry */
  130. phy_write_misc(phydev, AFE_VDCA_ICTRL_0, 0xa7da);
  131. /* AFE_HPF_TRIM_OTHERS, set 100Tx/10BT to -4.5% swing and set rCal
  132. * offset for HT=0 code
  133. */
  134. phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x00e3);
  135. /* CORE_BASE1E, force trim to overwrite and set I_ext trim to 0000 */
  136. phy_write(phydev, MII_BCM7XXX_CORE_BASE1E, 0x0010);
  137. /* DSP_TAP10, adjust bias current trim (+0% swing, +0 tick) */
  138. phy_write_misc(phydev, DSP_TAP10, 0x011b);
  139. /* Reset R_CAL/RC_CAL engine */
  140. r_rc_cal_reset(phydev);
  141. return 0;
  142. }
  143. static int bcm7xxx_apd_enable(struct phy_device *phydev)
  144. {
  145. int val;
  146. /* Enable powering down of the DLL during auto-power down */
  147. val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_SCR3);
  148. if (val < 0)
  149. return val;
  150. val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
  151. bcm54xx_shadow_write(phydev, BCM54XX_SHD_SCR3, val);
  152. /* Enable auto-power down */
  153. val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_APD);
  154. if (val < 0)
  155. return val;
  156. val |= BCM54XX_SHD_APD_EN;
  157. return bcm54xx_shadow_write(phydev, BCM54XX_SHD_APD, val);
  158. }
  159. static int bcm7xxx_eee_enable(struct phy_device *phydev)
  160. {
  161. int val;
  162. val = phy_read_mmd_indirect(phydev, BRCM_CL45VEN_EEE_CONTROL,
  163. MDIO_MMD_AN, phydev->addr);
  164. if (val < 0)
  165. return val;
  166. /* Enable general EEE feature at the PHY level */
  167. val |= LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X;
  168. phy_write_mmd_indirect(phydev, BRCM_CL45VEN_EEE_CONTROL,
  169. MDIO_MMD_AN, phydev->addr, val);
  170. /* Advertise supported modes */
  171. val = phy_read_mmd_indirect(phydev, MDIO_AN_EEE_ADV,
  172. MDIO_MMD_AN, phydev->addr);
  173. val |= (MDIO_AN_EEE_ADV_100TX | MDIO_AN_EEE_ADV_1000T);
  174. phy_write_mmd_indirect(phydev, MDIO_AN_EEE_ADV,
  175. MDIO_MMD_AN, phydev->addr, val);
  176. return 0;
  177. }
  178. static int bcm7xxx_28nm_config_init(struct phy_device *phydev)
  179. {
  180. u8 rev = PHY_BRCM_7XXX_REV(phydev->dev_flags);
  181. u8 patch = PHY_BRCM_7XXX_PATCH(phydev->dev_flags);
  182. int ret = 0;
  183. pr_info_once("%s: %s PHY revision: 0x%02x, patch: %d\n",
  184. dev_name(&phydev->dev), phydev->drv->name, rev, patch);
  185. switch (rev) {
  186. case 0xb0:
  187. ret = bcm7xxx_28nm_b0_afe_config_init(phydev);
  188. break;
  189. case 0xd0:
  190. ret = bcm7xxx_28nm_d0_afe_config_init(phydev);
  191. break;
  192. case 0xe0:
  193. case 0xf0:
  194. /* Rev G0 introduces a roll over */
  195. case 0x10:
  196. ret = bcm7xxx_28nm_e0_plus_afe_config_init(phydev);
  197. break;
  198. default:
  199. break;
  200. }
  201. if (ret)
  202. return ret;
  203. ret = bcm7xxx_eee_enable(phydev);
  204. if (ret)
  205. return ret;
  206. return bcm7xxx_apd_enable(phydev);
  207. }
  208. static int bcm7xxx_28nm_resume(struct phy_device *phydev)
  209. {
  210. int ret;
  211. /* Re-apply workarounds coming out suspend/resume */
  212. ret = bcm7xxx_28nm_config_init(phydev);
  213. if (ret)
  214. return ret;
  215. /* 28nm Gigabit PHYs come out of reset without any half-duplex
  216. * or "hub" compliant advertised mode, fix that. This does not
  217. * cause any problems with the PHY library since genphy_config_aneg()
  218. * gracefully handles auto-negotiated and forced modes.
  219. */
  220. return genphy_config_aneg(phydev);
  221. }
  222. static int phy_set_clr_bits(struct phy_device *dev, int location,
  223. int set_mask, int clr_mask)
  224. {
  225. int v, ret;
  226. v = phy_read(dev, location);
  227. if (v < 0)
  228. return v;
  229. v &= ~clr_mask;
  230. v |= set_mask;
  231. ret = phy_write(dev, location, v);
  232. if (ret < 0)
  233. return ret;
  234. return v;
  235. }
  236. static int bcm7xxx_config_init(struct phy_device *phydev)
  237. {
  238. int ret;
  239. /* Enable 64 clock MDIO */
  240. phy_write(phydev, MII_BCM7XXX_AUX_MODE, MII_BCM7XX_64CLK_MDIO);
  241. phy_read(phydev, MII_BCM7XXX_AUX_MODE);
  242. /* Workaround only required for 100Mbits/sec capable PHYs */
  243. if (phydev->supported & PHY_GBIT_FEATURES)
  244. return 0;
  245. /* set shadow mode 2 */
  246. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
  247. MII_BCM7XXX_SHD_MODE_2, MII_BCM7XXX_SHD_MODE_2);
  248. if (ret < 0)
  249. return ret;
  250. /* set iddq_clkbias */
  251. phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0F00);
  252. udelay(10);
  253. /* reset iddq_clkbias */
  254. phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0C00);
  255. phy_write(phydev, MII_BCM7XXX_100TX_FALSE_CAR, 0x7555);
  256. /* reset shadow mode 2 */
  257. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, MII_BCM7XXX_SHD_MODE_2, 0);
  258. if (ret < 0)
  259. return ret;
  260. return 0;
  261. }
  262. /* Workaround for putting the PHY in IDDQ mode, required
  263. * for all BCM7XXX 40nm and 65nm PHYs
  264. */
  265. static int bcm7xxx_suspend(struct phy_device *phydev)
  266. {
  267. int ret;
  268. const struct bcm7xxx_regs {
  269. int reg;
  270. u16 value;
  271. } bcm7xxx_suspend_cfg[] = {
  272. { MII_BCM7XXX_TEST, 0x008b },
  273. { MII_BCM7XXX_100TX_AUX_CTL, 0x01c0 },
  274. { MII_BCM7XXX_100TX_DISC, 0x7000 },
  275. { MII_BCM7XXX_TEST, 0x000f },
  276. { MII_BCM7XXX_100TX_AUX_CTL, 0x20d0 },
  277. { MII_BCM7XXX_TEST, 0x000b },
  278. };
  279. unsigned int i;
  280. for (i = 0; i < ARRAY_SIZE(bcm7xxx_suspend_cfg); i++) {
  281. ret = phy_write(phydev,
  282. bcm7xxx_suspend_cfg[i].reg,
  283. bcm7xxx_suspend_cfg[i].value);
  284. if (ret)
  285. return ret;
  286. }
  287. return 0;
  288. }
  289. static int bcm7xxx_dummy_config_init(struct phy_device *phydev)
  290. {
  291. return 0;
  292. }
  293. #define BCM7XXX_28NM_GPHY(_oui, _name) \
  294. { \
  295. .phy_id = (_oui), \
  296. .phy_id_mask = 0xfffffff0, \
  297. .name = _name, \
  298. .features = PHY_GBIT_FEATURES | \
  299. SUPPORTED_Pause | SUPPORTED_Asym_Pause, \
  300. .flags = PHY_IS_INTERNAL, \
  301. .config_init = bcm7xxx_28nm_config_init, \
  302. .config_aneg = genphy_config_aneg, \
  303. .read_status = genphy_read_status, \
  304. .resume = bcm7xxx_28nm_resume, \
  305. .driver = { .owner = THIS_MODULE }, \
  306. }
  307. static struct phy_driver bcm7xxx_driver[] = {
  308. BCM7XXX_28NM_GPHY(PHY_ID_BCM7250, "Broadcom BCM7250"),
  309. BCM7XXX_28NM_GPHY(PHY_ID_BCM7364, "Broadcom BCM7364"),
  310. BCM7XXX_28NM_GPHY(PHY_ID_BCM7366, "Broadcom BCM7366"),
  311. BCM7XXX_28NM_GPHY(PHY_ID_BCM7439, "Broadcom BCM7439"),
  312. BCM7XXX_28NM_GPHY(PHY_ID_BCM7439_2, "Broadcom BCM7439 (2)"),
  313. BCM7XXX_28NM_GPHY(PHY_ID_BCM7445, "Broadcom BCM7445"),
  314. {
  315. .phy_id = PHY_ID_BCM7425,
  316. .phy_id_mask = 0xfffffff0,
  317. .name = "Broadcom BCM7425",
  318. .features = PHY_GBIT_FEATURES |
  319. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  320. .flags = PHY_IS_INTERNAL,
  321. .config_init = bcm7xxx_config_init,
  322. .config_aneg = genphy_config_aneg,
  323. .read_status = genphy_read_status,
  324. .suspend = bcm7xxx_suspend,
  325. .resume = bcm7xxx_config_init,
  326. .driver = { .owner = THIS_MODULE },
  327. }, {
  328. .phy_id = PHY_ID_BCM7429,
  329. .phy_id_mask = 0xfffffff0,
  330. .name = "Broadcom BCM7429",
  331. .features = PHY_GBIT_FEATURES |
  332. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  333. .flags = PHY_IS_INTERNAL,
  334. .config_init = bcm7xxx_config_init,
  335. .config_aneg = genphy_config_aneg,
  336. .read_status = genphy_read_status,
  337. .suspend = bcm7xxx_suspend,
  338. .resume = bcm7xxx_config_init,
  339. .driver = { .owner = THIS_MODULE },
  340. }, {
  341. .phy_id = PHY_BCM_OUI_4,
  342. .phy_id_mask = 0xffff0000,
  343. .name = "Broadcom BCM7XXX 40nm",
  344. .features = PHY_GBIT_FEATURES |
  345. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  346. .flags = PHY_IS_INTERNAL,
  347. .config_init = bcm7xxx_config_init,
  348. .config_aneg = genphy_config_aneg,
  349. .read_status = genphy_read_status,
  350. .suspend = bcm7xxx_suspend,
  351. .resume = bcm7xxx_config_init,
  352. .driver = { .owner = THIS_MODULE },
  353. }, {
  354. .phy_id = PHY_BCM_OUI_5,
  355. .phy_id_mask = 0xffffff00,
  356. .name = "Broadcom BCM7XXX 65nm",
  357. .features = PHY_BASIC_FEATURES |
  358. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  359. .flags = PHY_IS_INTERNAL,
  360. .config_init = bcm7xxx_dummy_config_init,
  361. .config_aneg = genphy_config_aneg,
  362. .read_status = genphy_read_status,
  363. .suspend = bcm7xxx_suspend,
  364. .resume = bcm7xxx_config_init,
  365. .driver = { .owner = THIS_MODULE },
  366. } };
  367. static struct mdio_device_id __maybe_unused bcm7xxx_tbl[] = {
  368. { PHY_ID_BCM7250, 0xfffffff0, },
  369. { PHY_ID_BCM7364, 0xfffffff0, },
  370. { PHY_ID_BCM7366, 0xfffffff0, },
  371. { PHY_ID_BCM7425, 0xfffffff0, },
  372. { PHY_ID_BCM7429, 0xfffffff0, },
  373. { PHY_ID_BCM7439, 0xfffffff0, },
  374. { PHY_ID_BCM7445, 0xfffffff0, },
  375. { PHY_BCM_OUI_4, 0xffff0000 },
  376. { PHY_BCM_OUI_5, 0xffffff00 },
  377. { }
  378. };
  379. module_phy_driver(bcm7xxx_driver);
  380. MODULE_DEVICE_TABLE(mdio, bcm7xxx_tbl);
  381. MODULE_DESCRIPTION("Broadcom BCM7xxx internal PHY driver");
  382. MODULE_LICENSE("GPL");
  383. MODULE_AUTHOR("Broadcom Corporation");