ali-ircc.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224
  1. /*********************************************************************
  2. *
  3. * Filename: ali-ircc.h
  4. * Version: 0.5
  5. * Description: Driver for the ALI M1535D and M1543C FIR Controller
  6. * Status: Experimental.
  7. * Author: Benjamin Kong <benjamin_kong@ali.com.tw>
  8. * Created at: 2000/10/16 03:46PM
  9. * Modified at: 2001/1/3 02:55PM
  10. * Modified by: Benjamin Kong <benjamin_kong@ali.com.tw>
  11. * Modified at: 2003/11/6 and support for ALi south-bridge chipsets M1563
  12. * Modified by: Clear Zhang <clear_zhang@ali.com.tw>
  13. *
  14. * Copyright (c) 2000 Benjamin Kong <benjamin_kong@ali.com.tw>
  15. * All Rights Reserved
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. ********************************************************************/
  23. #include <linux/module.h>
  24. #include <linux/gfp.h>
  25. #include <linux/kernel.h>
  26. #include <linux/types.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/ioport.h>
  30. #include <linux/delay.h>
  31. #include <linux/init.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/rtnetlink.h>
  34. #include <linux/serial_reg.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/platform_device.h>
  37. #include <asm/io.h>
  38. #include <asm/dma.h>
  39. #include <asm/byteorder.h>
  40. #include <net/irda/wrapper.h>
  41. #include <net/irda/irda.h>
  42. #include <net/irda/irda_device.h>
  43. #include "ali-ircc.h"
  44. #define CHIP_IO_EXTENT 8
  45. #define BROKEN_DONGLE_ID
  46. #define ALI_IRCC_DRIVER_NAME "ali-ircc"
  47. /* Power Management */
  48. static int ali_ircc_suspend(struct platform_device *dev, pm_message_t state);
  49. static int ali_ircc_resume(struct platform_device *dev);
  50. static struct platform_driver ali_ircc_driver = {
  51. .suspend = ali_ircc_suspend,
  52. .resume = ali_ircc_resume,
  53. .driver = {
  54. .name = ALI_IRCC_DRIVER_NAME,
  55. },
  56. };
  57. /* Module parameters */
  58. static int qos_mtt_bits = 0x07; /* 1 ms or more */
  59. /* Use BIOS settions by default, but user may supply module parameters */
  60. static unsigned int io[] = { ~0, ~0, ~0, ~0 };
  61. static unsigned int irq[] = { 0, 0, 0, 0 };
  62. static unsigned int dma[] = { 0, 0, 0, 0 };
  63. static int ali_ircc_probe_53(ali_chip_t *chip, chipio_t *info);
  64. static int ali_ircc_init_43(ali_chip_t *chip, chipio_t *info);
  65. static int ali_ircc_init_53(ali_chip_t *chip, chipio_t *info);
  66. /* These are the currently known ALi south-bridge chipsets, the only one difference
  67. * is that M1543C doesn't support HP HDSL-3600
  68. */
  69. static ali_chip_t chips[] =
  70. {
  71. { "M1543", { 0x3f0, 0x370 }, 0x51, 0x23, 0x20, 0x43, ali_ircc_probe_53, ali_ircc_init_43 },
  72. { "M1535", { 0x3f0, 0x370 }, 0x51, 0x23, 0x20, 0x53, ali_ircc_probe_53, ali_ircc_init_53 },
  73. { "M1563", { 0x3f0, 0x370 }, 0x51, 0x23, 0x20, 0x63, ali_ircc_probe_53, ali_ircc_init_53 },
  74. { NULL }
  75. };
  76. /* Max 4 instances for now */
  77. static struct ali_ircc_cb *dev_self[] = { NULL, NULL, NULL, NULL };
  78. /* Dongle Types */
  79. static char *dongle_types[] = {
  80. "TFDS6000",
  81. "HP HSDL-3600",
  82. "HP HSDL-1100",
  83. "No dongle connected",
  84. };
  85. /* Some prototypes */
  86. static int ali_ircc_open(int i, chipio_t *info);
  87. static int ali_ircc_close(struct ali_ircc_cb *self);
  88. static int ali_ircc_setup(chipio_t *info);
  89. static int ali_ircc_is_receiving(struct ali_ircc_cb *self);
  90. static int ali_ircc_net_open(struct net_device *dev);
  91. static int ali_ircc_net_close(struct net_device *dev);
  92. static int ali_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  93. static void ali_ircc_change_speed(struct ali_ircc_cb *self, __u32 baud);
  94. /* SIR function */
  95. static netdev_tx_t ali_ircc_sir_hard_xmit(struct sk_buff *skb,
  96. struct net_device *dev);
  97. static irqreturn_t ali_ircc_sir_interrupt(struct ali_ircc_cb *self);
  98. static void ali_ircc_sir_receive(struct ali_ircc_cb *self);
  99. static void ali_ircc_sir_write_wakeup(struct ali_ircc_cb *self);
  100. static int ali_ircc_sir_write(int iobase, int fifo_size, __u8 *buf, int len);
  101. static void ali_ircc_sir_change_speed(struct ali_ircc_cb *priv, __u32 speed);
  102. /* FIR function */
  103. static netdev_tx_t ali_ircc_fir_hard_xmit(struct sk_buff *skb,
  104. struct net_device *dev);
  105. static void ali_ircc_fir_change_speed(struct ali_ircc_cb *priv, __u32 speed);
  106. static irqreturn_t ali_ircc_fir_interrupt(struct ali_ircc_cb *self);
  107. static int ali_ircc_dma_receive(struct ali_ircc_cb *self);
  108. static int ali_ircc_dma_receive_complete(struct ali_ircc_cb *self);
  109. static int ali_ircc_dma_xmit_complete(struct ali_ircc_cb *self);
  110. static void ali_ircc_dma_xmit(struct ali_ircc_cb *self);
  111. /* My Function */
  112. static int ali_ircc_read_dongle_id (int i, chipio_t *info);
  113. static void ali_ircc_change_dongle_speed(struct ali_ircc_cb *priv, int speed);
  114. /* ALi chip function */
  115. static void SIR2FIR(int iobase);
  116. static void FIR2SIR(int iobase);
  117. static void SetCOMInterrupts(struct ali_ircc_cb *self , unsigned char enable);
  118. /*
  119. * Function ali_ircc_init ()
  120. *
  121. * Initialize chip. Find out whay kinds of chips we are dealing with
  122. * and their configuration registers address
  123. */
  124. static int __init ali_ircc_init(void)
  125. {
  126. ali_chip_t *chip;
  127. chipio_t info;
  128. int ret;
  129. int cfg, cfg_base;
  130. int reg, revision;
  131. int i = 0;
  132. ret = platform_driver_register(&ali_ircc_driver);
  133. if (ret) {
  134. net_err_ratelimited("%s, Can't register driver!\n",
  135. ALI_IRCC_DRIVER_NAME);
  136. return ret;
  137. }
  138. ret = -ENODEV;
  139. /* Probe for all the ALi chipsets we know about */
  140. for (chip= chips; chip->name; chip++, i++)
  141. {
  142. pr_debug("%s(), Probing for %s ...\n", __func__, chip->name);
  143. /* Try all config registers for this chip */
  144. for (cfg=0; cfg<2; cfg++)
  145. {
  146. cfg_base = chip->cfg[cfg];
  147. if (!cfg_base)
  148. continue;
  149. memset(&info, 0, sizeof(chipio_t));
  150. info.cfg_base = cfg_base;
  151. info.fir_base = io[i];
  152. info.dma = dma[i];
  153. info.irq = irq[i];
  154. /* Enter Configuration */
  155. outb(chip->entr1, cfg_base);
  156. outb(chip->entr2, cfg_base);
  157. /* Select Logical Device 5 Registers (UART2) */
  158. outb(0x07, cfg_base);
  159. outb(0x05, cfg_base+1);
  160. /* Read Chip Identification Register */
  161. outb(chip->cid_index, cfg_base);
  162. reg = inb(cfg_base+1);
  163. if (reg == chip->cid_value)
  164. {
  165. pr_debug("%s(), Chip found at 0x%03x\n",
  166. __func__, cfg_base);
  167. outb(0x1F, cfg_base);
  168. revision = inb(cfg_base+1);
  169. pr_debug("%s(), Found %s chip, revision=%d\n",
  170. __func__, chip->name, revision);
  171. /*
  172. * If the user supplies the base address, then
  173. * we init the chip, if not we probe the values
  174. * set by the BIOS
  175. */
  176. if (io[i] < 2000)
  177. {
  178. chip->init(chip, &info);
  179. }
  180. else
  181. {
  182. chip->probe(chip, &info);
  183. }
  184. if (ali_ircc_open(i, &info) == 0)
  185. ret = 0;
  186. i++;
  187. }
  188. else
  189. {
  190. pr_debug("%s(), No %s chip at 0x%03x\n",
  191. __func__, chip->name, cfg_base);
  192. }
  193. /* Exit configuration */
  194. outb(0xbb, cfg_base);
  195. }
  196. }
  197. if (ret)
  198. platform_driver_unregister(&ali_ircc_driver);
  199. return ret;
  200. }
  201. /*
  202. * Function ali_ircc_cleanup ()
  203. *
  204. * Close all configured chips
  205. *
  206. */
  207. static void __exit ali_ircc_cleanup(void)
  208. {
  209. int i;
  210. for (i=0; i < ARRAY_SIZE(dev_self); i++) {
  211. if (dev_self[i])
  212. ali_ircc_close(dev_self[i]);
  213. }
  214. platform_driver_unregister(&ali_ircc_driver);
  215. }
  216. static const struct net_device_ops ali_ircc_sir_ops = {
  217. .ndo_open = ali_ircc_net_open,
  218. .ndo_stop = ali_ircc_net_close,
  219. .ndo_start_xmit = ali_ircc_sir_hard_xmit,
  220. .ndo_do_ioctl = ali_ircc_net_ioctl,
  221. };
  222. static const struct net_device_ops ali_ircc_fir_ops = {
  223. .ndo_open = ali_ircc_net_open,
  224. .ndo_stop = ali_ircc_net_close,
  225. .ndo_start_xmit = ali_ircc_fir_hard_xmit,
  226. .ndo_do_ioctl = ali_ircc_net_ioctl,
  227. };
  228. /*
  229. * Function ali_ircc_open (int i, chipio_t *inf)
  230. *
  231. * Open driver instance
  232. *
  233. */
  234. static int ali_ircc_open(int i, chipio_t *info)
  235. {
  236. struct net_device *dev;
  237. struct ali_ircc_cb *self;
  238. int dongle_id;
  239. int err;
  240. if (i >= ARRAY_SIZE(dev_self)) {
  241. net_err_ratelimited("%s(), maximum number of supported chips reached!\n",
  242. __func__);
  243. return -ENOMEM;
  244. }
  245. /* Set FIR FIFO and DMA Threshold */
  246. if ((ali_ircc_setup(info)) == -1)
  247. return -1;
  248. dev = alloc_irdadev(sizeof(*self));
  249. if (dev == NULL) {
  250. net_err_ratelimited("%s(), can't allocate memory for control block!\n",
  251. __func__);
  252. return -ENOMEM;
  253. }
  254. self = netdev_priv(dev);
  255. self->netdev = dev;
  256. spin_lock_init(&self->lock);
  257. /* Need to store self somewhere */
  258. dev_self[i] = self;
  259. self->index = i;
  260. /* Initialize IO */
  261. self->io.cfg_base = info->cfg_base; /* In ali_ircc_probe_53 assign */
  262. self->io.fir_base = info->fir_base; /* info->sir_base = info->fir_base */
  263. self->io.sir_base = info->sir_base; /* ALi SIR and FIR use the same address */
  264. self->io.irq = info->irq;
  265. self->io.fir_ext = CHIP_IO_EXTENT;
  266. self->io.dma = info->dma;
  267. self->io.fifo_size = 16; /* SIR: 16, FIR: 32 Benjamin 2000/11/1 */
  268. /* Reserve the ioports that we need */
  269. if (!request_region(self->io.fir_base, self->io.fir_ext,
  270. ALI_IRCC_DRIVER_NAME)) {
  271. net_warn_ratelimited("%s(), can't get iobase of 0x%03x\n",
  272. __func__, self->io.fir_base);
  273. err = -ENODEV;
  274. goto err_out1;
  275. }
  276. /* Initialize QoS for this device */
  277. irda_init_max_qos_capabilies(&self->qos);
  278. /* The only value we must override it the baudrate */
  279. self->qos.baud_rate.bits = IR_9600|IR_19200|IR_38400|IR_57600|
  280. IR_115200|IR_576000|IR_1152000|(IR_4000000 << 8); // benjamin 2000/11/8 05:27PM
  281. self->qos.min_turn_time.bits = qos_mtt_bits;
  282. irda_qos_bits_to_value(&self->qos);
  283. /* Max DMA buffer size needed = (data_size + 6) * (window_size) + 6; */
  284. self->rx_buff.truesize = 14384;
  285. self->tx_buff.truesize = 14384;
  286. /* Allocate memory if needed */
  287. self->rx_buff.head =
  288. dma_zalloc_coherent(NULL, self->rx_buff.truesize,
  289. &self->rx_buff_dma, GFP_KERNEL);
  290. if (self->rx_buff.head == NULL) {
  291. err = -ENOMEM;
  292. goto err_out2;
  293. }
  294. self->tx_buff.head =
  295. dma_zalloc_coherent(NULL, self->tx_buff.truesize,
  296. &self->tx_buff_dma, GFP_KERNEL);
  297. if (self->tx_buff.head == NULL) {
  298. err = -ENOMEM;
  299. goto err_out3;
  300. }
  301. self->rx_buff.in_frame = FALSE;
  302. self->rx_buff.state = OUTSIDE_FRAME;
  303. self->tx_buff.data = self->tx_buff.head;
  304. self->rx_buff.data = self->rx_buff.head;
  305. /* Reset Tx queue info */
  306. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  307. self->tx_fifo.tail = self->tx_buff.head;
  308. /* Override the network functions we need to use */
  309. dev->netdev_ops = &ali_ircc_sir_ops;
  310. err = register_netdev(dev);
  311. if (err) {
  312. net_err_ratelimited("%s(), register_netdev() failed!\n",
  313. __func__);
  314. goto err_out4;
  315. }
  316. net_info_ratelimited("IrDA: Registered device %s\n", dev->name);
  317. /* Check dongle id */
  318. dongle_id = ali_ircc_read_dongle_id(i, info);
  319. net_info_ratelimited("%s(), %s, Found dongle: %s\n",
  320. __func__, ALI_IRCC_DRIVER_NAME,
  321. dongle_types[dongle_id]);
  322. self->io.dongle_id = dongle_id;
  323. return 0;
  324. err_out4:
  325. dma_free_coherent(NULL, self->tx_buff.truesize,
  326. self->tx_buff.head, self->tx_buff_dma);
  327. err_out3:
  328. dma_free_coherent(NULL, self->rx_buff.truesize,
  329. self->rx_buff.head, self->rx_buff_dma);
  330. err_out2:
  331. release_region(self->io.fir_base, self->io.fir_ext);
  332. err_out1:
  333. dev_self[i] = NULL;
  334. free_netdev(dev);
  335. return err;
  336. }
  337. /*
  338. * Function ali_ircc_close (self)
  339. *
  340. * Close driver instance
  341. *
  342. */
  343. static int __exit ali_ircc_close(struct ali_ircc_cb *self)
  344. {
  345. int iobase;
  346. IRDA_ASSERT(self != NULL, return -1;);
  347. iobase = self->io.fir_base;
  348. /* Remove netdevice */
  349. unregister_netdev(self->netdev);
  350. /* Release the PORT that this driver is using */
  351. pr_debug("%s(), Releasing Region %03x\n", __func__, self->io.fir_base);
  352. release_region(self->io.fir_base, self->io.fir_ext);
  353. if (self->tx_buff.head)
  354. dma_free_coherent(NULL, self->tx_buff.truesize,
  355. self->tx_buff.head, self->tx_buff_dma);
  356. if (self->rx_buff.head)
  357. dma_free_coherent(NULL, self->rx_buff.truesize,
  358. self->rx_buff.head, self->rx_buff_dma);
  359. dev_self[self->index] = NULL;
  360. free_netdev(self->netdev);
  361. return 0;
  362. }
  363. /*
  364. * Function ali_ircc_init_43 (chip, info)
  365. *
  366. * Initialize the ALi M1543 chip.
  367. */
  368. static int ali_ircc_init_43(ali_chip_t *chip, chipio_t *info)
  369. {
  370. /* All controller information like I/O address, DMA channel, IRQ
  371. * are set by BIOS
  372. */
  373. return 0;
  374. }
  375. /*
  376. * Function ali_ircc_init_53 (chip, info)
  377. *
  378. * Initialize the ALi M1535 chip.
  379. */
  380. static int ali_ircc_init_53(ali_chip_t *chip, chipio_t *info)
  381. {
  382. /* All controller information like I/O address, DMA channel, IRQ
  383. * are set by BIOS
  384. */
  385. return 0;
  386. }
  387. /*
  388. * Function ali_ircc_probe_53 (chip, info)
  389. *
  390. * Probes for the ALi M1535D or M1535
  391. */
  392. static int ali_ircc_probe_53(ali_chip_t *chip, chipio_t *info)
  393. {
  394. int cfg_base = info->cfg_base;
  395. int hi, low, reg;
  396. /* Enter Configuration */
  397. outb(chip->entr1, cfg_base);
  398. outb(chip->entr2, cfg_base);
  399. /* Select Logical Device 5 Registers (UART2) */
  400. outb(0x07, cfg_base);
  401. outb(0x05, cfg_base+1);
  402. /* Read address control register */
  403. outb(0x60, cfg_base);
  404. hi = inb(cfg_base+1);
  405. outb(0x61, cfg_base);
  406. low = inb(cfg_base+1);
  407. info->fir_base = (hi<<8) + low;
  408. info->sir_base = info->fir_base;
  409. pr_debug("%s(), probing fir_base=0x%03x\n", __func__, info->fir_base);
  410. /* Read IRQ control register */
  411. outb(0x70, cfg_base);
  412. reg = inb(cfg_base+1);
  413. info->irq = reg & 0x0f;
  414. pr_debug("%s(), probing irq=%d\n", __func__, info->irq);
  415. /* Read DMA channel */
  416. outb(0x74, cfg_base);
  417. reg = inb(cfg_base+1);
  418. info->dma = reg & 0x07;
  419. if(info->dma == 0x04)
  420. net_warn_ratelimited("%s(), No DMA channel assigned !\n",
  421. __func__);
  422. else
  423. pr_debug("%s(), probing dma=%d\n", __func__, info->dma);
  424. /* Read Enabled Status */
  425. outb(0x30, cfg_base);
  426. reg = inb(cfg_base+1);
  427. info->enabled = (reg & 0x80) && (reg & 0x01);
  428. pr_debug("%s(), probing enabled=%d\n", __func__, info->enabled);
  429. /* Read Power Status */
  430. outb(0x22, cfg_base);
  431. reg = inb(cfg_base+1);
  432. info->suspended = (reg & 0x20);
  433. pr_debug("%s(), probing suspended=%d\n", __func__, info->suspended);
  434. /* Exit configuration */
  435. outb(0xbb, cfg_base);
  436. return 0;
  437. }
  438. /*
  439. * Function ali_ircc_setup (info)
  440. *
  441. * Set FIR FIFO and DMA Threshold
  442. * Returns non-negative on success.
  443. *
  444. */
  445. static int ali_ircc_setup(chipio_t *info)
  446. {
  447. unsigned char tmp;
  448. int version;
  449. int iobase = info->fir_base;
  450. /* Locking comments :
  451. * Most operations here need to be protected. We are called before
  452. * the device instance is created in ali_ircc_open(), therefore
  453. * nobody can bother us - Jean II */
  454. /* Switch to FIR space */
  455. SIR2FIR(iobase);
  456. /* Master Reset */
  457. outb(0x40, iobase+FIR_MCR); // benjamin 2000/11/30 11:45AM
  458. /* Read FIR ID Version Register */
  459. switch_bank(iobase, BANK3);
  460. version = inb(iobase+FIR_ID_VR);
  461. /* Should be 0x00 in the M1535/M1535D */
  462. if(version != 0x00)
  463. {
  464. net_err_ratelimited("%s, Wrong chip version %02x\n",
  465. ALI_IRCC_DRIVER_NAME, version);
  466. return -1;
  467. }
  468. /* Set FIR FIFO Threshold Register */
  469. switch_bank(iobase, BANK1);
  470. outb(RX_FIFO_Threshold, iobase+FIR_FIFO_TR);
  471. /* Set FIR DMA Threshold Register */
  472. outb(RX_DMA_Threshold, iobase+FIR_DMA_TR);
  473. /* CRC enable */
  474. switch_bank(iobase, BANK2);
  475. outb(inb(iobase+FIR_IRDA_CR) | IRDA_CR_CRC, iobase+FIR_IRDA_CR);
  476. /* NDIS driver set TX Length here BANK2 Alias 3, Alias4*/
  477. /* Switch to Bank 0 */
  478. switch_bank(iobase, BANK0);
  479. tmp = inb(iobase+FIR_LCR_B);
  480. tmp &=~0x20; // disable SIP
  481. tmp |= 0x80; // these two steps make RX mode
  482. tmp &= 0xbf;
  483. outb(tmp, iobase+FIR_LCR_B);
  484. /* Disable Interrupt */
  485. outb(0x00, iobase+FIR_IER);
  486. /* Switch to SIR space */
  487. FIR2SIR(iobase);
  488. net_info_ratelimited("%s, driver loaded (Benjamin Kong)\n",
  489. ALI_IRCC_DRIVER_NAME);
  490. /* Enable receive interrupts */
  491. // outb(UART_IER_RDI, iobase+UART_IER); //benjamin 2000/11/23 01:25PM
  492. // Turn on the interrupts in ali_ircc_net_open
  493. return 0;
  494. }
  495. /*
  496. * Function ali_ircc_read_dongle_id (int index, info)
  497. *
  498. * Try to read dongle identification. This procedure needs to be executed
  499. * once after power-on/reset. It also needs to be used whenever you suspect
  500. * that the user may have plugged/unplugged the IrDA Dongle.
  501. */
  502. static int ali_ircc_read_dongle_id (int i, chipio_t *info)
  503. {
  504. int dongle_id, reg;
  505. int cfg_base = info->cfg_base;
  506. /* Enter Configuration */
  507. outb(chips[i].entr1, cfg_base);
  508. outb(chips[i].entr2, cfg_base);
  509. /* Select Logical Device 5 Registers (UART2) */
  510. outb(0x07, cfg_base);
  511. outb(0x05, cfg_base+1);
  512. /* Read Dongle ID */
  513. outb(0xf0, cfg_base);
  514. reg = inb(cfg_base+1);
  515. dongle_id = ((reg>>6)&0x02) | ((reg>>5)&0x01);
  516. pr_debug("%s(), probing dongle_id=%d, dongle_types=%s\n",
  517. __func__, dongle_id, dongle_types[dongle_id]);
  518. /* Exit configuration */
  519. outb(0xbb, cfg_base);
  520. return dongle_id;
  521. }
  522. /*
  523. * Function ali_ircc_interrupt (irq, dev_id, regs)
  524. *
  525. * An interrupt from the chip has arrived. Time to do some work
  526. *
  527. */
  528. static irqreturn_t ali_ircc_interrupt(int irq, void *dev_id)
  529. {
  530. struct net_device *dev = dev_id;
  531. struct ali_ircc_cb *self;
  532. int ret;
  533. self = netdev_priv(dev);
  534. spin_lock(&self->lock);
  535. /* Dispatch interrupt handler for the current speed */
  536. if (self->io.speed > 115200)
  537. ret = ali_ircc_fir_interrupt(self);
  538. else
  539. ret = ali_ircc_sir_interrupt(self);
  540. spin_unlock(&self->lock);
  541. return ret;
  542. }
  543. /*
  544. * Function ali_ircc_fir_interrupt(irq, struct ali_ircc_cb *self)
  545. *
  546. * Handle MIR/FIR interrupt
  547. *
  548. */
  549. static irqreturn_t ali_ircc_fir_interrupt(struct ali_ircc_cb *self)
  550. {
  551. __u8 eir, OldMessageCount;
  552. int iobase, tmp;
  553. iobase = self->io.fir_base;
  554. switch_bank(iobase, BANK0);
  555. self->InterruptID = inb(iobase+FIR_IIR);
  556. self->BusStatus = inb(iobase+FIR_BSR);
  557. OldMessageCount = (self->LineStatus + 1) & 0x07;
  558. self->LineStatus = inb(iobase+FIR_LSR);
  559. //self->ier = inb(iobase+FIR_IER); 2000/12/1 04:32PM
  560. eir = self->InterruptID & self->ier; /* Mask out the interesting ones */
  561. pr_debug("%s(), self->InterruptID = %x\n", __func__, self->InterruptID);
  562. pr_debug("%s(), self->LineStatus = %x\n", __func__, self->LineStatus);
  563. pr_debug("%s(), self->ier = %x\n", __func__, self->ier);
  564. pr_debug("%s(), eir = %x\n", __func__, eir);
  565. /* Disable interrupts */
  566. SetCOMInterrupts(self, FALSE);
  567. /* Tx or Rx Interrupt */
  568. if (eir & IIR_EOM)
  569. {
  570. if (self->io.direction == IO_XMIT) /* TX */
  571. {
  572. pr_debug("%s(), ******* IIR_EOM (Tx) *******\n",
  573. __func__);
  574. if(ali_ircc_dma_xmit_complete(self))
  575. {
  576. if (irda_device_txqueue_empty(self->netdev))
  577. {
  578. /* Prepare for receive */
  579. ali_ircc_dma_receive(self);
  580. self->ier = IER_EOM;
  581. }
  582. }
  583. else
  584. {
  585. self->ier = IER_EOM;
  586. }
  587. }
  588. else /* RX */
  589. {
  590. pr_debug("%s(), ******* IIR_EOM (Rx) *******\n",
  591. __func__);
  592. if(OldMessageCount > ((self->LineStatus+1) & 0x07))
  593. {
  594. self->rcvFramesOverflow = TRUE;
  595. pr_debug("%s(), ******* self->rcvFramesOverflow = TRUE ********\n",
  596. __func__);
  597. }
  598. if (ali_ircc_dma_receive_complete(self))
  599. {
  600. pr_debug("%s(), ******* receive complete ********\n",
  601. __func__);
  602. self->ier = IER_EOM;
  603. }
  604. else
  605. {
  606. pr_debug("%s(), ******* Not receive complete ********\n",
  607. __func__);
  608. self->ier = IER_EOM | IER_TIMER;
  609. }
  610. }
  611. }
  612. /* Timer Interrupt */
  613. else if (eir & IIR_TIMER)
  614. {
  615. if(OldMessageCount > ((self->LineStatus+1) & 0x07))
  616. {
  617. self->rcvFramesOverflow = TRUE;
  618. pr_debug("%s(), ******* self->rcvFramesOverflow = TRUE *******\n",
  619. __func__);
  620. }
  621. /* Disable Timer */
  622. switch_bank(iobase, BANK1);
  623. tmp = inb(iobase+FIR_CR);
  624. outb( tmp& ~CR_TIMER_EN, iobase+FIR_CR);
  625. /* Check if this is a Tx timer interrupt */
  626. if (self->io.direction == IO_XMIT)
  627. {
  628. ali_ircc_dma_xmit(self);
  629. /* Interrupt on EOM */
  630. self->ier = IER_EOM;
  631. }
  632. else /* Rx */
  633. {
  634. if(ali_ircc_dma_receive_complete(self))
  635. {
  636. self->ier = IER_EOM;
  637. }
  638. else
  639. {
  640. self->ier = IER_EOM | IER_TIMER;
  641. }
  642. }
  643. }
  644. /* Restore Interrupt */
  645. SetCOMInterrupts(self, TRUE);
  646. return IRQ_RETVAL(eir);
  647. }
  648. /*
  649. * Function ali_ircc_sir_interrupt (irq, self, eir)
  650. *
  651. * Handle SIR interrupt
  652. *
  653. */
  654. static irqreturn_t ali_ircc_sir_interrupt(struct ali_ircc_cb *self)
  655. {
  656. int iobase;
  657. int iir, lsr;
  658. iobase = self->io.sir_base;
  659. iir = inb(iobase+UART_IIR) & UART_IIR_ID;
  660. if (iir) {
  661. /* Clear interrupt */
  662. lsr = inb(iobase+UART_LSR);
  663. pr_debug("%s(), iir=%02x, lsr=%02x, iobase=%#x\n",
  664. __func__, iir, lsr, iobase);
  665. switch (iir)
  666. {
  667. case UART_IIR_RLSI:
  668. pr_debug("%s(), RLSI\n", __func__);
  669. break;
  670. case UART_IIR_RDI:
  671. /* Receive interrupt */
  672. ali_ircc_sir_receive(self);
  673. break;
  674. case UART_IIR_THRI:
  675. if (lsr & UART_LSR_THRE)
  676. {
  677. /* Transmitter ready for data */
  678. ali_ircc_sir_write_wakeup(self);
  679. }
  680. break;
  681. default:
  682. pr_debug("%s(), unhandled IIR=%#x\n",
  683. __func__, iir);
  684. break;
  685. }
  686. }
  687. return IRQ_RETVAL(iir);
  688. }
  689. /*
  690. * Function ali_ircc_sir_receive (self)
  691. *
  692. * Receive one frame from the infrared port
  693. *
  694. */
  695. static void ali_ircc_sir_receive(struct ali_ircc_cb *self)
  696. {
  697. int boguscount = 0;
  698. int iobase;
  699. IRDA_ASSERT(self != NULL, return;);
  700. iobase = self->io.sir_base;
  701. /*
  702. * Receive all characters in Rx FIFO, unwrap and unstuff them.
  703. * async_unwrap_char will deliver all found frames
  704. */
  705. do {
  706. async_unwrap_char(self->netdev, &self->netdev->stats, &self->rx_buff,
  707. inb(iobase+UART_RX));
  708. /* Make sure we don't stay here too long */
  709. if (boguscount++ > 32) {
  710. pr_debug("%s(), breaking!\n", __func__);
  711. break;
  712. }
  713. } while (inb(iobase+UART_LSR) & UART_LSR_DR);
  714. }
  715. /*
  716. * Function ali_ircc_sir_write_wakeup (tty)
  717. *
  718. * Called by the driver when there's room for more data. If we have
  719. * more packets to send, we send them here.
  720. *
  721. */
  722. static void ali_ircc_sir_write_wakeup(struct ali_ircc_cb *self)
  723. {
  724. int actual = 0;
  725. int iobase;
  726. IRDA_ASSERT(self != NULL, return;);
  727. iobase = self->io.sir_base;
  728. /* Finished with frame? */
  729. if (self->tx_buff.len > 0)
  730. {
  731. /* Write data left in transmit buffer */
  732. actual = ali_ircc_sir_write(iobase, self->io.fifo_size,
  733. self->tx_buff.data, self->tx_buff.len);
  734. self->tx_buff.data += actual;
  735. self->tx_buff.len -= actual;
  736. }
  737. else
  738. {
  739. if (self->new_speed)
  740. {
  741. /* We must wait until all data are gone */
  742. while(!(inb(iobase+UART_LSR) & UART_LSR_TEMT))
  743. pr_debug("%s(), UART_LSR_THRE\n", __func__);
  744. pr_debug("%s(), Changing speed! self->new_speed = %d\n",
  745. __func__, self->new_speed);
  746. ali_ircc_change_speed(self, self->new_speed);
  747. self->new_speed = 0;
  748. // benjamin 2000/11/10 06:32PM
  749. if (self->io.speed > 115200)
  750. {
  751. pr_debug("%s(), ali_ircc_change_speed from UART_LSR_TEMT\n",
  752. __func__);
  753. self->ier = IER_EOM;
  754. // SetCOMInterrupts(self, TRUE);
  755. return;
  756. }
  757. }
  758. else
  759. {
  760. netif_wake_queue(self->netdev);
  761. }
  762. self->netdev->stats.tx_packets++;
  763. /* Turn on receive interrupts */
  764. outb(UART_IER_RDI, iobase+UART_IER);
  765. }
  766. }
  767. static void ali_ircc_change_speed(struct ali_ircc_cb *self, __u32 baud)
  768. {
  769. struct net_device *dev = self->netdev;
  770. int iobase;
  771. pr_debug("%s(), setting speed = %d\n", __func__, baud);
  772. /* This function *must* be called with irq off and spin-lock.
  773. * - Jean II */
  774. iobase = self->io.fir_base;
  775. SetCOMInterrupts(self, FALSE); // 2000/11/24 11:43AM
  776. /* Go to MIR, FIR Speed */
  777. if (baud > 115200)
  778. {
  779. ali_ircc_fir_change_speed(self, baud);
  780. /* Install FIR xmit handler*/
  781. dev->netdev_ops = &ali_ircc_fir_ops;
  782. /* Enable Interuupt */
  783. self->ier = IER_EOM; // benjamin 2000/11/20 07:24PM
  784. /* Be ready for incoming frames */
  785. ali_ircc_dma_receive(self); // benajmin 2000/11/8 07:46PM not complete
  786. }
  787. /* Go to SIR Speed */
  788. else
  789. {
  790. ali_ircc_sir_change_speed(self, baud);
  791. /* Install SIR xmit handler*/
  792. dev->netdev_ops = &ali_ircc_sir_ops;
  793. }
  794. SetCOMInterrupts(self, TRUE); // 2000/11/24 11:43AM
  795. netif_wake_queue(self->netdev);
  796. }
  797. static void ali_ircc_fir_change_speed(struct ali_ircc_cb *priv, __u32 baud)
  798. {
  799. int iobase;
  800. struct ali_ircc_cb *self = priv;
  801. struct net_device *dev;
  802. IRDA_ASSERT(self != NULL, return;);
  803. dev = self->netdev;
  804. iobase = self->io.fir_base;
  805. pr_debug("%s(), self->io.speed = %d, change to speed = %d\n",
  806. __func__, self->io.speed, baud);
  807. /* Come from SIR speed */
  808. if(self->io.speed <=115200)
  809. {
  810. SIR2FIR(iobase);
  811. }
  812. /* Update accounting for new speed */
  813. self->io.speed = baud;
  814. // Set Dongle Speed mode
  815. ali_ircc_change_dongle_speed(self, baud);
  816. }
  817. /*
  818. * Function ali_sir_change_speed (self, speed)
  819. *
  820. * Set speed of IrDA port to specified baudrate
  821. *
  822. */
  823. static void ali_ircc_sir_change_speed(struct ali_ircc_cb *priv, __u32 speed)
  824. {
  825. struct ali_ircc_cb *self = priv;
  826. unsigned long flags;
  827. int iobase;
  828. int fcr; /* FIFO control reg */
  829. int lcr; /* Line control reg */
  830. int divisor;
  831. pr_debug("%s(), Setting speed to: %d\n", __func__, speed);
  832. IRDA_ASSERT(self != NULL, return;);
  833. iobase = self->io.sir_base;
  834. /* Come from MIR or FIR speed */
  835. if(self->io.speed >115200)
  836. {
  837. // Set Dongle Speed mode first
  838. ali_ircc_change_dongle_speed(self, speed);
  839. FIR2SIR(iobase);
  840. }
  841. // Clear Line and Auxiluary status registers 2000/11/24 11:47AM
  842. inb(iobase+UART_LSR);
  843. inb(iobase+UART_SCR);
  844. /* Update accounting for new speed */
  845. self->io.speed = speed;
  846. spin_lock_irqsave(&self->lock, flags);
  847. divisor = 115200/speed;
  848. fcr = UART_FCR_ENABLE_FIFO;
  849. /*
  850. * Use trigger level 1 to avoid 3 ms. timeout delay at 9600 bps, and
  851. * almost 1,7 ms at 19200 bps. At speeds above that we can just forget
  852. * about this timeout since it will always be fast enough.
  853. */
  854. if (self->io.speed < 38400)
  855. fcr |= UART_FCR_TRIGGER_1;
  856. else
  857. fcr |= UART_FCR_TRIGGER_14;
  858. /* IrDA ports use 8N1 */
  859. lcr = UART_LCR_WLEN8;
  860. outb(UART_LCR_DLAB | lcr, iobase+UART_LCR); /* Set DLAB */
  861. outb(divisor & 0xff, iobase+UART_DLL); /* Set speed */
  862. outb(divisor >> 8, iobase+UART_DLM);
  863. outb(lcr, iobase+UART_LCR); /* Set 8N1 */
  864. outb(fcr, iobase+UART_FCR); /* Enable FIFO's */
  865. /* without this, the connection will be broken after come back from FIR speed,
  866. but with this, the SIR connection is harder to established */
  867. outb((UART_MCR_DTR | UART_MCR_RTS | UART_MCR_OUT2), iobase+UART_MCR);
  868. spin_unlock_irqrestore(&self->lock, flags);
  869. }
  870. static void ali_ircc_change_dongle_speed(struct ali_ircc_cb *priv, int speed)
  871. {
  872. struct ali_ircc_cb *self = priv;
  873. int iobase,dongle_id;
  874. int tmp = 0;
  875. iobase = self->io.fir_base; /* or iobase = self->io.sir_base; */
  876. dongle_id = self->io.dongle_id;
  877. /* We are already locked, no need to do it again */
  878. pr_debug("%s(), Set Speed for %s , Speed = %d\n",
  879. __func__, dongle_types[dongle_id], speed);
  880. switch_bank(iobase, BANK2);
  881. tmp = inb(iobase+FIR_IRDA_CR);
  882. /* IBM type dongle */
  883. if(dongle_id == 0)
  884. {
  885. if(speed == 4000000)
  886. {
  887. // __ __
  888. // SD/MODE __| |__ __
  889. // __ __
  890. // IRTX __ __| |__
  891. // T1 T2 T3 T4 T5
  892. tmp &= ~IRDA_CR_HDLC; // HDLC=0
  893. tmp |= IRDA_CR_CRC; // CRC=1
  894. switch_bank(iobase, BANK2);
  895. outb(tmp, iobase+FIR_IRDA_CR);
  896. // T1 -> SD/MODE:0 IRTX:0
  897. tmp &= ~0x09;
  898. tmp |= 0x02;
  899. outb(tmp, iobase+FIR_IRDA_CR);
  900. udelay(2);
  901. // T2 -> SD/MODE:1 IRTX:0
  902. tmp &= ~0x01;
  903. tmp |= 0x0a;
  904. outb(tmp, iobase+FIR_IRDA_CR);
  905. udelay(2);
  906. // T3 -> SD/MODE:1 IRTX:1
  907. tmp |= 0x0b;
  908. outb(tmp, iobase+FIR_IRDA_CR);
  909. udelay(2);
  910. // T4 -> SD/MODE:0 IRTX:1
  911. tmp &= ~0x08;
  912. tmp |= 0x03;
  913. outb(tmp, iobase+FIR_IRDA_CR);
  914. udelay(2);
  915. // T5 -> SD/MODE:0 IRTX:0
  916. tmp &= ~0x09;
  917. tmp |= 0x02;
  918. outb(tmp, iobase+FIR_IRDA_CR);
  919. udelay(2);
  920. // reset -> Normal TX output Signal
  921. outb(tmp & ~0x02, iobase+FIR_IRDA_CR);
  922. }
  923. else /* speed <=1152000 */
  924. {
  925. // __
  926. // SD/MODE __| |__
  927. //
  928. // IRTX ________
  929. // T1 T2 T3
  930. /* MIR 115200, 57600 */
  931. if (speed==1152000)
  932. {
  933. tmp |= 0xA0; //HDLC=1, 1.152Mbps=1
  934. }
  935. else
  936. {
  937. tmp &=~0x80; //HDLC 0.576Mbps
  938. tmp |= 0x20; //HDLC=1,
  939. }
  940. tmp |= IRDA_CR_CRC; // CRC=1
  941. switch_bank(iobase, BANK2);
  942. outb(tmp, iobase+FIR_IRDA_CR);
  943. /* MIR 115200, 57600 */
  944. //switch_bank(iobase, BANK2);
  945. // T1 -> SD/MODE:0 IRTX:0
  946. tmp &= ~0x09;
  947. tmp |= 0x02;
  948. outb(tmp, iobase+FIR_IRDA_CR);
  949. udelay(2);
  950. // T2 -> SD/MODE:1 IRTX:0
  951. tmp &= ~0x01;
  952. tmp |= 0x0a;
  953. outb(tmp, iobase+FIR_IRDA_CR);
  954. // T3 -> SD/MODE:0 IRTX:0
  955. tmp &= ~0x09;
  956. tmp |= 0x02;
  957. outb(tmp, iobase+FIR_IRDA_CR);
  958. udelay(2);
  959. // reset -> Normal TX output Signal
  960. outb(tmp & ~0x02, iobase+FIR_IRDA_CR);
  961. }
  962. }
  963. else if (dongle_id == 1) /* HP HDSL-3600 */
  964. {
  965. switch(speed)
  966. {
  967. case 4000000:
  968. tmp &= ~IRDA_CR_HDLC; // HDLC=0
  969. break;
  970. case 1152000:
  971. tmp |= 0xA0; // HDLC=1, 1.152Mbps=1
  972. break;
  973. case 576000:
  974. tmp &=~0x80; // HDLC 0.576Mbps
  975. tmp |= 0x20; // HDLC=1,
  976. break;
  977. }
  978. tmp |= IRDA_CR_CRC; // CRC=1
  979. switch_bank(iobase, BANK2);
  980. outb(tmp, iobase+FIR_IRDA_CR);
  981. }
  982. else /* HP HDSL-1100 */
  983. {
  984. if(speed <= 115200) /* SIR */
  985. {
  986. tmp &= ~IRDA_CR_FIR_SIN; // HP sin select = 0
  987. switch_bank(iobase, BANK2);
  988. outb(tmp, iobase+FIR_IRDA_CR);
  989. }
  990. else /* MIR FIR */
  991. {
  992. switch(speed)
  993. {
  994. case 4000000:
  995. tmp &= ~IRDA_CR_HDLC; // HDLC=0
  996. break;
  997. case 1152000:
  998. tmp |= 0xA0; // HDLC=1, 1.152Mbps=1
  999. break;
  1000. case 576000:
  1001. tmp &=~0x80; // HDLC 0.576Mbps
  1002. tmp |= 0x20; // HDLC=1,
  1003. break;
  1004. }
  1005. tmp |= IRDA_CR_CRC; // CRC=1
  1006. tmp |= IRDA_CR_FIR_SIN; // HP sin select = 1
  1007. switch_bank(iobase, BANK2);
  1008. outb(tmp, iobase+FIR_IRDA_CR);
  1009. }
  1010. }
  1011. switch_bank(iobase, BANK0);
  1012. }
  1013. /*
  1014. * Function ali_ircc_sir_write (driver)
  1015. *
  1016. * Fill Tx FIFO with transmit data
  1017. *
  1018. */
  1019. static int ali_ircc_sir_write(int iobase, int fifo_size, __u8 *buf, int len)
  1020. {
  1021. int actual = 0;
  1022. /* Tx FIFO should be empty! */
  1023. if (!(inb(iobase+UART_LSR) & UART_LSR_THRE)) {
  1024. pr_debug("%s(), failed, fifo not empty!\n", __func__);
  1025. return 0;
  1026. }
  1027. /* Fill FIFO with current frame */
  1028. while ((fifo_size-- > 0) && (actual < len)) {
  1029. /* Transmit next byte */
  1030. outb(buf[actual], iobase+UART_TX);
  1031. actual++;
  1032. }
  1033. return actual;
  1034. }
  1035. /*
  1036. * Function ali_ircc_net_open (dev)
  1037. *
  1038. * Start the device
  1039. *
  1040. */
  1041. static int ali_ircc_net_open(struct net_device *dev)
  1042. {
  1043. struct ali_ircc_cb *self;
  1044. int iobase;
  1045. char hwname[32];
  1046. IRDA_ASSERT(dev != NULL, return -1;);
  1047. self = netdev_priv(dev);
  1048. IRDA_ASSERT(self != NULL, return 0;);
  1049. iobase = self->io.fir_base;
  1050. /* Request IRQ and install Interrupt Handler */
  1051. if (request_irq(self->io.irq, ali_ircc_interrupt, 0, dev->name, dev))
  1052. {
  1053. net_warn_ratelimited("%s, unable to allocate irq=%d\n",
  1054. ALI_IRCC_DRIVER_NAME, self->io.irq);
  1055. return -EAGAIN;
  1056. }
  1057. /*
  1058. * Always allocate the DMA channel after the IRQ, and clean up on
  1059. * failure.
  1060. */
  1061. if (request_dma(self->io.dma, dev->name)) {
  1062. net_warn_ratelimited("%s, unable to allocate dma=%d\n",
  1063. ALI_IRCC_DRIVER_NAME, self->io.dma);
  1064. free_irq(self->io.irq, dev);
  1065. return -EAGAIN;
  1066. }
  1067. /* Turn on interrups */
  1068. outb(UART_IER_RDI , iobase+UART_IER);
  1069. /* Ready to play! */
  1070. netif_start_queue(dev); //benjamin by irport
  1071. /* Give self a hardware name */
  1072. sprintf(hwname, "ALI-FIR @ 0x%03x", self->io.fir_base);
  1073. /*
  1074. * Open new IrLAP layer instance, now that everything should be
  1075. * initialized properly
  1076. */
  1077. self->irlap = irlap_open(dev, &self->qos, hwname);
  1078. return 0;
  1079. }
  1080. /*
  1081. * Function ali_ircc_net_close (dev)
  1082. *
  1083. * Stop the device
  1084. *
  1085. */
  1086. static int ali_ircc_net_close(struct net_device *dev)
  1087. {
  1088. struct ali_ircc_cb *self;
  1089. //int iobase;
  1090. IRDA_ASSERT(dev != NULL, return -1;);
  1091. self = netdev_priv(dev);
  1092. IRDA_ASSERT(self != NULL, return 0;);
  1093. /* Stop device */
  1094. netif_stop_queue(dev);
  1095. /* Stop and remove instance of IrLAP */
  1096. if (self->irlap)
  1097. irlap_close(self->irlap);
  1098. self->irlap = NULL;
  1099. disable_dma(self->io.dma);
  1100. /* Disable interrupts */
  1101. SetCOMInterrupts(self, FALSE);
  1102. free_irq(self->io.irq, dev);
  1103. free_dma(self->io.dma);
  1104. return 0;
  1105. }
  1106. /*
  1107. * Function ali_ircc_fir_hard_xmit (skb, dev)
  1108. *
  1109. * Transmit the frame
  1110. *
  1111. */
  1112. static netdev_tx_t ali_ircc_fir_hard_xmit(struct sk_buff *skb,
  1113. struct net_device *dev)
  1114. {
  1115. struct ali_ircc_cb *self;
  1116. unsigned long flags;
  1117. int iobase;
  1118. __u32 speed;
  1119. int mtt, diff;
  1120. self = netdev_priv(dev);
  1121. iobase = self->io.fir_base;
  1122. netif_stop_queue(dev);
  1123. /* Make sure tests *& speed change are atomic */
  1124. spin_lock_irqsave(&self->lock, flags);
  1125. /* Note : you should make sure that speed changes are not going
  1126. * to corrupt any outgoing frame. Look at nsc-ircc for the gory
  1127. * details - Jean II */
  1128. /* Check if we need to change the speed */
  1129. speed = irda_get_next_speed(skb);
  1130. if ((speed != self->io.speed) && (speed != -1)) {
  1131. /* Check for empty frame */
  1132. if (!skb->len) {
  1133. ali_ircc_change_speed(self, speed);
  1134. dev->trans_start = jiffies;
  1135. spin_unlock_irqrestore(&self->lock, flags);
  1136. dev_kfree_skb(skb);
  1137. return NETDEV_TX_OK;
  1138. } else
  1139. self->new_speed = speed;
  1140. }
  1141. /* Register and copy this frame to DMA memory */
  1142. self->tx_fifo.queue[self->tx_fifo.free].start = self->tx_fifo.tail;
  1143. self->tx_fifo.queue[self->tx_fifo.free].len = skb->len;
  1144. self->tx_fifo.tail += skb->len;
  1145. dev->stats.tx_bytes += skb->len;
  1146. skb_copy_from_linear_data(skb, self->tx_fifo.queue[self->tx_fifo.free].start,
  1147. skb->len);
  1148. self->tx_fifo.len++;
  1149. self->tx_fifo.free++;
  1150. /* Start transmit only if there is currently no transmit going on */
  1151. if (self->tx_fifo.len == 1)
  1152. {
  1153. /* Check if we must wait the min turn time or not */
  1154. mtt = irda_get_mtt(skb);
  1155. if (mtt)
  1156. {
  1157. /* Check how much time we have used already */
  1158. diff = ktime_us_delta(ktime_get(), self->stamp);
  1159. /* self->stamp is set from ali_ircc_dma_receive_complete() */
  1160. pr_debug("%s(), ******* diff = %d *******\n",
  1161. __func__, diff);
  1162. /* Check if the mtt is larger than the time we have
  1163. * already used by all the protocol processing
  1164. */
  1165. if (mtt > diff)
  1166. {
  1167. mtt -= diff;
  1168. /*
  1169. * Use timer if delay larger than 1000 us, and
  1170. * use udelay for smaller values which should
  1171. * be acceptable
  1172. */
  1173. if (mtt > 500)
  1174. {
  1175. /* Adjust for timer resolution */
  1176. mtt = (mtt+250) / 500; /* 4 discard, 5 get advanced, Let's round off */
  1177. pr_debug("%s(), ************** mtt = %d ***********\n",
  1178. __func__, mtt);
  1179. /* Setup timer */
  1180. if (mtt == 1) /* 500 us */
  1181. {
  1182. switch_bank(iobase, BANK1);
  1183. outb(TIMER_IIR_500, iobase+FIR_TIMER_IIR);
  1184. }
  1185. else if (mtt == 2) /* 1 ms */
  1186. {
  1187. switch_bank(iobase, BANK1);
  1188. outb(TIMER_IIR_1ms, iobase+FIR_TIMER_IIR);
  1189. }
  1190. else /* > 2ms -> 4ms */
  1191. {
  1192. switch_bank(iobase, BANK1);
  1193. outb(TIMER_IIR_2ms, iobase+FIR_TIMER_IIR);
  1194. }
  1195. /* Start timer */
  1196. outb(inb(iobase+FIR_CR) | CR_TIMER_EN, iobase+FIR_CR);
  1197. self->io.direction = IO_XMIT;
  1198. /* Enable timer interrupt */
  1199. self->ier = IER_TIMER;
  1200. SetCOMInterrupts(self, TRUE);
  1201. /* Timer will take care of the rest */
  1202. goto out;
  1203. }
  1204. else
  1205. udelay(mtt);
  1206. } // if (if (mtt > diff)
  1207. }// if (mtt)
  1208. /* Enable EOM interrupt */
  1209. self->ier = IER_EOM;
  1210. SetCOMInterrupts(self, TRUE);
  1211. /* Transmit frame */
  1212. ali_ircc_dma_xmit(self);
  1213. } // if (self->tx_fifo.len == 1)
  1214. out:
  1215. /* Not busy transmitting anymore if window is not full */
  1216. if (self->tx_fifo.free < MAX_TX_WINDOW)
  1217. netif_wake_queue(self->netdev);
  1218. /* Restore bank register */
  1219. switch_bank(iobase, BANK0);
  1220. dev->trans_start = jiffies;
  1221. spin_unlock_irqrestore(&self->lock, flags);
  1222. dev_kfree_skb(skb);
  1223. return NETDEV_TX_OK;
  1224. }
  1225. static void ali_ircc_dma_xmit(struct ali_ircc_cb *self)
  1226. {
  1227. int iobase, tmp;
  1228. unsigned char FIFO_OPTI, Hi, Lo;
  1229. iobase = self->io.fir_base;
  1230. /* FIFO threshold , this method comes from NDIS5 code */
  1231. if(self->tx_fifo.queue[self->tx_fifo.ptr].len < TX_FIFO_Threshold)
  1232. FIFO_OPTI = self->tx_fifo.queue[self->tx_fifo.ptr].len-1;
  1233. else
  1234. FIFO_OPTI = TX_FIFO_Threshold;
  1235. /* Disable DMA */
  1236. switch_bank(iobase, BANK1);
  1237. outb(inb(iobase+FIR_CR) & ~CR_DMA_EN, iobase+FIR_CR);
  1238. self->io.direction = IO_XMIT;
  1239. irda_setup_dma(self->io.dma,
  1240. ((u8 *)self->tx_fifo.queue[self->tx_fifo.ptr].start -
  1241. self->tx_buff.head) + self->tx_buff_dma,
  1242. self->tx_fifo.queue[self->tx_fifo.ptr].len,
  1243. DMA_TX_MODE);
  1244. /* Reset Tx FIFO */
  1245. switch_bank(iobase, BANK0);
  1246. outb(LCR_A_FIFO_RESET, iobase+FIR_LCR_A);
  1247. /* Set Tx FIFO threshold */
  1248. if (self->fifo_opti_buf!=FIFO_OPTI)
  1249. {
  1250. switch_bank(iobase, BANK1);
  1251. outb(FIFO_OPTI, iobase+FIR_FIFO_TR) ;
  1252. self->fifo_opti_buf=FIFO_OPTI;
  1253. }
  1254. /* Set Tx DMA threshold */
  1255. switch_bank(iobase, BANK1);
  1256. outb(TX_DMA_Threshold, iobase+FIR_DMA_TR);
  1257. /* Set max Tx frame size */
  1258. Hi = (self->tx_fifo.queue[self->tx_fifo.ptr].len >> 8) & 0x0f;
  1259. Lo = self->tx_fifo.queue[self->tx_fifo.ptr].len & 0xff;
  1260. switch_bank(iobase, BANK2);
  1261. outb(Hi, iobase+FIR_TX_DSR_HI);
  1262. outb(Lo, iobase+FIR_TX_DSR_LO);
  1263. /* Disable SIP , Disable Brick Wall (we don't support in TX mode), Change to TX mode */
  1264. switch_bank(iobase, BANK0);
  1265. tmp = inb(iobase+FIR_LCR_B);
  1266. tmp &= ~0x20; // Disable SIP
  1267. outb(((unsigned char)(tmp & 0x3f) | LCR_B_TX_MODE) & ~LCR_B_BW, iobase+FIR_LCR_B);
  1268. pr_debug("%s(), *** Change to TX mode: FIR_LCR_B = 0x%x ***\n",
  1269. __func__, inb(iobase + FIR_LCR_B));
  1270. outb(0, iobase+FIR_LSR);
  1271. /* Enable DMA and Burst Mode */
  1272. switch_bank(iobase, BANK1);
  1273. outb(inb(iobase+FIR_CR) | CR_DMA_EN | CR_DMA_BURST, iobase+FIR_CR);
  1274. switch_bank(iobase, BANK0);
  1275. }
  1276. static int ali_ircc_dma_xmit_complete(struct ali_ircc_cb *self)
  1277. {
  1278. int iobase;
  1279. int ret = TRUE;
  1280. iobase = self->io.fir_base;
  1281. /* Disable DMA */
  1282. switch_bank(iobase, BANK1);
  1283. outb(inb(iobase+FIR_CR) & ~CR_DMA_EN, iobase+FIR_CR);
  1284. /* Check for underrun! */
  1285. switch_bank(iobase, BANK0);
  1286. if((inb(iobase+FIR_LSR) & LSR_FRAME_ABORT) == LSR_FRAME_ABORT)
  1287. {
  1288. net_err_ratelimited("%s(), ********* LSR_FRAME_ABORT *********\n",
  1289. __func__);
  1290. self->netdev->stats.tx_errors++;
  1291. self->netdev->stats.tx_fifo_errors++;
  1292. }
  1293. else
  1294. {
  1295. self->netdev->stats.tx_packets++;
  1296. }
  1297. /* Check if we need to change the speed */
  1298. if (self->new_speed)
  1299. {
  1300. ali_ircc_change_speed(self, self->new_speed);
  1301. self->new_speed = 0;
  1302. }
  1303. /* Finished with this frame, so prepare for next */
  1304. self->tx_fifo.ptr++;
  1305. self->tx_fifo.len--;
  1306. /* Any frames to be sent back-to-back? */
  1307. if (self->tx_fifo.len)
  1308. {
  1309. ali_ircc_dma_xmit(self);
  1310. /* Not finished yet! */
  1311. ret = FALSE;
  1312. }
  1313. else
  1314. { /* Reset Tx FIFO info */
  1315. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  1316. self->tx_fifo.tail = self->tx_buff.head;
  1317. }
  1318. /* Make sure we have room for more frames */
  1319. if (self->tx_fifo.free < MAX_TX_WINDOW) {
  1320. /* Not busy transmitting anymore */
  1321. /* Tell the network layer, that we can accept more frames */
  1322. netif_wake_queue(self->netdev);
  1323. }
  1324. switch_bank(iobase, BANK0);
  1325. return ret;
  1326. }
  1327. /*
  1328. * Function ali_ircc_dma_receive (self)
  1329. *
  1330. * Get ready for receiving a frame. The device will initiate a DMA
  1331. * if it starts to receive a frame.
  1332. *
  1333. */
  1334. static int ali_ircc_dma_receive(struct ali_ircc_cb *self)
  1335. {
  1336. int iobase, tmp;
  1337. iobase = self->io.fir_base;
  1338. /* Reset Tx FIFO info */
  1339. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  1340. self->tx_fifo.tail = self->tx_buff.head;
  1341. /* Disable DMA */
  1342. switch_bank(iobase, BANK1);
  1343. outb(inb(iobase+FIR_CR) & ~CR_DMA_EN, iobase+FIR_CR);
  1344. /* Reset Message Count */
  1345. switch_bank(iobase, BANK0);
  1346. outb(0x07, iobase+FIR_LSR);
  1347. self->rcvFramesOverflow = FALSE;
  1348. self->LineStatus = inb(iobase+FIR_LSR) ;
  1349. /* Reset Rx FIFO info */
  1350. self->io.direction = IO_RECV;
  1351. self->rx_buff.data = self->rx_buff.head;
  1352. /* Reset Rx FIFO */
  1353. // switch_bank(iobase, BANK0);
  1354. outb(LCR_A_FIFO_RESET, iobase+FIR_LCR_A);
  1355. self->st_fifo.len = self->st_fifo.pending_bytes = 0;
  1356. self->st_fifo.tail = self->st_fifo.head = 0;
  1357. irda_setup_dma(self->io.dma, self->rx_buff_dma, self->rx_buff.truesize,
  1358. DMA_RX_MODE);
  1359. /* Set Receive Mode,Brick Wall */
  1360. //switch_bank(iobase, BANK0);
  1361. tmp = inb(iobase+FIR_LCR_B);
  1362. outb((unsigned char)(tmp &0x3f) | LCR_B_RX_MODE | LCR_B_BW , iobase + FIR_LCR_B); // 2000/12/1 05:16PM
  1363. pr_debug("%s(), *** Change To RX mode: FIR_LCR_B = 0x%x ***\n",
  1364. __func__, inb(iobase + FIR_LCR_B));
  1365. /* Set Rx Threshold */
  1366. switch_bank(iobase, BANK1);
  1367. outb(RX_FIFO_Threshold, iobase+FIR_FIFO_TR);
  1368. outb(RX_DMA_Threshold, iobase+FIR_DMA_TR);
  1369. /* Enable DMA and Burst Mode */
  1370. // switch_bank(iobase, BANK1);
  1371. outb(CR_DMA_EN | CR_DMA_BURST, iobase+FIR_CR);
  1372. switch_bank(iobase, BANK0);
  1373. return 0;
  1374. }
  1375. static int ali_ircc_dma_receive_complete(struct ali_ircc_cb *self)
  1376. {
  1377. struct st_fifo *st_fifo;
  1378. struct sk_buff *skb;
  1379. __u8 status, MessageCount;
  1380. int len, i, iobase, val;
  1381. st_fifo = &self->st_fifo;
  1382. iobase = self->io.fir_base;
  1383. switch_bank(iobase, BANK0);
  1384. MessageCount = inb(iobase+ FIR_LSR)&0x07;
  1385. if (MessageCount > 0)
  1386. pr_debug("%s(), Message count = %d\n", __func__, MessageCount);
  1387. for (i=0; i<=MessageCount; i++)
  1388. {
  1389. /* Bank 0 */
  1390. switch_bank(iobase, BANK0);
  1391. status = inb(iobase+FIR_LSR);
  1392. switch_bank(iobase, BANK2);
  1393. len = inb(iobase+FIR_RX_DSR_HI) & 0x0f;
  1394. len = len << 8;
  1395. len |= inb(iobase+FIR_RX_DSR_LO);
  1396. pr_debug("%s(), RX Length = 0x%.2x,\n", __func__ , len);
  1397. pr_debug("%s(), RX Status = 0x%.2x,\n", __func__ , status);
  1398. if (st_fifo->tail >= MAX_RX_WINDOW) {
  1399. pr_debug("%s(), window is full!\n", __func__);
  1400. continue;
  1401. }
  1402. st_fifo->entries[st_fifo->tail].status = status;
  1403. st_fifo->entries[st_fifo->tail].len = len;
  1404. st_fifo->pending_bytes += len;
  1405. st_fifo->tail++;
  1406. st_fifo->len++;
  1407. }
  1408. for (i=0; i<=MessageCount; i++)
  1409. {
  1410. /* Get first entry */
  1411. status = st_fifo->entries[st_fifo->head].status;
  1412. len = st_fifo->entries[st_fifo->head].len;
  1413. st_fifo->pending_bytes -= len;
  1414. st_fifo->head++;
  1415. st_fifo->len--;
  1416. /* Check for errors */
  1417. if ((status & 0xd8) || self->rcvFramesOverflow || (len==0))
  1418. {
  1419. pr_debug("%s(), ************* RX Errors ************\n",
  1420. __func__);
  1421. /* Skip frame */
  1422. self->netdev->stats.rx_errors++;
  1423. self->rx_buff.data += len;
  1424. if (status & LSR_FIFO_UR)
  1425. {
  1426. self->netdev->stats.rx_frame_errors++;
  1427. pr_debug("%s(), ************* FIFO Errors ************\n",
  1428. __func__);
  1429. }
  1430. if (status & LSR_FRAME_ERROR)
  1431. {
  1432. self->netdev->stats.rx_frame_errors++;
  1433. pr_debug("%s(), ************* FRAME Errors ************\n",
  1434. __func__);
  1435. }
  1436. if (status & LSR_CRC_ERROR)
  1437. {
  1438. self->netdev->stats.rx_crc_errors++;
  1439. pr_debug("%s(), ************* CRC Errors ************\n",
  1440. __func__);
  1441. }
  1442. if(self->rcvFramesOverflow)
  1443. {
  1444. self->netdev->stats.rx_frame_errors++;
  1445. pr_debug("%s(), ************* Overran DMA buffer ************\n",
  1446. __func__);
  1447. }
  1448. if(len == 0)
  1449. {
  1450. self->netdev->stats.rx_frame_errors++;
  1451. pr_debug("%s(), ********** Receive Frame Size = 0 *********\n",
  1452. __func__);
  1453. }
  1454. }
  1455. else
  1456. {
  1457. if (st_fifo->pending_bytes < 32)
  1458. {
  1459. switch_bank(iobase, BANK0);
  1460. val = inb(iobase+FIR_BSR);
  1461. if ((val& BSR_FIFO_NOT_EMPTY)== 0x80)
  1462. {
  1463. pr_debug("%s(), ************* BSR_FIFO_NOT_EMPTY ************\n",
  1464. __func__);
  1465. /* Put this entry back in fifo */
  1466. st_fifo->head--;
  1467. st_fifo->len++;
  1468. st_fifo->pending_bytes += len;
  1469. st_fifo->entries[st_fifo->head].status = status;
  1470. st_fifo->entries[st_fifo->head].len = len;
  1471. /*
  1472. * DMA not finished yet, so try again
  1473. * later, set timer value, resolution
  1474. * 500 us
  1475. */
  1476. switch_bank(iobase, BANK1);
  1477. outb(TIMER_IIR_500, iobase+FIR_TIMER_IIR); // 2001/1/2 05:07PM
  1478. /* Enable Timer */
  1479. outb(inb(iobase+FIR_CR) | CR_TIMER_EN, iobase+FIR_CR);
  1480. return FALSE; /* I'll be back! */
  1481. }
  1482. }
  1483. /*
  1484. * Remember the time we received this frame, so we can
  1485. * reduce the min turn time a bit since we will know
  1486. * how much time we have used for protocol processing
  1487. */
  1488. self->stamp = ktime_get();
  1489. skb = dev_alloc_skb(len+1);
  1490. if (skb == NULL)
  1491. {
  1492. self->netdev->stats.rx_dropped++;
  1493. return FALSE;
  1494. }
  1495. /* Make sure IP header gets aligned */
  1496. skb_reserve(skb, 1);
  1497. /* Copy frame without CRC, CRC is removed by hardware*/
  1498. skb_put(skb, len);
  1499. skb_copy_to_linear_data(skb, self->rx_buff.data, len);
  1500. /* Move to next frame */
  1501. self->rx_buff.data += len;
  1502. self->netdev->stats.rx_bytes += len;
  1503. self->netdev->stats.rx_packets++;
  1504. skb->dev = self->netdev;
  1505. skb_reset_mac_header(skb);
  1506. skb->protocol = htons(ETH_P_IRDA);
  1507. netif_rx(skb);
  1508. }
  1509. }
  1510. switch_bank(iobase, BANK0);
  1511. return TRUE;
  1512. }
  1513. /*
  1514. * Function ali_ircc_sir_hard_xmit (skb, dev)
  1515. *
  1516. * Transmit the frame!
  1517. *
  1518. */
  1519. static netdev_tx_t ali_ircc_sir_hard_xmit(struct sk_buff *skb,
  1520. struct net_device *dev)
  1521. {
  1522. struct ali_ircc_cb *self;
  1523. unsigned long flags;
  1524. int iobase;
  1525. __u32 speed;
  1526. IRDA_ASSERT(dev != NULL, return NETDEV_TX_OK;);
  1527. self = netdev_priv(dev);
  1528. IRDA_ASSERT(self != NULL, return NETDEV_TX_OK;);
  1529. iobase = self->io.sir_base;
  1530. netif_stop_queue(dev);
  1531. /* Make sure tests *& speed change are atomic */
  1532. spin_lock_irqsave(&self->lock, flags);
  1533. /* Note : you should make sure that speed changes are not going
  1534. * to corrupt any outgoing frame. Look at nsc-ircc for the gory
  1535. * details - Jean II */
  1536. /* Check if we need to change the speed */
  1537. speed = irda_get_next_speed(skb);
  1538. if ((speed != self->io.speed) && (speed != -1)) {
  1539. /* Check for empty frame */
  1540. if (!skb->len) {
  1541. ali_ircc_change_speed(self, speed);
  1542. dev->trans_start = jiffies;
  1543. spin_unlock_irqrestore(&self->lock, flags);
  1544. dev_kfree_skb(skb);
  1545. return NETDEV_TX_OK;
  1546. } else
  1547. self->new_speed = speed;
  1548. }
  1549. /* Init tx buffer */
  1550. self->tx_buff.data = self->tx_buff.head;
  1551. /* Copy skb to tx_buff while wrapping, stuffing and making CRC */
  1552. self->tx_buff.len = async_wrap_skb(skb, self->tx_buff.data,
  1553. self->tx_buff.truesize);
  1554. self->netdev->stats.tx_bytes += self->tx_buff.len;
  1555. /* Turn on transmit finished interrupt. Will fire immediately! */
  1556. outb(UART_IER_THRI, iobase+UART_IER);
  1557. dev->trans_start = jiffies;
  1558. spin_unlock_irqrestore(&self->lock, flags);
  1559. dev_kfree_skb(skb);
  1560. return NETDEV_TX_OK;
  1561. }
  1562. /*
  1563. * Function ali_ircc_net_ioctl (dev, rq, cmd)
  1564. *
  1565. * Process IOCTL commands for this device
  1566. *
  1567. */
  1568. static int ali_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  1569. {
  1570. struct if_irda_req *irq = (struct if_irda_req *) rq;
  1571. struct ali_ircc_cb *self;
  1572. unsigned long flags;
  1573. int ret = 0;
  1574. IRDA_ASSERT(dev != NULL, return -1;);
  1575. self = netdev_priv(dev);
  1576. IRDA_ASSERT(self != NULL, return -1;);
  1577. pr_debug("%s(), %s, (cmd=0x%X)\n", __func__ , dev->name, cmd);
  1578. switch (cmd) {
  1579. case SIOCSBANDWIDTH: /* Set bandwidth */
  1580. pr_debug("%s(), SIOCSBANDWIDTH\n", __func__);
  1581. /*
  1582. * This function will also be used by IrLAP to change the
  1583. * speed, so we still must allow for speed change within
  1584. * interrupt context.
  1585. */
  1586. if (!in_interrupt() && !capable(CAP_NET_ADMIN))
  1587. return -EPERM;
  1588. spin_lock_irqsave(&self->lock, flags);
  1589. ali_ircc_change_speed(self, irq->ifr_baudrate);
  1590. spin_unlock_irqrestore(&self->lock, flags);
  1591. break;
  1592. case SIOCSMEDIABUSY: /* Set media busy */
  1593. pr_debug("%s(), SIOCSMEDIABUSY\n", __func__);
  1594. if (!capable(CAP_NET_ADMIN))
  1595. return -EPERM;
  1596. irda_device_set_media_busy(self->netdev, TRUE);
  1597. break;
  1598. case SIOCGRECEIVING: /* Check if we are receiving right now */
  1599. pr_debug("%s(), SIOCGRECEIVING\n", __func__);
  1600. /* This is protected */
  1601. irq->ifr_receiving = ali_ircc_is_receiving(self);
  1602. break;
  1603. default:
  1604. ret = -EOPNOTSUPP;
  1605. }
  1606. return ret;
  1607. }
  1608. /*
  1609. * Function ali_ircc_is_receiving (self)
  1610. *
  1611. * Return TRUE is we are currently receiving a frame
  1612. *
  1613. */
  1614. static int ali_ircc_is_receiving(struct ali_ircc_cb *self)
  1615. {
  1616. unsigned long flags;
  1617. int status = FALSE;
  1618. int iobase;
  1619. IRDA_ASSERT(self != NULL, return FALSE;);
  1620. spin_lock_irqsave(&self->lock, flags);
  1621. if (self->io.speed > 115200)
  1622. {
  1623. iobase = self->io.fir_base;
  1624. switch_bank(iobase, BANK1);
  1625. if((inb(iobase+FIR_FIFO_FR) & 0x3f) != 0)
  1626. {
  1627. /* We are receiving something */
  1628. pr_debug("%s(), We are receiving something\n",
  1629. __func__);
  1630. status = TRUE;
  1631. }
  1632. switch_bank(iobase, BANK0);
  1633. }
  1634. else
  1635. {
  1636. status = (self->rx_buff.state != OUTSIDE_FRAME);
  1637. }
  1638. spin_unlock_irqrestore(&self->lock, flags);
  1639. return status;
  1640. }
  1641. static int ali_ircc_suspend(struct platform_device *dev, pm_message_t state)
  1642. {
  1643. struct ali_ircc_cb *self = platform_get_drvdata(dev);
  1644. net_info_ratelimited("%s, Suspending\n", ALI_IRCC_DRIVER_NAME);
  1645. if (self->io.suspended)
  1646. return 0;
  1647. ali_ircc_net_close(self->netdev);
  1648. self->io.suspended = 1;
  1649. return 0;
  1650. }
  1651. static int ali_ircc_resume(struct platform_device *dev)
  1652. {
  1653. struct ali_ircc_cb *self = platform_get_drvdata(dev);
  1654. if (!self->io.suspended)
  1655. return 0;
  1656. ali_ircc_net_open(self->netdev);
  1657. net_info_ratelimited("%s, Waking up\n", ALI_IRCC_DRIVER_NAME);
  1658. self->io.suspended = 0;
  1659. return 0;
  1660. }
  1661. /* ALi Chip Function */
  1662. static void SetCOMInterrupts(struct ali_ircc_cb *self , unsigned char enable)
  1663. {
  1664. unsigned char newMask;
  1665. int iobase = self->io.fir_base; /* or sir_base */
  1666. pr_debug("%s(), -------- Start -------- ( Enable = %d )\n",
  1667. __func__, enable);
  1668. /* Enable the interrupt which we wish to */
  1669. if (enable){
  1670. if (self->io.direction == IO_XMIT)
  1671. {
  1672. if (self->io.speed > 115200) /* FIR, MIR */
  1673. {
  1674. newMask = self->ier;
  1675. }
  1676. else /* SIR */
  1677. {
  1678. newMask = UART_IER_THRI | UART_IER_RDI;
  1679. }
  1680. }
  1681. else {
  1682. if (self->io.speed > 115200) /* FIR, MIR */
  1683. {
  1684. newMask = self->ier;
  1685. }
  1686. else /* SIR */
  1687. {
  1688. newMask = UART_IER_RDI;
  1689. }
  1690. }
  1691. }
  1692. else /* Disable all the interrupts */
  1693. {
  1694. newMask = 0x00;
  1695. }
  1696. //SIR and FIR has different registers
  1697. if (self->io.speed > 115200)
  1698. {
  1699. switch_bank(iobase, BANK0);
  1700. outb(newMask, iobase+FIR_IER);
  1701. }
  1702. else
  1703. outb(newMask, iobase+UART_IER);
  1704. }
  1705. static void SIR2FIR(int iobase)
  1706. {
  1707. //unsigned char tmp;
  1708. /* Already protected (change_speed() or setup()), no need to lock.
  1709. * Jean II */
  1710. outb(0x28, iobase+UART_MCR);
  1711. outb(0x68, iobase+UART_MCR);
  1712. outb(0x88, iobase+UART_MCR);
  1713. outb(0x60, iobase+FIR_MCR); /* Master Reset */
  1714. outb(0x20, iobase+FIR_MCR); /* Master Interrupt Enable */
  1715. //tmp = inb(iobase+FIR_LCR_B); /* SIP enable */
  1716. //tmp |= 0x20;
  1717. //outb(tmp, iobase+FIR_LCR_B);
  1718. }
  1719. static void FIR2SIR(int iobase)
  1720. {
  1721. unsigned char val;
  1722. /* Already protected (change_speed() or setup()), no need to lock.
  1723. * Jean II */
  1724. outb(0x20, iobase+FIR_MCR); /* IRQ to low */
  1725. outb(0x00, iobase+UART_IER);
  1726. outb(0xA0, iobase+FIR_MCR); /* Don't set master reset */
  1727. outb(0x00, iobase+UART_FCR);
  1728. outb(0x07, iobase+UART_FCR);
  1729. val = inb(iobase+UART_RX);
  1730. val = inb(iobase+UART_LSR);
  1731. val = inb(iobase+UART_MSR);
  1732. }
  1733. MODULE_AUTHOR("Benjamin Kong <benjamin_kong@ali.com.tw>");
  1734. MODULE_DESCRIPTION("ALi FIR Controller Driver");
  1735. MODULE_LICENSE("GPL");
  1736. MODULE_ALIAS("platform:" ALI_IRCC_DRIVER_NAME);
  1737. module_param_array(io, int, NULL, 0);
  1738. MODULE_PARM_DESC(io, "Base I/O addresses");
  1739. module_param_array(irq, int, NULL, 0);
  1740. MODULE_PARM_DESC(irq, "IRQ lines");
  1741. module_param_array(dma, int, NULL, 0);
  1742. MODULE_PARM_DESC(dma, "DMA channels");
  1743. module_init(ali_ircc_init);
  1744. module_exit(ali_ircc_cleanup);