qlcnic.h 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/irq.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/io.h>
  27. #include <asm/byteorder.h>
  28. #include <linux/bitops.h>
  29. #include <linux/if_vlan.h>
  30. #include "qlcnic_hdr.h"
  31. #include "qlcnic_hw.h"
  32. #include "qlcnic_83xx_hw.h"
  33. #include "qlcnic_dcb.h"
  34. #define _QLCNIC_LINUX_MAJOR 5
  35. #define _QLCNIC_LINUX_MINOR 3
  36. #define _QLCNIC_LINUX_SUBVERSION 62
  37. #define QLCNIC_LINUX_VERSIONID "5.3.62"
  38. #define QLCNIC_DRV_IDC_VER 0x01
  39. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  40. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  41. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  42. #define _major(v) (((v) >> 24) & 0xff)
  43. #define _minor(v) (((v) >> 16) & 0xff)
  44. #define _build(v) ((v) & 0xffff)
  45. /* version in image has weird encoding:
  46. * 7:0 - major
  47. * 15:8 - minor
  48. * 31:16 - build (little endian)
  49. */
  50. #define QLCNIC_DECODE_VERSION(v) \
  51. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  52. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  53. #define QLCNIC_NUM_FLASH_SECTORS (64)
  54. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  55. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  56. * QLCNIC_FLASH_SECTOR_SIZE)
  57. #define RCV_DESC_RINGSIZE(rds_ring) \
  58. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  59. #define RCV_BUFF_RINGSIZE(rds_ring) \
  60. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  61. #define STATUS_DESC_RINGSIZE(sds_ring) \
  62. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  63. #define TX_BUFF_RINGSIZE(tx_ring) \
  64. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  65. #define TX_DESC_RINGSIZE(tx_ring) \
  66. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  67. #define QLCNIC_P3P_A0 0x50
  68. #define QLCNIC_P3P_C0 0x58
  69. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  70. #define FIRST_PAGE_GROUP_START 0
  71. #define FIRST_PAGE_GROUP_END 0x100000
  72. #define P3P_MAX_MTU (9600)
  73. #define P3P_MIN_MTU (68)
  74. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  75. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  76. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  77. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  78. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  79. /* Tx defines */
  80. #define QLCNIC_MAX_FRAGS_PER_TX 14
  81. #define MAX_TSO_HEADER_DESC 2
  82. #define MGMT_CMD_DESC_RESV 4
  83. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  84. + MGMT_CMD_DESC_RESV)
  85. #define QLCNIC_MAX_TX_TIMEOUTS 2
  86. /* Driver will use 1 Tx ring in INT-x/MSI/SRIOV mode. */
  87. #define QLCNIC_SINGLE_RING 1
  88. #define QLCNIC_DEF_SDS_RINGS 4
  89. #define QLCNIC_DEF_TX_RINGS 4
  90. #define QLCNIC_MAX_VNIC_TX_RINGS 4
  91. #define QLCNIC_MAX_VNIC_SDS_RINGS 4
  92. #define QLCNIC_83XX_MINIMUM_VECTOR 3
  93. #define QLCNIC_82XX_MINIMUM_VECTOR 2
  94. enum qlcnic_queue_type {
  95. QLCNIC_TX_QUEUE = 1,
  96. QLCNIC_RX_QUEUE,
  97. };
  98. /* Operational mode for driver */
  99. #define QLCNIC_VNIC_MODE 0xFF
  100. #define QLCNIC_DEFAULT_MODE 0x0
  101. /* Virtual NIC function count */
  102. #define QLC_DEFAULT_VNIC_COUNT 8
  103. #define QLC_84XX_VNIC_COUNT 16
  104. /*
  105. * Following are the states of the Phantom. Phantom will set them and
  106. * Host will read to check if the fields are correct.
  107. */
  108. #define PHAN_INITIALIZE_FAILED 0xffff
  109. #define PHAN_INITIALIZE_COMPLETE 0xff01
  110. /* Host writes the following to notify that it has done the init-handshake */
  111. #define PHAN_INITIALIZE_ACK 0xf00f
  112. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  113. #define NUM_RCV_DESC_RINGS 3
  114. #define RCV_RING_NORMAL 0
  115. #define RCV_RING_JUMBO 1
  116. #define MIN_CMD_DESCRIPTORS 64
  117. #define MIN_RCV_DESCRIPTORS 64
  118. #define MIN_JUMBO_DESCRIPTORS 32
  119. #define MAX_CMD_DESCRIPTORS 1024
  120. #define MAX_RCV_DESCRIPTORS_1G 4096
  121. #define MAX_RCV_DESCRIPTORS_10G 8192
  122. #define MAX_RCV_DESCRIPTORS_VF 2048
  123. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  124. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  125. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  126. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  127. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  128. #define MAX_RDS_RINGS 2
  129. #define get_next_index(index, length) \
  130. (((index) + 1) & ((length) - 1))
  131. /*
  132. * Following data structures describe the descriptors that will be used.
  133. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  134. * we are doing LSO (above the 1500 size packet) only.
  135. */
  136. struct cmd_desc_type0 {
  137. u8 tcp_hdr_offset; /* For LSO only */
  138. u8 ip_hdr_offset; /* For LSO only */
  139. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  140. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  141. __le64 addr_buffer2;
  142. __le16 encap_descr; /* 15:10 offset of outer L3 header,
  143. * 9:6 number of 32bit words in outer L3 header,
  144. * 5 offload outer L4 checksum,
  145. * 4 offload outer L3 checksum,
  146. * 3 Inner L4 type, TCP=0, UDP=1,
  147. * 2 Inner L3 type, IPv4=0, IPv6=1,
  148. * 1 Outer L3 type,IPv4=0, IPv6=1,
  149. * 0 type of encapsulation, GRE=0, VXLAN=1
  150. */
  151. __le16 mss;
  152. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  153. u8 hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  154. u8 outer_hdr_length; /* Encapsulation only */
  155. u8 rsvd1;
  156. __le64 addr_buffer3;
  157. __le64 addr_buffer1;
  158. __le16 buffer_length[4];
  159. __le64 addr_buffer4;
  160. u8 eth_addr[ETH_ALEN];
  161. __le16 vlan_TCI; /* In case of encapsulation,
  162. * this is for outer VLAN
  163. */
  164. } __attribute__ ((aligned(64)));
  165. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  166. struct rcv_desc {
  167. __le16 reference_handle;
  168. __le16 reserved;
  169. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  170. __le64 addr_buffer;
  171. } __packed;
  172. struct status_desc {
  173. __le64 status_desc_data[2];
  174. } __attribute__ ((aligned(16)));
  175. /* UNIFIED ROMIMAGE */
  176. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  177. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  178. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  179. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  180. /*Offsets */
  181. #define QLCNIC_UNI_CHIP_REV_OFF 10
  182. #define QLCNIC_UNI_FLAGS_OFF 11
  183. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  184. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  185. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  186. struct uni_table_desc{
  187. __le32 findex;
  188. __le32 num_entries;
  189. __le32 entry_size;
  190. __le32 reserved[5];
  191. };
  192. struct uni_data_desc{
  193. __le32 findex;
  194. __le32 size;
  195. __le32 reserved[5];
  196. };
  197. /* Flash Defines and Structures */
  198. #define QLCNIC_FLT_LOCATION 0x3F1000
  199. #define QLCNIC_FDT_LOCATION 0x3F0000
  200. #define QLCNIC_B0_FW_IMAGE_REGION 0x74
  201. #define QLCNIC_C0_FW_IMAGE_REGION 0x97
  202. #define QLCNIC_BOOTLD_REGION 0X72
  203. struct qlcnic_flt_header {
  204. u16 version;
  205. u16 len;
  206. u16 checksum;
  207. u16 reserved;
  208. };
  209. struct qlcnic_flt_entry {
  210. u8 region;
  211. u8 reserved0;
  212. u8 attrib;
  213. u8 reserved1;
  214. u32 size;
  215. u32 start_addr;
  216. u32 end_addr;
  217. };
  218. /* Flash Descriptor Table */
  219. struct qlcnic_fdt {
  220. u32 valid;
  221. u16 ver;
  222. u16 len;
  223. u16 cksum;
  224. u16 unused;
  225. u8 model[16];
  226. u8 mfg_id;
  227. u16 id;
  228. u8 flag;
  229. u8 erase_cmd;
  230. u8 alt_erase_cmd;
  231. u8 write_enable_cmd;
  232. u8 write_enable_bits;
  233. u8 write_statusreg_cmd;
  234. u8 unprotected_sec_cmd;
  235. u8 read_manuf_cmd;
  236. u32 block_size;
  237. u32 alt_block_size;
  238. u32 flash_size;
  239. u32 write_enable_data;
  240. u8 readid_addr_len;
  241. u8 write_disable_bits;
  242. u8 read_dev_id_len;
  243. u8 chip_erase_cmd;
  244. u16 read_timeo;
  245. u8 protected_sec_cmd;
  246. u8 resvd[65];
  247. };
  248. /* Magic number to let user know flash is programmed */
  249. #define QLCNIC_BDINFO_MAGIC 0x12345678
  250. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  251. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  252. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  253. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  254. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  255. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  256. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  257. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  258. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  259. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  260. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  261. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  262. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  263. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  264. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  265. /* Flash memory map */
  266. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  267. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  268. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  269. #define QLCNIC_USER_START 0x3E8000 /* Firmware info */
  270. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  271. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  272. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  273. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  274. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  275. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  276. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  277. #define QLCNIC_UNIFIED_ROMIMAGE 0
  278. #define QLCNIC_FLASH_ROMIMAGE 1
  279. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  280. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  281. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  282. extern char qlcnic_driver_name[];
  283. extern int qlcnic_use_msi;
  284. extern int qlcnic_use_msi_x;
  285. extern int qlcnic_auto_fw_reset;
  286. extern int qlcnic_load_fw_file;
  287. /* Number of status descriptors to handle per interrupt */
  288. #define MAX_STATUS_HANDLE (64)
  289. /*
  290. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  291. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  292. */
  293. struct qlcnic_skb_frag {
  294. u64 dma;
  295. u64 length;
  296. };
  297. /* Following defines are for the state of the buffers */
  298. #define QLCNIC_BUFFER_FREE 0
  299. #define QLCNIC_BUFFER_BUSY 1
  300. /*
  301. * There will be one qlcnic_buffer per skb packet. These will be
  302. * used to save the dma info for pci_unmap_page()
  303. */
  304. struct qlcnic_cmd_buffer {
  305. struct sk_buff *skb;
  306. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  307. u32 frag_count;
  308. };
  309. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  310. struct qlcnic_rx_buffer {
  311. u16 ref_handle;
  312. struct sk_buff *skb;
  313. struct list_head list;
  314. u64 dma;
  315. };
  316. /* Board types */
  317. #define QLCNIC_GBE 0x01
  318. #define QLCNIC_XGBE 0x02
  319. /*
  320. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  321. * adjusted based on configured MTU.
  322. */
  323. #define QLCNIC_INTR_COAL_TYPE_RX 1
  324. #define QLCNIC_INTR_COAL_TYPE_TX 2
  325. #define QLCNIC_INTR_COAL_TYPE_RX_TX 3
  326. #define QLCNIC_DEF_INTR_COALESCE_RX_TIME_US 3
  327. #define QLCNIC_DEF_INTR_COALESCE_RX_PACKETS 256
  328. #define QLCNIC_DEF_INTR_COALESCE_TX_TIME_US 64
  329. #define QLCNIC_DEF_INTR_COALESCE_TX_PACKETS 64
  330. #define QLCNIC_INTR_DEFAULT 0x04
  331. #define QLCNIC_CONFIG_INTR_COALESCE 3
  332. #define QLCNIC_DEV_INFO_SIZE 2
  333. struct qlcnic_nic_intr_coalesce {
  334. u8 type;
  335. u8 sts_ring_mask;
  336. u16 rx_packets;
  337. u16 rx_time_us;
  338. u16 tx_packets;
  339. u16 tx_time_us;
  340. u16 flag;
  341. u32 timer_out;
  342. };
  343. struct qlcnic_83xx_dump_template_hdr {
  344. u32 type;
  345. u32 offset;
  346. u32 size;
  347. u32 cap_mask;
  348. u32 num_entries;
  349. u32 version;
  350. u32 timestamp;
  351. u32 checksum;
  352. u32 drv_cap_mask;
  353. u32 sys_info[3];
  354. u32 saved_state[16];
  355. u32 cap_sizes[8];
  356. u32 ocm_wnd_reg[16];
  357. u32 rsvd[0];
  358. };
  359. struct qlcnic_82xx_dump_template_hdr {
  360. u32 type;
  361. u32 offset;
  362. u32 size;
  363. u32 cap_mask;
  364. u32 num_entries;
  365. u32 version;
  366. u32 timestamp;
  367. u32 checksum;
  368. u32 drv_cap_mask;
  369. u32 sys_info[3];
  370. u32 saved_state[16];
  371. u32 cap_sizes[8];
  372. u32 rsvd[7];
  373. u32 capabilities;
  374. u32 rsvd1[0];
  375. };
  376. #define QLC_PEX_DMA_READ_SIZE (PAGE_SIZE * 16)
  377. struct qlcnic_fw_dump {
  378. u8 clr; /* flag to indicate if dump is cleared */
  379. bool enable; /* enable/disable dump */
  380. u32 size; /* total size of the dump */
  381. u32 cap_mask; /* Current capture mask */
  382. void *data; /* dump data area */
  383. void *tmpl_hdr;
  384. dma_addr_t phys_addr;
  385. void *dma_buffer;
  386. bool use_pex_dma;
  387. /* Read only elements which are common between 82xx and 83xx
  388. * template header. Update these values immediately after we read
  389. * template header from Firmware
  390. */
  391. u32 tmpl_hdr_size;
  392. u32 version;
  393. u32 num_entries;
  394. u32 offset;
  395. };
  396. /*
  397. * One hardware_context{} per adapter
  398. * contains interrupt info as well shared hardware info.
  399. */
  400. struct qlcnic_hardware_context {
  401. void __iomem *pci_base0;
  402. void __iomem *ocm_win_crb;
  403. unsigned long pci_len0;
  404. rwlock_t crb_lock;
  405. struct mutex mem_lock;
  406. u8 revision_id;
  407. u8 pci_func;
  408. u8 linkup;
  409. u8 loopback_state;
  410. u8 beacon_state;
  411. u8 has_link_events;
  412. u8 fw_type;
  413. u8 physical_port;
  414. u8 reset_context;
  415. u8 msix_supported;
  416. u8 max_mac_filters;
  417. u8 mc_enabled;
  418. u8 max_mc_count;
  419. u8 diag_test;
  420. u8 num_msix;
  421. u8 nic_mode;
  422. int diag_cnt;
  423. u16 max_uc_count;
  424. u16 port_type;
  425. u16 board_type;
  426. u16 supported_type;
  427. u16 link_speed;
  428. u16 link_duplex;
  429. u16 link_autoneg;
  430. u16 module_type;
  431. u16 op_mode;
  432. u16 switch_mode;
  433. u16 max_tx_ques;
  434. u16 max_rx_ques;
  435. u16 max_mtu;
  436. u32 msg_enable;
  437. u16 total_nic_func;
  438. u16 max_pci_func;
  439. u32 max_vnic_func;
  440. u32 total_pci_func;
  441. u32 capabilities;
  442. u32 extra_capability[3];
  443. u32 temp;
  444. u32 int_vec_bit;
  445. u32 fw_hal_version;
  446. u32 port_config;
  447. struct qlcnic_hardware_ops *hw_ops;
  448. struct qlcnic_nic_intr_coalesce coal;
  449. struct qlcnic_fw_dump fw_dump;
  450. struct qlcnic_fdt fdt;
  451. struct qlc_83xx_reset reset;
  452. struct qlc_83xx_idc idc;
  453. struct qlc_83xx_fw_info *fw_info;
  454. struct qlcnic_intrpt_config *intr_tbl;
  455. struct qlcnic_sriov *sriov;
  456. u32 *reg_tbl;
  457. u32 *ext_reg_tbl;
  458. u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
  459. u32 mbox_reg[4];
  460. struct qlcnic_mailbox *mailbox;
  461. u8 extend_lb_time;
  462. u8 phys_port_id[ETH_ALEN];
  463. u8 lb_mode;
  464. u16 vxlan_port;
  465. struct device *hwmon_dev;
  466. u32 post_mode;
  467. bool run_post;
  468. };
  469. struct qlcnic_adapter_stats {
  470. u64 xmitcalled;
  471. u64 xmitfinished;
  472. u64 rxdropped;
  473. u64 txdropped;
  474. u64 csummed;
  475. u64 rx_pkts;
  476. u64 lro_pkts;
  477. u64 rxbytes;
  478. u64 txbytes;
  479. u64 lrobytes;
  480. u64 lso_frames;
  481. u64 encap_lso_frames;
  482. u64 encap_tx_csummed;
  483. u64 encap_rx_csummed;
  484. u64 xmit_on;
  485. u64 xmit_off;
  486. u64 skb_alloc_failure;
  487. u64 null_rxbuf;
  488. u64 rx_dma_map_error;
  489. u64 tx_dma_map_error;
  490. u64 spurious_intr;
  491. u64 mac_filter_limit_overrun;
  492. };
  493. /*
  494. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  495. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  496. */
  497. struct qlcnic_host_rds_ring {
  498. void __iomem *crb_rcv_producer;
  499. struct rcv_desc *desc_head;
  500. struct qlcnic_rx_buffer *rx_buf_arr;
  501. u32 num_desc;
  502. u32 producer;
  503. u32 dma_size;
  504. u32 skb_size;
  505. u32 flags;
  506. struct list_head free_list;
  507. spinlock_t lock;
  508. dma_addr_t phys_addr;
  509. } ____cacheline_internodealigned_in_smp;
  510. struct qlcnic_host_sds_ring {
  511. u32 consumer;
  512. u32 num_desc;
  513. void __iomem *crb_sts_consumer;
  514. struct qlcnic_host_tx_ring *tx_ring;
  515. struct status_desc *desc_head;
  516. struct qlcnic_adapter *adapter;
  517. struct napi_struct napi;
  518. struct list_head free_list[NUM_RCV_DESC_RINGS];
  519. void __iomem *crb_intr_mask;
  520. int irq;
  521. dma_addr_t phys_addr;
  522. char name[IFNAMSIZ + 12];
  523. } ____cacheline_internodealigned_in_smp;
  524. struct qlcnic_tx_queue_stats {
  525. u64 xmit_on;
  526. u64 xmit_off;
  527. u64 xmit_called;
  528. u64 xmit_finished;
  529. u64 tx_bytes;
  530. };
  531. struct qlcnic_host_tx_ring {
  532. int irq;
  533. void __iomem *crb_intr_mask;
  534. char name[IFNAMSIZ + 12];
  535. u16 ctx_id;
  536. u32 state;
  537. u32 producer;
  538. u32 sw_consumer;
  539. u32 num_desc;
  540. struct qlcnic_tx_queue_stats tx_stats;
  541. void __iomem *crb_cmd_producer;
  542. struct cmd_desc_type0 *desc_head;
  543. struct qlcnic_adapter *adapter;
  544. struct napi_struct napi;
  545. struct qlcnic_cmd_buffer *cmd_buf_arr;
  546. __le32 *hw_consumer;
  547. dma_addr_t phys_addr;
  548. dma_addr_t hw_cons_phys_addr;
  549. struct netdev_queue *txq;
  550. /* Lock to protect Tx descriptors cleanup */
  551. spinlock_t tx_clean_lock;
  552. } ____cacheline_internodealigned_in_smp;
  553. /*
  554. * Receive context. There is one such structure per instance of the
  555. * receive processing. Any state information that is relevant to
  556. * the receive, and is must be in this structure. The global data may be
  557. * present elsewhere.
  558. */
  559. struct qlcnic_recv_context {
  560. struct qlcnic_host_rds_ring *rds_rings;
  561. struct qlcnic_host_sds_ring *sds_rings;
  562. u32 state;
  563. u16 context_id;
  564. u16 virt_port;
  565. };
  566. /* HW context creation */
  567. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  568. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  569. /*
  570. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  571. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  572. */
  573. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  574. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  575. #define QLCNIC_CDRP_RSP_OK 0x00000001
  576. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  577. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  578. /*
  579. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  580. * the crb QLCNIC_CDRP_CRB_OFFSET.
  581. */
  582. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  583. #define QLCNIC_RCODE_SUCCESS 0
  584. #define QLCNIC_RCODE_INVALID_ARGS 6
  585. #define QLCNIC_RCODE_NOT_SUPPORTED 9
  586. #define QLCNIC_RCODE_NOT_PERMITTED 10
  587. #define QLCNIC_RCODE_NOT_IMPL 15
  588. #define QLCNIC_RCODE_INVALID 16
  589. #define QLCNIC_RCODE_TIMEOUT 17
  590. #define QLCNIC_DESTROY_CTX_RESET 0
  591. /*
  592. * Capabilities Announced
  593. */
  594. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  595. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  596. #define QLCNIC_CAP0_LSO (1 << 6)
  597. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  598. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  599. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  600. #define QLCNIC_CAP0_LRO_MSS (1 << 21)
  601. #define QLCNIC_CAP0_TX_MULTI (1 << 22)
  602. /*
  603. * Context state
  604. */
  605. #define QLCNIC_HOST_CTX_STATE_FREED 0
  606. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  607. /*
  608. * Rx context
  609. */
  610. struct qlcnic_hostrq_sds_ring {
  611. __le64 host_phys_addr; /* Ring base addr */
  612. __le32 ring_size; /* Ring entries */
  613. __le16 msi_index;
  614. __le16 rsvd; /* Padding */
  615. } __packed;
  616. struct qlcnic_hostrq_rds_ring {
  617. __le64 host_phys_addr; /* Ring base addr */
  618. __le64 buff_size; /* Packet buffer size */
  619. __le32 ring_size; /* Ring entries */
  620. __le32 ring_kind; /* Class of ring */
  621. } __packed;
  622. struct qlcnic_hostrq_rx_ctx {
  623. __le64 host_rsp_dma_addr; /* Response dma'd here */
  624. __le32 capabilities[4]; /* Flag bit vector */
  625. __le32 host_int_crb_mode; /* Interrupt crb usage */
  626. __le32 host_rds_crb_mode; /* RDS crb usage */
  627. /* These ring offsets are relative to data[0] below */
  628. __le32 rds_ring_offset; /* Offset to RDS config */
  629. __le32 sds_ring_offset; /* Offset to SDS config */
  630. __le16 num_rds_rings; /* Count of RDS rings */
  631. __le16 num_sds_rings; /* Count of SDS rings */
  632. __le16 valid_field_offset;
  633. u8 txrx_sds_binding;
  634. u8 msix_handler;
  635. u8 reserved[128]; /* reserve space for future expansion*/
  636. /* MUST BE 64-bit aligned.
  637. The following is packed:
  638. - N hostrq_rds_rings
  639. - N hostrq_sds_rings */
  640. char data[0];
  641. } __packed;
  642. struct qlcnic_cardrsp_rds_ring{
  643. __le32 host_producer_crb; /* Crb to use */
  644. __le32 rsvd1; /* Padding */
  645. } __packed;
  646. struct qlcnic_cardrsp_sds_ring {
  647. __le32 host_consumer_crb; /* Crb to use */
  648. __le32 interrupt_crb; /* Crb to use */
  649. } __packed;
  650. struct qlcnic_cardrsp_rx_ctx {
  651. /* These ring offsets are relative to data[0] below */
  652. __le32 rds_ring_offset; /* Offset to RDS config */
  653. __le32 sds_ring_offset; /* Offset to SDS config */
  654. __le32 host_ctx_state; /* Starting State */
  655. __le32 num_fn_per_port; /* How many PCI fn share the port */
  656. __le16 num_rds_rings; /* Count of RDS rings */
  657. __le16 num_sds_rings; /* Count of SDS rings */
  658. __le16 context_id; /* Handle for context */
  659. u8 phys_port; /* Physical id of port */
  660. u8 virt_port; /* Virtual/Logical id of port */
  661. u8 reserved[128]; /* save space for future expansion */
  662. /* MUST BE 64-bit aligned.
  663. The following is packed:
  664. - N cardrsp_rds_rings
  665. - N cardrs_sds_rings */
  666. char data[0];
  667. } __packed;
  668. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  669. (sizeof(HOSTRQ_RX) + \
  670. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  671. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  672. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  673. (sizeof(CARDRSP_RX) + \
  674. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  675. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  676. /*
  677. * Tx context
  678. */
  679. struct qlcnic_hostrq_cds_ring {
  680. __le64 host_phys_addr; /* Ring base addr */
  681. __le32 ring_size; /* Ring entries */
  682. __le32 rsvd; /* Padding */
  683. } __packed;
  684. struct qlcnic_hostrq_tx_ctx {
  685. __le64 host_rsp_dma_addr; /* Response dma'd here */
  686. __le64 cmd_cons_dma_addr; /* */
  687. __le64 dummy_dma_addr; /* */
  688. __le32 capabilities[4]; /* Flag bit vector */
  689. __le32 host_int_crb_mode; /* Interrupt crb usage */
  690. __le32 rsvd1; /* Padding */
  691. __le16 rsvd2; /* Padding */
  692. __le16 interrupt_ctl;
  693. __le16 msi_index;
  694. __le16 rsvd3; /* Padding */
  695. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  696. u8 reserved[128]; /* future expansion */
  697. } __packed;
  698. struct qlcnic_cardrsp_cds_ring {
  699. __le32 host_producer_crb; /* Crb to use */
  700. __le32 interrupt_crb; /* Crb to use */
  701. } __packed;
  702. struct qlcnic_cardrsp_tx_ctx {
  703. __le32 host_ctx_state; /* Starting state */
  704. __le16 context_id; /* Handle for context */
  705. u8 phys_port; /* Physical id of port */
  706. u8 virt_port; /* Virtual/Logical id of port */
  707. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  708. u8 reserved[128]; /* future expansion */
  709. } __packed;
  710. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  711. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  712. /* CRB */
  713. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  714. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  715. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  716. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  717. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  718. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  719. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  720. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  721. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  722. /* MAC */
  723. #define MC_COUNT_P3P 38
  724. #define QLCNIC_MAC_NOOP 0
  725. #define QLCNIC_MAC_ADD 1
  726. #define QLCNIC_MAC_DEL 2
  727. #define QLCNIC_MAC_VLAN_ADD 3
  728. #define QLCNIC_MAC_VLAN_DEL 4
  729. enum qlcnic_mac_type {
  730. QLCNIC_UNICAST_MAC,
  731. QLCNIC_MULTICAST_MAC,
  732. QLCNIC_BROADCAST_MAC,
  733. };
  734. struct qlcnic_mac_vlan_list {
  735. struct list_head list;
  736. uint8_t mac_addr[ETH_ALEN+2];
  737. u16 vlan_id;
  738. enum qlcnic_mac_type mac_type;
  739. };
  740. /* MAC Learn */
  741. #define NO_MAC_LEARN 0
  742. #define DRV_MAC_LEARN 1
  743. #define FDB_MAC_LEARN 2
  744. #define QLCNIC_HOST_REQUEST 0x13
  745. #define QLCNIC_REQUEST 0x14
  746. #define QLCNIC_MAC_EVENT 0x1
  747. #define QLCNIC_IP_UP 2
  748. #define QLCNIC_IP_DOWN 3
  749. #define QLCNIC_ILB_MODE 0x1
  750. #define QLCNIC_ELB_MODE 0x2
  751. #define QLCNIC_LB_MODE_MASK 0x3
  752. #define QLCNIC_LINKEVENT 0x1
  753. #define QLCNIC_LB_RESPONSE 0x2
  754. #define QLCNIC_IS_LB_CONFIGURED(VAL) \
  755. (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
  756. /*
  757. * Driver --> Firmware
  758. */
  759. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  760. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  761. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  762. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  763. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  764. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  765. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  766. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  767. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  768. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
  769. /*
  770. * Firmware --> Driver
  771. */
  772. #define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
  773. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
  774. #define QLCNIC_C2H_OPCODE_GET_DCB_AEN 0x90
  775. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  776. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  777. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  778. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  779. /* Capabilites received */
  780. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  781. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  782. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  783. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  784. #define QLCNIC_FW_CAPABILITY_2_MULTI_TX BIT_4
  785. #define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
  786. #define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
  787. #define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
  788. #define QLCNIC_FW_CAP2_HW_LRO_IPV6 BIT_3
  789. #define QLCNIC_FW_CAPABILITY_SET_DRV_VER BIT_5
  790. #define QLCNIC_FW_CAPABILITY_2_BEACON BIT_7
  791. #define QLCNIC_FW_CAPABILITY_2_PER_PORT_ESWITCH_CFG BIT_9
  792. #define QLCNIC_83XX_FW_CAPAB_ENCAP_RX_OFFLOAD BIT_0
  793. #define QLCNIC_83XX_FW_CAPAB_ENCAP_TX_OFFLOAD BIT_1
  794. #define QLCNIC_83XX_FW_CAPAB_ENCAP_CKO_OFFLOAD BIT_4
  795. /* module types */
  796. #define LINKEVENT_MODULE_NOT_PRESENT 1
  797. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  798. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  799. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  800. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  801. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  802. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  803. #define LINKEVENT_MODULE_TWINAX 8
  804. #define LINKSPEED_10GBPS 10000
  805. #define LINKSPEED_1GBPS 1000
  806. #define LINKSPEED_100MBPS 100
  807. #define LINKSPEED_10MBPS 10
  808. #define LINKSPEED_ENCODED_10MBPS 0
  809. #define LINKSPEED_ENCODED_100MBPS 1
  810. #define LINKSPEED_ENCODED_1GBPS 2
  811. #define LINKEVENT_AUTONEG_DISABLED 0
  812. #define LINKEVENT_AUTONEG_ENABLED 1
  813. #define LINKEVENT_HALF_DUPLEX 0
  814. #define LINKEVENT_FULL_DUPLEX 1
  815. #define LINKEVENT_LINKSPEED_MBPS 0
  816. #define LINKEVENT_LINKSPEED_ENCODED 1
  817. /* firmware response header:
  818. * 63:58 - message type
  819. * 57:56 - owner
  820. * 55:53 - desc count
  821. * 52:48 - reserved
  822. * 47:40 - completion id
  823. * 39:32 - opcode
  824. * 31:16 - error code
  825. * 15:00 - reserved
  826. */
  827. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  828. ((msg_hdr >> 32) & 0xFF)
  829. struct qlcnic_fw_msg {
  830. union {
  831. struct {
  832. u64 hdr;
  833. u64 body[7];
  834. };
  835. u64 words[8];
  836. };
  837. };
  838. struct qlcnic_nic_req {
  839. __le64 qhdr;
  840. __le64 req_hdr;
  841. __le64 words[6];
  842. } __packed;
  843. struct qlcnic_mac_req {
  844. u8 op;
  845. u8 tag;
  846. u8 mac_addr[6];
  847. };
  848. struct qlcnic_vlan_req {
  849. __le16 vlan_id;
  850. __le16 rsvd[3];
  851. } __packed;
  852. struct qlcnic_ipaddr {
  853. __be32 ipv4;
  854. __be32 ipv6[4];
  855. };
  856. #define QLCNIC_MSI_ENABLED 0x02
  857. #define QLCNIC_MSIX_ENABLED 0x04
  858. #define QLCNIC_LRO_ENABLED 0x01
  859. #define QLCNIC_LRO_DISABLED 0x00
  860. #define QLCNIC_BRIDGE_ENABLED 0X10
  861. #define QLCNIC_DIAG_ENABLED 0x20
  862. #define QLCNIC_ESWITCH_ENABLED 0x40
  863. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  864. #define QLCNIC_TAGGING_ENABLED 0x100
  865. #define QLCNIC_MACSPOOF 0x200
  866. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  867. #define QLCNIC_PROMISC_DISABLED 0x800
  868. #define QLCNIC_NEED_FLR 0x1000
  869. #define QLCNIC_FW_RESET_OWNER 0x2000
  870. #define QLCNIC_FW_HANG 0x4000
  871. #define QLCNIC_FW_LRO_MSS_CAP 0x8000
  872. #define QLCNIC_TX_INTR_SHARED 0x10000
  873. #define QLCNIC_APP_CHANGED_FLAGS 0x20000
  874. #define QLCNIC_HAS_PHYS_PORT_ID 0x40000
  875. #define QLCNIC_TSS_RSS 0x80000
  876. #ifdef CONFIG_QLCNIC_VXLAN
  877. #define QLCNIC_ADD_VXLAN_PORT 0x100000
  878. #define QLCNIC_DEL_VXLAN_PORT 0x200000
  879. #endif
  880. #define QLCNIC_VLAN_FILTERING 0x800000
  881. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  882. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  883. #define QLCNIC_IS_TSO_CAPABLE(adapter) \
  884. ((adapter)->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  885. #define QLCNIC_BEACON_EANBLE 0xC
  886. #define QLCNIC_BEACON_DISABLE 0xD
  887. #define QLCNIC_BEACON_ON 2
  888. #define QLCNIC_BEACON_OFF 0
  889. #define QLCNIC_MSIX_TBL_SPACE 8192
  890. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  891. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  892. #define QLCNIC_ADAPTER_UP_MAGIC 777
  893. #define __QLCNIC_FW_ATTACHED 0
  894. #define __QLCNIC_DEV_UP 1
  895. #define __QLCNIC_RESETTING 2
  896. #define __QLCNIC_START_FW 4
  897. #define __QLCNIC_AER 5
  898. #define __QLCNIC_DIAG_RES_ALLOC 6
  899. #define __QLCNIC_LED_ENABLE 7
  900. #define __QLCNIC_ELB_INPROGRESS 8
  901. #define __QLCNIC_MULTI_TX_UNIQUE 9
  902. #define __QLCNIC_SRIOV_ENABLE 10
  903. #define __QLCNIC_SRIOV_CAPABLE 11
  904. #define __QLCNIC_MBX_POLL_ENABLE 12
  905. #define __QLCNIC_DIAG_MODE 13
  906. #define __QLCNIC_MAINTENANCE_MODE 16
  907. #define QLCNIC_INTERRUPT_TEST 1
  908. #define QLCNIC_LOOPBACK_TEST 2
  909. #define QLCNIC_LED_TEST 3
  910. #define QLCNIC_FILTER_AGE 80
  911. #define QLCNIC_READD_AGE 20
  912. #define QLCNIC_LB_MAX_FILTERS 64
  913. #define QLCNIC_LB_BUCKET_SIZE 32
  914. #define QLCNIC_ILB_MAX_RCV_LOOP 10
  915. struct qlcnic_filter {
  916. struct hlist_node fnode;
  917. u8 faddr[ETH_ALEN];
  918. u16 vlan_id;
  919. unsigned long ftime;
  920. };
  921. struct qlcnic_filter_hash {
  922. struct hlist_head *fhead;
  923. u8 fnum;
  924. u16 fmax;
  925. u16 fbucket_size;
  926. };
  927. /* Mailbox specific data structures */
  928. struct qlcnic_mailbox {
  929. struct workqueue_struct *work_q;
  930. struct qlcnic_adapter *adapter;
  931. struct qlcnic_mbx_ops *ops;
  932. struct work_struct work;
  933. struct completion completion;
  934. struct list_head cmd_q;
  935. unsigned long status;
  936. spinlock_t queue_lock; /* Mailbox queue lock */
  937. spinlock_t aen_lock; /* Mailbox response/AEN lock */
  938. atomic_t rsp_status;
  939. u32 num_cmds;
  940. };
  941. struct qlcnic_adapter {
  942. struct qlcnic_hardware_context *ahw;
  943. struct qlcnic_recv_context *recv_ctx;
  944. struct qlcnic_host_tx_ring *tx_ring;
  945. struct net_device *netdev;
  946. struct pci_dev *pdev;
  947. unsigned long state;
  948. u32 flags;
  949. u16 num_txd;
  950. u16 num_rxd;
  951. u16 num_jumbo_rxd;
  952. u16 max_rxd;
  953. u16 max_jumbo_rxd;
  954. u8 max_rds_rings;
  955. u8 max_sds_rings; /* max sds rings supported by adapter */
  956. u8 max_tx_rings; /* max tx rings supported by adapter */
  957. u8 drv_tx_rings; /* max tx rings supported by driver */
  958. u8 drv_sds_rings; /* max sds rings supported by driver */
  959. u8 drv_tss_rings; /* tss ring input */
  960. u8 drv_rss_rings; /* rss ring input */
  961. u8 rx_csum;
  962. u8 portnum;
  963. u8 fw_wait_cnt;
  964. u8 fw_fail_cnt;
  965. u8 tx_timeo_cnt;
  966. u8 need_fw_reset;
  967. u8 reset_ctx_cnt;
  968. u16 is_up;
  969. u16 rx_pvid;
  970. u16 tx_pvid;
  971. u32 irq;
  972. u32 heartbeat;
  973. u8 dev_state;
  974. u8 reset_ack_timeo;
  975. u8 dev_init_timeo;
  976. u8 mac_addr[ETH_ALEN];
  977. u64 dev_rst_time;
  978. bool drv_mac_learn;
  979. bool fdb_mac_learn;
  980. bool rx_mac_learn;
  981. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  982. u8 flash_mfg_id;
  983. struct qlcnic_npar_info *npars;
  984. struct qlcnic_eswitch *eswitch;
  985. struct qlcnic_nic_template *nic_ops;
  986. struct qlcnic_adapter_stats stats;
  987. struct list_head mac_list;
  988. void __iomem *tgt_mask_reg;
  989. void __iomem *tgt_status_reg;
  990. void __iomem *crb_int_state_reg;
  991. void __iomem *isr_int_vec;
  992. struct msix_entry *msix_entries;
  993. struct workqueue_struct *qlcnic_wq;
  994. struct delayed_work fw_work;
  995. struct delayed_work idc_aen_work;
  996. struct delayed_work mbx_poll_work;
  997. struct qlcnic_dcb *dcb;
  998. struct qlcnic_filter_hash fhash;
  999. struct qlcnic_filter_hash rx_fhash;
  1000. struct list_head vf_mc_list;
  1001. spinlock_t mac_learn_lock;
  1002. /* spinlock for catching rcv filters for eswitch traffic */
  1003. spinlock_t rx_mac_learn_lock;
  1004. u32 file_prd_off; /*File fw product offset*/
  1005. u32 fw_version;
  1006. u32 offload_flags;
  1007. const struct firmware *fw;
  1008. };
  1009. struct qlcnic_info_le {
  1010. __le16 pci_func;
  1011. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  1012. __le16 phys_port;
  1013. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  1014. __le32 capabilities;
  1015. u8 max_mac_filters;
  1016. u8 reserved1;
  1017. __le16 max_mtu;
  1018. __le16 max_tx_ques;
  1019. __le16 max_rx_ques;
  1020. __le16 min_tx_bw;
  1021. __le16 max_tx_bw;
  1022. __le32 op_type;
  1023. __le16 max_bw_reg_offset;
  1024. __le16 max_linkspeed_reg_offset;
  1025. __le32 capability1;
  1026. __le32 capability2;
  1027. __le32 capability3;
  1028. __le16 max_tx_mac_filters;
  1029. __le16 max_rx_mcast_mac_filters;
  1030. __le16 max_rx_ucast_mac_filters;
  1031. __le16 max_rx_ip_addr;
  1032. __le16 max_rx_lro_flow;
  1033. __le16 max_rx_status_rings;
  1034. __le16 max_rx_buf_rings;
  1035. __le16 max_tx_vlan_keys;
  1036. u8 total_pf;
  1037. u8 total_rss_engines;
  1038. __le16 max_vports;
  1039. __le16 linkstate_reg_offset;
  1040. __le16 bit_offsets;
  1041. __le16 max_local_ipv6_addrs;
  1042. __le16 max_remote_ipv6_addrs;
  1043. u8 reserved2[56];
  1044. } __packed;
  1045. struct qlcnic_info {
  1046. u16 pci_func;
  1047. u16 op_mode;
  1048. u16 phys_port;
  1049. u16 switch_mode;
  1050. u32 capabilities;
  1051. u8 max_mac_filters;
  1052. u16 max_mtu;
  1053. u16 max_tx_ques;
  1054. u16 max_rx_ques;
  1055. u16 min_tx_bw;
  1056. u16 max_tx_bw;
  1057. u32 op_type;
  1058. u16 max_bw_reg_offset;
  1059. u16 max_linkspeed_reg_offset;
  1060. u32 capability1;
  1061. u32 capability2;
  1062. u32 capability3;
  1063. u16 max_tx_mac_filters;
  1064. u16 max_rx_mcast_mac_filters;
  1065. u16 max_rx_ucast_mac_filters;
  1066. u16 max_rx_ip_addr;
  1067. u16 max_rx_lro_flow;
  1068. u16 max_rx_status_rings;
  1069. u16 max_rx_buf_rings;
  1070. u16 max_tx_vlan_keys;
  1071. u8 total_pf;
  1072. u8 total_rss_engines;
  1073. u16 max_vports;
  1074. u16 linkstate_reg_offset;
  1075. u16 bit_offsets;
  1076. u16 max_local_ipv6_addrs;
  1077. u16 max_remote_ipv6_addrs;
  1078. };
  1079. struct qlcnic_pci_info_le {
  1080. __le16 id; /* pci function id */
  1081. __le16 active; /* 1 = Enabled */
  1082. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  1083. __le16 default_port; /* default port number */
  1084. __le16 tx_min_bw; /* Multiple of 100mbpc */
  1085. __le16 tx_max_bw;
  1086. __le16 reserved1[2];
  1087. u8 mac[ETH_ALEN];
  1088. __le16 func_count;
  1089. u8 reserved2[104];
  1090. } __packed;
  1091. struct qlcnic_pci_info {
  1092. u16 id;
  1093. u16 active;
  1094. u16 type;
  1095. u16 default_port;
  1096. u16 tx_min_bw;
  1097. u16 tx_max_bw;
  1098. u8 mac[ETH_ALEN];
  1099. u16 func_count;
  1100. };
  1101. struct qlcnic_npar_info {
  1102. bool eswitch_status;
  1103. u16 pvid;
  1104. u16 min_bw;
  1105. u16 max_bw;
  1106. u8 phy_port;
  1107. u8 type;
  1108. u8 active;
  1109. u8 enable_pm;
  1110. u8 dest_npar;
  1111. u8 discard_tagged;
  1112. u8 mac_override;
  1113. u8 mac_anti_spoof;
  1114. u8 promisc_mode;
  1115. u8 offload_flags;
  1116. u8 pci_func;
  1117. u8 mac[ETH_ALEN];
  1118. };
  1119. struct qlcnic_eswitch {
  1120. u8 port;
  1121. u8 active_vports;
  1122. u8 active_vlans;
  1123. u8 active_ucast_filters;
  1124. u8 max_ucast_filters;
  1125. u8 max_active_vlans;
  1126. u32 flags;
  1127. #define QLCNIC_SWITCH_ENABLE BIT_1
  1128. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  1129. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  1130. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  1131. };
  1132. /* Return codes for Error handling */
  1133. #define QL_STATUS_INVALID_PARAM -1
  1134. #define MAX_BW 100 /* % of link speed */
  1135. #define MIN_BW 1 /* % of link speed */
  1136. #define MAX_VLAN_ID 4095
  1137. #define MIN_VLAN_ID 2
  1138. #define DEFAULT_MAC_LEARN 1
  1139. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  1140. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  1141. struct qlcnic_pci_func_cfg {
  1142. u16 func_type;
  1143. u16 min_bw;
  1144. u16 max_bw;
  1145. u16 port_num;
  1146. u8 pci_func;
  1147. u8 func_state;
  1148. u8 def_mac_addr[ETH_ALEN];
  1149. };
  1150. struct qlcnic_npar_func_cfg {
  1151. u32 fw_capab;
  1152. u16 port_num;
  1153. u16 min_bw;
  1154. u16 max_bw;
  1155. u16 max_tx_queues;
  1156. u16 max_rx_queues;
  1157. u8 pci_func;
  1158. u8 op_mode;
  1159. };
  1160. struct qlcnic_pm_func_cfg {
  1161. u8 pci_func;
  1162. u8 action;
  1163. u8 dest_npar;
  1164. u8 reserved[5];
  1165. };
  1166. struct qlcnic_esw_func_cfg {
  1167. u16 vlan_id;
  1168. u8 op_mode;
  1169. u8 op_type;
  1170. u8 pci_func;
  1171. u8 host_vlan_tag;
  1172. u8 promisc_mode;
  1173. u8 discard_tagged;
  1174. u8 mac_override;
  1175. u8 mac_anti_spoof;
  1176. u8 offload_flags;
  1177. u8 reserved[5];
  1178. };
  1179. #define QLCNIC_STATS_VERSION 1
  1180. #define QLCNIC_STATS_PORT 1
  1181. #define QLCNIC_STATS_ESWITCH 2
  1182. #define QLCNIC_QUERY_RX_COUNTER 0
  1183. #define QLCNIC_QUERY_TX_COUNTER 1
  1184. #define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
  1185. #define QLCNIC_FILL_STATS(VAL1) \
  1186. (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
  1187. #define QLCNIC_MAC_STATS 1
  1188. #define QLCNIC_ESW_STATS 2
  1189. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  1190. do { \
  1191. if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
  1192. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1193. (VAL1) = (VAL2); \
  1194. else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
  1195. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1196. (VAL1) += (VAL2); \
  1197. } while (0)
  1198. struct qlcnic_mac_statistics_le {
  1199. __le64 mac_tx_frames;
  1200. __le64 mac_tx_bytes;
  1201. __le64 mac_tx_mcast_pkts;
  1202. __le64 mac_tx_bcast_pkts;
  1203. __le64 mac_tx_pause_cnt;
  1204. __le64 mac_tx_ctrl_pkt;
  1205. __le64 mac_tx_lt_64b_pkts;
  1206. __le64 mac_tx_lt_127b_pkts;
  1207. __le64 mac_tx_lt_255b_pkts;
  1208. __le64 mac_tx_lt_511b_pkts;
  1209. __le64 mac_tx_lt_1023b_pkts;
  1210. __le64 mac_tx_lt_1518b_pkts;
  1211. __le64 mac_tx_gt_1518b_pkts;
  1212. __le64 rsvd1[3];
  1213. __le64 mac_rx_frames;
  1214. __le64 mac_rx_bytes;
  1215. __le64 mac_rx_mcast_pkts;
  1216. __le64 mac_rx_bcast_pkts;
  1217. __le64 mac_rx_pause_cnt;
  1218. __le64 mac_rx_ctrl_pkt;
  1219. __le64 mac_rx_lt_64b_pkts;
  1220. __le64 mac_rx_lt_127b_pkts;
  1221. __le64 mac_rx_lt_255b_pkts;
  1222. __le64 mac_rx_lt_511b_pkts;
  1223. __le64 mac_rx_lt_1023b_pkts;
  1224. __le64 mac_rx_lt_1518b_pkts;
  1225. __le64 mac_rx_gt_1518b_pkts;
  1226. __le64 rsvd2[3];
  1227. __le64 mac_rx_length_error;
  1228. __le64 mac_rx_length_small;
  1229. __le64 mac_rx_length_large;
  1230. __le64 mac_rx_jabber;
  1231. __le64 mac_rx_dropped;
  1232. __le64 mac_rx_crc_error;
  1233. __le64 mac_align_error;
  1234. } __packed;
  1235. struct qlcnic_mac_statistics {
  1236. u64 mac_tx_frames;
  1237. u64 mac_tx_bytes;
  1238. u64 mac_tx_mcast_pkts;
  1239. u64 mac_tx_bcast_pkts;
  1240. u64 mac_tx_pause_cnt;
  1241. u64 mac_tx_ctrl_pkt;
  1242. u64 mac_tx_lt_64b_pkts;
  1243. u64 mac_tx_lt_127b_pkts;
  1244. u64 mac_tx_lt_255b_pkts;
  1245. u64 mac_tx_lt_511b_pkts;
  1246. u64 mac_tx_lt_1023b_pkts;
  1247. u64 mac_tx_lt_1518b_pkts;
  1248. u64 mac_tx_gt_1518b_pkts;
  1249. u64 rsvd1[3];
  1250. u64 mac_rx_frames;
  1251. u64 mac_rx_bytes;
  1252. u64 mac_rx_mcast_pkts;
  1253. u64 mac_rx_bcast_pkts;
  1254. u64 mac_rx_pause_cnt;
  1255. u64 mac_rx_ctrl_pkt;
  1256. u64 mac_rx_lt_64b_pkts;
  1257. u64 mac_rx_lt_127b_pkts;
  1258. u64 mac_rx_lt_255b_pkts;
  1259. u64 mac_rx_lt_511b_pkts;
  1260. u64 mac_rx_lt_1023b_pkts;
  1261. u64 mac_rx_lt_1518b_pkts;
  1262. u64 mac_rx_gt_1518b_pkts;
  1263. u64 rsvd2[3];
  1264. u64 mac_rx_length_error;
  1265. u64 mac_rx_length_small;
  1266. u64 mac_rx_length_large;
  1267. u64 mac_rx_jabber;
  1268. u64 mac_rx_dropped;
  1269. u64 mac_rx_crc_error;
  1270. u64 mac_align_error;
  1271. };
  1272. struct qlcnic_esw_stats_le {
  1273. __le16 context_id;
  1274. __le16 version;
  1275. __le16 size;
  1276. __le16 unused;
  1277. __le64 unicast_frames;
  1278. __le64 multicast_frames;
  1279. __le64 broadcast_frames;
  1280. __le64 dropped_frames;
  1281. __le64 errors;
  1282. __le64 local_frames;
  1283. __le64 numbytes;
  1284. __le64 rsvd[3];
  1285. } __packed;
  1286. struct __qlcnic_esw_statistics {
  1287. u16 context_id;
  1288. u16 version;
  1289. u16 size;
  1290. u16 unused;
  1291. u64 unicast_frames;
  1292. u64 multicast_frames;
  1293. u64 broadcast_frames;
  1294. u64 dropped_frames;
  1295. u64 errors;
  1296. u64 local_frames;
  1297. u64 numbytes;
  1298. u64 rsvd[3];
  1299. };
  1300. struct qlcnic_esw_statistics {
  1301. struct __qlcnic_esw_statistics rx;
  1302. struct __qlcnic_esw_statistics tx;
  1303. };
  1304. #define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
  1305. #define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
  1306. #define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
  1307. #define QLCNIC_FORCE_FW_RESET 0xdeaddead
  1308. #define QLCNIC_SET_QUIESCENT 0xadd00010
  1309. #define QLCNIC_RESET_QUIESCENT 0xadd00020
  1310. struct _cdrp_cmd {
  1311. u32 num;
  1312. u32 *arg;
  1313. };
  1314. struct qlcnic_cmd_args {
  1315. struct completion completion;
  1316. struct list_head list;
  1317. struct _cdrp_cmd req;
  1318. struct _cdrp_cmd rsp;
  1319. atomic_t rsp_status;
  1320. int pay_size;
  1321. u32 rsp_opcode;
  1322. u32 total_cmds;
  1323. u32 op_type;
  1324. u32 type;
  1325. u32 cmd_op;
  1326. u32 *hdr; /* Back channel message header */
  1327. u32 *pay; /* Back channel message payload */
  1328. u8 func_num;
  1329. };
  1330. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
  1331. int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
  1332. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  1333. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  1334. #define ADDR_IN_RANGE(addr, low, high) \
  1335. (((addr) < (high)) && ((addr) >= (low)))
  1336. #define QLCRD32(adapter, off, err) \
  1337. (adapter->ahw->hw_ops->read_reg)(adapter, off, err)
  1338. #define QLCWR32(adapter, off, val) \
  1339. adapter->ahw->hw_ops->write_reg(adapter, off, val)
  1340. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  1341. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  1342. #define qlcnic_rom_lock(a) \
  1343. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  1344. #define qlcnic_rom_unlock(a) \
  1345. qlcnic_pcie_sem_unlock((a), 2)
  1346. #define qlcnic_phy_lock(a) \
  1347. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1348. #define qlcnic_phy_unlock(a) \
  1349. qlcnic_pcie_sem_unlock((a), 3)
  1350. #define qlcnic_sw_lock(a) \
  1351. qlcnic_pcie_sem_lock((a), 6, 0)
  1352. #define qlcnic_sw_unlock(a) \
  1353. qlcnic_pcie_sem_unlock((a), 6)
  1354. #define crb_win_lock(a) \
  1355. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1356. #define crb_win_unlock(a) \
  1357. qlcnic_pcie_sem_unlock((a), 7)
  1358. #define __QLCNIC_MAX_LED_RATE 0xf
  1359. #define __QLCNIC_MAX_LED_STATE 0x2
  1360. #define MAX_CTL_CHECK 1000
  1361. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1362. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1363. int qlcnic_dump_fw(struct qlcnic_adapter *);
  1364. int qlcnic_enable_fw_dump_state(struct qlcnic_adapter *);
  1365. bool qlcnic_check_fw_dump_state(struct qlcnic_adapter *);
  1366. /* Functions from qlcnic_init.c */
  1367. void qlcnic_schedule_work(struct qlcnic_adapter *, work_func_t, int);
  1368. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1369. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1370. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1371. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1372. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1373. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1374. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1375. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
  1376. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1377. u8 *bytes, size_t size);
  1378. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1379. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1380. void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
  1381. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1382. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1383. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1384. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1385. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1386. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1387. void qlcnic_release_tx_buffers(struct qlcnic_adapter *,
  1388. struct qlcnic_host_tx_ring *);
  1389. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1390. void qlcnic_watchdog_task(struct work_struct *work);
  1391. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1392. struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
  1393. void qlcnic_set_multi(struct net_device *netdev);
  1394. void qlcnic_flush_mcast_mac(struct qlcnic_adapter *);
  1395. int qlcnic_nic_add_mac(struct qlcnic_adapter *, const u8 *, u16,
  1396. enum qlcnic_mac_type);
  1397. int qlcnic_nic_del_mac(struct qlcnic_adapter *, const u8 *);
  1398. void qlcnic_82xx_free_mac_list(struct qlcnic_adapter *adapter);
  1399. int qlcnic_82xx_read_phys_port_id(struct qlcnic_adapter *);
  1400. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1401. int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *, u32);
  1402. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1403. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  1404. netdev_features_t features);
  1405. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
  1406. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1407. void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
  1408. /* Functions from qlcnic_ethtool.c */
  1409. int qlcnic_check_loopback_buff(unsigned char *, u8 []);
  1410. int qlcnic_do_lb_test(struct qlcnic_adapter *, u8);
  1411. /* Functions from qlcnic_main.c */
  1412. int qlcnic_reset_context(struct qlcnic_adapter *);
  1413. void qlcnic_diag_free_res(struct net_device *netdev, int);
  1414. int qlcnic_diag_alloc_res(struct net_device *netdev, int);
  1415. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *, struct net_device *);
  1416. void qlcnic_set_tx_ring_count(struct qlcnic_adapter *, u8);
  1417. void qlcnic_set_sds_ring_count(struct qlcnic_adapter *, u8);
  1418. int qlcnic_setup_rings(struct qlcnic_adapter *);
  1419. int qlcnic_validate_rings(struct qlcnic_adapter *, __u32, int);
  1420. void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
  1421. int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
  1422. void qlcnic_set_drv_version(struct qlcnic_adapter *);
  1423. /* eSwitch management functions */
  1424. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1425. struct qlcnic_esw_func_cfg *);
  1426. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1427. struct qlcnic_esw_func_cfg *);
  1428. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1429. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1430. struct __qlcnic_esw_statistics *);
  1431. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1432. struct __qlcnic_esw_statistics *);
  1433. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1434. int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
  1435. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
  1436. int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
  1437. void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
  1438. void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
  1439. void qlcnic_free_tx_rings(struct qlcnic_adapter *);
  1440. int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
  1441. void qlcnic_dump_mbx(struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1442. void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
  1443. void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
  1444. void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
  1445. void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
  1446. int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
  1447. int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
  1448. void qlcnic_set_vlan_config(struct qlcnic_adapter *,
  1449. struct qlcnic_esw_func_cfg *);
  1450. void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
  1451. struct qlcnic_esw_func_cfg *);
  1452. int qlcnic_setup_tss_rss_intr(struct qlcnic_adapter *);
  1453. void qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1454. int qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1455. void __qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1456. void qlcnic_detach(struct qlcnic_adapter *);
  1457. void qlcnic_teardown_intr(struct qlcnic_adapter *);
  1458. int qlcnic_attach(struct qlcnic_adapter *);
  1459. int __qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1460. void qlcnic_restore_indev_addr(struct net_device *, unsigned long);
  1461. int qlcnic_check_temp(struct qlcnic_adapter *);
  1462. int qlcnic_init_pci_info(struct qlcnic_adapter *);
  1463. int qlcnic_set_default_offload_settings(struct qlcnic_adapter *);
  1464. int qlcnic_reset_npar_config(struct qlcnic_adapter *);
  1465. int qlcnic_set_eswitch_port_config(struct qlcnic_adapter *);
  1466. int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter);
  1467. int qlcnic_read_mac_addr(struct qlcnic_adapter *);
  1468. int qlcnic_setup_netdev(struct qlcnic_adapter *, struct net_device *, int);
  1469. void qlcnic_set_netdev_features(struct qlcnic_adapter *,
  1470. struct qlcnic_esw_func_cfg *);
  1471. void qlcnic_sriov_vf_set_multi(struct net_device *);
  1472. int qlcnic_is_valid_nic_func(struct qlcnic_adapter *, u8);
  1473. int qlcnic_get_pci_func_type(struct qlcnic_adapter *, u16, u16 *, u16 *,
  1474. u16 *);
  1475. /*
  1476. * QLOGIC Board information
  1477. */
  1478. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1479. struct qlcnic_board_info {
  1480. unsigned short vendor;
  1481. unsigned short device;
  1482. unsigned short sub_vendor;
  1483. unsigned short sub_device;
  1484. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1485. };
  1486. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1487. {
  1488. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1489. return tx_ring->sw_consumer - tx_ring->producer;
  1490. else
  1491. return tx_ring->sw_consumer + tx_ring->num_desc -
  1492. tx_ring->producer;
  1493. }
  1494. struct qlcnic_nic_template {
  1495. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1496. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1497. int (*start_firmware) (struct qlcnic_adapter *);
  1498. int (*init_driver) (struct qlcnic_adapter *);
  1499. void (*request_reset) (struct qlcnic_adapter *, u32);
  1500. void (*cancel_idc_work) (struct qlcnic_adapter *);
  1501. int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
  1502. void (*napi_del)(struct qlcnic_adapter *);
  1503. void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
  1504. irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
  1505. int (*shutdown)(struct pci_dev *);
  1506. int (*resume)(struct qlcnic_adapter *);
  1507. };
  1508. struct qlcnic_mbx_ops {
  1509. int (*enqueue_cmd) (struct qlcnic_adapter *,
  1510. struct qlcnic_cmd_args *, unsigned long *);
  1511. void (*dequeue_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1512. void (*decode_resp) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1513. void (*encode_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1514. void (*nofity_fw) (struct qlcnic_adapter *, u8);
  1515. };
  1516. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *);
  1517. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *);
  1518. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx);
  1519. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx);
  1520. void qlcnic_update_stats(struct qlcnic_adapter *);
  1521. /* Adapter hardware abstraction */
  1522. struct qlcnic_hardware_ops {
  1523. void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1524. void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1525. int (*read_reg) (struct qlcnic_adapter *, ulong, int *);
  1526. int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
  1527. void (*get_ocm_win) (struct qlcnic_hardware_context *);
  1528. int (*get_mac_address) (struct qlcnic_adapter *, u8 *, u8);
  1529. int (*setup_intr) (struct qlcnic_adapter *);
  1530. int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
  1531. struct qlcnic_adapter *, u32);
  1532. int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1533. void (*get_func_no) (struct qlcnic_adapter *);
  1534. int (*api_lock) (struct qlcnic_adapter *);
  1535. void (*api_unlock) (struct qlcnic_adapter *);
  1536. void (*add_sysfs) (struct qlcnic_adapter *);
  1537. void (*remove_sysfs) (struct qlcnic_adapter *);
  1538. void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
  1539. int (*create_rx_ctx) (struct qlcnic_adapter *);
  1540. int (*create_tx_ctx) (struct qlcnic_adapter *,
  1541. struct qlcnic_host_tx_ring *, int);
  1542. void (*del_rx_ctx) (struct qlcnic_adapter *);
  1543. void (*del_tx_ctx) (struct qlcnic_adapter *,
  1544. struct qlcnic_host_tx_ring *);
  1545. int (*setup_link_event) (struct qlcnic_adapter *, int);
  1546. int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1547. int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
  1548. int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
  1549. int (*change_macvlan) (struct qlcnic_adapter *, u8*, u16, u8);
  1550. void (*napi_enable) (struct qlcnic_adapter *);
  1551. void (*napi_disable) (struct qlcnic_adapter *);
  1552. int (*config_intr_coal) (struct qlcnic_adapter *,
  1553. struct ethtool_coalesce *);
  1554. int (*config_rss) (struct qlcnic_adapter *, int);
  1555. int (*config_hw_lro) (struct qlcnic_adapter *, int);
  1556. int (*config_loopback) (struct qlcnic_adapter *, u8);
  1557. int (*clear_loopback) (struct qlcnic_adapter *, u8);
  1558. int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
  1559. void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, u16);
  1560. int (*get_board_info) (struct qlcnic_adapter *);
  1561. void (*set_mac_filter_count) (struct qlcnic_adapter *);
  1562. void (*free_mac_list) (struct qlcnic_adapter *);
  1563. int (*read_phys_port_id) (struct qlcnic_adapter *);
  1564. pci_ers_result_t (*io_error_detected) (struct pci_dev *,
  1565. pci_channel_state_t);
  1566. pci_ers_result_t (*io_slot_reset) (struct pci_dev *);
  1567. void (*io_resume) (struct pci_dev *);
  1568. void (*get_beacon_state)(struct qlcnic_adapter *);
  1569. void (*enable_sds_intr) (struct qlcnic_adapter *,
  1570. struct qlcnic_host_sds_ring *);
  1571. void (*disable_sds_intr) (struct qlcnic_adapter *,
  1572. struct qlcnic_host_sds_ring *);
  1573. void (*enable_tx_intr) (struct qlcnic_adapter *,
  1574. struct qlcnic_host_tx_ring *);
  1575. void (*disable_tx_intr) (struct qlcnic_adapter *,
  1576. struct qlcnic_host_tx_ring *);
  1577. u32 (*get_saved_state)(void *, u32);
  1578. void (*set_saved_state)(void *, u32, u32);
  1579. void (*cache_tmpl_hdr_values)(struct qlcnic_fw_dump *);
  1580. u32 (*get_cap_size)(void *, int);
  1581. void (*set_sys_info)(void *, int, u32);
  1582. void (*store_cap_mask)(void *, u32);
  1583. };
  1584. extern struct qlcnic_nic_template qlcnic_vf_ops;
  1585. static inline bool qlcnic_encap_tx_offload(struct qlcnic_adapter *adapter)
  1586. {
  1587. return adapter->ahw->extra_capability[0] &
  1588. QLCNIC_83XX_FW_CAPAB_ENCAP_TX_OFFLOAD;
  1589. }
  1590. static inline bool qlcnic_encap_rx_offload(struct qlcnic_adapter *adapter)
  1591. {
  1592. return adapter->ahw->extra_capability[0] &
  1593. QLCNIC_83XX_FW_CAPAB_ENCAP_RX_OFFLOAD;
  1594. }
  1595. static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
  1596. {
  1597. return adapter->nic_ops->start_firmware(adapter);
  1598. }
  1599. static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
  1600. loff_t offset, size_t size)
  1601. {
  1602. adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
  1603. }
  1604. static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
  1605. loff_t offset, size_t size)
  1606. {
  1607. adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
  1608. }
  1609. static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
  1610. ulong off, u32 data)
  1611. {
  1612. return adapter->ahw->hw_ops->write_reg(adapter, off, data);
  1613. }
  1614. static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
  1615. u8 *mac, u8 function)
  1616. {
  1617. return adapter->ahw->hw_ops->get_mac_address(adapter, mac, function);
  1618. }
  1619. static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter)
  1620. {
  1621. return adapter->ahw->hw_ops->setup_intr(adapter);
  1622. }
  1623. static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  1624. struct qlcnic_adapter *adapter, u32 arg)
  1625. {
  1626. return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
  1627. }
  1628. static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1629. struct qlcnic_cmd_args *cmd)
  1630. {
  1631. if (adapter->ahw->hw_ops->mbx_cmd)
  1632. return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
  1633. return -EIO;
  1634. }
  1635. static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
  1636. {
  1637. adapter->ahw->hw_ops->get_func_no(adapter);
  1638. }
  1639. static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
  1640. {
  1641. return adapter->ahw->hw_ops->api_lock(adapter);
  1642. }
  1643. static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
  1644. {
  1645. adapter->ahw->hw_ops->api_unlock(adapter);
  1646. }
  1647. static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
  1648. {
  1649. if (adapter->ahw->hw_ops->add_sysfs)
  1650. adapter->ahw->hw_ops->add_sysfs(adapter);
  1651. }
  1652. static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
  1653. {
  1654. if (adapter->ahw->hw_ops->remove_sysfs)
  1655. adapter->ahw->hw_ops->remove_sysfs(adapter);
  1656. }
  1657. static inline void
  1658. qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
  1659. {
  1660. sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
  1661. }
  1662. static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  1663. {
  1664. return adapter->ahw->hw_ops->create_rx_ctx(adapter);
  1665. }
  1666. static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
  1667. struct qlcnic_host_tx_ring *ptr,
  1668. int ring)
  1669. {
  1670. return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
  1671. }
  1672. static inline void qlcnic_fw_cmd_del_rx_ctx(struct qlcnic_adapter *adapter)
  1673. {
  1674. return adapter->ahw->hw_ops->del_rx_ctx(adapter);
  1675. }
  1676. static inline void qlcnic_fw_cmd_del_tx_ctx(struct qlcnic_adapter *adapter,
  1677. struct qlcnic_host_tx_ring *ptr)
  1678. {
  1679. return adapter->ahw->hw_ops->del_tx_ctx(adapter, ptr);
  1680. }
  1681. static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
  1682. int enable)
  1683. {
  1684. return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
  1685. }
  1686. static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  1687. struct qlcnic_info *info, u8 id)
  1688. {
  1689. return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
  1690. }
  1691. static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  1692. struct qlcnic_pci_info *info)
  1693. {
  1694. return adapter->ahw->hw_ops->get_pci_info(adapter, info);
  1695. }
  1696. static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
  1697. struct qlcnic_info *info)
  1698. {
  1699. return adapter->ahw->hw_ops->set_nic_info(adapter, info);
  1700. }
  1701. static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
  1702. u8 *addr, u16 id, u8 cmd)
  1703. {
  1704. return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
  1705. }
  1706. static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
  1707. struct net_device *netdev)
  1708. {
  1709. return adapter->nic_ops->napi_add(adapter, netdev);
  1710. }
  1711. static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
  1712. {
  1713. adapter->nic_ops->napi_del(adapter);
  1714. }
  1715. static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
  1716. {
  1717. adapter->ahw->hw_ops->napi_enable(adapter);
  1718. }
  1719. static inline int __qlcnic_shutdown(struct pci_dev *pdev)
  1720. {
  1721. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1722. return adapter->nic_ops->shutdown(pdev);
  1723. }
  1724. static inline int __qlcnic_resume(struct qlcnic_adapter *adapter)
  1725. {
  1726. return adapter->nic_ops->resume(adapter);
  1727. }
  1728. static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
  1729. {
  1730. adapter->ahw->hw_ops->napi_disable(adapter);
  1731. }
  1732. static inline int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter,
  1733. struct ethtool_coalesce *ethcoal)
  1734. {
  1735. return adapter->ahw->hw_ops->config_intr_coal(adapter, ethcoal);
  1736. }
  1737. static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
  1738. {
  1739. return adapter->ahw->hw_ops->config_rss(adapter, enable);
  1740. }
  1741. static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
  1742. int enable)
  1743. {
  1744. return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
  1745. }
  1746. static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1747. {
  1748. return adapter->ahw->hw_ops->config_loopback(adapter, mode);
  1749. }
  1750. static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1751. {
  1752. return adapter->ahw->hw_ops->clear_loopback(adapter, mode);
  1753. }
  1754. static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
  1755. u32 mode)
  1756. {
  1757. return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
  1758. }
  1759. static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
  1760. u64 *addr, u16 id)
  1761. {
  1762. adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
  1763. }
  1764. static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
  1765. {
  1766. return adapter->ahw->hw_ops->get_board_info(adapter);
  1767. }
  1768. static inline void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
  1769. {
  1770. return adapter->ahw->hw_ops->free_mac_list(adapter);
  1771. }
  1772. static inline void qlcnic_set_mac_filter_count(struct qlcnic_adapter *adapter)
  1773. {
  1774. if (adapter->ahw->hw_ops->set_mac_filter_count)
  1775. adapter->ahw->hw_ops->set_mac_filter_count(adapter);
  1776. }
  1777. static inline void qlcnic_get_beacon_state(struct qlcnic_adapter *adapter)
  1778. {
  1779. adapter->ahw->hw_ops->get_beacon_state(adapter);
  1780. }
  1781. static inline void qlcnic_read_phys_port_id(struct qlcnic_adapter *adapter)
  1782. {
  1783. if (adapter->ahw->hw_ops->read_phys_port_id)
  1784. adapter->ahw->hw_ops->read_phys_port_id(adapter);
  1785. }
  1786. static inline u32 qlcnic_get_saved_state(struct qlcnic_adapter *adapter,
  1787. void *t_hdr, u32 index)
  1788. {
  1789. return adapter->ahw->hw_ops->get_saved_state(t_hdr, index);
  1790. }
  1791. static inline void qlcnic_set_saved_state(struct qlcnic_adapter *adapter,
  1792. void *t_hdr, u32 index, u32 value)
  1793. {
  1794. adapter->ahw->hw_ops->set_saved_state(t_hdr, index, value);
  1795. }
  1796. static inline void qlcnic_cache_tmpl_hdr_values(struct qlcnic_adapter *adapter,
  1797. struct qlcnic_fw_dump *fw_dump)
  1798. {
  1799. adapter->ahw->hw_ops->cache_tmpl_hdr_values(fw_dump);
  1800. }
  1801. static inline u32 qlcnic_get_cap_size(struct qlcnic_adapter *adapter,
  1802. void *tmpl_hdr, int index)
  1803. {
  1804. return adapter->ahw->hw_ops->get_cap_size(tmpl_hdr, index);
  1805. }
  1806. static inline void qlcnic_set_sys_info(struct qlcnic_adapter *adapter,
  1807. void *tmpl_hdr, int idx, u32 value)
  1808. {
  1809. adapter->ahw->hw_ops->set_sys_info(tmpl_hdr, idx, value);
  1810. }
  1811. static inline void qlcnic_store_cap_mask(struct qlcnic_adapter *adapter,
  1812. void *tmpl_hdr, u32 mask)
  1813. {
  1814. adapter->ahw->hw_ops->store_cap_mask(tmpl_hdr, mask);
  1815. }
  1816. static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
  1817. u32 key)
  1818. {
  1819. if (adapter->nic_ops->request_reset)
  1820. adapter->nic_ops->request_reset(adapter, key);
  1821. }
  1822. static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
  1823. {
  1824. if (adapter->nic_ops->cancel_idc_work)
  1825. adapter->nic_ops->cancel_idc_work(adapter);
  1826. }
  1827. static inline irqreturn_t
  1828. qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
  1829. {
  1830. return adapter->nic_ops->clear_legacy_intr(adapter);
  1831. }
  1832. static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
  1833. u32 rate)
  1834. {
  1835. return adapter->nic_ops->config_led(adapter, state, rate);
  1836. }
  1837. static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
  1838. __be32 ip, int cmd)
  1839. {
  1840. adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
  1841. }
  1842. static inline bool qlcnic_check_multi_tx(struct qlcnic_adapter *adapter)
  1843. {
  1844. return test_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
  1845. }
  1846. static inline void
  1847. qlcnic_82xx_enable_tx_intr(struct qlcnic_adapter *adapter,
  1848. struct qlcnic_host_tx_ring *tx_ring)
  1849. {
  1850. if (qlcnic_check_multi_tx(adapter) &&
  1851. !adapter->ahw->diag_test)
  1852. writel(0x0, tx_ring->crb_intr_mask);
  1853. }
  1854. static inline void
  1855. qlcnic_82xx_disable_tx_intr(struct qlcnic_adapter *adapter,
  1856. struct qlcnic_host_tx_ring *tx_ring)
  1857. {
  1858. if (qlcnic_check_multi_tx(adapter) &&
  1859. !adapter->ahw->diag_test)
  1860. writel(1, tx_ring->crb_intr_mask);
  1861. }
  1862. static inline void
  1863. qlcnic_83xx_enable_tx_intr(struct qlcnic_adapter *adapter,
  1864. struct qlcnic_host_tx_ring *tx_ring)
  1865. {
  1866. writel(0, tx_ring->crb_intr_mask);
  1867. }
  1868. static inline void
  1869. qlcnic_83xx_disable_tx_intr(struct qlcnic_adapter *adapter,
  1870. struct qlcnic_host_tx_ring *tx_ring)
  1871. {
  1872. writel(1, tx_ring->crb_intr_mask);
  1873. }
  1874. /* Enable MSI-x and INT-x interrupts */
  1875. static inline void
  1876. qlcnic_83xx_enable_sds_intr(struct qlcnic_adapter *adapter,
  1877. struct qlcnic_host_sds_ring *sds_ring)
  1878. {
  1879. writel(0, sds_ring->crb_intr_mask);
  1880. }
  1881. /* Disable MSI-x and INT-x interrupts */
  1882. static inline void
  1883. qlcnic_83xx_disable_sds_intr(struct qlcnic_adapter *adapter,
  1884. struct qlcnic_host_sds_ring *sds_ring)
  1885. {
  1886. writel(1, sds_ring->crb_intr_mask);
  1887. }
  1888. static inline void qlcnic_disable_multi_tx(struct qlcnic_adapter *adapter)
  1889. {
  1890. test_and_clear_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
  1891. adapter->drv_tx_rings = QLCNIC_SINGLE_RING;
  1892. }
  1893. /* When operating in a muti tx mode, driver needs to write 0x1
  1894. * to src register, instead of 0x0 to disable receiving interrupt.
  1895. */
  1896. static inline void
  1897. qlcnic_82xx_disable_sds_intr(struct qlcnic_adapter *adapter,
  1898. struct qlcnic_host_sds_ring *sds_ring)
  1899. {
  1900. if (qlcnic_check_multi_tx(adapter) &&
  1901. !adapter->ahw->diag_test &&
  1902. (adapter->flags & QLCNIC_MSIX_ENABLED))
  1903. writel(0x1, sds_ring->crb_intr_mask);
  1904. else
  1905. writel(0, sds_ring->crb_intr_mask);
  1906. }
  1907. static inline void qlcnic_enable_sds_intr(struct qlcnic_adapter *adapter,
  1908. struct qlcnic_host_sds_ring *sds_ring)
  1909. {
  1910. if (adapter->ahw->hw_ops->enable_sds_intr)
  1911. adapter->ahw->hw_ops->enable_sds_intr(adapter, sds_ring);
  1912. }
  1913. static inline void
  1914. qlcnic_disable_sds_intr(struct qlcnic_adapter *adapter,
  1915. struct qlcnic_host_sds_ring *sds_ring)
  1916. {
  1917. if (adapter->ahw->hw_ops->disable_sds_intr)
  1918. adapter->ahw->hw_ops->disable_sds_intr(adapter, sds_ring);
  1919. }
  1920. static inline void qlcnic_enable_tx_intr(struct qlcnic_adapter *adapter,
  1921. struct qlcnic_host_tx_ring *tx_ring)
  1922. {
  1923. if (adapter->ahw->hw_ops->enable_tx_intr)
  1924. adapter->ahw->hw_ops->enable_tx_intr(adapter, tx_ring);
  1925. }
  1926. static inline void qlcnic_disable_tx_intr(struct qlcnic_adapter *adapter,
  1927. struct qlcnic_host_tx_ring *tx_ring)
  1928. {
  1929. if (adapter->ahw->hw_ops->disable_tx_intr)
  1930. adapter->ahw->hw_ops->disable_tx_intr(adapter, tx_ring);
  1931. }
  1932. /* When operating in a muti tx mode, driver needs to write 0x0
  1933. * to src register, instead of 0x1 to enable receiving interrupts.
  1934. */
  1935. static inline void
  1936. qlcnic_82xx_enable_sds_intr(struct qlcnic_adapter *adapter,
  1937. struct qlcnic_host_sds_ring *sds_ring)
  1938. {
  1939. if (qlcnic_check_multi_tx(adapter) &&
  1940. !adapter->ahw->diag_test &&
  1941. (adapter->flags & QLCNIC_MSIX_ENABLED))
  1942. writel(0, sds_ring->crb_intr_mask);
  1943. else
  1944. writel(0x1, sds_ring->crb_intr_mask);
  1945. if (!QLCNIC_IS_MSI_FAMILY(adapter))
  1946. writel(0xfbff, adapter->tgt_mask_reg);
  1947. }
  1948. static inline int qlcnic_get_diag_lock(struct qlcnic_adapter *adapter)
  1949. {
  1950. return test_and_set_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1951. }
  1952. static inline void qlcnic_release_diag_lock(struct qlcnic_adapter *adapter)
  1953. {
  1954. clear_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1955. }
  1956. static inline int qlcnic_check_diag_status(struct qlcnic_adapter *adapter)
  1957. {
  1958. return test_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1959. }
  1960. extern const struct ethtool_ops qlcnic_sriov_vf_ethtool_ops;
  1961. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1962. extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
  1963. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1964. if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
  1965. printk(KERN_INFO "%s: %s: " _fmt, \
  1966. dev_name(&adapter->pdev->dev), \
  1967. __func__, ##_args); \
  1968. } while (0)
  1969. #define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
  1970. #define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
  1971. #define PCI_DEVICE_ID_QLOGIC_QLE8830 0x8830
  1972. #define PCI_DEVICE_ID_QLOGIC_VF_QLE834X 0x8430
  1973. #define PCI_DEVICE_ID_QLOGIC_QLE844X 0x8040
  1974. #define PCI_DEVICE_ID_QLOGIC_VF_QLE844X 0x8440
  1975. static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
  1976. {
  1977. unsigned short device = adapter->pdev->device;
  1978. return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
  1979. }
  1980. static inline bool qlcnic_84xx_check(struct qlcnic_adapter *adapter)
  1981. {
  1982. unsigned short device = adapter->pdev->device;
  1983. return ((device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
  1984. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
  1985. }
  1986. static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
  1987. {
  1988. unsigned short device = adapter->pdev->device;
  1989. bool status;
  1990. status = ((device == PCI_DEVICE_ID_QLOGIC_QLE834X) ||
  1991. (device == PCI_DEVICE_ID_QLOGIC_QLE8830) ||
  1992. (device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
  1993. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X) ||
  1994. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X)) ? true : false;
  1995. return status;
  1996. }
  1997. static inline bool qlcnic_sriov_pf_check(struct qlcnic_adapter *adapter)
  1998. {
  1999. return (adapter->ahw->op_mode == QLCNIC_SRIOV_PF_FUNC) ? true : false;
  2000. }
  2001. static inline bool qlcnic_sriov_vf_check(struct qlcnic_adapter *adapter)
  2002. {
  2003. unsigned short device = adapter->pdev->device;
  2004. bool status;
  2005. status = ((device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ||
  2006. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
  2007. return status;
  2008. }
  2009. static inline bool qlcnic_83xx_pf_check(struct qlcnic_adapter *adapter)
  2010. {
  2011. unsigned short device = adapter->pdev->device;
  2012. return (device == PCI_DEVICE_ID_QLOGIC_QLE834X) ? true : false;
  2013. }
  2014. static inline bool qlcnic_83xx_vf_check(struct qlcnic_adapter *adapter)
  2015. {
  2016. unsigned short device = adapter->pdev->device;
  2017. return (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ? true : false;
  2018. }
  2019. static inline bool qlcnic_sriov_check(struct qlcnic_adapter *adapter)
  2020. {
  2021. bool status;
  2022. status = (qlcnic_sriov_pf_check(adapter) ||
  2023. qlcnic_sriov_vf_check(adapter)) ? true : false;
  2024. return status;
  2025. }
  2026. static inline u32 qlcnic_get_vnic_func_count(struct qlcnic_adapter *adapter)
  2027. {
  2028. if (qlcnic_84xx_check(adapter))
  2029. return QLC_84XX_VNIC_COUNT;
  2030. else
  2031. return QLC_DEFAULT_VNIC_COUNT;
  2032. }
  2033. static inline void qlcnic_swap32_buffer(u32 *buffer, int count)
  2034. {
  2035. #if defined(__BIG_ENDIAN)
  2036. u32 *tmp = buffer;
  2037. int i;
  2038. for (i = 0; i < count; i++) {
  2039. *tmp = swab32(*tmp);
  2040. tmp++;
  2041. }
  2042. #endif
  2043. }
  2044. #ifdef CONFIG_QLCNIC_HWMON
  2045. void qlcnic_register_hwmon_dev(struct qlcnic_adapter *);
  2046. void qlcnic_unregister_hwmon_dev(struct qlcnic_adapter *);
  2047. #else
  2048. static inline void qlcnic_register_hwmon_dev(struct qlcnic_adapter *adapter)
  2049. {
  2050. return;
  2051. }
  2052. static inline void qlcnic_unregister_hwmon_dev(struct qlcnic_adapter *adapter)
  2053. {
  2054. return;
  2055. }
  2056. #endif
  2057. #endif /* __QLCNIC_H_ */