hix5hd2_gmac.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066
  1. /* Copyright (c) 2014 Linaro Ltd.
  2. * Copyright (c) 2014 Hisilicon Limited.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/etherdevice.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/of_net.h>
  14. #include <linux/of_mdio.h>
  15. #include <linux/clk.h>
  16. #include <linux/circ_buf.h>
  17. #define STATION_ADDR_LOW 0x0000
  18. #define STATION_ADDR_HIGH 0x0004
  19. #define MAC_DUPLEX_HALF_CTRL 0x0008
  20. #define MAX_FRM_SIZE 0x003c
  21. #define PORT_MODE 0x0040
  22. #define PORT_EN 0x0044
  23. #define BITS_TX_EN BIT(2)
  24. #define BITS_RX_EN BIT(1)
  25. #define REC_FILT_CONTROL 0x0064
  26. #define BIT_CRC_ERR_PASS BIT(5)
  27. #define BIT_PAUSE_FRM_PASS BIT(4)
  28. #define BIT_VLAN_DROP_EN BIT(3)
  29. #define BIT_BC_DROP_EN BIT(2)
  30. #define BIT_MC_MATCH_EN BIT(1)
  31. #define BIT_UC_MATCH_EN BIT(0)
  32. #define PORT_MC_ADDR_LOW 0x0068
  33. #define PORT_MC_ADDR_HIGH 0x006C
  34. #define CF_CRC_STRIP 0x01b0
  35. #define MODE_CHANGE_EN 0x01b4
  36. #define BIT_MODE_CHANGE_EN BIT(0)
  37. #define COL_SLOT_TIME 0x01c0
  38. #define RECV_CONTROL 0x01e0
  39. #define BIT_STRIP_PAD_EN BIT(3)
  40. #define BIT_RUNT_PKT_EN BIT(4)
  41. #define CONTROL_WORD 0x0214
  42. #define MDIO_SINGLE_CMD 0x03c0
  43. #define MDIO_SINGLE_DATA 0x03c4
  44. #define MDIO_CTRL 0x03cc
  45. #define MDIO_RDATA_STATUS 0x03d0
  46. #define MDIO_START BIT(20)
  47. #define MDIO_R_VALID BIT(0)
  48. #define MDIO_READ (BIT(17) | MDIO_START)
  49. #define MDIO_WRITE (BIT(16) | MDIO_START)
  50. #define RX_FQ_START_ADDR 0x0500
  51. #define RX_FQ_DEPTH 0x0504
  52. #define RX_FQ_WR_ADDR 0x0508
  53. #define RX_FQ_RD_ADDR 0x050c
  54. #define RX_FQ_VLDDESC_CNT 0x0510
  55. #define RX_FQ_ALEMPTY_TH 0x0514
  56. #define RX_FQ_REG_EN 0x0518
  57. #define BITS_RX_FQ_START_ADDR_EN BIT(2)
  58. #define BITS_RX_FQ_DEPTH_EN BIT(1)
  59. #define BITS_RX_FQ_RD_ADDR_EN BIT(0)
  60. #define RX_FQ_ALFULL_TH 0x051c
  61. #define RX_BQ_START_ADDR 0x0520
  62. #define RX_BQ_DEPTH 0x0524
  63. #define RX_BQ_WR_ADDR 0x0528
  64. #define RX_BQ_RD_ADDR 0x052c
  65. #define RX_BQ_FREE_DESC_CNT 0x0530
  66. #define RX_BQ_ALEMPTY_TH 0x0534
  67. #define RX_BQ_REG_EN 0x0538
  68. #define BITS_RX_BQ_START_ADDR_EN BIT(2)
  69. #define BITS_RX_BQ_DEPTH_EN BIT(1)
  70. #define BITS_RX_BQ_WR_ADDR_EN BIT(0)
  71. #define RX_BQ_ALFULL_TH 0x053c
  72. #define TX_BQ_START_ADDR 0x0580
  73. #define TX_BQ_DEPTH 0x0584
  74. #define TX_BQ_WR_ADDR 0x0588
  75. #define TX_BQ_RD_ADDR 0x058c
  76. #define TX_BQ_VLDDESC_CNT 0x0590
  77. #define TX_BQ_ALEMPTY_TH 0x0594
  78. #define TX_BQ_REG_EN 0x0598
  79. #define BITS_TX_BQ_START_ADDR_EN BIT(2)
  80. #define BITS_TX_BQ_DEPTH_EN BIT(1)
  81. #define BITS_TX_BQ_RD_ADDR_EN BIT(0)
  82. #define TX_BQ_ALFULL_TH 0x059c
  83. #define TX_RQ_START_ADDR 0x05a0
  84. #define TX_RQ_DEPTH 0x05a4
  85. #define TX_RQ_WR_ADDR 0x05a8
  86. #define TX_RQ_RD_ADDR 0x05ac
  87. #define TX_RQ_FREE_DESC_CNT 0x05b0
  88. #define TX_RQ_ALEMPTY_TH 0x05b4
  89. #define TX_RQ_REG_EN 0x05b8
  90. #define BITS_TX_RQ_START_ADDR_EN BIT(2)
  91. #define BITS_TX_RQ_DEPTH_EN BIT(1)
  92. #define BITS_TX_RQ_WR_ADDR_EN BIT(0)
  93. #define TX_RQ_ALFULL_TH 0x05bc
  94. #define RAW_PMU_INT 0x05c0
  95. #define ENA_PMU_INT 0x05c4
  96. #define STATUS_PMU_INT 0x05c8
  97. #define MAC_FIFO_ERR_IN BIT(30)
  98. #define TX_RQ_IN_TIMEOUT_INT BIT(29)
  99. #define RX_BQ_IN_TIMEOUT_INT BIT(28)
  100. #define TXOUTCFF_FULL_INT BIT(27)
  101. #define TXOUTCFF_EMPTY_INT BIT(26)
  102. #define TXCFF_FULL_INT BIT(25)
  103. #define TXCFF_EMPTY_INT BIT(24)
  104. #define RXOUTCFF_FULL_INT BIT(23)
  105. #define RXOUTCFF_EMPTY_INT BIT(22)
  106. #define RXCFF_FULL_INT BIT(21)
  107. #define RXCFF_EMPTY_INT BIT(20)
  108. #define TX_RQ_IN_INT BIT(19)
  109. #define TX_BQ_OUT_INT BIT(18)
  110. #define RX_BQ_IN_INT BIT(17)
  111. #define RX_FQ_OUT_INT BIT(16)
  112. #define TX_RQ_EMPTY_INT BIT(15)
  113. #define TX_RQ_FULL_INT BIT(14)
  114. #define TX_RQ_ALEMPTY_INT BIT(13)
  115. #define TX_RQ_ALFULL_INT BIT(12)
  116. #define TX_BQ_EMPTY_INT BIT(11)
  117. #define TX_BQ_FULL_INT BIT(10)
  118. #define TX_BQ_ALEMPTY_INT BIT(9)
  119. #define TX_BQ_ALFULL_INT BIT(8)
  120. #define RX_BQ_EMPTY_INT BIT(7)
  121. #define RX_BQ_FULL_INT BIT(6)
  122. #define RX_BQ_ALEMPTY_INT BIT(5)
  123. #define RX_BQ_ALFULL_INT BIT(4)
  124. #define RX_FQ_EMPTY_INT BIT(3)
  125. #define RX_FQ_FULL_INT BIT(2)
  126. #define RX_FQ_ALEMPTY_INT BIT(1)
  127. #define RX_FQ_ALFULL_INT BIT(0)
  128. #define DEF_INT_MASK (RX_BQ_IN_INT | RX_BQ_IN_TIMEOUT_INT | \
  129. TX_RQ_IN_INT | TX_RQ_IN_TIMEOUT_INT)
  130. #define DESC_WR_RD_ENA 0x05cc
  131. #define IN_QUEUE_TH 0x05d8
  132. #define OUT_QUEUE_TH 0x05dc
  133. #define QUEUE_TX_BQ_SHIFT 16
  134. #define RX_BQ_IN_TIMEOUT_TH 0x05e0
  135. #define TX_RQ_IN_TIMEOUT_TH 0x05e4
  136. #define STOP_CMD 0x05e8
  137. #define BITS_TX_STOP BIT(1)
  138. #define BITS_RX_STOP BIT(0)
  139. #define FLUSH_CMD 0x05eC
  140. #define BITS_TX_FLUSH_CMD BIT(5)
  141. #define BITS_RX_FLUSH_CMD BIT(4)
  142. #define BITS_TX_FLUSH_FLAG_DOWN BIT(3)
  143. #define BITS_TX_FLUSH_FLAG_UP BIT(2)
  144. #define BITS_RX_FLUSH_FLAG_DOWN BIT(1)
  145. #define BITS_RX_FLUSH_FLAG_UP BIT(0)
  146. #define RX_CFF_NUM_REG 0x05f0
  147. #define PMU_FSM_REG 0x05f8
  148. #define RX_FIFO_PKT_IN_NUM 0x05fc
  149. #define RX_FIFO_PKT_OUT_NUM 0x0600
  150. #define RGMII_SPEED_1000 0x2c
  151. #define RGMII_SPEED_100 0x2f
  152. #define RGMII_SPEED_10 0x2d
  153. #define MII_SPEED_100 0x0f
  154. #define MII_SPEED_10 0x0d
  155. #define GMAC_SPEED_1000 0x05
  156. #define GMAC_SPEED_100 0x01
  157. #define GMAC_SPEED_10 0x00
  158. #define GMAC_FULL_DUPLEX BIT(4)
  159. #define RX_BQ_INT_THRESHOLD 0x01
  160. #define TX_RQ_INT_THRESHOLD 0x01
  161. #define RX_BQ_IN_TIMEOUT 0x10000
  162. #define TX_RQ_IN_TIMEOUT 0x50000
  163. #define MAC_MAX_FRAME_SIZE 1600
  164. #define DESC_SIZE 32
  165. #define RX_DESC_NUM 1024
  166. #define TX_DESC_NUM 1024
  167. #define DESC_VLD_FREE 0
  168. #define DESC_VLD_BUSY 0x80000000
  169. #define DESC_FL_MID 0
  170. #define DESC_FL_LAST 0x20000000
  171. #define DESC_FL_FIRST 0x40000000
  172. #define DESC_FL_FULL 0x60000000
  173. #define DESC_DATA_LEN_OFF 16
  174. #define DESC_BUFF_LEN_OFF 0
  175. #define DESC_DATA_MASK 0x7ff
  176. /* DMA descriptor ring helpers */
  177. #define dma_ring_incr(n, s) (((n) + 1) & ((s) - 1))
  178. #define dma_cnt(n) ((n) >> 5)
  179. #define dma_byte(n) ((n) << 5)
  180. struct hix5hd2_desc {
  181. __le32 buff_addr;
  182. __le32 cmd;
  183. } __aligned(32);
  184. struct hix5hd2_desc_sw {
  185. struct hix5hd2_desc *desc;
  186. dma_addr_t phys_addr;
  187. unsigned int count;
  188. unsigned int size;
  189. };
  190. #define QUEUE_NUMS 4
  191. struct hix5hd2_priv {
  192. struct hix5hd2_desc_sw pool[QUEUE_NUMS];
  193. #define rx_fq pool[0]
  194. #define rx_bq pool[1]
  195. #define tx_bq pool[2]
  196. #define tx_rq pool[3]
  197. void __iomem *base;
  198. void __iomem *ctrl_base;
  199. struct sk_buff *tx_skb[TX_DESC_NUM];
  200. struct sk_buff *rx_skb[RX_DESC_NUM];
  201. struct device *dev;
  202. struct net_device *netdev;
  203. struct phy_device *phy;
  204. struct device_node *phy_node;
  205. phy_interface_t phy_mode;
  206. unsigned int speed;
  207. unsigned int duplex;
  208. struct clk *clk;
  209. struct mii_bus *bus;
  210. struct napi_struct napi;
  211. struct work_struct tx_timeout_task;
  212. };
  213. static void hix5hd2_config_port(struct net_device *dev, u32 speed, u32 duplex)
  214. {
  215. struct hix5hd2_priv *priv = netdev_priv(dev);
  216. u32 val;
  217. priv->speed = speed;
  218. priv->duplex = duplex;
  219. switch (priv->phy_mode) {
  220. case PHY_INTERFACE_MODE_RGMII:
  221. if (speed == SPEED_1000)
  222. val = RGMII_SPEED_1000;
  223. else if (speed == SPEED_100)
  224. val = RGMII_SPEED_100;
  225. else
  226. val = RGMII_SPEED_10;
  227. break;
  228. case PHY_INTERFACE_MODE_MII:
  229. if (speed == SPEED_100)
  230. val = MII_SPEED_100;
  231. else
  232. val = MII_SPEED_10;
  233. break;
  234. default:
  235. netdev_warn(dev, "not supported mode\n");
  236. val = MII_SPEED_10;
  237. break;
  238. }
  239. if (duplex)
  240. val |= GMAC_FULL_DUPLEX;
  241. writel_relaxed(val, priv->ctrl_base);
  242. writel_relaxed(BIT_MODE_CHANGE_EN, priv->base + MODE_CHANGE_EN);
  243. if (speed == SPEED_1000)
  244. val = GMAC_SPEED_1000;
  245. else if (speed == SPEED_100)
  246. val = GMAC_SPEED_100;
  247. else
  248. val = GMAC_SPEED_10;
  249. writel_relaxed(val, priv->base + PORT_MODE);
  250. writel_relaxed(0, priv->base + MODE_CHANGE_EN);
  251. writel_relaxed(duplex, priv->base + MAC_DUPLEX_HALF_CTRL);
  252. }
  253. static void hix5hd2_set_desc_depth(struct hix5hd2_priv *priv, int rx, int tx)
  254. {
  255. writel_relaxed(BITS_RX_FQ_DEPTH_EN, priv->base + RX_FQ_REG_EN);
  256. writel_relaxed(rx << 3, priv->base + RX_FQ_DEPTH);
  257. writel_relaxed(0, priv->base + RX_FQ_REG_EN);
  258. writel_relaxed(BITS_RX_BQ_DEPTH_EN, priv->base + RX_BQ_REG_EN);
  259. writel_relaxed(rx << 3, priv->base + RX_BQ_DEPTH);
  260. writel_relaxed(0, priv->base + RX_BQ_REG_EN);
  261. writel_relaxed(BITS_TX_BQ_DEPTH_EN, priv->base + TX_BQ_REG_EN);
  262. writel_relaxed(tx << 3, priv->base + TX_BQ_DEPTH);
  263. writel_relaxed(0, priv->base + TX_BQ_REG_EN);
  264. writel_relaxed(BITS_TX_RQ_DEPTH_EN, priv->base + TX_RQ_REG_EN);
  265. writel_relaxed(tx << 3, priv->base + TX_RQ_DEPTH);
  266. writel_relaxed(0, priv->base + TX_RQ_REG_EN);
  267. }
  268. static void hix5hd2_set_rx_fq(struct hix5hd2_priv *priv, dma_addr_t phy_addr)
  269. {
  270. writel_relaxed(BITS_RX_FQ_START_ADDR_EN, priv->base + RX_FQ_REG_EN);
  271. writel_relaxed(phy_addr, priv->base + RX_FQ_START_ADDR);
  272. writel_relaxed(0, priv->base + RX_FQ_REG_EN);
  273. }
  274. static void hix5hd2_set_rx_bq(struct hix5hd2_priv *priv, dma_addr_t phy_addr)
  275. {
  276. writel_relaxed(BITS_RX_BQ_START_ADDR_EN, priv->base + RX_BQ_REG_EN);
  277. writel_relaxed(phy_addr, priv->base + RX_BQ_START_ADDR);
  278. writel_relaxed(0, priv->base + RX_BQ_REG_EN);
  279. }
  280. static void hix5hd2_set_tx_bq(struct hix5hd2_priv *priv, dma_addr_t phy_addr)
  281. {
  282. writel_relaxed(BITS_TX_BQ_START_ADDR_EN, priv->base + TX_BQ_REG_EN);
  283. writel_relaxed(phy_addr, priv->base + TX_BQ_START_ADDR);
  284. writel_relaxed(0, priv->base + TX_BQ_REG_EN);
  285. }
  286. static void hix5hd2_set_tx_rq(struct hix5hd2_priv *priv, dma_addr_t phy_addr)
  287. {
  288. writel_relaxed(BITS_TX_RQ_START_ADDR_EN, priv->base + TX_RQ_REG_EN);
  289. writel_relaxed(phy_addr, priv->base + TX_RQ_START_ADDR);
  290. writel_relaxed(0, priv->base + TX_RQ_REG_EN);
  291. }
  292. static void hix5hd2_set_desc_addr(struct hix5hd2_priv *priv)
  293. {
  294. hix5hd2_set_rx_fq(priv, priv->rx_fq.phys_addr);
  295. hix5hd2_set_rx_bq(priv, priv->rx_bq.phys_addr);
  296. hix5hd2_set_tx_rq(priv, priv->tx_rq.phys_addr);
  297. hix5hd2_set_tx_bq(priv, priv->tx_bq.phys_addr);
  298. }
  299. static void hix5hd2_hw_init(struct hix5hd2_priv *priv)
  300. {
  301. u32 val;
  302. /* disable and clear all interrupts */
  303. writel_relaxed(0, priv->base + ENA_PMU_INT);
  304. writel_relaxed(~0, priv->base + RAW_PMU_INT);
  305. writel_relaxed(BIT_CRC_ERR_PASS, priv->base + REC_FILT_CONTROL);
  306. writel_relaxed(MAC_MAX_FRAME_SIZE, priv->base + CONTROL_WORD);
  307. writel_relaxed(0, priv->base + COL_SLOT_TIME);
  308. val = RX_BQ_INT_THRESHOLD | TX_RQ_INT_THRESHOLD << QUEUE_TX_BQ_SHIFT;
  309. writel_relaxed(val, priv->base + IN_QUEUE_TH);
  310. writel_relaxed(RX_BQ_IN_TIMEOUT, priv->base + RX_BQ_IN_TIMEOUT_TH);
  311. writel_relaxed(TX_RQ_IN_TIMEOUT, priv->base + TX_RQ_IN_TIMEOUT_TH);
  312. hix5hd2_set_desc_depth(priv, RX_DESC_NUM, TX_DESC_NUM);
  313. hix5hd2_set_desc_addr(priv);
  314. }
  315. static void hix5hd2_irq_enable(struct hix5hd2_priv *priv)
  316. {
  317. writel_relaxed(DEF_INT_MASK, priv->base + ENA_PMU_INT);
  318. }
  319. static void hix5hd2_irq_disable(struct hix5hd2_priv *priv)
  320. {
  321. writel_relaxed(0, priv->base + ENA_PMU_INT);
  322. }
  323. static void hix5hd2_port_enable(struct hix5hd2_priv *priv)
  324. {
  325. writel_relaxed(0xf, priv->base + DESC_WR_RD_ENA);
  326. writel_relaxed(BITS_RX_EN | BITS_TX_EN, priv->base + PORT_EN);
  327. }
  328. static void hix5hd2_port_disable(struct hix5hd2_priv *priv)
  329. {
  330. writel_relaxed(~(BITS_RX_EN | BITS_TX_EN), priv->base + PORT_EN);
  331. writel_relaxed(0, priv->base + DESC_WR_RD_ENA);
  332. }
  333. static void hix5hd2_hw_set_mac_addr(struct net_device *dev)
  334. {
  335. struct hix5hd2_priv *priv = netdev_priv(dev);
  336. unsigned char *mac = dev->dev_addr;
  337. u32 val;
  338. val = mac[1] | (mac[0] << 8);
  339. writel_relaxed(val, priv->base + STATION_ADDR_HIGH);
  340. val = mac[5] | (mac[4] << 8) | (mac[3] << 16) | (mac[2] << 24);
  341. writel_relaxed(val, priv->base + STATION_ADDR_LOW);
  342. }
  343. static int hix5hd2_net_set_mac_address(struct net_device *dev, void *p)
  344. {
  345. int ret;
  346. ret = eth_mac_addr(dev, p);
  347. if (!ret)
  348. hix5hd2_hw_set_mac_addr(dev);
  349. return ret;
  350. }
  351. static void hix5hd2_adjust_link(struct net_device *dev)
  352. {
  353. struct hix5hd2_priv *priv = netdev_priv(dev);
  354. struct phy_device *phy = priv->phy;
  355. if ((priv->speed != phy->speed) || (priv->duplex != phy->duplex)) {
  356. hix5hd2_config_port(dev, phy->speed, phy->duplex);
  357. phy_print_status(phy);
  358. }
  359. }
  360. static void hix5hd2_rx_refill(struct hix5hd2_priv *priv)
  361. {
  362. struct hix5hd2_desc *desc;
  363. struct sk_buff *skb;
  364. u32 start, end, num, pos, i;
  365. u32 len = MAC_MAX_FRAME_SIZE;
  366. dma_addr_t addr;
  367. /* software write pointer */
  368. start = dma_cnt(readl_relaxed(priv->base + RX_FQ_WR_ADDR));
  369. /* logic read pointer */
  370. end = dma_cnt(readl_relaxed(priv->base + RX_FQ_RD_ADDR));
  371. num = CIRC_SPACE(start, end, RX_DESC_NUM);
  372. for (i = 0, pos = start; i < num; i++) {
  373. if (priv->rx_skb[pos]) {
  374. break;
  375. } else {
  376. skb = netdev_alloc_skb_ip_align(priv->netdev, len);
  377. if (unlikely(skb == NULL))
  378. break;
  379. }
  380. addr = dma_map_single(priv->dev, skb->data, len, DMA_FROM_DEVICE);
  381. if (dma_mapping_error(priv->dev, addr)) {
  382. dev_kfree_skb_any(skb);
  383. break;
  384. }
  385. desc = priv->rx_fq.desc + pos;
  386. desc->buff_addr = cpu_to_le32(addr);
  387. priv->rx_skb[pos] = skb;
  388. desc->cmd = cpu_to_le32(DESC_VLD_FREE |
  389. (len - 1) << DESC_BUFF_LEN_OFF);
  390. pos = dma_ring_incr(pos, RX_DESC_NUM);
  391. }
  392. /* ensure desc updated */
  393. wmb();
  394. if (pos != start)
  395. writel_relaxed(dma_byte(pos), priv->base + RX_FQ_WR_ADDR);
  396. }
  397. static int hix5hd2_rx(struct net_device *dev, int limit)
  398. {
  399. struct hix5hd2_priv *priv = netdev_priv(dev);
  400. struct sk_buff *skb;
  401. struct hix5hd2_desc *desc;
  402. dma_addr_t addr;
  403. u32 start, end, num, pos, i, len;
  404. /* software read pointer */
  405. start = dma_cnt(readl_relaxed(priv->base + RX_BQ_RD_ADDR));
  406. /* logic write pointer */
  407. end = dma_cnt(readl_relaxed(priv->base + RX_BQ_WR_ADDR));
  408. num = CIRC_CNT(end, start, RX_DESC_NUM);
  409. if (num > limit)
  410. num = limit;
  411. /* ensure get updated desc */
  412. rmb();
  413. for (i = 0, pos = start; i < num; i++) {
  414. skb = priv->rx_skb[pos];
  415. if (unlikely(!skb)) {
  416. netdev_err(dev, "inconsistent rx_skb\n");
  417. break;
  418. }
  419. priv->rx_skb[pos] = NULL;
  420. desc = priv->rx_bq.desc + pos;
  421. len = (le32_to_cpu(desc->cmd) >> DESC_DATA_LEN_OFF) &
  422. DESC_DATA_MASK;
  423. addr = le32_to_cpu(desc->buff_addr);
  424. dma_unmap_single(priv->dev, addr, MAC_MAX_FRAME_SIZE,
  425. DMA_FROM_DEVICE);
  426. skb_put(skb, len);
  427. if (skb->len > MAC_MAX_FRAME_SIZE) {
  428. netdev_err(dev, "rcv len err, len = %d\n", skb->len);
  429. dev->stats.rx_errors++;
  430. dev->stats.rx_length_errors++;
  431. dev_kfree_skb_any(skb);
  432. goto next;
  433. }
  434. skb->protocol = eth_type_trans(skb, dev);
  435. napi_gro_receive(&priv->napi, skb);
  436. dev->stats.rx_packets++;
  437. dev->stats.rx_bytes += skb->len;
  438. dev->last_rx = jiffies;
  439. next:
  440. pos = dma_ring_incr(pos, RX_DESC_NUM);
  441. }
  442. if (pos != start)
  443. writel_relaxed(dma_byte(pos), priv->base + RX_BQ_RD_ADDR);
  444. hix5hd2_rx_refill(priv);
  445. return num;
  446. }
  447. static void hix5hd2_xmit_reclaim(struct net_device *dev)
  448. {
  449. struct sk_buff *skb;
  450. struct hix5hd2_desc *desc;
  451. struct hix5hd2_priv *priv = netdev_priv(dev);
  452. unsigned int bytes_compl = 0, pkts_compl = 0;
  453. u32 start, end, num, pos, i;
  454. dma_addr_t addr;
  455. netif_tx_lock(dev);
  456. /* software read */
  457. start = dma_cnt(readl_relaxed(priv->base + TX_RQ_RD_ADDR));
  458. /* logic write */
  459. end = dma_cnt(readl_relaxed(priv->base + TX_RQ_WR_ADDR));
  460. num = CIRC_CNT(end, start, TX_DESC_NUM);
  461. for (i = 0, pos = start; i < num; i++) {
  462. skb = priv->tx_skb[pos];
  463. if (unlikely(!skb)) {
  464. netdev_err(dev, "inconsistent tx_skb\n");
  465. break;
  466. }
  467. pkts_compl++;
  468. bytes_compl += skb->len;
  469. desc = priv->tx_rq.desc + pos;
  470. addr = le32_to_cpu(desc->buff_addr);
  471. dma_unmap_single(priv->dev, addr, skb->len, DMA_TO_DEVICE);
  472. priv->tx_skb[pos] = NULL;
  473. dev_consume_skb_any(skb);
  474. pos = dma_ring_incr(pos, TX_DESC_NUM);
  475. }
  476. if (pos != start)
  477. writel_relaxed(dma_byte(pos), priv->base + TX_RQ_RD_ADDR);
  478. netif_tx_unlock(dev);
  479. if (pkts_compl || bytes_compl)
  480. netdev_completed_queue(dev, pkts_compl, bytes_compl);
  481. if (unlikely(netif_queue_stopped(priv->netdev)) && pkts_compl)
  482. netif_wake_queue(priv->netdev);
  483. }
  484. static int hix5hd2_poll(struct napi_struct *napi, int budget)
  485. {
  486. struct hix5hd2_priv *priv = container_of(napi,
  487. struct hix5hd2_priv, napi);
  488. struct net_device *dev = priv->netdev;
  489. int work_done = 0, task = budget;
  490. int ints, num;
  491. do {
  492. hix5hd2_xmit_reclaim(dev);
  493. num = hix5hd2_rx(dev, task);
  494. work_done += num;
  495. task -= num;
  496. if ((work_done >= budget) || (num == 0))
  497. break;
  498. ints = readl_relaxed(priv->base + RAW_PMU_INT);
  499. writel_relaxed(ints, priv->base + RAW_PMU_INT);
  500. } while (ints & DEF_INT_MASK);
  501. if (work_done < budget) {
  502. napi_complete(napi);
  503. hix5hd2_irq_enable(priv);
  504. }
  505. return work_done;
  506. }
  507. static irqreturn_t hix5hd2_interrupt(int irq, void *dev_id)
  508. {
  509. struct net_device *dev = (struct net_device *)dev_id;
  510. struct hix5hd2_priv *priv = netdev_priv(dev);
  511. int ints = readl_relaxed(priv->base + RAW_PMU_INT);
  512. writel_relaxed(ints, priv->base + RAW_PMU_INT);
  513. if (likely(ints & DEF_INT_MASK)) {
  514. hix5hd2_irq_disable(priv);
  515. napi_schedule(&priv->napi);
  516. }
  517. return IRQ_HANDLED;
  518. }
  519. static int hix5hd2_net_xmit(struct sk_buff *skb, struct net_device *dev)
  520. {
  521. struct hix5hd2_priv *priv = netdev_priv(dev);
  522. struct hix5hd2_desc *desc;
  523. dma_addr_t addr;
  524. u32 pos;
  525. /* software write pointer */
  526. pos = dma_cnt(readl_relaxed(priv->base + TX_BQ_WR_ADDR));
  527. if (unlikely(priv->tx_skb[pos])) {
  528. dev->stats.tx_dropped++;
  529. dev->stats.tx_fifo_errors++;
  530. netif_stop_queue(dev);
  531. return NETDEV_TX_BUSY;
  532. }
  533. addr = dma_map_single(priv->dev, skb->data, skb->len, DMA_TO_DEVICE);
  534. if (dma_mapping_error(priv->dev, addr)) {
  535. dev_kfree_skb_any(skb);
  536. return NETDEV_TX_OK;
  537. }
  538. desc = priv->tx_bq.desc + pos;
  539. desc->buff_addr = cpu_to_le32(addr);
  540. priv->tx_skb[pos] = skb;
  541. desc->cmd = cpu_to_le32(DESC_VLD_BUSY | DESC_FL_FULL |
  542. (skb->len & DESC_DATA_MASK) << DESC_DATA_LEN_OFF |
  543. (skb->len & DESC_DATA_MASK) << DESC_BUFF_LEN_OFF);
  544. /* ensure desc updated */
  545. wmb();
  546. pos = dma_ring_incr(pos, TX_DESC_NUM);
  547. writel_relaxed(dma_byte(pos), priv->base + TX_BQ_WR_ADDR);
  548. dev->trans_start = jiffies;
  549. dev->stats.tx_packets++;
  550. dev->stats.tx_bytes += skb->len;
  551. netdev_sent_queue(dev, skb->len);
  552. return NETDEV_TX_OK;
  553. }
  554. static void hix5hd2_free_dma_desc_rings(struct hix5hd2_priv *priv)
  555. {
  556. struct hix5hd2_desc *desc;
  557. dma_addr_t addr;
  558. int i;
  559. for (i = 0; i < RX_DESC_NUM; i++) {
  560. struct sk_buff *skb = priv->rx_skb[i];
  561. if (skb == NULL)
  562. continue;
  563. desc = priv->rx_fq.desc + i;
  564. addr = le32_to_cpu(desc->buff_addr);
  565. dma_unmap_single(priv->dev, addr,
  566. MAC_MAX_FRAME_SIZE, DMA_FROM_DEVICE);
  567. dev_kfree_skb_any(skb);
  568. priv->rx_skb[i] = NULL;
  569. }
  570. for (i = 0; i < TX_DESC_NUM; i++) {
  571. struct sk_buff *skb = priv->tx_skb[i];
  572. if (skb == NULL)
  573. continue;
  574. desc = priv->tx_rq.desc + i;
  575. addr = le32_to_cpu(desc->buff_addr);
  576. dma_unmap_single(priv->dev, addr, skb->len, DMA_TO_DEVICE);
  577. dev_kfree_skb_any(skb);
  578. priv->tx_skb[i] = NULL;
  579. }
  580. }
  581. static int hix5hd2_net_open(struct net_device *dev)
  582. {
  583. struct hix5hd2_priv *priv = netdev_priv(dev);
  584. int ret;
  585. ret = clk_prepare_enable(priv->clk);
  586. if (ret < 0) {
  587. netdev_err(dev, "failed to enable clk %d\n", ret);
  588. return ret;
  589. }
  590. priv->phy = of_phy_connect(dev, priv->phy_node,
  591. &hix5hd2_adjust_link, 0, priv->phy_mode);
  592. if (!priv->phy)
  593. return -ENODEV;
  594. phy_start(priv->phy);
  595. hix5hd2_hw_init(priv);
  596. hix5hd2_rx_refill(priv);
  597. netdev_reset_queue(dev);
  598. netif_start_queue(dev);
  599. napi_enable(&priv->napi);
  600. hix5hd2_port_enable(priv);
  601. hix5hd2_irq_enable(priv);
  602. return 0;
  603. }
  604. static int hix5hd2_net_close(struct net_device *dev)
  605. {
  606. struct hix5hd2_priv *priv = netdev_priv(dev);
  607. hix5hd2_port_disable(priv);
  608. hix5hd2_irq_disable(priv);
  609. napi_disable(&priv->napi);
  610. netif_stop_queue(dev);
  611. hix5hd2_free_dma_desc_rings(priv);
  612. if (priv->phy) {
  613. phy_stop(priv->phy);
  614. phy_disconnect(priv->phy);
  615. }
  616. clk_disable_unprepare(priv->clk);
  617. return 0;
  618. }
  619. static void hix5hd2_tx_timeout_task(struct work_struct *work)
  620. {
  621. struct hix5hd2_priv *priv;
  622. priv = container_of(work, struct hix5hd2_priv, tx_timeout_task);
  623. hix5hd2_net_close(priv->netdev);
  624. hix5hd2_net_open(priv->netdev);
  625. }
  626. static void hix5hd2_net_timeout(struct net_device *dev)
  627. {
  628. struct hix5hd2_priv *priv = netdev_priv(dev);
  629. schedule_work(&priv->tx_timeout_task);
  630. }
  631. static const struct net_device_ops hix5hd2_netdev_ops = {
  632. .ndo_open = hix5hd2_net_open,
  633. .ndo_stop = hix5hd2_net_close,
  634. .ndo_start_xmit = hix5hd2_net_xmit,
  635. .ndo_tx_timeout = hix5hd2_net_timeout,
  636. .ndo_set_mac_address = hix5hd2_net_set_mac_address,
  637. };
  638. static int hix5hd2_get_settings(struct net_device *net_dev,
  639. struct ethtool_cmd *cmd)
  640. {
  641. struct hix5hd2_priv *priv = netdev_priv(net_dev);
  642. if (!priv->phy)
  643. return -ENODEV;
  644. return phy_ethtool_gset(priv->phy, cmd);
  645. }
  646. static int hix5hd2_set_settings(struct net_device *net_dev,
  647. struct ethtool_cmd *cmd)
  648. {
  649. struct hix5hd2_priv *priv = netdev_priv(net_dev);
  650. if (!priv->phy)
  651. return -ENODEV;
  652. return phy_ethtool_sset(priv->phy, cmd);
  653. }
  654. static struct ethtool_ops hix5hd2_ethtools_ops = {
  655. .get_link = ethtool_op_get_link,
  656. .get_settings = hix5hd2_get_settings,
  657. .set_settings = hix5hd2_set_settings,
  658. };
  659. static int hix5hd2_mdio_wait_ready(struct mii_bus *bus)
  660. {
  661. struct hix5hd2_priv *priv = bus->priv;
  662. void __iomem *base = priv->base;
  663. int i, timeout = 10000;
  664. for (i = 0; readl_relaxed(base + MDIO_SINGLE_CMD) & MDIO_START; i++) {
  665. if (i == timeout)
  666. return -ETIMEDOUT;
  667. usleep_range(10, 20);
  668. }
  669. return 0;
  670. }
  671. static int hix5hd2_mdio_read(struct mii_bus *bus, int phy, int reg)
  672. {
  673. struct hix5hd2_priv *priv = bus->priv;
  674. void __iomem *base = priv->base;
  675. int val, ret;
  676. ret = hix5hd2_mdio_wait_ready(bus);
  677. if (ret < 0)
  678. goto out;
  679. writel_relaxed(MDIO_READ | phy << 8 | reg, base + MDIO_SINGLE_CMD);
  680. ret = hix5hd2_mdio_wait_ready(bus);
  681. if (ret < 0)
  682. goto out;
  683. val = readl_relaxed(base + MDIO_RDATA_STATUS);
  684. if (val & MDIO_R_VALID) {
  685. dev_err(bus->parent, "SMI bus read not valid\n");
  686. ret = -ENODEV;
  687. goto out;
  688. }
  689. val = readl_relaxed(priv->base + MDIO_SINGLE_DATA);
  690. ret = (val >> 16) & 0xFFFF;
  691. out:
  692. return ret;
  693. }
  694. static int hix5hd2_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  695. {
  696. struct hix5hd2_priv *priv = bus->priv;
  697. void __iomem *base = priv->base;
  698. int ret;
  699. ret = hix5hd2_mdio_wait_ready(bus);
  700. if (ret < 0)
  701. goto out;
  702. writel_relaxed(val, base + MDIO_SINGLE_DATA);
  703. writel_relaxed(MDIO_WRITE | phy << 8 | reg, base + MDIO_SINGLE_CMD);
  704. ret = hix5hd2_mdio_wait_ready(bus);
  705. out:
  706. return ret;
  707. }
  708. static void hix5hd2_destroy_hw_desc_queue(struct hix5hd2_priv *priv)
  709. {
  710. int i;
  711. for (i = 0; i < QUEUE_NUMS; i++) {
  712. if (priv->pool[i].desc) {
  713. dma_free_coherent(priv->dev, priv->pool[i].size,
  714. priv->pool[i].desc,
  715. priv->pool[i].phys_addr);
  716. priv->pool[i].desc = NULL;
  717. }
  718. }
  719. }
  720. static int hix5hd2_init_hw_desc_queue(struct hix5hd2_priv *priv)
  721. {
  722. struct device *dev = priv->dev;
  723. struct hix5hd2_desc *virt_addr;
  724. dma_addr_t phys_addr;
  725. int size, i;
  726. priv->rx_fq.count = RX_DESC_NUM;
  727. priv->rx_bq.count = RX_DESC_NUM;
  728. priv->tx_bq.count = TX_DESC_NUM;
  729. priv->tx_rq.count = TX_DESC_NUM;
  730. for (i = 0; i < QUEUE_NUMS; i++) {
  731. size = priv->pool[i].count * sizeof(struct hix5hd2_desc);
  732. virt_addr = dma_alloc_coherent(dev, size, &phys_addr,
  733. GFP_KERNEL);
  734. if (virt_addr == NULL)
  735. goto error_free_pool;
  736. memset(virt_addr, 0, size);
  737. priv->pool[i].size = size;
  738. priv->pool[i].desc = virt_addr;
  739. priv->pool[i].phys_addr = phys_addr;
  740. }
  741. return 0;
  742. error_free_pool:
  743. hix5hd2_destroy_hw_desc_queue(priv);
  744. return -ENOMEM;
  745. }
  746. static int hix5hd2_dev_probe(struct platform_device *pdev)
  747. {
  748. struct device *dev = &pdev->dev;
  749. struct device_node *node = dev->of_node;
  750. struct net_device *ndev;
  751. struct hix5hd2_priv *priv;
  752. struct resource *res;
  753. struct mii_bus *bus;
  754. const char *mac_addr;
  755. int ret;
  756. ndev = alloc_etherdev(sizeof(struct hix5hd2_priv));
  757. if (!ndev)
  758. return -ENOMEM;
  759. platform_set_drvdata(pdev, ndev);
  760. priv = netdev_priv(ndev);
  761. priv->dev = dev;
  762. priv->netdev = ndev;
  763. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  764. priv->base = devm_ioremap_resource(dev, res);
  765. if (IS_ERR(priv->base)) {
  766. ret = PTR_ERR(priv->base);
  767. goto out_free_netdev;
  768. }
  769. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  770. priv->ctrl_base = devm_ioremap_resource(dev, res);
  771. if (IS_ERR(priv->ctrl_base)) {
  772. ret = PTR_ERR(priv->ctrl_base);
  773. goto out_free_netdev;
  774. }
  775. priv->clk = devm_clk_get(&pdev->dev, NULL);
  776. if (IS_ERR(priv->clk)) {
  777. netdev_err(ndev, "failed to get clk\n");
  778. ret = -ENODEV;
  779. goto out_free_netdev;
  780. }
  781. ret = clk_prepare_enable(priv->clk);
  782. if (ret < 0) {
  783. netdev_err(ndev, "failed to enable clk %d\n", ret);
  784. goto out_free_netdev;
  785. }
  786. bus = mdiobus_alloc();
  787. if (bus == NULL) {
  788. ret = -ENOMEM;
  789. goto out_free_netdev;
  790. }
  791. bus->priv = priv;
  792. bus->name = "hix5hd2_mii_bus";
  793. bus->read = hix5hd2_mdio_read;
  794. bus->write = hix5hd2_mdio_write;
  795. bus->parent = &pdev->dev;
  796. snprintf(bus->id, MII_BUS_ID_SIZE, "%s-mii", dev_name(&pdev->dev));
  797. priv->bus = bus;
  798. ret = of_mdiobus_register(bus, node);
  799. if (ret)
  800. goto err_free_mdio;
  801. priv->phy_mode = of_get_phy_mode(node);
  802. if (priv->phy_mode < 0) {
  803. netdev_err(ndev, "not find phy-mode\n");
  804. ret = -EINVAL;
  805. goto err_mdiobus;
  806. }
  807. priv->phy_node = of_parse_phandle(node, "phy-handle", 0);
  808. if (!priv->phy_node) {
  809. netdev_err(ndev, "not find phy-handle\n");
  810. ret = -EINVAL;
  811. goto err_mdiobus;
  812. }
  813. ndev->irq = platform_get_irq(pdev, 0);
  814. if (ndev->irq <= 0) {
  815. netdev_err(ndev, "No irq resource\n");
  816. ret = -EINVAL;
  817. goto out_phy_node;
  818. }
  819. ret = devm_request_irq(dev, ndev->irq, hix5hd2_interrupt,
  820. 0, pdev->name, ndev);
  821. if (ret) {
  822. netdev_err(ndev, "devm_request_irq failed\n");
  823. goto out_phy_node;
  824. }
  825. mac_addr = of_get_mac_address(node);
  826. if (mac_addr)
  827. ether_addr_copy(ndev->dev_addr, mac_addr);
  828. if (!is_valid_ether_addr(ndev->dev_addr)) {
  829. eth_hw_addr_random(ndev);
  830. netdev_warn(ndev, "using random MAC address %pM\n",
  831. ndev->dev_addr);
  832. }
  833. INIT_WORK(&priv->tx_timeout_task, hix5hd2_tx_timeout_task);
  834. ndev->watchdog_timeo = 6 * HZ;
  835. ndev->priv_flags |= IFF_UNICAST_FLT;
  836. ndev->netdev_ops = &hix5hd2_netdev_ops;
  837. ndev->ethtool_ops = &hix5hd2_ethtools_ops;
  838. SET_NETDEV_DEV(ndev, dev);
  839. ret = hix5hd2_init_hw_desc_queue(priv);
  840. if (ret)
  841. goto out_phy_node;
  842. netif_napi_add(ndev, &priv->napi, hix5hd2_poll, NAPI_POLL_WEIGHT);
  843. ret = register_netdev(priv->netdev);
  844. if (ret) {
  845. netdev_err(ndev, "register_netdev failed!");
  846. goto out_destroy_queue;
  847. }
  848. clk_disable_unprepare(priv->clk);
  849. return ret;
  850. out_destroy_queue:
  851. netif_napi_del(&priv->napi);
  852. hix5hd2_destroy_hw_desc_queue(priv);
  853. out_phy_node:
  854. of_node_put(priv->phy_node);
  855. err_mdiobus:
  856. mdiobus_unregister(bus);
  857. err_free_mdio:
  858. mdiobus_free(bus);
  859. out_free_netdev:
  860. free_netdev(ndev);
  861. return ret;
  862. }
  863. static int hix5hd2_dev_remove(struct platform_device *pdev)
  864. {
  865. struct net_device *ndev = platform_get_drvdata(pdev);
  866. struct hix5hd2_priv *priv = netdev_priv(ndev);
  867. netif_napi_del(&priv->napi);
  868. unregister_netdev(ndev);
  869. mdiobus_unregister(priv->bus);
  870. mdiobus_free(priv->bus);
  871. hix5hd2_destroy_hw_desc_queue(priv);
  872. of_node_put(priv->phy_node);
  873. cancel_work_sync(&priv->tx_timeout_task);
  874. free_netdev(ndev);
  875. return 0;
  876. }
  877. static const struct of_device_id hix5hd2_of_match[] = {
  878. {.compatible = "hisilicon,hix5hd2-gmac",},
  879. {},
  880. };
  881. MODULE_DEVICE_TABLE(of, hix5hd2_of_match);
  882. static struct platform_driver hix5hd2_dev_driver = {
  883. .driver = {
  884. .name = "hix5hd2-gmac",
  885. .of_match_table = hix5hd2_of_match,
  886. },
  887. .probe = hix5hd2_dev_probe,
  888. .remove = hix5hd2_dev_remove,
  889. };
  890. module_platform_driver(hix5hd2_dev_driver);
  891. MODULE_DESCRIPTION("HISILICON HIX5HD2 Ethernet driver");
  892. MODULE_LICENSE("GPL v2");
  893. MODULE_ALIAS("platform:hix5hd2-gmac");