bnx2x_ethtool.c 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626
  1. /* bnx2x_ethtool.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2013 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/ethtool.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/types.h>
  21. #include <linux/sched.h>
  22. #include <linux/crc32.h>
  23. #include "bnx2x.h"
  24. #include "bnx2x_cmn.h"
  25. #include "bnx2x_dump.h"
  26. #include "bnx2x_init.h"
  27. /* Note: in the format strings below %s is replaced by the queue-name which is
  28. * either its index or 'fcoe' for the fcoe queue. Make sure the format string
  29. * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
  30. */
  31. #define MAX_QUEUE_NAME_LEN 4
  32. static const struct {
  33. long offset;
  34. int size;
  35. char string[ETH_GSTRING_LEN];
  36. } bnx2x_q_stats_arr[] = {
  37. /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
  38. { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
  39. 8, "[%s]: rx_ucast_packets" },
  40. { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
  41. 8, "[%s]: rx_mcast_packets" },
  42. { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
  43. 8, "[%s]: rx_bcast_packets" },
  44. { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
  45. { Q_STATS_OFFSET32(rx_err_discard_pkt),
  46. 4, "[%s]: rx_phy_ip_err_discards"},
  47. { Q_STATS_OFFSET32(rx_skb_alloc_failed),
  48. 4, "[%s]: rx_skb_alloc_discard" },
  49. { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
  50. { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
  51. /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  52. 8, "[%s]: tx_ucast_packets" },
  53. { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  54. 8, "[%s]: tx_mcast_packets" },
  55. { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  56. 8, "[%s]: tx_bcast_packets" },
  57. { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
  58. 8, "[%s]: tpa_aggregations" },
  59. { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  60. 8, "[%s]: tpa_aggregated_frames"},
  61. { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"},
  62. { Q_STATS_OFFSET32(driver_filtered_tx_pkt),
  63. 4, "[%s]: driver_filtered_tx_pkt" }
  64. };
  65. #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
  66. static const struct {
  67. long offset;
  68. int size;
  69. u32 flags;
  70. #define STATS_FLAGS_PORT 1
  71. #define STATS_FLAGS_FUNC 2
  72. #define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
  73. char string[ETH_GSTRING_LEN];
  74. } bnx2x_stats_arr[] = {
  75. /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
  76. 8, STATS_FLAGS_BOTH, "rx_bytes" },
  77. { STATS_OFFSET32(error_bytes_received_hi),
  78. 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
  79. { STATS_OFFSET32(total_unicast_packets_received_hi),
  80. 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
  81. { STATS_OFFSET32(total_multicast_packets_received_hi),
  82. 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
  83. { STATS_OFFSET32(total_broadcast_packets_received_hi),
  84. 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
  85. { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
  86. 8, STATS_FLAGS_PORT, "rx_crc_errors" },
  87. { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
  88. 8, STATS_FLAGS_PORT, "rx_align_errors" },
  89. { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
  90. 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
  91. { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
  92. 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
  93. /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
  94. 8, STATS_FLAGS_PORT, "rx_fragments" },
  95. { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
  96. 8, STATS_FLAGS_PORT, "rx_jabbers" },
  97. { STATS_OFFSET32(no_buff_discard_hi),
  98. 8, STATS_FLAGS_BOTH, "rx_discards" },
  99. { STATS_OFFSET32(mac_filter_discard),
  100. 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
  101. { STATS_OFFSET32(mf_tag_discard),
  102. 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
  103. { STATS_OFFSET32(pfc_frames_received_hi),
  104. 8, STATS_FLAGS_PORT, "pfc_frames_received" },
  105. { STATS_OFFSET32(pfc_frames_sent_hi),
  106. 8, STATS_FLAGS_PORT, "pfc_frames_sent" },
  107. { STATS_OFFSET32(brb_drop_hi),
  108. 8, STATS_FLAGS_PORT, "rx_brb_discard" },
  109. { STATS_OFFSET32(brb_truncate_hi),
  110. 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
  111. { STATS_OFFSET32(pause_frames_received_hi),
  112. 8, STATS_FLAGS_PORT, "rx_pause_frames" },
  113. { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
  114. 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
  115. { STATS_OFFSET32(nig_timer_max),
  116. 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
  117. /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
  118. 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
  119. { STATS_OFFSET32(rx_skb_alloc_failed),
  120. 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
  121. { STATS_OFFSET32(hw_csum_err),
  122. 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
  123. { STATS_OFFSET32(total_bytes_transmitted_hi),
  124. 8, STATS_FLAGS_BOTH, "tx_bytes" },
  125. { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
  126. 8, STATS_FLAGS_PORT, "tx_error_bytes" },
  127. { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  128. 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
  129. { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  130. 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
  131. { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  132. 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
  133. { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
  134. 8, STATS_FLAGS_PORT, "tx_mac_errors" },
  135. { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
  136. 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
  137. /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
  138. 8, STATS_FLAGS_PORT, "tx_single_collisions" },
  139. { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
  140. 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
  141. { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
  142. 8, STATS_FLAGS_PORT, "tx_deferred" },
  143. { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
  144. 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
  145. { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
  146. 8, STATS_FLAGS_PORT, "tx_late_collisions" },
  147. { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
  148. 8, STATS_FLAGS_PORT, "tx_total_collisions" },
  149. { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
  150. 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
  151. { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
  152. 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
  153. { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
  154. 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
  155. { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
  156. 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
  157. /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
  158. 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
  159. { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
  160. 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
  161. { STATS_OFFSET32(etherstatspktsover1522octets_hi),
  162. 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
  163. { STATS_OFFSET32(pause_frames_sent_hi),
  164. 8, STATS_FLAGS_PORT, "tx_pause_frames" },
  165. { STATS_OFFSET32(total_tpa_aggregations_hi),
  166. 8, STATS_FLAGS_FUNC, "tpa_aggregations" },
  167. { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  168. 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
  169. { STATS_OFFSET32(total_tpa_bytes_hi),
  170. 8, STATS_FLAGS_FUNC, "tpa_bytes"},
  171. { STATS_OFFSET32(recoverable_error),
  172. 4, STATS_FLAGS_FUNC, "recoverable_errors" },
  173. { STATS_OFFSET32(unrecoverable_error),
  174. 4, STATS_FLAGS_FUNC, "unrecoverable_errors" },
  175. { STATS_OFFSET32(driver_filtered_tx_pkt),
  176. 4, STATS_FLAGS_FUNC, "driver_filtered_tx_pkt" },
  177. { STATS_OFFSET32(eee_tx_lpi),
  178. 4, STATS_FLAGS_PORT, "Tx LPI entry count"}
  179. };
  180. #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
  181. static int bnx2x_get_port_type(struct bnx2x *bp)
  182. {
  183. int port_type;
  184. u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
  185. switch (bp->link_params.phy[phy_idx].media_type) {
  186. case ETH_PHY_SFPP_10G_FIBER:
  187. case ETH_PHY_SFP_1G_FIBER:
  188. case ETH_PHY_XFP_FIBER:
  189. case ETH_PHY_KR:
  190. case ETH_PHY_CX4:
  191. port_type = PORT_FIBRE;
  192. break;
  193. case ETH_PHY_DA_TWINAX:
  194. port_type = PORT_DA;
  195. break;
  196. case ETH_PHY_BASE_T:
  197. port_type = PORT_TP;
  198. break;
  199. case ETH_PHY_NOT_PRESENT:
  200. port_type = PORT_NONE;
  201. break;
  202. case ETH_PHY_UNSPECIFIED:
  203. default:
  204. port_type = PORT_OTHER;
  205. break;
  206. }
  207. return port_type;
  208. }
  209. static int bnx2x_get_vf_settings(struct net_device *dev,
  210. struct ethtool_cmd *cmd)
  211. {
  212. struct bnx2x *bp = netdev_priv(dev);
  213. if (bp->state == BNX2X_STATE_OPEN) {
  214. if (test_bit(BNX2X_LINK_REPORT_FD,
  215. &bp->vf_link_vars.link_report_flags))
  216. cmd->duplex = DUPLEX_FULL;
  217. else
  218. cmd->duplex = DUPLEX_HALF;
  219. ethtool_cmd_speed_set(cmd, bp->vf_link_vars.line_speed);
  220. } else {
  221. cmd->duplex = DUPLEX_UNKNOWN;
  222. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  223. }
  224. cmd->port = PORT_OTHER;
  225. cmd->phy_address = 0;
  226. cmd->transceiver = XCVR_INTERNAL;
  227. cmd->autoneg = AUTONEG_DISABLE;
  228. cmd->maxtxpkt = 0;
  229. cmd->maxrxpkt = 0;
  230. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  231. " supported 0x%x advertising 0x%x speed %u\n"
  232. " duplex %d port %d phy_address %d transceiver %d\n"
  233. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  234. cmd->cmd, cmd->supported, cmd->advertising,
  235. ethtool_cmd_speed(cmd),
  236. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  237. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  238. return 0;
  239. }
  240. static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  241. {
  242. struct bnx2x *bp = netdev_priv(dev);
  243. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  244. /* Dual Media boards present all available port types */
  245. cmd->supported = bp->port.supported[cfg_idx] |
  246. (bp->port.supported[cfg_idx ^ 1] &
  247. (SUPPORTED_TP | SUPPORTED_FIBRE));
  248. cmd->advertising = bp->port.advertising[cfg_idx];
  249. if (bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type ==
  250. ETH_PHY_SFP_1G_FIBER) {
  251. cmd->supported &= ~(SUPPORTED_10000baseT_Full);
  252. cmd->advertising &= ~(ADVERTISED_10000baseT_Full);
  253. }
  254. if ((bp->state == BNX2X_STATE_OPEN) && bp->link_vars.link_up &&
  255. !(bp->flags & MF_FUNC_DIS)) {
  256. cmd->duplex = bp->link_vars.duplex;
  257. if (IS_MF(bp) && !BP_NOMCP(bp))
  258. ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
  259. else
  260. ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
  261. } else {
  262. cmd->duplex = DUPLEX_UNKNOWN;
  263. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  264. }
  265. cmd->port = bnx2x_get_port_type(bp);
  266. cmd->phy_address = bp->mdio.prtad;
  267. cmd->transceiver = XCVR_INTERNAL;
  268. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
  269. cmd->autoneg = AUTONEG_ENABLE;
  270. else
  271. cmd->autoneg = AUTONEG_DISABLE;
  272. /* Publish LP advertised speeds and FC */
  273. if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  274. u32 status = bp->link_vars.link_status;
  275. cmd->lp_advertising |= ADVERTISED_Autoneg;
  276. if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
  277. cmd->lp_advertising |= ADVERTISED_Pause;
  278. if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
  279. cmd->lp_advertising |= ADVERTISED_Asym_Pause;
  280. if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
  281. cmd->lp_advertising |= ADVERTISED_10baseT_Half;
  282. if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
  283. cmd->lp_advertising |= ADVERTISED_10baseT_Full;
  284. if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
  285. cmd->lp_advertising |= ADVERTISED_100baseT_Half;
  286. if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
  287. cmd->lp_advertising |= ADVERTISED_100baseT_Full;
  288. if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
  289. cmd->lp_advertising |= ADVERTISED_1000baseT_Half;
  290. if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE)
  291. cmd->lp_advertising |= ADVERTISED_1000baseT_Full;
  292. if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
  293. cmd->lp_advertising |= ADVERTISED_2500baseX_Full;
  294. if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE)
  295. cmd->lp_advertising |= ADVERTISED_10000baseT_Full;
  296. if (status & LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE)
  297. cmd->lp_advertising |= ADVERTISED_20000baseKR2_Full;
  298. }
  299. cmd->maxtxpkt = 0;
  300. cmd->maxrxpkt = 0;
  301. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  302. " supported 0x%x advertising 0x%x speed %u\n"
  303. " duplex %d port %d phy_address %d transceiver %d\n"
  304. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  305. cmd->cmd, cmd->supported, cmd->advertising,
  306. ethtool_cmd_speed(cmd),
  307. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  308. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  309. return 0;
  310. }
  311. static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  312. {
  313. struct bnx2x *bp = netdev_priv(dev);
  314. u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
  315. u32 speed, phy_idx;
  316. if (IS_MF_SD(bp))
  317. return 0;
  318. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  319. " supported 0x%x advertising 0x%x speed %u\n"
  320. " duplex %d port %d phy_address %d transceiver %d\n"
  321. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  322. cmd->cmd, cmd->supported, cmd->advertising,
  323. ethtool_cmd_speed(cmd),
  324. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  325. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  326. speed = ethtool_cmd_speed(cmd);
  327. /* If received a request for an unknown duplex, assume full*/
  328. if (cmd->duplex == DUPLEX_UNKNOWN)
  329. cmd->duplex = DUPLEX_FULL;
  330. if (IS_MF_SI(bp)) {
  331. u32 part;
  332. u32 line_speed = bp->link_vars.line_speed;
  333. /* use 10G if no link detected */
  334. if (!line_speed)
  335. line_speed = 10000;
  336. if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
  337. DP(BNX2X_MSG_ETHTOOL,
  338. "To set speed BC %X or higher is required, please upgrade BC\n",
  339. REQ_BC_VER_4_SET_MF_BW);
  340. return -EINVAL;
  341. }
  342. part = (speed * 100) / line_speed;
  343. if (line_speed < speed || !part) {
  344. DP(BNX2X_MSG_ETHTOOL,
  345. "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
  346. return -EINVAL;
  347. }
  348. if (bp->state != BNX2X_STATE_OPEN)
  349. /* store value for following "load" */
  350. bp->pending_max = part;
  351. else
  352. bnx2x_update_max_mf_config(bp, part);
  353. return 0;
  354. }
  355. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  356. old_multi_phy_config = bp->link_params.multi_phy_config;
  357. if (cmd->port != bnx2x_get_port_type(bp)) {
  358. switch (cmd->port) {
  359. case PORT_TP:
  360. if (!(bp->port.supported[0] & SUPPORTED_TP ||
  361. bp->port.supported[1] & SUPPORTED_TP)) {
  362. DP(BNX2X_MSG_ETHTOOL,
  363. "Unsupported port type\n");
  364. return -EINVAL;
  365. }
  366. bp->link_params.multi_phy_config &=
  367. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  368. if (bp->link_params.multi_phy_config &
  369. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  370. bp->link_params.multi_phy_config |=
  371. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  372. else
  373. bp->link_params.multi_phy_config |=
  374. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  375. break;
  376. case PORT_FIBRE:
  377. case PORT_DA:
  378. case PORT_NONE:
  379. if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
  380. bp->port.supported[1] & SUPPORTED_FIBRE)) {
  381. DP(BNX2X_MSG_ETHTOOL,
  382. "Unsupported port type\n");
  383. return -EINVAL;
  384. }
  385. bp->link_params.multi_phy_config &=
  386. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  387. if (bp->link_params.multi_phy_config &
  388. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  389. bp->link_params.multi_phy_config |=
  390. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  391. else
  392. bp->link_params.multi_phy_config |=
  393. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  394. break;
  395. default:
  396. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  397. return -EINVAL;
  398. }
  399. }
  400. /* Save new config in case command complete successfully */
  401. new_multi_phy_config = bp->link_params.multi_phy_config;
  402. /* Get the new cfg_idx */
  403. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  404. /* Restore old config in case command failed */
  405. bp->link_params.multi_phy_config = old_multi_phy_config;
  406. DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
  407. if (cmd->autoneg == AUTONEG_ENABLE) {
  408. u32 an_supported_speed = bp->port.supported[cfg_idx];
  409. if (bp->link_params.phy[EXT_PHY1].type ==
  410. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  411. an_supported_speed |= (SUPPORTED_100baseT_Half |
  412. SUPPORTED_100baseT_Full);
  413. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  414. DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
  415. return -EINVAL;
  416. }
  417. /* advertise the requested speed and duplex if supported */
  418. if (cmd->advertising & ~an_supported_speed) {
  419. DP(BNX2X_MSG_ETHTOOL,
  420. "Advertisement parameters are not supported\n");
  421. return -EINVAL;
  422. }
  423. bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
  424. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  425. bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
  426. cmd->advertising);
  427. if (cmd->advertising) {
  428. bp->link_params.speed_cap_mask[cfg_idx] = 0;
  429. if (cmd->advertising & ADVERTISED_10baseT_Half) {
  430. bp->link_params.speed_cap_mask[cfg_idx] |=
  431. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
  432. }
  433. if (cmd->advertising & ADVERTISED_10baseT_Full)
  434. bp->link_params.speed_cap_mask[cfg_idx] |=
  435. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
  436. if (cmd->advertising & ADVERTISED_100baseT_Full)
  437. bp->link_params.speed_cap_mask[cfg_idx] |=
  438. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
  439. if (cmd->advertising & ADVERTISED_100baseT_Half) {
  440. bp->link_params.speed_cap_mask[cfg_idx] |=
  441. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
  442. }
  443. if (cmd->advertising & ADVERTISED_1000baseT_Half) {
  444. bp->link_params.speed_cap_mask[cfg_idx] |=
  445. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  446. }
  447. if (cmd->advertising & (ADVERTISED_1000baseT_Full |
  448. ADVERTISED_1000baseKX_Full))
  449. bp->link_params.speed_cap_mask[cfg_idx] |=
  450. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  451. if (cmd->advertising & (ADVERTISED_10000baseT_Full |
  452. ADVERTISED_10000baseKX4_Full |
  453. ADVERTISED_10000baseKR_Full))
  454. bp->link_params.speed_cap_mask[cfg_idx] |=
  455. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
  456. if (cmd->advertising & ADVERTISED_20000baseKR2_Full)
  457. bp->link_params.speed_cap_mask[cfg_idx] |=
  458. PORT_HW_CFG_SPEED_CAPABILITY_D0_20G;
  459. }
  460. } else { /* forced speed */
  461. /* advertise the requested speed and duplex if supported */
  462. switch (speed) {
  463. case SPEED_10:
  464. if (cmd->duplex == DUPLEX_FULL) {
  465. if (!(bp->port.supported[cfg_idx] &
  466. SUPPORTED_10baseT_Full)) {
  467. DP(BNX2X_MSG_ETHTOOL,
  468. "10M full not supported\n");
  469. return -EINVAL;
  470. }
  471. advertising = (ADVERTISED_10baseT_Full |
  472. ADVERTISED_TP);
  473. } else {
  474. if (!(bp->port.supported[cfg_idx] &
  475. SUPPORTED_10baseT_Half)) {
  476. DP(BNX2X_MSG_ETHTOOL,
  477. "10M half not supported\n");
  478. return -EINVAL;
  479. }
  480. advertising = (ADVERTISED_10baseT_Half |
  481. ADVERTISED_TP);
  482. }
  483. break;
  484. case SPEED_100:
  485. if (cmd->duplex == DUPLEX_FULL) {
  486. if (!(bp->port.supported[cfg_idx] &
  487. SUPPORTED_100baseT_Full)) {
  488. DP(BNX2X_MSG_ETHTOOL,
  489. "100M full not supported\n");
  490. return -EINVAL;
  491. }
  492. advertising = (ADVERTISED_100baseT_Full |
  493. ADVERTISED_TP);
  494. } else {
  495. if (!(bp->port.supported[cfg_idx] &
  496. SUPPORTED_100baseT_Half)) {
  497. DP(BNX2X_MSG_ETHTOOL,
  498. "100M half not supported\n");
  499. return -EINVAL;
  500. }
  501. advertising = (ADVERTISED_100baseT_Half |
  502. ADVERTISED_TP);
  503. }
  504. break;
  505. case SPEED_1000:
  506. if (cmd->duplex != DUPLEX_FULL) {
  507. DP(BNX2X_MSG_ETHTOOL,
  508. "1G half not supported\n");
  509. return -EINVAL;
  510. }
  511. if (!(bp->port.supported[cfg_idx] &
  512. SUPPORTED_1000baseT_Full)) {
  513. DP(BNX2X_MSG_ETHTOOL,
  514. "1G full not supported\n");
  515. return -EINVAL;
  516. }
  517. advertising = (ADVERTISED_1000baseT_Full |
  518. ADVERTISED_TP);
  519. break;
  520. case SPEED_2500:
  521. if (cmd->duplex != DUPLEX_FULL) {
  522. DP(BNX2X_MSG_ETHTOOL,
  523. "2.5G half not supported\n");
  524. return -EINVAL;
  525. }
  526. if (!(bp->port.supported[cfg_idx]
  527. & SUPPORTED_2500baseX_Full)) {
  528. DP(BNX2X_MSG_ETHTOOL,
  529. "2.5G full not supported\n");
  530. return -EINVAL;
  531. }
  532. advertising = (ADVERTISED_2500baseX_Full |
  533. ADVERTISED_TP);
  534. break;
  535. case SPEED_10000:
  536. if (cmd->duplex != DUPLEX_FULL) {
  537. DP(BNX2X_MSG_ETHTOOL,
  538. "10G half not supported\n");
  539. return -EINVAL;
  540. }
  541. phy_idx = bnx2x_get_cur_phy_idx(bp);
  542. if (!(bp->port.supported[cfg_idx]
  543. & SUPPORTED_10000baseT_Full) ||
  544. (bp->link_params.phy[phy_idx].media_type ==
  545. ETH_PHY_SFP_1G_FIBER)) {
  546. DP(BNX2X_MSG_ETHTOOL,
  547. "10G full not supported\n");
  548. return -EINVAL;
  549. }
  550. advertising = (ADVERTISED_10000baseT_Full |
  551. ADVERTISED_FIBRE);
  552. break;
  553. default:
  554. DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
  555. return -EINVAL;
  556. }
  557. bp->link_params.req_line_speed[cfg_idx] = speed;
  558. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  559. bp->port.advertising[cfg_idx] = advertising;
  560. }
  561. DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
  562. " req_duplex %d advertising 0x%x\n",
  563. bp->link_params.req_line_speed[cfg_idx],
  564. bp->link_params.req_duplex[cfg_idx],
  565. bp->port.advertising[cfg_idx]);
  566. /* Set new config */
  567. bp->link_params.multi_phy_config = new_multi_phy_config;
  568. if (netif_running(dev)) {
  569. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  570. bnx2x_link_set(bp);
  571. }
  572. return 0;
  573. }
  574. #define DUMP_ALL_PRESETS 0x1FFF
  575. #define DUMP_MAX_PRESETS 13
  576. static int __bnx2x_get_preset_regs_len(struct bnx2x *bp, u32 preset)
  577. {
  578. if (CHIP_IS_E1(bp))
  579. return dump_num_registers[0][preset-1];
  580. else if (CHIP_IS_E1H(bp))
  581. return dump_num_registers[1][preset-1];
  582. else if (CHIP_IS_E2(bp))
  583. return dump_num_registers[2][preset-1];
  584. else if (CHIP_IS_E3A0(bp))
  585. return dump_num_registers[3][preset-1];
  586. else if (CHIP_IS_E3B0(bp))
  587. return dump_num_registers[4][preset-1];
  588. else
  589. return 0;
  590. }
  591. static int __bnx2x_get_regs_len(struct bnx2x *bp)
  592. {
  593. u32 preset_idx;
  594. int regdump_len = 0;
  595. /* Calculate the total preset regs length */
  596. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++)
  597. regdump_len += __bnx2x_get_preset_regs_len(bp, preset_idx);
  598. return regdump_len;
  599. }
  600. static int bnx2x_get_regs_len(struct net_device *dev)
  601. {
  602. struct bnx2x *bp = netdev_priv(dev);
  603. int regdump_len = 0;
  604. if (IS_VF(bp))
  605. return 0;
  606. regdump_len = __bnx2x_get_regs_len(bp);
  607. regdump_len *= 4;
  608. regdump_len += sizeof(struct dump_header);
  609. return regdump_len;
  610. }
  611. #define IS_E1_REG(chips) ((chips & DUMP_CHIP_E1) == DUMP_CHIP_E1)
  612. #define IS_E1H_REG(chips) ((chips & DUMP_CHIP_E1H) == DUMP_CHIP_E1H)
  613. #define IS_E2_REG(chips) ((chips & DUMP_CHIP_E2) == DUMP_CHIP_E2)
  614. #define IS_E3A0_REG(chips) ((chips & DUMP_CHIP_E3A0) == DUMP_CHIP_E3A0)
  615. #define IS_E3B0_REG(chips) ((chips & DUMP_CHIP_E3B0) == DUMP_CHIP_E3B0)
  616. #define IS_REG_IN_PRESET(presets, idx) \
  617. ((presets & (1 << (idx-1))) == (1 << (idx-1)))
  618. /******* Paged registers info selectors ********/
  619. static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
  620. {
  621. if (CHIP_IS_E2(bp))
  622. return page_vals_e2;
  623. else if (CHIP_IS_E3(bp))
  624. return page_vals_e3;
  625. else
  626. return NULL;
  627. }
  628. static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
  629. {
  630. if (CHIP_IS_E2(bp))
  631. return PAGE_MODE_VALUES_E2;
  632. else if (CHIP_IS_E3(bp))
  633. return PAGE_MODE_VALUES_E3;
  634. else
  635. return 0;
  636. }
  637. static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
  638. {
  639. if (CHIP_IS_E2(bp))
  640. return page_write_regs_e2;
  641. else if (CHIP_IS_E3(bp))
  642. return page_write_regs_e3;
  643. else
  644. return NULL;
  645. }
  646. static u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
  647. {
  648. if (CHIP_IS_E2(bp))
  649. return PAGE_WRITE_REGS_E2;
  650. else if (CHIP_IS_E3(bp))
  651. return PAGE_WRITE_REGS_E3;
  652. else
  653. return 0;
  654. }
  655. static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
  656. {
  657. if (CHIP_IS_E2(bp))
  658. return page_read_regs_e2;
  659. else if (CHIP_IS_E3(bp))
  660. return page_read_regs_e3;
  661. else
  662. return NULL;
  663. }
  664. static u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
  665. {
  666. if (CHIP_IS_E2(bp))
  667. return PAGE_READ_REGS_E2;
  668. else if (CHIP_IS_E3(bp))
  669. return PAGE_READ_REGS_E3;
  670. else
  671. return 0;
  672. }
  673. static bool bnx2x_is_reg_in_chip(struct bnx2x *bp,
  674. const struct reg_addr *reg_info)
  675. {
  676. if (CHIP_IS_E1(bp))
  677. return IS_E1_REG(reg_info->chips);
  678. else if (CHIP_IS_E1H(bp))
  679. return IS_E1H_REG(reg_info->chips);
  680. else if (CHIP_IS_E2(bp))
  681. return IS_E2_REG(reg_info->chips);
  682. else if (CHIP_IS_E3A0(bp))
  683. return IS_E3A0_REG(reg_info->chips);
  684. else if (CHIP_IS_E3B0(bp))
  685. return IS_E3B0_REG(reg_info->chips);
  686. else
  687. return false;
  688. }
  689. static bool bnx2x_is_wreg_in_chip(struct bnx2x *bp,
  690. const struct wreg_addr *wreg_info)
  691. {
  692. if (CHIP_IS_E1(bp))
  693. return IS_E1_REG(wreg_info->chips);
  694. else if (CHIP_IS_E1H(bp))
  695. return IS_E1H_REG(wreg_info->chips);
  696. else if (CHIP_IS_E2(bp))
  697. return IS_E2_REG(wreg_info->chips);
  698. else if (CHIP_IS_E3A0(bp))
  699. return IS_E3A0_REG(wreg_info->chips);
  700. else if (CHIP_IS_E3B0(bp))
  701. return IS_E3B0_REG(wreg_info->chips);
  702. else
  703. return false;
  704. }
  705. /**
  706. * bnx2x_read_pages_regs - read "paged" registers
  707. *
  708. * @bp device handle
  709. * @p output buffer
  710. *
  711. * Reads "paged" memories: memories that may only be read by first writing to a
  712. * specific address ("write address") and then reading from a specific address
  713. * ("read address"). There may be more than one write address per "page" and
  714. * more than one read address per write address.
  715. */
  716. static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p, u32 preset)
  717. {
  718. u32 i, j, k, n;
  719. /* addresses of the paged registers */
  720. const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
  721. /* number of paged registers */
  722. int num_pages = __bnx2x_get_page_reg_num(bp);
  723. /* write addresses */
  724. const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
  725. /* number of write addresses */
  726. int write_num = __bnx2x_get_page_write_num(bp);
  727. /* read addresses info */
  728. const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
  729. /* number of read addresses */
  730. int read_num = __bnx2x_get_page_read_num(bp);
  731. u32 addr, size;
  732. for (i = 0; i < num_pages; i++) {
  733. for (j = 0; j < write_num; j++) {
  734. REG_WR(bp, write_addr[j], page_addr[i]);
  735. for (k = 0; k < read_num; k++) {
  736. if (IS_REG_IN_PRESET(read_addr[k].presets,
  737. preset)) {
  738. size = read_addr[k].size;
  739. for (n = 0; n < size; n++) {
  740. addr = read_addr[k].addr + n*4;
  741. *p++ = REG_RD(bp, addr);
  742. }
  743. }
  744. }
  745. }
  746. }
  747. }
  748. static int __bnx2x_get_preset_regs(struct bnx2x *bp, u32 *p, u32 preset)
  749. {
  750. u32 i, j, addr;
  751. const struct wreg_addr *wreg_addr_p = NULL;
  752. if (CHIP_IS_E1(bp))
  753. wreg_addr_p = &wreg_addr_e1;
  754. else if (CHIP_IS_E1H(bp))
  755. wreg_addr_p = &wreg_addr_e1h;
  756. else if (CHIP_IS_E2(bp))
  757. wreg_addr_p = &wreg_addr_e2;
  758. else if (CHIP_IS_E3A0(bp))
  759. wreg_addr_p = &wreg_addr_e3;
  760. else if (CHIP_IS_E3B0(bp))
  761. wreg_addr_p = &wreg_addr_e3b0;
  762. /* Read the idle_chk registers */
  763. for (i = 0; i < IDLE_REGS_COUNT; i++) {
  764. if (bnx2x_is_reg_in_chip(bp, &idle_reg_addrs[i]) &&
  765. IS_REG_IN_PRESET(idle_reg_addrs[i].presets, preset)) {
  766. for (j = 0; j < idle_reg_addrs[i].size; j++)
  767. *p++ = REG_RD(bp, idle_reg_addrs[i].addr + j*4);
  768. }
  769. }
  770. /* Read the regular registers */
  771. for (i = 0; i < REGS_COUNT; i++) {
  772. if (bnx2x_is_reg_in_chip(bp, &reg_addrs[i]) &&
  773. IS_REG_IN_PRESET(reg_addrs[i].presets, preset)) {
  774. for (j = 0; j < reg_addrs[i].size; j++)
  775. *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
  776. }
  777. }
  778. /* Read the CAM registers */
  779. if (bnx2x_is_wreg_in_chip(bp, wreg_addr_p) &&
  780. IS_REG_IN_PRESET(wreg_addr_p->presets, preset)) {
  781. for (i = 0; i < wreg_addr_p->size; i++) {
  782. *p++ = REG_RD(bp, wreg_addr_p->addr + i*4);
  783. /* In case of wreg_addr register, read additional
  784. registers from read_regs array
  785. */
  786. for (j = 0; j < wreg_addr_p->read_regs_count; j++) {
  787. addr = *(wreg_addr_p->read_regs);
  788. *p++ = REG_RD(bp, addr + j*4);
  789. }
  790. }
  791. }
  792. /* Paged registers are supported in E2 & E3 only */
  793. if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp)) {
  794. /* Read "paged" registers */
  795. bnx2x_read_pages_regs(bp, p, preset);
  796. }
  797. return 0;
  798. }
  799. static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
  800. {
  801. u32 preset_idx;
  802. /* Read all registers, by reading all preset registers */
  803. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++) {
  804. /* Skip presets with IOR */
  805. if ((preset_idx == 2) ||
  806. (preset_idx == 5) ||
  807. (preset_idx == 8) ||
  808. (preset_idx == 11))
  809. continue;
  810. __bnx2x_get_preset_regs(bp, p, preset_idx);
  811. p += __bnx2x_get_preset_regs_len(bp, preset_idx);
  812. }
  813. }
  814. static void bnx2x_get_regs(struct net_device *dev,
  815. struct ethtool_regs *regs, void *_p)
  816. {
  817. u32 *p = _p;
  818. struct bnx2x *bp = netdev_priv(dev);
  819. struct dump_header dump_hdr = {0};
  820. regs->version = 2;
  821. memset(p, 0, regs->len);
  822. if (!netif_running(bp->dev))
  823. return;
  824. /* Disable parity attentions as long as following dump may
  825. * cause false alarms by reading never written registers. We
  826. * will re-enable parity attentions right after the dump.
  827. */
  828. bnx2x_disable_blocks_parity(bp);
  829. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  830. dump_hdr.preset = DUMP_ALL_PRESETS;
  831. dump_hdr.version = BNX2X_DUMP_VERSION;
  832. /* dump_meta_data presents OR of CHIP and PATH. */
  833. if (CHIP_IS_E1(bp)) {
  834. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  835. } else if (CHIP_IS_E1H(bp)) {
  836. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  837. } else if (CHIP_IS_E2(bp)) {
  838. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  839. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  840. } else if (CHIP_IS_E3A0(bp)) {
  841. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  842. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  843. } else if (CHIP_IS_E3B0(bp)) {
  844. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  845. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  846. }
  847. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  848. p += dump_hdr.header_size + 1;
  849. /* Actually read the registers */
  850. __bnx2x_get_regs(bp, p);
  851. /* Re-enable parity attentions */
  852. bnx2x_clear_blocks_parity(bp);
  853. bnx2x_enable_blocks_parity(bp);
  854. }
  855. static int bnx2x_get_preset_regs_len(struct net_device *dev, u32 preset)
  856. {
  857. struct bnx2x *bp = netdev_priv(dev);
  858. int regdump_len = 0;
  859. regdump_len = __bnx2x_get_preset_regs_len(bp, preset);
  860. regdump_len *= 4;
  861. regdump_len += sizeof(struct dump_header);
  862. return regdump_len;
  863. }
  864. static int bnx2x_set_dump(struct net_device *dev, struct ethtool_dump *val)
  865. {
  866. struct bnx2x *bp = netdev_priv(dev);
  867. /* Use the ethtool_dump "flag" field as the dump preset index */
  868. if (val->flag < 1 || val->flag > DUMP_MAX_PRESETS)
  869. return -EINVAL;
  870. bp->dump_preset_idx = val->flag;
  871. return 0;
  872. }
  873. static int bnx2x_get_dump_flag(struct net_device *dev,
  874. struct ethtool_dump *dump)
  875. {
  876. struct bnx2x *bp = netdev_priv(dev);
  877. dump->version = BNX2X_DUMP_VERSION;
  878. dump->flag = bp->dump_preset_idx;
  879. /* Calculate the requested preset idx length */
  880. dump->len = bnx2x_get_preset_regs_len(dev, bp->dump_preset_idx);
  881. DP(BNX2X_MSG_ETHTOOL, "Get dump preset %d length=%d\n",
  882. bp->dump_preset_idx, dump->len);
  883. return 0;
  884. }
  885. static int bnx2x_get_dump_data(struct net_device *dev,
  886. struct ethtool_dump *dump,
  887. void *buffer)
  888. {
  889. u32 *p = buffer;
  890. struct bnx2x *bp = netdev_priv(dev);
  891. struct dump_header dump_hdr = {0};
  892. /* Disable parity attentions as long as following dump may
  893. * cause false alarms by reading never written registers. We
  894. * will re-enable parity attentions right after the dump.
  895. */
  896. bnx2x_disable_blocks_parity(bp);
  897. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  898. dump_hdr.preset = bp->dump_preset_idx;
  899. dump_hdr.version = BNX2X_DUMP_VERSION;
  900. DP(BNX2X_MSG_ETHTOOL, "Get dump data of preset %d\n", dump_hdr.preset);
  901. /* dump_meta_data presents OR of CHIP and PATH. */
  902. if (CHIP_IS_E1(bp)) {
  903. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  904. } else if (CHIP_IS_E1H(bp)) {
  905. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  906. } else if (CHIP_IS_E2(bp)) {
  907. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  908. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  909. } else if (CHIP_IS_E3A0(bp)) {
  910. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  911. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  912. } else if (CHIP_IS_E3B0(bp)) {
  913. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  914. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  915. }
  916. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  917. p += dump_hdr.header_size + 1;
  918. /* Actually read the registers */
  919. __bnx2x_get_preset_regs(bp, p, dump_hdr.preset);
  920. /* Re-enable parity attentions */
  921. bnx2x_clear_blocks_parity(bp);
  922. bnx2x_enable_blocks_parity(bp);
  923. return 0;
  924. }
  925. static void bnx2x_get_drvinfo(struct net_device *dev,
  926. struct ethtool_drvinfo *info)
  927. {
  928. struct bnx2x *bp = netdev_priv(dev);
  929. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  930. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  931. bnx2x_fill_fw_str(bp, info->fw_version, sizeof(info->fw_version));
  932. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  933. info->n_stats = BNX2X_NUM_STATS;
  934. info->testinfo_len = BNX2X_NUM_TESTS(bp);
  935. info->eedump_len = bp->common.flash_size;
  936. info->regdump_len = bnx2x_get_regs_len(dev);
  937. }
  938. static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  939. {
  940. struct bnx2x *bp = netdev_priv(dev);
  941. if (bp->flags & NO_WOL_FLAG) {
  942. wol->supported = 0;
  943. wol->wolopts = 0;
  944. } else {
  945. wol->supported = WAKE_MAGIC;
  946. if (bp->wol)
  947. wol->wolopts = WAKE_MAGIC;
  948. else
  949. wol->wolopts = 0;
  950. }
  951. memset(&wol->sopass, 0, sizeof(wol->sopass));
  952. }
  953. static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  954. {
  955. struct bnx2x *bp = netdev_priv(dev);
  956. if (wol->wolopts & ~WAKE_MAGIC) {
  957. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  958. return -EINVAL;
  959. }
  960. if (wol->wolopts & WAKE_MAGIC) {
  961. if (bp->flags & NO_WOL_FLAG) {
  962. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  963. return -EINVAL;
  964. }
  965. bp->wol = 1;
  966. } else
  967. bp->wol = 0;
  968. return 0;
  969. }
  970. static u32 bnx2x_get_msglevel(struct net_device *dev)
  971. {
  972. struct bnx2x *bp = netdev_priv(dev);
  973. return bp->msg_enable;
  974. }
  975. static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
  976. {
  977. struct bnx2x *bp = netdev_priv(dev);
  978. if (capable(CAP_NET_ADMIN)) {
  979. /* dump MCP trace */
  980. if (IS_PF(bp) && (level & BNX2X_MSG_MCP))
  981. bnx2x_fw_dump_lvl(bp, KERN_INFO);
  982. bp->msg_enable = level;
  983. }
  984. }
  985. static int bnx2x_nway_reset(struct net_device *dev)
  986. {
  987. struct bnx2x *bp = netdev_priv(dev);
  988. if (!bp->port.pmf)
  989. return 0;
  990. if (netif_running(dev)) {
  991. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  992. bnx2x_force_link_reset(bp);
  993. bnx2x_link_set(bp);
  994. }
  995. return 0;
  996. }
  997. static u32 bnx2x_get_link(struct net_device *dev)
  998. {
  999. struct bnx2x *bp = netdev_priv(dev);
  1000. if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
  1001. return 0;
  1002. if (IS_VF(bp))
  1003. return !test_bit(BNX2X_LINK_REPORT_LINK_DOWN,
  1004. &bp->vf_link_vars.link_report_flags);
  1005. return bp->link_vars.link_up;
  1006. }
  1007. static int bnx2x_get_eeprom_len(struct net_device *dev)
  1008. {
  1009. struct bnx2x *bp = netdev_priv(dev);
  1010. return bp->common.flash_size;
  1011. }
  1012. /* Per pf misc lock must be acquired before the per port mcp lock. Otherwise,
  1013. * had we done things the other way around, if two pfs from the same port would
  1014. * attempt to access nvram at the same time, we could run into a scenario such
  1015. * as:
  1016. * pf A takes the port lock.
  1017. * pf B succeeds in taking the same lock since they are from the same port.
  1018. * pf A takes the per pf misc lock. Performs eeprom access.
  1019. * pf A finishes. Unlocks the per pf misc lock.
  1020. * Pf B takes the lock and proceeds to perform it's own access.
  1021. * pf A unlocks the per port lock, while pf B is still working (!).
  1022. * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
  1023. * access corrupted by pf B)
  1024. */
  1025. static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
  1026. {
  1027. int port = BP_PORT(bp);
  1028. int count, i;
  1029. u32 val;
  1030. /* acquire HW lock: protect against other PFs in PF Direct Assignment */
  1031. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1032. /* adjust timeout for emulation/FPGA */
  1033. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1034. if (CHIP_REV_IS_SLOW(bp))
  1035. count *= 100;
  1036. /* request access to nvram interface */
  1037. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1038. (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
  1039. for (i = 0; i < count*10; i++) {
  1040. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1041. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
  1042. break;
  1043. udelay(5);
  1044. }
  1045. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
  1046. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1047. "cannot get access to nvram interface\n");
  1048. return -EBUSY;
  1049. }
  1050. return 0;
  1051. }
  1052. static int bnx2x_release_nvram_lock(struct bnx2x *bp)
  1053. {
  1054. int port = BP_PORT(bp);
  1055. int count, i;
  1056. u32 val;
  1057. /* adjust timeout for emulation/FPGA */
  1058. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1059. if (CHIP_REV_IS_SLOW(bp))
  1060. count *= 100;
  1061. /* relinquish nvram interface */
  1062. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1063. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
  1064. for (i = 0; i < count*10; i++) {
  1065. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1066. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
  1067. break;
  1068. udelay(5);
  1069. }
  1070. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
  1071. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1072. "cannot free access to nvram interface\n");
  1073. return -EBUSY;
  1074. }
  1075. /* release HW lock: protect against other PFs in PF Direct Assignment */
  1076. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1077. return 0;
  1078. }
  1079. static void bnx2x_enable_nvram_access(struct bnx2x *bp)
  1080. {
  1081. u32 val;
  1082. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1083. /* enable both bits, even on read */
  1084. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1085. (val | MCPR_NVM_ACCESS_ENABLE_EN |
  1086. MCPR_NVM_ACCESS_ENABLE_WR_EN));
  1087. }
  1088. static void bnx2x_disable_nvram_access(struct bnx2x *bp)
  1089. {
  1090. u32 val;
  1091. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1092. /* disable both bits, even after read */
  1093. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1094. (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
  1095. MCPR_NVM_ACCESS_ENABLE_WR_EN)));
  1096. }
  1097. static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
  1098. u32 cmd_flags)
  1099. {
  1100. int count, i, rc;
  1101. u32 val;
  1102. /* build the command word */
  1103. cmd_flags |= MCPR_NVM_COMMAND_DOIT;
  1104. /* need to clear DONE bit separately */
  1105. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1106. /* address of the NVRAM to read from */
  1107. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1108. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1109. /* issue a read command */
  1110. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1111. /* adjust timeout for emulation/FPGA */
  1112. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1113. if (CHIP_REV_IS_SLOW(bp))
  1114. count *= 100;
  1115. /* wait for completion */
  1116. *ret_val = 0;
  1117. rc = -EBUSY;
  1118. for (i = 0; i < count; i++) {
  1119. udelay(5);
  1120. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1121. if (val & MCPR_NVM_COMMAND_DONE) {
  1122. val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
  1123. /* we read nvram data in cpu order
  1124. * but ethtool sees it as an array of bytes
  1125. * converting to big-endian will do the work
  1126. */
  1127. *ret_val = cpu_to_be32(val);
  1128. rc = 0;
  1129. break;
  1130. }
  1131. }
  1132. if (rc == -EBUSY)
  1133. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1134. "nvram read timeout expired\n");
  1135. return rc;
  1136. }
  1137. static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
  1138. int buf_size)
  1139. {
  1140. int rc;
  1141. u32 cmd_flags;
  1142. __be32 val;
  1143. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1144. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1145. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1146. offset, buf_size);
  1147. return -EINVAL;
  1148. }
  1149. if (offset + buf_size > bp->common.flash_size) {
  1150. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1151. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1152. offset, buf_size, bp->common.flash_size);
  1153. return -EINVAL;
  1154. }
  1155. /* request access to nvram interface */
  1156. rc = bnx2x_acquire_nvram_lock(bp);
  1157. if (rc)
  1158. return rc;
  1159. /* enable access to nvram interface */
  1160. bnx2x_enable_nvram_access(bp);
  1161. /* read the first word(s) */
  1162. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1163. while ((buf_size > sizeof(u32)) && (rc == 0)) {
  1164. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1165. memcpy(ret_buf, &val, 4);
  1166. /* advance to the next dword */
  1167. offset += sizeof(u32);
  1168. ret_buf += sizeof(u32);
  1169. buf_size -= sizeof(u32);
  1170. cmd_flags = 0;
  1171. }
  1172. if (rc == 0) {
  1173. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1174. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1175. memcpy(ret_buf, &val, 4);
  1176. }
  1177. /* disable access to nvram interface */
  1178. bnx2x_disable_nvram_access(bp);
  1179. bnx2x_release_nvram_lock(bp);
  1180. return rc;
  1181. }
  1182. static int bnx2x_nvram_read32(struct bnx2x *bp, u32 offset, u32 *buf,
  1183. int buf_size)
  1184. {
  1185. int rc;
  1186. rc = bnx2x_nvram_read(bp, offset, (u8 *)buf, buf_size);
  1187. if (!rc) {
  1188. __be32 *be = (__be32 *)buf;
  1189. while ((buf_size -= 4) >= 0)
  1190. *buf++ = be32_to_cpu(*be++);
  1191. }
  1192. return rc;
  1193. }
  1194. static bool bnx2x_is_nvm_accessible(struct bnx2x *bp)
  1195. {
  1196. int rc = 1;
  1197. u16 pm = 0;
  1198. struct net_device *dev = pci_get_drvdata(bp->pdev);
  1199. if (bp->pdev->pm_cap)
  1200. rc = pci_read_config_word(bp->pdev,
  1201. bp->pdev->pm_cap + PCI_PM_CTRL, &pm);
  1202. if ((rc && !netif_running(dev)) ||
  1203. (!rc && ((pm & PCI_PM_CTRL_STATE_MASK) != (__force u16)PCI_D0)))
  1204. return false;
  1205. return true;
  1206. }
  1207. static int bnx2x_get_eeprom(struct net_device *dev,
  1208. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1209. {
  1210. struct bnx2x *bp = netdev_priv(dev);
  1211. if (!bnx2x_is_nvm_accessible(bp)) {
  1212. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1213. "cannot access eeprom when the interface is down\n");
  1214. return -EAGAIN;
  1215. }
  1216. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1217. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1218. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1219. eeprom->len, eeprom->len);
  1220. /* parameters already validated in ethtool_get_eeprom */
  1221. return bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  1222. }
  1223. static int bnx2x_get_module_eeprom(struct net_device *dev,
  1224. struct ethtool_eeprom *ee,
  1225. u8 *data)
  1226. {
  1227. struct bnx2x *bp = netdev_priv(dev);
  1228. int rc = -EINVAL, phy_idx;
  1229. u8 *user_data = data;
  1230. unsigned int start_addr = ee->offset, xfer_size = 0;
  1231. if (!bnx2x_is_nvm_accessible(bp)) {
  1232. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1233. "cannot access eeprom when the interface is down\n");
  1234. return -EAGAIN;
  1235. }
  1236. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1237. /* Read A0 section */
  1238. if (start_addr < ETH_MODULE_SFF_8079_LEN) {
  1239. /* Limit transfer size to the A0 section boundary */
  1240. if (start_addr + ee->len > ETH_MODULE_SFF_8079_LEN)
  1241. xfer_size = ETH_MODULE_SFF_8079_LEN - start_addr;
  1242. else
  1243. xfer_size = ee->len;
  1244. bnx2x_acquire_phy_lock(bp);
  1245. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1246. &bp->link_params,
  1247. I2C_DEV_ADDR_A0,
  1248. start_addr,
  1249. xfer_size,
  1250. user_data);
  1251. bnx2x_release_phy_lock(bp);
  1252. if (rc) {
  1253. DP(BNX2X_MSG_ETHTOOL, "Failed reading A0 section\n");
  1254. return -EINVAL;
  1255. }
  1256. user_data += xfer_size;
  1257. start_addr += xfer_size;
  1258. }
  1259. /* Read A2 section */
  1260. if ((start_addr >= ETH_MODULE_SFF_8079_LEN) &&
  1261. (start_addr < ETH_MODULE_SFF_8472_LEN)) {
  1262. xfer_size = ee->len - xfer_size;
  1263. /* Limit transfer size to the A2 section boundary */
  1264. if (start_addr + xfer_size > ETH_MODULE_SFF_8472_LEN)
  1265. xfer_size = ETH_MODULE_SFF_8472_LEN - start_addr;
  1266. start_addr -= ETH_MODULE_SFF_8079_LEN;
  1267. bnx2x_acquire_phy_lock(bp);
  1268. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1269. &bp->link_params,
  1270. I2C_DEV_ADDR_A2,
  1271. start_addr,
  1272. xfer_size,
  1273. user_data);
  1274. bnx2x_release_phy_lock(bp);
  1275. if (rc) {
  1276. DP(BNX2X_MSG_ETHTOOL, "Failed reading A2 section\n");
  1277. return -EINVAL;
  1278. }
  1279. }
  1280. return rc;
  1281. }
  1282. static int bnx2x_get_module_info(struct net_device *dev,
  1283. struct ethtool_modinfo *modinfo)
  1284. {
  1285. struct bnx2x *bp = netdev_priv(dev);
  1286. int phy_idx, rc;
  1287. u8 sff8472_comp, diag_type;
  1288. if (!bnx2x_is_nvm_accessible(bp)) {
  1289. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1290. "cannot access eeprom when the interface is down\n");
  1291. return -EAGAIN;
  1292. }
  1293. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1294. bnx2x_acquire_phy_lock(bp);
  1295. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1296. &bp->link_params,
  1297. I2C_DEV_ADDR_A0,
  1298. SFP_EEPROM_SFF_8472_COMP_ADDR,
  1299. SFP_EEPROM_SFF_8472_COMP_SIZE,
  1300. &sff8472_comp);
  1301. bnx2x_release_phy_lock(bp);
  1302. if (rc) {
  1303. DP(BNX2X_MSG_ETHTOOL, "Failed reading SFF-8472 comp field\n");
  1304. return -EINVAL;
  1305. }
  1306. bnx2x_acquire_phy_lock(bp);
  1307. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1308. &bp->link_params,
  1309. I2C_DEV_ADDR_A0,
  1310. SFP_EEPROM_DIAG_TYPE_ADDR,
  1311. SFP_EEPROM_DIAG_TYPE_SIZE,
  1312. &diag_type);
  1313. bnx2x_release_phy_lock(bp);
  1314. if (rc) {
  1315. DP(BNX2X_MSG_ETHTOOL, "Failed reading Diag Type field\n");
  1316. return -EINVAL;
  1317. }
  1318. if (!sff8472_comp ||
  1319. (diag_type & SFP_EEPROM_DIAG_ADDR_CHANGE_REQ)) {
  1320. modinfo->type = ETH_MODULE_SFF_8079;
  1321. modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
  1322. } else {
  1323. modinfo->type = ETH_MODULE_SFF_8472;
  1324. modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
  1325. }
  1326. return 0;
  1327. }
  1328. static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
  1329. u32 cmd_flags)
  1330. {
  1331. int count, i, rc;
  1332. /* build the command word */
  1333. cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
  1334. /* need to clear DONE bit separately */
  1335. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1336. /* write the data */
  1337. REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
  1338. /* address of the NVRAM to write to */
  1339. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1340. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1341. /* issue the write command */
  1342. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1343. /* adjust timeout for emulation/FPGA */
  1344. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1345. if (CHIP_REV_IS_SLOW(bp))
  1346. count *= 100;
  1347. /* wait for completion */
  1348. rc = -EBUSY;
  1349. for (i = 0; i < count; i++) {
  1350. udelay(5);
  1351. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1352. if (val & MCPR_NVM_COMMAND_DONE) {
  1353. rc = 0;
  1354. break;
  1355. }
  1356. }
  1357. if (rc == -EBUSY)
  1358. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1359. "nvram write timeout expired\n");
  1360. return rc;
  1361. }
  1362. #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
  1363. static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1364. int buf_size)
  1365. {
  1366. int rc;
  1367. u32 cmd_flags, align_offset, val;
  1368. __be32 val_be;
  1369. if (offset + buf_size > bp->common.flash_size) {
  1370. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1371. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1372. offset, buf_size, bp->common.flash_size);
  1373. return -EINVAL;
  1374. }
  1375. /* request access to nvram interface */
  1376. rc = bnx2x_acquire_nvram_lock(bp);
  1377. if (rc)
  1378. return rc;
  1379. /* enable access to nvram interface */
  1380. bnx2x_enable_nvram_access(bp);
  1381. cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
  1382. align_offset = (offset & ~0x03);
  1383. rc = bnx2x_nvram_read_dword(bp, align_offset, &val_be, cmd_flags);
  1384. if (rc == 0) {
  1385. /* nvram data is returned as an array of bytes
  1386. * convert it back to cpu order
  1387. */
  1388. val = be32_to_cpu(val_be);
  1389. val &= ~le32_to_cpu((__force __le32)
  1390. (0xff << BYTE_OFFSET(offset)));
  1391. val |= le32_to_cpu((__force __le32)
  1392. (*data_buf << BYTE_OFFSET(offset)));
  1393. rc = bnx2x_nvram_write_dword(bp, align_offset, val,
  1394. cmd_flags);
  1395. }
  1396. /* disable access to nvram interface */
  1397. bnx2x_disable_nvram_access(bp);
  1398. bnx2x_release_nvram_lock(bp);
  1399. return rc;
  1400. }
  1401. static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1402. int buf_size)
  1403. {
  1404. int rc;
  1405. u32 cmd_flags;
  1406. u32 val;
  1407. u32 written_so_far;
  1408. if (buf_size == 1) /* ethtool */
  1409. return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
  1410. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1411. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1412. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1413. offset, buf_size);
  1414. return -EINVAL;
  1415. }
  1416. if (offset + buf_size > bp->common.flash_size) {
  1417. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1418. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1419. offset, buf_size, bp->common.flash_size);
  1420. return -EINVAL;
  1421. }
  1422. /* request access to nvram interface */
  1423. rc = bnx2x_acquire_nvram_lock(bp);
  1424. if (rc)
  1425. return rc;
  1426. /* enable access to nvram interface */
  1427. bnx2x_enable_nvram_access(bp);
  1428. written_so_far = 0;
  1429. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1430. while ((written_so_far < buf_size) && (rc == 0)) {
  1431. if (written_so_far == (buf_size - sizeof(u32)))
  1432. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1433. else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1434. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1435. else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1436. cmd_flags |= MCPR_NVM_COMMAND_FIRST;
  1437. memcpy(&val, data_buf, 4);
  1438. /* Notice unlike bnx2x_nvram_read_dword() this will not
  1439. * change val using be32_to_cpu(), which causes data to flip
  1440. * if the eeprom is read and then written back. This is due
  1441. * to tools utilizing this functionality that would break
  1442. * if this would be resolved.
  1443. */
  1444. rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
  1445. /* advance to the next dword */
  1446. offset += sizeof(u32);
  1447. data_buf += sizeof(u32);
  1448. written_so_far += sizeof(u32);
  1449. cmd_flags = 0;
  1450. }
  1451. /* disable access to nvram interface */
  1452. bnx2x_disable_nvram_access(bp);
  1453. bnx2x_release_nvram_lock(bp);
  1454. return rc;
  1455. }
  1456. static int bnx2x_set_eeprom(struct net_device *dev,
  1457. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1458. {
  1459. struct bnx2x *bp = netdev_priv(dev);
  1460. int port = BP_PORT(bp);
  1461. int rc = 0;
  1462. u32 ext_phy_config;
  1463. if (!bnx2x_is_nvm_accessible(bp)) {
  1464. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1465. "cannot access eeprom when the interface is down\n");
  1466. return -EAGAIN;
  1467. }
  1468. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1469. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1470. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1471. eeprom->len, eeprom->len);
  1472. /* parameters already validated in ethtool_set_eeprom */
  1473. /* PHY eeprom can be accessed only by the PMF */
  1474. if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
  1475. !bp->port.pmf) {
  1476. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1477. "wrong magic or interface is not pmf\n");
  1478. return -EINVAL;
  1479. }
  1480. ext_phy_config =
  1481. SHMEM_RD(bp,
  1482. dev_info.port_hw_config[port].external_phy_config);
  1483. if (eeprom->magic == 0x50485950) {
  1484. /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
  1485. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1486. bnx2x_acquire_phy_lock(bp);
  1487. rc |= bnx2x_link_reset(&bp->link_params,
  1488. &bp->link_vars, 0);
  1489. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1490. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
  1491. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1492. MISC_REGISTERS_GPIO_HIGH, port);
  1493. bnx2x_release_phy_lock(bp);
  1494. bnx2x_link_report(bp);
  1495. } else if (eeprom->magic == 0x50485952) {
  1496. /* 'PHYR' (0x50485952): re-init link after FW upgrade */
  1497. if (bp->state == BNX2X_STATE_OPEN) {
  1498. bnx2x_acquire_phy_lock(bp);
  1499. rc |= bnx2x_link_reset(&bp->link_params,
  1500. &bp->link_vars, 1);
  1501. rc |= bnx2x_phy_init(&bp->link_params,
  1502. &bp->link_vars);
  1503. bnx2x_release_phy_lock(bp);
  1504. bnx2x_calc_fc_adv(bp);
  1505. }
  1506. } else if (eeprom->magic == 0x53985943) {
  1507. /* 'PHYC' (0x53985943): PHY FW upgrade completed */
  1508. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1509. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
  1510. /* DSP Remove Download Mode */
  1511. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1512. MISC_REGISTERS_GPIO_LOW, port);
  1513. bnx2x_acquire_phy_lock(bp);
  1514. bnx2x_sfx7101_sp_sw_reset(bp,
  1515. &bp->link_params.phy[EXT_PHY1]);
  1516. /* wait 0.5 sec to allow it to run */
  1517. msleep(500);
  1518. bnx2x_ext_phy_hw_reset(bp, port);
  1519. msleep(500);
  1520. bnx2x_release_phy_lock(bp);
  1521. }
  1522. } else
  1523. rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  1524. return rc;
  1525. }
  1526. static int bnx2x_get_coalesce(struct net_device *dev,
  1527. struct ethtool_coalesce *coal)
  1528. {
  1529. struct bnx2x *bp = netdev_priv(dev);
  1530. memset(coal, 0, sizeof(struct ethtool_coalesce));
  1531. coal->rx_coalesce_usecs = bp->rx_ticks;
  1532. coal->tx_coalesce_usecs = bp->tx_ticks;
  1533. return 0;
  1534. }
  1535. static int bnx2x_set_coalesce(struct net_device *dev,
  1536. struct ethtool_coalesce *coal)
  1537. {
  1538. struct bnx2x *bp = netdev_priv(dev);
  1539. bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
  1540. if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1541. bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1542. bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
  1543. if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1544. bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1545. if (netif_running(dev))
  1546. bnx2x_update_coalesce(bp);
  1547. return 0;
  1548. }
  1549. static void bnx2x_get_ringparam(struct net_device *dev,
  1550. struct ethtool_ringparam *ering)
  1551. {
  1552. struct bnx2x *bp = netdev_priv(dev);
  1553. ering->rx_max_pending = MAX_RX_AVAIL;
  1554. if (bp->rx_ring_size)
  1555. ering->rx_pending = bp->rx_ring_size;
  1556. else
  1557. ering->rx_pending = MAX_RX_AVAIL;
  1558. ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
  1559. ering->tx_pending = bp->tx_ring_size;
  1560. }
  1561. static int bnx2x_set_ringparam(struct net_device *dev,
  1562. struct ethtool_ringparam *ering)
  1563. {
  1564. struct bnx2x *bp = netdev_priv(dev);
  1565. DP(BNX2X_MSG_ETHTOOL,
  1566. "set ring params command parameters: rx_pending = %d, tx_pending = %d\n",
  1567. ering->rx_pending, ering->tx_pending);
  1568. if (pci_num_vf(bp->pdev)) {
  1569. DP(BNX2X_MSG_IOV,
  1570. "VFs are enabled, can not change ring parameters\n");
  1571. return -EPERM;
  1572. }
  1573. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1574. DP(BNX2X_MSG_ETHTOOL,
  1575. "Handling parity error recovery. Try again later\n");
  1576. return -EAGAIN;
  1577. }
  1578. if ((ering->rx_pending > MAX_RX_AVAIL) ||
  1579. (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
  1580. MIN_RX_SIZE_TPA)) ||
  1581. (ering->tx_pending > (IS_MF_STORAGE_ONLY(bp) ? 0 : MAX_TX_AVAIL)) ||
  1582. (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
  1583. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1584. return -EINVAL;
  1585. }
  1586. bp->rx_ring_size = ering->rx_pending;
  1587. bp->tx_ring_size = ering->tx_pending;
  1588. return bnx2x_reload_if_running(dev);
  1589. }
  1590. static void bnx2x_get_pauseparam(struct net_device *dev,
  1591. struct ethtool_pauseparam *epause)
  1592. {
  1593. struct bnx2x *bp = netdev_priv(dev);
  1594. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1595. int cfg_reg;
  1596. epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
  1597. BNX2X_FLOW_CTRL_AUTO);
  1598. if (!epause->autoneg)
  1599. cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
  1600. else
  1601. cfg_reg = bp->link_params.req_fc_auto_adv;
  1602. epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
  1603. BNX2X_FLOW_CTRL_RX);
  1604. epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
  1605. BNX2X_FLOW_CTRL_TX);
  1606. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1607. " autoneg %d rx_pause %d tx_pause %d\n",
  1608. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1609. }
  1610. static int bnx2x_set_pauseparam(struct net_device *dev,
  1611. struct ethtool_pauseparam *epause)
  1612. {
  1613. struct bnx2x *bp = netdev_priv(dev);
  1614. u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1615. if (IS_MF(bp))
  1616. return 0;
  1617. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1618. " autoneg %d rx_pause %d tx_pause %d\n",
  1619. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1620. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
  1621. if (epause->rx_pause)
  1622. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
  1623. if (epause->tx_pause)
  1624. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
  1625. if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
  1626. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
  1627. if (epause->autoneg) {
  1628. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  1629. DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
  1630. return -EINVAL;
  1631. }
  1632. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
  1633. bp->link_params.req_flow_ctrl[cfg_idx] =
  1634. BNX2X_FLOW_CTRL_AUTO;
  1635. }
  1636. bp->link_params.req_fc_auto_adv = 0;
  1637. if (epause->rx_pause)
  1638. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_RX;
  1639. if (epause->tx_pause)
  1640. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_TX;
  1641. if (!bp->link_params.req_fc_auto_adv)
  1642. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_NONE;
  1643. }
  1644. DP(BNX2X_MSG_ETHTOOL,
  1645. "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
  1646. if (netif_running(dev)) {
  1647. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1648. bnx2x_link_set(bp);
  1649. }
  1650. return 0;
  1651. }
  1652. static const char bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF][ETH_GSTRING_LEN] = {
  1653. "register_test (offline) ",
  1654. "memory_test (offline) ",
  1655. "int_loopback_test (offline)",
  1656. "ext_loopback_test (offline)",
  1657. "nvram_test (online) ",
  1658. "interrupt_test (online) ",
  1659. "link_test (online) "
  1660. };
  1661. enum {
  1662. BNX2X_PRI_FLAG_ISCSI,
  1663. BNX2X_PRI_FLAG_FCOE,
  1664. BNX2X_PRI_FLAG_STORAGE,
  1665. BNX2X_PRI_FLAG_LEN,
  1666. };
  1667. static const char bnx2x_private_arr[BNX2X_PRI_FLAG_LEN][ETH_GSTRING_LEN] = {
  1668. "iSCSI offload support",
  1669. "FCoE offload support",
  1670. "Storage only interface"
  1671. };
  1672. static u32 bnx2x_eee_to_adv(u32 eee_adv)
  1673. {
  1674. u32 modes = 0;
  1675. if (eee_adv & SHMEM_EEE_100M_ADV)
  1676. modes |= ADVERTISED_100baseT_Full;
  1677. if (eee_adv & SHMEM_EEE_1G_ADV)
  1678. modes |= ADVERTISED_1000baseT_Full;
  1679. if (eee_adv & SHMEM_EEE_10G_ADV)
  1680. modes |= ADVERTISED_10000baseT_Full;
  1681. return modes;
  1682. }
  1683. static u32 bnx2x_adv_to_eee(u32 modes, u32 shift)
  1684. {
  1685. u32 eee_adv = 0;
  1686. if (modes & ADVERTISED_100baseT_Full)
  1687. eee_adv |= SHMEM_EEE_100M_ADV;
  1688. if (modes & ADVERTISED_1000baseT_Full)
  1689. eee_adv |= SHMEM_EEE_1G_ADV;
  1690. if (modes & ADVERTISED_10000baseT_Full)
  1691. eee_adv |= SHMEM_EEE_10G_ADV;
  1692. return eee_adv << shift;
  1693. }
  1694. static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  1695. {
  1696. struct bnx2x *bp = netdev_priv(dev);
  1697. u32 eee_cfg;
  1698. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1699. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1700. return -EOPNOTSUPP;
  1701. }
  1702. eee_cfg = bp->link_vars.eee_status;
  1703. edata->supported =
  1704. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >>
  1705. SHMEM_EEE_SUPPORTED_SHIFT);
  1706. edata->advertised =
  1707. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >>
  1708. SHMEM_EEE_ADV_STATUS_SHIFT);
  1709. edata->lp_advertised =
  1710. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >>
  1711. SHMEM_EEE_LP_ADV_STATUS_SHIFT);
  1712. /* SHMEM value is in 16u units --> Convert to 1u units. */
  1713. edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4;
  1714. edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0;
  1715. edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0;
  1716. edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0;
  1717. return 0;
  1718. }
  1719. static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  1720. {
  1721. struct bnx2x *bp = netdev_priv(dev);
  1722. u32 eee_cfg;
  1723. u32 advertised;
  1724. if (IS_MF(bp))
  1725. return 0;
  1726. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1727. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1728. return -EOPNOTSUPP;
  1729. }
  1730. eee_cfg = bp->link_vars.eee_status;
  1731. if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) {
  1732. DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n");
  1733. return -EOPNOTSUPP;
  1734. }
  1735. advertised = bnx2x_adv_to_eee(edata->advertised,
  1736. SHMEM_EEE_ADV_STATUS_SHIFT);
  1737. if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) {
  1738. DP(BNX2X_MSG_ETHTOOL,
  1739. "Direct manipulation of EEE advertisement is not supported\n");
  1740. return -EINVAL;
  1741. }
  1742. if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) {
  1743. DP(BNX2X_MSG_ETHTOOL,
  1744. "Maximal Tx Lpi timer supported is %x(u)\n",
  1745. EEE_MODE_TIMER_MASK);
  1746. return -EINVAL;
  1747. }
  1748. if (edata->tx_lpi_enabled &&
  1749. (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) {
  1750. DP(BNX2X_MSG_ETHTOOL,
  1751. "Minimal Tx Lpi timer supported is %d(u)\n",
  1752. EEE_MODE_NVRAM_AGGRESSIVE_TIME);
  1753. return -EINVAL;
  1754. }
  1755. /* All is well; Apply changes*/
  1756. if (edata->eee_enabled)
  1757. bp->link_params.eee_mode |= EEE_MODE_ADV_LPI;
  1758. else
  1759. bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI;
  1760. if (edata->tx_lpi_enabled)
  1761. bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI;
  1762. else
  1763. bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI;
  1764. bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK;
  1765. bp->link_params.eee_mode |= (edata->tx_lpi_timer &
  1766. EEE_MODE_TIMER_MASK) |
  1767. EEE_MODE_OVERRIDE_NVRAM |
  1768. EEE_MODE_OUTPUT_TIME;
  1769. /* Restart link to propagate changes */
  1770. if (netif_running(dev)) {
  1771. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1772. bnx2x_force_link_reset(bp);
  1773. bnx2x_link_set(bp);
  1774. }
  1775. return 0;
  1776. }
  1777. enum {
  1778. BNX2X_CHIP_E1_OFST = 0,
  1779. BNX2X_CHIP_E1H_OFST,
  1780. BNX2X_CHIP_E2_OFST,
  1781. BNX2X_CHIP_E3_OFST,
  1782. BNX2X_CHIP_E3B0_OFST,
  1783. BNX2X_CHIP_MAX_OFST
  1784. };
  1785. #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
  1786. #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
  1787. #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
  1788. #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
  1789. #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
  1790. #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
  1791. #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
  1792. static int bnx2x_test_registers(struct bnx2x *bp)
  1793. {
  1794. int idx, i, rc = -ENODEV;
  1795. u32 wr_val = 0, hw;
  1796. int port = BP_PORT(bp);
  1797. static const struct {
  1798. u32 hw;
  1799. u32 offset0;
  1800. u32 offset1;
  1801. u32 mask;
  1802. } reg_tbl[] = {
  1803. /* 0 */ { BNX2X_CHIP_MASK_ALL,
  1804. BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
  1805. { BNX2X_CHIP_MASK_ALL,
  1806. DORQ_REG_DB_ADDR0, 4, 0xffffffff },
  1807. { BNX2X_CHIP_MASK_E1X,
  1808. HC_REG_AGG_INT_0, 4, 0x000003ff },
  1809. { BNX2X_CHIP_MASK_ALL,
  1810. PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
  1811. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
  1812. PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
  1813. { BNX2X_CHIP_MASK_E3B0,
  1814. PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
  1815. { BNX2X_CHIP_MASK_ALL,
  1816. PRS_REG_CID_PORT_0, 4, 0x00ffffff },
  1817. { BNX2X_CHIP_MASK_ALL,
  1818. PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
  1819. { BNX2X_CHIP_MASK_ALL,
  1820. PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1821. { BNX2X_CHIP_MASK_ALL,
  1822. PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
  1823. /* 10 */ { BNX2X_CHIP_MASK_ALL,
  1824. PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1825. { BNX2X_CHIP_MASK_ALL,
  1826. PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
  1827. { BNX2X_CHIP_MASK_ALL,
  1828. QM_REG_CONNNUM_0, 4, 0x000fffff },
  1829. { BNX2X_CHIP_MASK_ALL,
  1830. TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
  1831. { BNX2X_CHIP_MASK_ALL,
  1832. SRC_REG_KEYRSS0_0, 40, 0xffffffff },
  1833. { BNX2X_CHIP_MASK_ALL,
  1834. SRC_REG_KEYRSS0_7, 40, 0xffffffff },
  1835. { BNX2X_CHIP_MASK_ALL,
  1836. XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
  1837. { BNX2X_CHIP_MASK_ALL,
  1838. XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
  1839. { BNX2X_CHIP_MASK_ALL,
  1840. XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
  1841. { BNX2X_CHIP_MASK_ALL,
  1842. NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
  1843. /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1844. NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
  1845. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1846. NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
  1847. { BNX2X_CHIP_MASK_ALL,
  1848. NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
  1849. { BNX2X_CHIP_MASK_ALL,
  1850. NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
  1851. { BNX2X_CHIP_MASK_ALL,
  1852. NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
  1853. { BNX2X_CHIP_MASK_ALL,
  1854. NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
  1855. { BNX2X_CHIP_MASK_ALL,
  1856. NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
  1857. { BNX2X_CHIP_MASK_ALL,
  1858. NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
  1859. { BNX2X_CHIP_MASK_ALL,
  1860. NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
  1861. { BNX2X_CHIP_MASK_ALL,
  1862. NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
  1863. /* 30 */ { BNX2X_CHIP_MASK_ALL,
  1864. NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
  1865. { BNX2X_CHIP_MASK_ALL,
  1866. NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
  1867. { BNX2X_CHIP_MASK_ALL,
  1868. NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
  1869. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1870. NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
  1871. { BNX2X_CHIP_MASK_ALL,
  1872. NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
  1873. { BNX2X_CHIP_MASK_ALL,
  1874. NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
  1875. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1876. NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
  1877. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1878. NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
  1879. { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
  1880. };
  1881. if (!bnx2x_is_nvm_accessible(bp)) {
  1882. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1883. "cannot access eeprom when the interface is down\n");
  1884. return rc;
  1885. }
  1886. if (CHIP_IS_E1(bp))
  1887. hw = BNX2X_CHIP_MASK_E1;
  1888. else if (CHIP_IS_E1H(bp))
  1889. hw = BNX2X_CHIP_MASK_E1H;
  1890. else if (CHIP_IS_E2(bp))
  1891. hw = BNX2X_CHIP_MASK_E2;
  1892. else if (CHIP_IS_E3B0(bp))
  1893. hw = BNX2X_CHIP_MASK_E3B0;
  1894. else /* e3 A0 */
  1895. hw = BNX2X_CHIP_MASK_E3;
  1896. /* Repeat the test twice:
  1897. * First by writing 0x00000000, second by writing 0xffffffff
  1898. */
  1899. for (idx = 0; idx < 2; idx++) {
  1900. switch (idx) {
  1901. case 0:
  1902. wr_val = 0;
  1903. break;
  1904. case 1:
  1905. wr_val = 0xffffffff;
  1906. break;
  1907. }
  1908. for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
  1909. u32 offset, mask, save_val, val;
  1910. if (!(hw & reg_tbl[i].hw))
  1911. continue;
  1912. offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
  1913. mask = reg_tbl[i].mask;
  1914. save_val = REG_RD(bp, offset);
  1915. REG_WR(bp, offset, wr_val & mask);
  1916. val = REG_RD(bp, offset);
  1917. /* Restore the original register's value */
  1918. REG_WR(bp, offset, save_val);
  1919. /* verify value is as expected */
  1920. if ((val & mask) != (wr_val & mask)) {
  1921. DP(BNX2X_MSG_ETHTOOL,
  1922. "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
  1923. offset, val, wr_val, mask);
  1924. goto test_reg_exit;
  1925. }
  1926. }
  1927. }
  1928. rc = 0;
  1929. test_reg_exit:
  1930. return rc;
  1931. }
  1932. static int bnx2x_test_memory(struct bnx2x *bp)
  1933. {
  1934. int i, j, rc = -ENODEV;
  1935. u32 val, index;
  1936. static const struct {
  1937. u32 offset;
  1938. int size;
  1939. } mem_tbl[] = {
  1940. { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
  1941. { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
  1942. { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
  1943. { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
  1944. { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
  1945. { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
  1946. { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
  1947. { 0xffffffff, 0 }
  1948. };
  1949. static const struct {
  1950. char *name;
  1951. u32 offset;
  1952. u32 hw_mask[BNX2X_CHIP_MAX_OFST];
  1953. } prty_tbl[] = {
  1954. { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
  1955. {0x3ffc0, 0, 0, 0} },
  1956. { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
  1957. {0x2, 0x2, 0, 0} },
  1958. { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
  1959. {0, 0, 0, 0} },
  1960. { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
  1961. {0x3ffc0, 0, 0, 0} },
  1962. { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
  1963. {0x3ffc0, 0, 0, 0} },
  1964. { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
  1965. {0x3ffc1, 0, 0, 0} },
  1966. { NULL, 0xffffffff, {0, 0, 0, 0} }
  1967. };
  1968. if (!bnx2x_is_nvm_accessible(bp)) {
  1969. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1970. "cannot access eeprom when the interface is down\n");
  1971. return rc;
  1972. }
  1973. if (CHIP_IS_E1(bp))
  1974. index = BNX2X_CHIP_E1_OFST;
  1975. else if (CHIP_IS_E1H(bp))
  1976. index = BNX2X_CHIP_E1H_OFST;
  1977. else if (CHIP_IS_E2(bp))
  1978. index = BNX2X_CHIP_E2_OFST;
  1979. else /* e3 */
  1980. index = BNX2X_CHIP_E3_OFST;
  1981. /* pre-Check the parity status */
  1982. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1983. val = REG_RD(bp, prty_tbl[i].offset);
  1984. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1985. DP(BNX2X_MSG_ETHTOOL,
  1986. "%s is 0x%x\n", prty_tbl[i].name, val);
  1987. goto test_mem_exit;
  1988. }
  1989. }
  1990. /* Go through all the memories */
  1991. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
  1992. for (j = 0; j < mem_tbl[i].size; j++)
  1993. REG_RD(bp, mem_tbl[i].offset + j*4);
  1994. /* Check the parity status */
  1995. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1996. val = REG_RD(bp, prty_tbl[i].offset);
  1997. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1998. DP(BNX2X_MSG_ETHTOOL,
  1999. "%s is 0x%x\n", prty_tbl[i].name, val);
  2000. goto test_mem_exit;
  2001. }
  2002. }
  2003. rc = 0;
  2004. test_mem_exit:
  2005. return rc;
  2006. }
  2007. static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
  2008. {
  2009. int cnt = 1400;
  2010. if (link_up) {
  2011. while (bnx2x_link_test(bp, is_serdes) && cnt--)
  2012. msleep(20);
  2013. if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
  2014. DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
  2015. cnt = 1400;
  2016. while (!bp->link_vars.link_up && cnt--)
  2017. msleep(20);
  2018. if (cnt <= 0 && !bp->link_vars.link_up)
  2019. DP(BNX2X_MSG_ETHTOOL,
  2020. "Timeout waiting for link init\n");
  2021. }
  2022. }
  2023. static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
  2024. {
  2025. unsigned int pkt_size, num_pkts, i;
  2026. struct sk_buff *skb;
  2027. unsigned char *packet;
  2028. struct bnx2x_fastpath *fp_rx = &bp->fp[0];
  2029. struct bnx2x_fastpath *fp_tx = &bp->fp[0];
  2030. struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0];
  2031. u16 tx_start_idx, tx_idx;
  2032. u16 rx_start_idx, rx_idx;
  2033. u16 pkt_prod, bd_prod;
  2034. struct sw_tx_bd *tx_buf;
  2035. struct eth_tx_start_bd *tx_start_bd;
  2036. dma_addr_t mapping;
  2037. union eth_rx_cqe *cqe;
  2038. u8 cqe_fp_flags, cqe_fp_type;
  2039. struct sw_rx_bd *rx_buf;
  2040. u16 len;
  2041. int rc = -ENODEV;
  2042. u8 *data;
  2043. struct netdev_queue *txq = netdev_get_tx_queue(bp->dev,
  2044. txdata->txq_index);
  2045. /* check the loopback mode */
  2046. switch (loopback_mode) {
  2047. case BNX2X_PHY_LOOPBACK:
  2048. if (bp->link_params.loopback_mode != LOOPBACK_XGXS) {
  2049. DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n");
  2050. return -EINVAL;
  2051. }
  2052. break;
  2053. case BNX2X_MAC_LOOPBACK:
  2054. if (CHIP_IS_E3(bp)) {
  2055. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  2056. if (bp->port.supported[cfg_idx] &
  2057. (SUPPORTED_10000baseT_Full |
  2058. SUPPORTED_20000baseMLD2_Full |
  2059. SUPPORTED_20000baseKR2_Full))
  2060. bp->link_params.loopback_mode = LOOPBACK_XMAC;
  2061. else
  2062. bp->link_params.loopback_mode = LOOPBACK_UMAC;
  2063. } else
  2064. bp->link_params.loopback_mode = LOOPBACK_BMAC;
  2065. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  2066. break;
  2067. case BNX2X_EXT_LOOPBACK:
  2068. if (bp->link_params.loopback_mode != LOOPBACK_EXT) {
  2069. DP(BNX2X_MSG_ETHTOOL,
  2070. "Can't configure external loopback\n");
  2071. return -EINVAL;
  2072. }
  2073. break;
  2074. default:
  2075. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2076. return -EINVAL;
  2077. }
  2078. /* prepare the loopback packet */
  2079. pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
  2080. bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
  2081. skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
  2082. if (!skb) {
  2083. DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
  2084. rc = -ENOMEM;
  2085. goto test_loopback_exit;
  2086. }
  2087. packet = skb_put(skb, pkt_size);
  2088. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  2089. eth_zero_addr(packet + ETH_ALEN);
  2090. memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
  2091. for (i = ETH_HLEN; i < pkt_size; i++)
  2092. packet[i] = (unsigned char) (i & 0xff);
  2093. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  2094. skb_headlen(skb), DMA_TO_DEVICE);
  2095. if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
  2096. rc = -ENOMEM;
  2097. dev_kfree_skb(skb);
  2098. DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
  2099. goto test_loopback_exit;
  2100. }
  2101. /* send the loopback packet */
  2102. num_pkts = 0;
  2103. tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2104. rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2105. netdev_tx_sent_queue(txq, skb->len);
  2106. pkt_prod = txdata->tx_pkt_prod++;
  2107. tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
  2108. tx_buf->first_bd = txdata->tx_bd_prod;
  2109. tx_buf->skb = skb;
  2110. tx_buf->flags = 0;
  2111. bd_prod = TX_BD(txdata->tx_bd_prod);
  2112. tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
  2113. tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
  2114. tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
  2115. tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
  2116. tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
  2117. tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
  2118. tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
  2119. SET_FLAG(tx_start_bd->general_data,
  2120. ETH_TX_START_BD_HDR_NBDS,
  2121. 1);
  2122. SET_FLAG(tx_start_bd->general_data,
  2123. ETH_TX_START_BD_PARSE_NBDS,
  2124. 0);
  2125. /* turn on parsing and get a BD */
  2126. bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
  2127. if (CHIP_IS_E1x(bp)) {
  2128. u16 global_data = 0;
  2129. struct eth_tx_parse_bd_e1x *pbd_e1x =
  2130. &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
  2131. memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
  2132. SET_FLAG(global_data,
  2133. ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2134. pbd_e1x->global_data = cpu_to_le16(global_data);
  2135. } else {
  2136. u32 parsing_data = 0;
  2137. struct eth_tx_parse_bd_e2 *pbd_e2 =
  2138. &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
  2139. memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
  2140. SET_FLAG(parsing_data,
  2141. ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2142. pbd_e2->parsing_data = cpu_to_le32(parsing_data);
  2143. }
  2144. wmb();
  2145. txdata->tx_db.data.prod += 2;
  2146. barrier();
  2147. DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
  2148. mmiowb();
  2149. barrier();
  2150. num_pkts++;
  2151. txdata->tx_bd_prod += 2; /* start + pbd */
  2152. udelay(100);
  2153. tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2154. if (tx_idx != tx_start_idx + num_pkts)
  2155. goto test_loopback_exit;
  2156. /* Unlike HC IGU won't generate an interrupt for status block
  2157. * updates that have been performed while interrupts were
  2158. * disabled.
  2159. */
  2160. if (bp->common.int_block == INT_BLOCK_IGU) {
  2161. /* Disable local BHes to prevent a dead-lock situation between
  2162. * sch_direct_xmit() and bnx2x_run_loopback() (calling
  2163. * bnx2x_tx_int()), as both are taking netif_tx_lock().
  2164. */
  2165. local_bh_disable();
  2166. bnx2x_tx_int(bp, txdata);
  2167. local_bh_enable();
  2168. }
  2169. rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2170. if (rx_idx != rx_start_idx + num_pkts)
  2171. goto test_loopback_exit;
  2172. cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
  2173. cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
  2174. cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
  2175. if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
  2176. goto test_loopback_rx_exit;
  2177. len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
  2178. if (len != pkt_size)
  2179. goto test_loopback_rx_exit;
  2180. rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
  2181. dma_sync_single_for_cpu(&bp->pdev->dev,
  2182. dma_unmap_addr(rx_buf, mapping),
  2183. fp_rx->rx_buf_size, DMA_FROM_DEVICE);
  2184. data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
  2185. for (i = ETH_HLEN; i < pkt_size; i++)
  2186. if (*(data + i) != (unsigned char) (i & 0xff))
  2187. goto test_loopback_rx_exit;
  2188. rc = 0;
  2189. test_loopback_rx_exit:
  2190. fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
  2191. fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
  2192. fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
  2193. fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
  2194. /* Update producers */
  2195. bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
  2196. fp_rx->rx_sge_prod);
  2197. test_loopback_exit:
  2198. bp->link_params.loopback_mode = LOOPBACK_NONE;
  2199. return rc;
  2200. }
  2201. static int bnx2x_test_loopback(struct bnx2x *bp)
  2202. {
  2203. int rc = 0, res;
  2204. if (BP_NOMCP(bp))
  2205. return rc;
  2206. if (!netif_running(bp->dev))
  2207. return BNX2X_LOOPBACK_FAILED;
  2208. bnx2x_netif_stop(bp, 1);
  2209. bnx2x_acquire_phy_lock(bp);
  2210. res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
  2211. if (res) {
  2212. DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res);
  2213. rc |= BNX2X_PHY_LOOPBACK_FAILED;
  2214. }
  2215. res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
  2216. if (res) {
  2217. DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res);
  2218. rc |= BNX2X_MAC_LOOPBACK_FAILED;
  2219. }
  2220. bnx2x_release_phy_lock(bp);
  2221. bnx2x_netif_start(bp);
  2222. return rc;
  2223. }
  2224. static int bnx2x_test_ext_loopback(struct bnx2x *bp)
  2225. {
  2226. int rc;
  2227. u8 is_serdes =
  2228. (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2229. if (BP_NOMCP(bp))
  2230. return -ENODEV;
  2231. if (!netif_running(bp->dev))
  2232. return BNX2X_EXT_LOOPBACK_FAILED;
  2233. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2234. rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT);
  2235. if (rc) {
  2236. DP(BNX2X_MSG_ETHTOOL,
  2237. "Can't perform self-test, nic_load (for external lb) failed\n");
  2238. return -ENODEV;
  2239. }
  2240. bnx2x_wait_for_link(bp, 1, is_serdes);
  2241. bnx2x_netif_stop(bp, 1);
  2242. rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK);
  2243. if (rc)
  2244. DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc);
  2245. bnx2x_netif_start(bp);
  2246. return rc;
  2247. }
  2248. struct code_entry {
  2249. u32 sram_start_addr;
  2250. u32 code_attribute;
  2251. #define CODE_IMAGE_TYPE_MASK 0xf0800003
  2252. #define CODE_IMAGE_VNTAG_PROFILES_DATA 0xd0000003
  2253. #define CODE_IMAGE_LENGTH_MASK 0x007ffffc
  2254. #define CODE_IMAGE_TYPE_EXTENDED_DIR 0xe0000000
  2255. u32 nvm_start_addr;
  2256. };
  2257. #define CODE_ENTRY_MAX 16
  2258. #define CODE_ENTRY_EXTENDED_DIR_IDX 15
  2259. #define MAX_IMAGES_IN_EXTENDED_DIR 64
  2260. #define NVRAM_DIR_OFFSET 0x14
  2261. #define EXTENDED_DIR_EXISTS(code) \
  2262. ((code & CODE_IMAGE_TYPE_MASK) == CODE_IMAGE_TYPE_EXTENDED_DIR && \
  2263. (code & CODE_IMAGE_LENGTH_MASK) != 0)
  2264. #define CRC32_RESIDUAL 0xdebb20e3
  2265. #define CRC_BUFF_SIZE 256
  2266. static int bnx2x_nvram_crc(struct bnx2x *bp,
  2267. int offset,
  2268. int size,
  2269. u8 *buff)
  2270. {
  2271. u32 crc = ~0;
  2272. int rc = 0, done = 0;
  2273. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2274. "NVRAM CRC from 0x%08x to 0x%08x\n", offset, offset + size);
  2275. while (done < size) {
  2276. int count = min_t(int, size - done, CRC_BUFF_SIZE);
  2277. rc = bnx2x_nvram_read(bp, offset + done, buff, count);
  2278. if (rc)
  2279. return rc;
  2280. crc = crc32_le(crc, buff, count);
  2281. done += count;
  2282. }
  2283. if (crc != CRC32_RESIDUAL)
  2284. rc = -EINVAL;
  2285. return rc;
  2286. }
  2287. static int bnx2x_test_nvram_dir(struct bnx2x *bp,
  2288. struct code_entry *entry,
  2289. u8 *buff)
  2290. {
  2291. size_t size = entry->code_attribute & CODE_IMAGE_LENGTH_MASK;
  2292. u32 type = entry->code_attribute & CODE_IMAGE_TYPE_MASK;
  2293. int rc;
  2294. /* Zero-length images and AFEX profiles do not have CRC */
  2295. if (size == 0 || type == CODE_IMAGE_VNTAG_PROFILES_DATA)
  2296. return 0;
  2297. rc = bnx2x_nvram_crc(bp, entry->nvm_start_addr, size, buff);
  2298. if (rc)
  2299. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2300. "image %x has failed crc test (rc %d)\n", type, rc);
  2301. return rc;
  2302. }
  2303. static int bnx2x_test_dir_entry(struct bnx2x *bp, u32 addr, u8 *buff)
  2304. {
  2305. int rc;
  2306. struct code_entry entry;
  2307. rc = bnx2x_nvram_read32(bp, addr, (u32 *)&entry, sizeof(entry));
  2308. if (rc)
  2309. return rc;
  2310. return bnx2x_test_nvram_dir(bp, &entry, buff);
  2311. }
  2312. static int bnx2x_test_nvram_ext_dirs(struct bnx2x *bp, u8 *buff)
  2313. {
  2314. u32 rc, cnt, dir_offset = NVRAM_DIR_OFFSET;
  2315. struct code_entry entry;
  2316. int i;
  2317. rc = bnx2x_nvram_read32(bp,
  2318. dir_offset +
  2319. sizeof(entry) * CODE_ENTRY_EXTENDED_DIR_IDX,
  2320. (u32 *)&entry, sizeof(entry));
  2321. if (rc)
  2322. return rc;
  2323. if (!EXTENDED_DIR_EXISTS(entry.code_attribute))
  2324. return 0;
  2325. rc = bnx2x_nvram_read32(bp, entry.nvm_start_addr,
  2326. &cnt, sizeof(u32));
  2327. if (rc)
  2328. return rc;
  2329. dir_offset = entry.nvm_start_addr + 8;
  2330. for (i = 0; i < cnt && i < MAX_IMAGES_IN_EXTENDED_DIR; i++) {
  2331. rc = bnx2x_test_dir_entry(bp, dir_offset +
  2332. sizeof(struct code_entry) * i,
  2333. buff);
  2334. if (rc)
  2335. return rc;
  2336. }
  2337. return 0;
  2338. }
  2339. static int bnx2x_test_nvram_dirs(struct bnx2x *bp, u8 *buff)
  2340. {
  2341. u32 rc, dir_offset = NVRAM_DIR_OFFSET;
  2342. int i;
  2343. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "NVRAM DIRS CRC test-set\n");
  2344. for (i = 0; i < CODE_ENTRY_EXTENDED_DIR_IDX; i++) {
  2345. rc = bnx2x_test_dir_entry(bp, dir_offset +
  2346. sizeof(struct code_entry) * i,
  2347. buff);
  2348. if (rc)
  2349. return rc;
  2350. }
  2351. return bnx2x_test_nvram_ext_dirs(bp, buff);
  2352. }
  2353. struct crc_pair {
  2354. int offset;
  2355. int size;
  2356. };
  2357. static int bnx2x_test_nvram_tbl(struct bnx2x *bp,
  2358. const struct crc_pair *nvram_tbl, u8 *buf)
  2359. {
  2360. int i;
  2361. for (i = 0; nvram_tbl[i].size; i++) {
  2362. int rc = bnx2x_nvram_crc(bp, nvram_tbl[i].offset,
  2363. nvram_tbl[i].size, buf);
  2364. if (rc) {
  2365. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2366. "nvram_tbl[%d] has failed crc test (rc %d)\n",
  2367. i, rc);
  2368. return rc;
  2369. }
  2370. }
  2371. return 0;
  2372. }
  2373. static int bnx2x_test_nvram(struct bnx2x *bp)
  2374. {
  2375. const struct crc_pair nvram_tbl[] = {
  2376. { 0, 0x14 }, /* bootstrap */
  2377. { 0x14, 0xec }, /* dir */
  2378. { 0x100, 0x350 }, /* manuf_info */
  2379. { 0x450, 0xf0 }, /* feature_info */
  2380. { 0x640, 0x64 }, /* upgrade_key_info */
  2381. { 0x708, 0x70 }, /* manuf_key_info */
  2382. { 0, 0 }
  2383. };
  2384. const struct crc_pair nvram_tbl2[] = {
  2385. { 0x7e8, 0x350 }, /* manuf_info2 */
  2386. { 0xb38, 0xf0 }, /* feature_info */
  2387. { 0, 0 }
  2388. };
  2389. u8 *buf;
  2390. int rc;
  2391. u32 magic;
  2392. if (BP_NOMCP(bp))
  2393. return 0;
  2394. buf = kmalloc(CRC_BUFF_SIZE, GFP_KERNEL);
  2395. if (!buf) {
  2396. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
  2397. rc = -ENOMEM;
  2398. goto test_nvram_exit;
  2399. }
  2400. rc = bnx2x_nvram_read32(bp, 0, &magic, sizeof(magic));
  2401. if (rc) {
  2402. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2403. "magic value read (rc %d)\n", rc);
  2404. goto test_nvram_exit;
  2405. }
  2406. if (magic != 0x669955aa) {
  2407. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2408. "wrong magic value (0x%08x)\n", magic);
  2409. rc = -ENODEV;
  2410. goto test_nvram_exit;
  2411. }
  2412. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "Port 0 CRC test-set\n");
  2413. rc = bnx2x_test_nvram_tbl(bp, nvram_tbl, buf);
  2414. if (rc)
  2415. goto test_nvram_exit;
  2416. if (!CHIP_IS_E1x(bp) && !CHIP_IS_57811xx(bp)) {
  2417. u32 hide = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
  2418. SHARED_HW_CFG_HIDE_PORT1;
  2419. if (!hide) {
  2420. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2421. "Port 1 CRC test-set\n");
  2422. rc = bnx2x_test_nvram_tbl(bp, nvram_tbl2, buf);
  2423. if (rc)
  2424. goto test_nvram_exit;
  2425. }
  2426. }
  2427. rc = bnx2x_test_nvram_dirs(bp, buf);
  2428. test_nvram_exit:
  2429. kfree(buf);
  2430. return rc;
  2431. }
  2432. /* Send an EMPTY ramrod on the first queue */
  2433. static int bnx2x_test_intr(struct bnx2x *bp)
  2434. {
  2435. struct bnx2x_queue_state_params params = {NULL};
  2436. if (!netif_running(bp->dev)) {
  2437. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2438. "cannot access eeprom when the interface is down\n");
  2439. return -ENODEV;
  2440. }
  2441. params.q_obj = &bp->sp_objs->q_obj;
  2442. params.cmd = BNX2X_Q_CMD_EMPTY;
  2443. __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
  2444. return bnx2x_queue_state_change(bp, &params);
  2445. }
  2446. static void bnx2x_self_test(struct net_device *dev,
  2447. struct ethtool_test *etest, u64 *buf)
  2448. {
  2449. struct bnx2x *bp = netdev_priv(dev);
  2450. u8 is_serdes, link_up;
  2451. int rc, cnt = 0;
  2452. if (pci_num_vf(bp->pdev)) {
  2453. DP(BNX2X_MSG_IOV,
  2454. "VFs are enabled, can not perform self test\n");
  2455. return;
  2456. }
  2457. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  2458. netdev_err(bp->dev,
  2459. "Handling parity error recovery. Try again later\n");
  2460. etest->flags |= ETH_TEST_FL_FAILED;
  2461. return;
  2462. }
  2463. DP(BNX2X_MSG_ETHTOOL,
  2464. "Self-test command parameters: offline = %d, external_lb = %d\n",
  2465. (etest->flags & ETH_TEST_FL_OFFLINE),
  2466. (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2);
  2467. memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp));
  2468. if (bnx2x_test_nvram(bp) != 0) {
  2469. if (!IS_MF(bp))
  2470. buf[4] = 1;
  2471. else
  2472. buf[0] = 1;
  2473. etest->flags |= ETH_TEST_FL_FAILED;
  2474. }
  2475. if (!netif_running(dev)) {
  2476. DP(BNX2X_MSG_ETHTOOL, "Interface is down\n");
  2477. return;
  2478. }
  2479. is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2480. link_up = bp->link_vars.link_up;
  2481. /* offline tests are not supported in MF mode */
  2482. if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) {
  2483. int port = BP_PORT(bp);
  2484. u32 val;
  2485. /* save current value of input enable for TX port IF */
  2486. val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
  2487. /* disable input for TX port IF */
  2488. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
  2489. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2490. rc = bnx2x_nic_load(bp, LOAD_DIAG);
  2491. if (rc) {
  2492. etest->flags |= ETH_TEST_FL_FAILED;
  2493. DP(BNX2X_MSG_ETHTOOL,
  2494. "Can't perform self-test, nic_load (for offline) failed\n");
  2495. return;
  2496. }
  2497. /* wait until link state is restored */
  2498. bnx2x_wait_for_link(bp, 1, is_serdes);
  2499. if (bnx2x_test_registers(bp) != 0) {
  2500. buf[0] = 1;
  2501. etest->flags |= ETH_TEST_FL_FAILED;
  2502. }
  2503. if (bnx2x_test_memory(bp) != 0) {
  2504. buf[1] = 1;
  2505. etest->flags |= ETH_TEST_FL_FAILED;
  2506. }
  2507. buf[2] = bnx2x_test_loopback(bp); /* internal LB */
  2508. if (buf[2] != 0)
  2509. etest->flags |= ETH_TEST_FL_FAILED;
  2510. if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) {
  2511. buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */
  2512. if (buf[3] != 0)
  2513. etest->flags |= ETH_TEST_FL_FAILED;
  2514. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  2515. }
  2516. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2517. /* restore input for TX port IF */
  2518. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
  2519. rc = bnx2x_nic_load(bp, LOAD_NORMAL);
  2520. if (rc) {
  2521. etest->flags |= ETH_TEST_FL_FAILED;
  2522. DP(BNX2X_MSG_ETHTOOL,
  2523. "Can't perform self-test, nic_load (for online) failed\n");
  2524. return;
  2525. }
  2526. /* wait until link state is restored */
  2527. bnx2x_wait_for_link(bp, link_up, is_serdes);
  2528. }
  2529. if (bnx2x_test_intr(bp) != 0) {
  2530. if (!IS_MF(bp))
  2531. buf[5] = 1;
  2532. else
  2533. buf[1] = 1;
  2534. etest->flags |= ETH_TEST_FL_FAILED;
  2535. }
  2536. if (link_up) {
  2537. cnt = 100;
  2538. while (bnx2x_link_test(bp, is_serdes) && --cnt)
  2539. msleep(20);
  2540. }
  2541. if (!cnt) {
  2542. if (!IS_MF(bp))
  2543. buf[6] = 1;
  2544. else
  2545. buf[2] = 1;
  2546. etest->flags |= ETH_TEST_FL_FAILED;
  2547. }
  2548. }
  2549. #define IS_PORT_STAT(i) \
  2550. ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
  2551. #define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
  2552. #define HIDE_PORT_STAT(bp) \
  2553. ((IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS)) || \
  2554. IS_VF(bp))
  2555. /* ethtool statistics are displayed for all regular ethernet queues and the
  2556. * fcoe L2 queue if not disabled
  2557. */
  2558. static int bnx2x_num_stat_queues(struct bnx2x *bp)
  2559. {
  2560. return BNX2X_NUM_ETH_QUEUES(bp);
  2561. }
  2562. static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
  2563. {
  2564. struct bnx2x *bp = netdev_priv(dev);
  2565. int i, num_strings = 0;
  2566. switch (stringset) {
  2567. case ETH_SS_STATS:
  2568. if (is_multi(bp)) {
  2569. num_strings = bnx2x_num_stat_queues(bp) *
  2570. BNX2X_NUM_Q_STATS;
  2571. } else
  2572. num_strings = 0;
  2573. if (HIDE_PORT_STAT(bp)) {
  2574. for (i = 0; i < BNX2X_NUM_STATS; i++)
  2575. if (IS_FUNC_STAT(i))
  2576. num_strings++;
  2577. } else
  2578. num_strings += BNX2X_NUM_STATS;
  2579. return num_strings;
  2580. case ETH_SS_TEST:
  2581. return BNX2X_NUM_TESTS(bp);
  2582. case ETH_SS_PRIV_FLAGS:
  2583. return BNX2X_PRI_FLAG_LEN;
  2584. default:
  2585. return -EINVAL;
  2586. }
  2587. }
  2588. static u32 bnx2x_get_private_flags(struct net_device *dev)
  2589. {
  2590. struct bnx2x *bp = netdev_priv(dev);
  2591. u32 flags = 0;
  2592. flags |= (!(bp->flags & NO_ISCSI_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_ISCSI;
  2593. flags |= (!(bp->flags & NO_FCOE_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_FCOE;
  2594. flags |= (!!IS_MF_STORAGE_ONLY(bp)) << BNX2X_PRI_FLAG_STORAGE;
  2595. return flags;
  2596. }
  2597. static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  2598. {
  2599. struct bnx2x *bp = netdev_priv(dev);
  2600. int i, j, k, start;
  2601. char queue_name[MAX_QUEUE_NAME_LEN+1];
  2602. switch (stringset) {
  2603. case ETH_SS_STATS:
  2604. k = 0;
  2605. if (is_multi(bp)) {
  2606. for_each_eth_queue(bp, i) {
  2607. memset(queue_name, 0, sizeof(queue_name));
  2608. sprintf(queue_name, "%d", i);
  2609. for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
  2610. snprintf(buf + (k + j)*ETH_GSTRING_LEN,
  2611. ETH_GSTRING_LEN,
  2612. bnx2x_q_stats_arr[j].string,
  2613. queue_name);
  2614. k += BNX2X_NUM_Q_STATS;
  2615. }
  2616. }
  2617. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2618. if (HIDE_PORT_STAT(bp) && IS_PORT_STAT(i))
  2619. continue;
  2620. strcpy(buf + (k + j)*ETH_GSTRING_LEN,
  2621. bnx2x_stats_arr[i].string);
  2622. j++;
  2623. }
  2624. break;
  2625. case ETH_SS_TEST:
  2626. /* First 4 tests cannot be done in MF mode */
  2627. if (!IS_MF(bp))
  2628. start = 0;
  2629. else
  2630. start = 4;
  2631. memcpy(buf, bnx2x_tests_str_arr + start,
  2632. ETH_GSTRING_LEN * BNX2X_NUM_TESTS(bp));
  2633. break;
  2634. case ETH_SS_PRIV_FLAGS:
  2635. memcpy(buf, bnx2x_private_arr,
  2636. ETH_GSTRING_LEN * BNX2X_PRI_FLAG_LEN);
  2637. break;
  2638. }
  2639. }
  2640. static void bnx2x_get_ethtool_stats(struct net_device *dev,
  2641. struct ethtool_stats *stats, u64 *buf)
  2642. {
  2643. struct bnx2x *bp = netdev_priv(dev);
  2644. u32 *hw_stats, *offset;
  2645. int i, j, k = 0;
  2646. if (is_multi(bp)) {
  2647. for_each_eth_queue(bp, i) {
  2648. hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats;
  2649. for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
  2650. if (bnx2x_q_stats_arr[j].size == 0) {
  2651. /* skip this counter */
  2652. buf[k + j] = 0;
  2653. continue;
  2654. }
  2655. offset = (hw_stats +
  2656. bnx2x_q_stats_arr[j].offset);
  2657. if (bnx2x_q_stats_arr[j].size == 4) {
  2658. /* 4-byte counter */
  2659. buf[k + j] = (u64) *offset;
  2660. continue;
  2661. }
  2662. /* 8-byte counter */
  2663. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2664. }
  2665. k += BNX2X_NUM_Q_STATS;
  2666. }
  2667. }
  2668. hw_stats = (u32 *)&bp->eth_stats;
  2669. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2670. if (HIDE_PORT_STAT(bp) && IS_PORT_STAT(i))
  2671. continue;
  2672. if (bnx2x_stats_arr[i].size == 0) {
  2673. /* skip this counter */
  2674. buf[k + j] = 0;
  2675. j++;
  2676. continue;
  2677. }
  2678. offset = (hw_stats + bnx2x_stats_arr[i].offset);
  2679. if (bnx2x_stats_arr[i].size == 4) {
  2680. /* 4-byte counter */
  2681. buf[k + j] = (u64) *offset;
  2682. j++;
  2683. continue;
  2684. }
  2685. /* 8-byte counter */
  2686. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2687. j++;
  2688. }
  2689. }
  2690. static int bnx2x_set_phys_id(struct net_device *dev,
  2691. enum ethtool_phys_id_state state)
  2692. {
  2693. struct bnx2x *bp = netdev_priv(dev);
  2694. if (!bnx2x_is_nvm_accessible(bp)) {
  2695. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2696. "cannot access eeprom when the interface is down\n");
  2697. return -EAGAIN;
  2698. }
  2699. switch (state) {
  2700. case ETHTOOL_ID_ACTIVE:
  2701. return 1; /* cycle on/off once per second */
  2702. case ETHTOOL_ID_ON:
  2703. bnx2x_acquire_phy_lock(bp);
  2704. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2705. LED_MODE_ON, SPEED_1000);
  2706. bnx2x_release_phy_lock(bp);
  2707. break;
  2708. case ETHTOOL_ID_OFF:
  2709. bnx2x_acquire_phy_lock(bp);
  2710. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2711. LED_MODE_FRONT_PANEL_OFF, 0);
  2712. bnx2x_release_phy_lock(bp);
  2713. break;
  2714. case ETHTOOL_ID_INACTIVE:
  2715. bnx2x_acquire_phy_lock(bp);
  2716. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2717. LED_MODE_OPER,
  2718. bp->link_vars.line_speed);
  2719. bnx2x_release_phy_lock(bp);
  2720. }
  2721. return 0;
  2722. }
  2723. static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2724. {
  2725. switch (info->flow_type) {
  2726. case TCP_V4_FLOW:
  2727. case TCP_V6_FLOW:
  2728. info->data = RXH_IP_SRC | RXH_IP_DST |
  2729. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2730. break;
  2731. case UDP_V4_FLOW:
  2732. if (bp->rss_conf_obj.udp_rss_v4)
  2733. info->data = RXH_IP_SRC | RXH_IP_DST |
  2734. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2735. else
  2736. info->data = RXH_IP_SRC | RXH_IP_DST;
  2737. break;
  2738. case UDP_V6_FLOW:
  2739. if (bp->rss_conf_obj.udp_rss_v6)
  2740. info->data = RXH_IP_SRC | RXH_IP_DST |
  2741. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2742. else
  2743. info->data = RXH_IP_SRC | RXH_IP_DST;
  2744. break;
  2745. case IPV4_FLOW:
  2746. case IPV6_FLOW:
  2747. info->data = RXH_IP_SRC | RXH_IP_DST;
  2748. break;
  2749. default:
  2750. info->data = 0;
  2751. break;
  2752. }
  2753. return 0;
  2754. }
  2755. static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  2756. u32 *rules __always_unused)
  2757. {
  2758. struct bnx2x *bp = netdev_priv(dev);
  2759. switch (info->cmd) {
  2760. case ETHTOOL_GRXRINGS:
  2761. info->data = BNX2X_NUM_ETH_QUEUES(bp);
  2762. return 0;
  2763. case ETHTOOL_GRXFH:
  2764. return bnx2x_get_rss_flags(bp, info);
  2765. default:
  2766. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2767. return -EOPNOTSUPP;
  2768. }
  2769. }
  2770. static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2771. {
  2772. int udp_rss_requested;
  2773. DP(BNX2X_MSG_ETHTOOL,
  2774. "Set rss flags command parameters: flow type = %d, data = %llu\n",
  2775. info->flow_type, info->data);
  2776. switch (info->flow_type) {
  2777. case TCP_V4_FLOW:
  2778. case TCP_V6_FLOW:
  2779. /* For TCP only 4-tupple hash is supported */
  2780. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST |
  2781. RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2782. DP(BNX2X_MSG_ETHTOOL,
  2783. "Command parameters not supported\n");
  2784. return -EINVAL;
  2785. }
  2786. return 0;
  2787. case UDP_V4_FLOW:
  2788. case UDP_V6_FLOW:
  2789. /* For UDP either 2-tupple hash or 4-tupple hash is supported */
  2790. if (info->data == (RXH_IP_SRC | RXH_IP_DST |
  2791. RXH_L4_B_0_1 | RXH_L4_B_2_3))
  2792. udp_rss_requested = 1;
  2793. else if (info->data == (RXH_IP_SRC | RXH_IP_DST))
  2794. udp_rss_requested = 0;
  2795. else
  2796. return -EINVAL;
  2797. if ((info->flow_type == UDP_V4_FLOW) &&
  2798. (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) {
  2799. bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested;
  2800. DP(BNX2X_MSG_ETHTOOL,
  2801. "rss re-configured, UDP 4-tupple %s\n",
  2802. udp_rss_requested ? "enabled" : "disabled");
  2803. return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
  2804. } else if ((info->flow_type == UDP_V6_FLOW) &&
  2805. (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) {
  2806. bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested;
  2807. DP(BNX2X_MSG_ETHTOOL,
  2808. "rss re-configured, UDP 4-tupple %s\n",
  2809. udp_rss_requested ? "enabled" : "disabled");
  2810. return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
  2811. }
  2812. return 0;
  2813. case IPV4_FLOW:
  2814. case IPV6_FLOW:
  2815. /* For IP only 2-tupple hash is supported */
  2816. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) {
  2817. DP(BNX2X_MSG_ETHTOOL,
  2818. "Command parameters not supported\n");
  2819. return -EINVAL;
  2820. }
  2821. return 0;
  2822. case SCTP_V4_FLOW:
  2823. case AH_ESP_V4_FLOW:
  2824. case AH_V4_FLOW:
  2825. case ESP_V4_FLOW:
  2826. case SCTP_V6_FLOW:
  2827. case AH_ESP_V6_FLOW:
  2828. case AH_V6_FLOW:
  2829. case ESP_V6_FLOW:
  2830. case IP_USER_FLOW:
  2831. case ETHER_FLOW:
  2832. /* RSS is not supported for these protocols */
  2833. if (info->data) {
  2834. DP(BNX2X_MSG_ETHTOOL,
  2835. "Command parameters not supported\n");
  2836. return -EINVAL;
  2837. }
  2838. return 0;
  2839. default:
  2840. return -EINVAL;
  2841. }
  2842. }
  2843. static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info)
  2844. {
  2845. struct bnx2x *bp = netdev_priv(dev);
  2846. switch (info->cmd) {
  2847. case ETHTOOL_SRXFH:
  2848. return bnx2x_set_rss_flags(bp, info);
  2849. default:
  2850. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2851. return -EOPNOTSUPP;
  2852. }
  2853. }
  2854. static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
  2855. {
  2856. return T_ETH_INDIRECTION_TABLE_SIZE;
  2857. }
  2858. static int bnx2x_get_rxfh(struct net_device *dev, u32 *indir, u8 *key,
  2859. u8 *hfunc)
  2860. {
  2861. struct bnx2x *bp = netdev_priv(dev);
  2862. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  2863. size_t i;
  2864. if (hfunc)
  2865. *hfunc = ETH_RSS_HASH_TOP;
  2866. if (!indir)
  2867. return 0;
  2868. /* Get the current configuration of the RSS indirection table */
  2869. bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
  2870. /*
  2871. * We can't use a memcpy() as an internal storage of an
  2872. * indirection table is a u8 array while indir->ring_index
  2873. * points to an array of u32.
  2874. *
  2875. * Indirection table contains the FW Client IDs, so we need to
  2876. * align the returned table to the Client ID of the leading RSS
  2877. * queue.
  2878. */
  2879. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
  2880. indir[i] = ind_table[i] - bp->fp->cl_id;
  2881. return 0;
  2882. }
  2883. static int bnx2x_set_rxfh(struct net_device *dev, const u32 *indir,
  2884. const u8 *key, const u8 hfunc)
  2885. {
  2886. struct bnx2x *bp = netdev_priv(dev);
  2887. size_t i;
  2888. /* We require at least one supported parameter to be changed and no
  2889. * change in any of the unsupported parameters
  2890. */
  2891. if (key ||
  2892. (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
  2893. return -EOPNOTSUPP;
  2894. if (!indir)
  2895. return 0;
  2896. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  2897. /*
  2898. * The same as in bnx2x_get_rxfh: we can't use a memcpy()
  2899. * as an internal storage of an indirection table is a u8 array
  2900. * while indir->ring_index points to an array of u32.
  2901. *
  2902. * Indirection table contains the FW Client IDs, so we need to
  2903. * align the received table to the Client ID of the leading RSS
  2904. * queue
  2905. */
  2906. bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id;
  2907. }
  2908. return bnx2x_config_rss_eth(bp, false);
  2909. }
  2910. /**
  2911. * bnx2x_get_channels - gets the number of RSS queues.
  2912. *
  2913. * @dev: net device
  2914. * @channels: returns the number of max / current queues
  2915. */
  2916. static void bnx2x_get_channels(struct net_device *dev,
  2917. struct ethtool_channels *channels)
  2918. {
  2919. struct bnx2x *bp = netdev_priv(dev);
  2920. channels->max_combined = BNX2X_MAX_RSS_COUNT(bp);
  2921. channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp);
  2922. }
  2923. /**
  2924. * bnx2x_change_num_queues - change the number of RSS queues.
  2925. *
  2926. * @bp: bnx2x private structure
  2927. *
  2928. * Re-configure interrupt mode to get the new number of MSI-X
  2929. * vectors and re-add NAPI objects.
  2930. */
  2931. static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss)
  2932. {
  2933. bnx2x_disable_msi(bp);
  2934. bp->num_ethernet_queues = num_rss;
  2935. bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
  2936. BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
  2937. bnx2x_set_int_mode(bp);
  2938. }
  2939. /**
  2940. * bnx2x_set_channels - sets the number of RSS queues.
  2941. *
  2942. * @dev: net device
  2943. * @channels: includes the number of queues requested
  2944. */
  2945. static int bnx2x_set_channels(struct net_device *dev,
  2946. struct ethtool_channels *channels)
  2947. {
  2948. struct bnx2x *bp = netdev_priv(dev);
  2949. DP(BNX2X_MSG_ETHTOOL,
  2950. "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n",
  2951. channels->rx_count, channels->tx_count, channels->other_count,
  2952. channels->combined_count);
  2953. if (pci_num_vf(bp->pdev)) {
  2954. DP(BNX2X_MSG_IOV, "VFs are enabled, can not set channels\n");
  2955. return -EPERM;
  2956. }
  2957. /* We don't support separate rx / tx channels.
  2958. * We don't allow setting 'other' channels.
  2959. */
  2960. if (channels->rx_count || channels->tx_count || channels->other_count
  2961. || (channels->combined_count == 0) ||
  2962. (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) {
  2963. DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n");
  2964. return -EINVAL;
  2965. }
  2966. /* Check if there was a change in the active parameters */
  2967. if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) {
  2968. DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n");
  2969. return 0;
  2970. }
  2971. /* Set the requested number of queues in bp context.
  2972. * Note that the actual number of queues created during load may be
  2973. * less than requested if memory is low.
  2974. */
  2975. if (unlikely(!netif_running(dev))) {
  2976. bnx2x_change_num_queues(bp, channels->combined_count);
  2977. return 0;
  2978. }
  2979. bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
  2980. bnx2x_change_num_queues(bp, channels->combined_count);
  2981. return bnx2x_nic_load(bp, LOAD_NORMAL);
  2982. }
  2983. static int bnx2x_get_ts_info(struct net_device *dev,
  2984. struct ethtool_ts_info *info)
  2985. {
  2986. struct bnx2x *bp = netdev_priv(dev);
  2987. if (bp->flags & PTP_SUPPORTED) {
  2988. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  2989. SOF_TIMESTAMPING_RX_SOFTWARE |
  2990. SOF_TIMESTAMPING_SOFTWARE |
  2991. SOF_TIMESTAMPING_TX_HARDWARE |
  2992. SOF_TIMESTAMPING_RX_HARDWARE |
  2993. SOF_TIMESTAMPING_RAW_HARDWARE;
  2994. if (bp->ptp_clock)
  2995. info->phc_index = ptp_clock_index(bp->ptp_clock);
  2996. else
  2997. info->phc_index = -1;
  2998. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  2999. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  3000. (1 << HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
  3001. (1 << HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
  3002. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
  3003. (1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) |
  3004. (1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) |
  3005. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  3006. (1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) |
  3007. (1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) |
  3008. (1 << HWTSTAMP_FILTER_PTP_V2_EVENT) |
  3009. (1 << HWTSTAMP_FILTER_PTP_V2_SYNC) |
  3010. (1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ);
  3011. info->tx_types = (1 << HWTSTAMP_TX_OFF)|(1 << HWTSTAMP_TX_ON);
  3012. return 0;
  3013. }
  3014. return ethtool_op_get_ts_info(dev, info);
  3015. }
  3016. static const struct ethtool_ops bnx2x_ethtool_ops = {
  3017. .get_settings = bnx2x_get_settings,
  3018. .set_settings = bnx2x_set_settings,
  3019. .get_drvinfo = bnx2x_get_drvinfo,
  3020. .get_regs_len = bnx2x_get_regs_len,
  3021. .get_regs = bnx2x_get_regs,
  3022. .get_dump_flag = bnx2x_get_dump_flag,
  3023. .get_dump_data = bnx2x_get_dump_data,
  3024. .set_dump = bnx2x_set_dump,
  3025. .get_wol = bnx2x_get_wol,
  3026. .set_wol = bnx2x_set_wol,
  3027. .get_msglevel = bnx2x_get_msglevel,
  3028. .set_msglevel = bnx2x_set_msglevel,
  3029. .nway_reset = bnx2x_nway_reset,
  3030. .get_link = bnx2x_get_link,
  3031. .get_eeprom_len = bnx2x_get_eeprom_len,
  3032. .get_eeprom = bnx2x_get_eeprom,
  3033. .set_eeprom = bnx2x_set_eeprom,
  3034. .get_coalesce = bnx2x_get_coalesce,
  3035. .set_coalesce = bnx2x_set_coalesce,
  3036. .get_ringparam = bnx2x_get_ringparam,
  3037. .set_ringparam = bnx2x_set_ringparam,
  3038. .get_pauseparam = bnx2x_get_pauseparam,
  3039. .set_pauseparam = bnx2x_set_pauseparam,
  3040. .self_test = bnx2x_self_test,
  3041. .get_sset_count = bnx2x_get_sset_count,
  3042. .get_priv_flags = bnx2x_get_private_flags,
  3043. .get_strings = bnx2x_get_strings,
  3044. .set_phys_id = bnx2x_set_phys_id,
  3045. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  3046. .get_rxnfc = bnx2x_get_rxnfc,
  3047. .set_rxnfc = bnx2x_set_rxnfc,
  3048. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  3049. .get_rxfh = bnx2x_get_rxfh,
  3050. .set_rxfh = bnx2x_set_rxfh,
  3051. .get_channels = bnx2x_get_channels,
  3052. .set_channels = bnx2x_set_channels,
  3053. .get_module_info = bnx2x_get_module_info,
  3054. .get_module_eeprom = bnx2x_get_module_eeprom,
  3055. .get_eee = bnx2x_get_eee,
  3056. .set_eee = bnx2x_set_eee,
  3057. .get_ts_info = bnx2x_get_ts_info,
  3058. };
  3059. static const struct ethtool_ops bnx2x_vf_ethtool_ops = {
  3060. .get_settings = bnx2x_get_vf_settings,
  3061. .get_drvinfo = bnx2x_get_drvinfo,
  3062. .get_msglevel = bnx2x_get_msglevel,
  3063. .set_msglevel = bnx2x_set_msglevel,
  3064. .get_link = bnx2x_get_link,
  3065. .get_coalesce = bnx2x_get_coalesce,
  3066. .get_ringparam = bnx2x_get_ringparam,
  3067. .set_ringparam = bnx2x_set_ringparam,
  3068. .get_sset_count = bnx2x_get_sset_count,
  3069. .get_strings = bnx2x_get_strings,
  3070. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  3071. .get_rxnfc = bnx2x_get_rxnfc,
  3072. .set_rxnfc = bnx2x_set_rxnfc,
  3073. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  3074. .get_rxfh = bnx2x_get_rxfh,
  3075. .set_rxfh = bnx2x_set_rxfh,
  3076. .get_channels = bnx2x_get_channels,
  3077. .set_channels = bnx2x_set_channels,
  3078. };
  3079. void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev)
  3080. {
  3081. netdev->ethtool_ops = (IS_PF(bp)) ?
  3082. &bnx2x_ethtool_ops : &bnx2x_vf_ethtool_ops;
  3083. }