bcmsysport.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007
  1. /*
  2. * Broadcom BCM7xxx System Port Ethernet MAC driver
  3. *
  4. * Copyright (C) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/of.h>
  19. #include <linux/of_net.h>
  20. #include <linux/of_mdio.h>
  21. #include <linux/phy.h>
  22. #include <linux/phy_fixed.h>
  23. #include <net/ip.h>
  24. #include <net/ipv6.h>
  25. #include "bcmsysport.h"
  26. /* I/O accessors register helpers */
  27. #define BCM_SYSPORT_IO_MACRO(name, offset) \
  28. static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
  29. { \
  30. u32 reg = __raw_readl(priv->base + offset + off); \
  31. return reg; \
  32. } \
  33. static inline void name##_writel(struct bcm_sysport_priv *priv, \
  34. u32 val, u32 off) \
  35. { \
  36. __raw_writel(val, priv->base + offset + off); \
  37. } \
  38. BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
  39. BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
  40. BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
  41. BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
  42. BCM_SYSPORT_IO_MACRO(rdma, SYS_PORT_RDMA_OFFSET);
  43. BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
  44. BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
  45. BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
  46. BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
  47. BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
  48. /* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
  49. * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
  50. */
  51. #define BCM_SYSPORT_INTR_L2(which) \
  52. static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
  53. u32 mask) \
  54. { \
  55. intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
  56. priv->irq##which##_mask &= ~(mask); \
  57. } \
  58. static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
  59. u32 mask) \
  60. { \
  61. intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
  62. priv->irq##which##_mask |= (mask); \
  63. } \
  64. BCM_SYSPORT_INTR_L2(0)
  65. BCM_SYSPORT_INTR_L2(1)
  66. /* Register accesses to GISB/RBUS registers are expensive (few hundred
  67. * nanoseconds), so keep the check for 64-bits explicit here to save
  68. * one register write per-packet on 32-bits platforms.
  69. */
  70. static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
  71. void __iomem *d,
  72. dma_addr_t addr)
  73. {
  74. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  75. __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
  76. d + DESC_ADDR_HI_STATUS_LEN);
  77. #endif
  78. __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
  79. }
  80. static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
  81. struct dma_desc *desc,
  82. unsigned int port)
  83. {
  84. /* Ports are latched, so write upper address first */
  85. tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
  86. tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
  87. }
  88. /* Ethtool operations */
  89. static int bcm_sysport_set_settings(struct net_device *dev,
  90. struct ethtool_cmd *cmd)
  91. {
  92. struct bcm_sysport_priv *priv = netdev_priv(dev);
  93. if (!netif_running(dev))
  94. return -EINVAL;
  95. return phy_ethtool_sset(priv->phydev, cmd);
  96. }
  97. static int bcm_sysport_get_settings(struct net_device *dev,
  98. struct ethtool_cmd *cmd)
  99. {
  100. struct bcm_sysport_priv *priv = netdev_priv(dev);
  101. if (!netif_running(dev))
  102. return -EINVAL;
  103. return phy_ethtool_gset(priv->phydev, cmd);
  104. }
  105. static int bcm_sysport_set_rx_csum(struct net_device *dev,
  106. netdev_features_t wanted)
  107. {
  108. struct bcm_sysport_priv *priv = netdev_priv(dev);
  109. u32 reg;
  110. priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
  111. reg = rxchk_readl(priv, RXCHK_CONTROL);
  112. if (priv->rx_chk_en)
  113. reg |= RXCHK_EN;
  114. else
  115. reg &= ~RXCHK_EN;
  116. /* If UniMAC forwards CRC, we need to skip over it to get
  117. * a valid CHK bit to be set in the per-packet status word
  118. */
  119. if (priv->rx_chk_en && priv->crc_fwd)
  120. reg |= RXCHK_SKIP_FCS;
  121. else
  122. reg &= ~RXCHK_SKIP_FCS;
  123. /* If Broadcom tags are enabled (e.g: using a switch), make
  124. * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
  125. * tag after the Ethernet MAC Source Address.
  126. */
  127. if (netdev_uses_dsa(dev))
  128. reg |= RXCHK_BRCM_TAG_EN;
  129. else
  130. reg &= ~RXCHK_BRCM_TAG_EN;
  131. rxchk_writel(priv, reg, RXCHK_CONTROL);
  132. return 0;
  133. }
  134. static int bcm_sysport_set_tx_csum(struct net_device *dev,
  135. netdev_features_t wanted)
  136. {
  137. struct bcm_sysport_priv *priv = netdev_priv(dev);
  138. u32 reg;
  139. /* Hardware transmit checksum requires us to enable the Transmit status
  140. * block prepended to the packet contents
  141. */
  142. priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  143. reg = tdma_readl(priv, TDMA_CONTROL);
  144. if (priv->tsb_en)
  145. reg |= TSB_EN;
  146. else
  147. reg &= ~TSB_EN;
  148. tdma_writel(priv, reg, TDMA_CONTROL);
  149. return 0;
  150. }
  151. static int bcm_sysport_set_features(struct net_device *dev,
  152. netdev_features_t features)
  153. {
  154. netdev_features_t changed = features ^ dev->features;
  155. netdev_features_t wanted = dev->wanted_features;
  156. int ret = 0;
  157. if (changed & NETIF_F_RXCSUM)
  158. ret = bcm_sysport_set_rx_csum(dev, wanted);
  159. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  160. ret = bcm_sysport_set_tx_csum(dev, wanted);
  161. return ret;
  162. }
  163. /* Hardware counters must be kept in sync because the order/offset
  164. * is important here (order in structure declaration = order in hardware)
  165. */
  166. static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
  167. /* general stats */
  168. STAT_NETDEV(rx_packets),
  169. STAT_NETDEV(tx_packets),
  170. STAT_NETDEV(rx_bytes),
  171. STAT_NETDEV(tx_bytes),
  172. STAT_NETDEV(rx_errors),
  173. STAT_NETDEV(tx_errors),
  174. STAT_NETDEV(rx_dropped),
  175. STAT_NETDEV(tx_dropped),
  176. STAT_NETDEV(multicast),
  177. /* UniMAC RSV counters */
  178. STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  179. STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  180. STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  181. STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  182. STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  183. STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  184. STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  185. STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  186. STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  187. STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  188. STAT_MIB_RX("rx_pkts", mib.rx.pkt),
  189. STAT_MIB_RX("rx_bytes", mib.rx.bytes),
  190. STAT_MIB_RX("rx_multicast", mib.rx.mca),
  191. STAT_MIB_RX("rx_broadcast", mib.rx.bca),
  192. STAT_MIB_RX("rx_fcs", mib.rx.fcs),
  193. STAT_MIB_RX("rx_control", mib.rx.cf),
  194. STAT_MIB_RX("rx_pause", mib.rx.pf),
  195. STAT_MIB_RX("rx_unknown", mib.rx.uo),
  196. STAT_MIB_RX("rx_align", mib.rx.aln),
  197. STAT_MIB_RX("rx_outrange", mib.rx.flr),
  198. STAT_MIB_RX("rx_code", mib.rx.cde),
  199. STAT_MIB_RX("rx_carrier", mib.rx.fcr),
  200. STAT_MIB_RX("rx_oversize", mib.rx.ovr),
  201. STAT_MIB_RX("rx_jabber", mib.rx.jbr),
  202. STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
  203. STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
  204. STAT_MIB_RX("rx_unicast", mib.rx.uc),
  205. STAT_MIB_RX("rx_ppp", mib.rx.ppp),
  206. STAT_MIB_RX("rx_crc", mib.rx.rcrc),
  207. /* UniMAC TSV counters */
  208. STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  209. STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  210. STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  211. STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  212. STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  213. STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  214. STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  215. STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  216. STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  217. STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  218. STAT_MIB_TX("tx_pkts", mib.tx.pkts),
  219. STAT_MIB_TX("tx_multicast", mib.tx.mca),
  220. STAT_MIB_TX("tx_broadcast", mib.tx.bca),
  221. STAT_MIB_TX("tx_pause", mib.tx.pf),
  222. STAT_MIB_TX("tx_control", mib.tx.cf),
  223. STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
  224. STAT_MIB_TX("tx_oversize", mib.tx.ovr),
  225. STAT_MIB_TX("tx_defer", mib.tx.drf),
  226. STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
  227. STAT_MIB_TX("tx_single_col", mib.tx.scl),
  228. STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
  229. STAT_MIB_TX("tx_late_col", mib.tx.lcl),
  230. STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
  231. STAT_MIB_TX("tx_frags", mib.tx.frg),
  232. STAT_MIB_TX("tx_total_col", mib.tx.ncl),
  233. STAT_MIB_TX("tx_jabber", mib.tx.jbr),
  234. STAT_MIB_TX("tx_bytes", mib.tx.bytes),
  235. STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
  236. STAT_MIB_TX("tx_unicast", mib.tx.uc),
  237. /* UniMAC RUNT counters */
  238. STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  239. STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  240. STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  241. STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  242. /* RXCHK misc statistics */
  243. STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
  244. STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
  245. RXCHK_OTHER_DISC_CNTR),
  246. /* RBUF misc statistics */
  247. STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
  248. STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
  249. STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
  250. STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
  251. STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
  252. };
  253. #define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
  254. static void bcm_sysport_get_drvinfo(struct net_device *dev,
  255. struct ethtool_drvinfo *info)
  256. {
  257. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  258. strlcpy(info->version, "0.1", sizeof(info->version));
  259. strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
  260. info->n_stats = BCM_SYSPORT_STATS_LEN;
  261. }
  262. static u32 bcm_sysport_get_msglvl(struct net_device *dev)
  263. {
  264. struct bcm_sysport_priv *priv = netdev_priv(dev);
  265. return priv->msg_enable;
  266. }
  267. static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
  268. {
  269. struct bcm_sysport_priv *priv = netdev_priv(dev);
  270. priv->msg_enable = enable;
  271. }
  272. static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
  273. {
  274. switch (string_set) {
  275. case ETH_SS_STATS:
  276. return BCM_SYSPORT_STATS_LEN;
  277. default:
  278. return -EOPNOTSUPP;
  279. }
  280. }
  281. static void bcm_sysport_get_strings(struct net_device *dev,
  282. u32 stringset, u8 *data)
  283. {
  284. int i;
  285. switch (stringset) {
  286. case ETH_SS_STATS:
  287. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  288. memcpy(data + i * ETH_GSTRING_LEN,
  289. bcm_sysport_gstrings_stats[i].stat_string,
  290. ETH_GSTRING_LEN);
  291. }
  292. break;
  293. default:
  294. break;
  295. }
  296. }
  297. static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
  298. {
  299. int i, j = 0;
  300. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  301. const struct bcm_sysport_stats *s;
  302. u8 offset = 0;
  303. u32 val = 0;
  304. char *p;
  305. s = &bcm_sysport_gstrings_stats[i];
  306. switch (s->type) {
  307. case BCM_SYSPORT_STAT_NETDEV:
  308. case BCM_SYSPORT_STAT_SOFT:
  309. continue;
  310. case BCM_SYSPORT_STAT_MIB_RX:
  311. case BCM_SYSPORT_STAT_MIB_TX:
  312. case BCM_SYSPORT_STAT_RUNT:
  313. if (s->type != BCM_SYSPORT_STAT_MIB_RX)
  314. offset = UMAC_MIB_STAT_OFFSET;
  315. val = umac_readl(priv, UMAC_MIB_START + j + offset);
  316. break;
  317. case BCM_SYSPORT_STAT_RXCHK:
  318. val = rxchk_readl(priv, s->reg_offset);
  319. if (val == ~0)
  320. rxchk_writel(priv, 0, s->reg_offset);
  321. break;
  322. case BCM_SYSPORT_STAT_RBUF:
  323. val = rbuf_readl(priv, s->reg_offset);
  324. if (val == ~0)
  325. rbuf_writel(priv, 0, s->reg_offset);
  326. break;
  327. }
  328. j += s->stat_sizeof;
  329. p = (char *)priv + s->stat_offset;
  330. *(u32 *)p = val;
  331. }
  332. netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
  333. }
  334. static void bcm_sysport_get_stats(struct net_device *dev,
  335. struct ethtool_stats *stats, u64 *data)
  336. {
  337. struct bcm_sysport_priv *priv = netdev_priv(dev);
  338. int i;
  339. if (netif_running(dev))
  340. bcm_sysport_update_mib_counters(priv);
  341. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  342. const struct bcm_sysport_stats *s;
  343. char *p;
  344. s = &bcm_sysport_gstrings_stats[i];
  345. if (s->type == BCM_SYSPORT_STAT_NETDEV)
  346. p = (char *)&dev->stats;
  347. else
  348. p = (char *)priv;
  349. p += s->stat_offset;
  350. data[i] = *(u32 *)p;
  351. }
  352. }
  353. static void bcm_sysport_get_wol(struct net_device *dev,
  354. struct ethtool_wolinfo *wol)
  355. {
  356. struct bcm_sysport_priv *priv = netdev_priv(dev);
  357. u32 reg;
  358. wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  359. wol->wolopts = priv->wolopts;
  360. if (!(priv->wolopts & WAKE_MAGICSECURE))
  361. return;
  362. /* Return the programmed SecureOn password */
  363. reg = umac_readl(priv, UMAC_PSW_MS);
  364. put_unaligned_be16(reg, &wol->sopass[0]);
  365. reg = umac_readl(priv, UMAC_PSW_LS);
  366. put_unaligned_be32(reg, &wol->sopass[2]);
  367. }
  368. static int bcm_sysport_set_wol(struct net_device *dev,
  369. struct ethtool_wolinfo *wol)
  370. {
  371. struct bcm_sysport_priv *priv = netdev_priv(dev);
  372. struct device *kdev = &priv->pdev->dev;
  373. u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  374. if (!device_can_wakeup(kdev))
  375. return -ENOTSUPP;
  376. if (wol->wolopts & ~supported)
  377. return -EINVAL;
  378. /* Program the SecureOn password */
  379. if (wol->wolopts & WAKE_MAGICSECURE) {
  380. umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
  381. UMAC_PSW_MS);
  382. umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
  383. UMAC_PSW_LS);
  384. }
  385. /* Flag the device and relevant IRQ as wakeup capable */
  386. if (wol->wolopts) {
  387. device_set_wakeup_enable(kdev, 1);
  388. if (priv->wol_irq_disabled)
  389. enable_irq_wake(priv->wol_irq);
  390. priv->wol_irq_disabled = 0;
  391. } else {
  392. device_set_wakeup_enable(kdev, 0);
  393. /* Avoid unbalanced disable_irq_wake calls */
  394. if (!priv->wol_irq_disabled)
  395. disable_irq_wake(priv->wol_irq);
  396. priv->wol_irq_disabled = 1;
  397. }
  398. priv->wolopts = wol->wolopts;
  399. return 0;
  400. }
  401. static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
  402. {
  403. dev_kfree_skb_any(cb->skb);
  404. cb->skb = NULL;
  405. dma_unmap_addr_set(cb, dma_addr, 0);
  406. }
  407. static int bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
  408. struct bcm_sysport_cb *cb)
  409. {
  410. struct device *kdev = &priv->pdev->dev;
  411. struct net_device *ndev = priv->netdev;
  412. dma_addr_t mapping;
  413. int ret;
  414. cb->skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
  415. if (!cb->skb) {
  416. netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
  417. return -ENOMEM;
  418. }
  419. mapping = dma_map_single(kdev, cb->skb->data,
  420. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  421. ret = dma_mapping_error(kdev, mapping);
  422. if (ret) {
  423. priv->mib.rx_dma_failed++;
  424. bcm_sysport_free_cb(cb);
  425. netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
  426. return ret;
  427. }
  428. dma_unmap_addr_set(cb, dma_addr, mapping);
  429. dma_desc_set_addr(priv, priv->rx_bd_assign_ptr, mapping);
  430. priv->rx_bd_assign_index++;
  431. priv->rx_bd_assign_index &= (priv->num_rx_bds - 1);
  432. priv->rx_bd_assign_ptr = priv->rx_bds +
  433. (priv->rx_bd_assign_index * DESC_SIZE);
  434. netif_dbg(priv, rx_status, ndev, "RX refill\n");
  435. return 0;
  436. }
  437. static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
  438. {
  439. struct bcm_sysport_cb *cb;
  440. int ret = 0;
  441. unsigned int i;
  442. for (i = 0; i < priv->num_rx_bds; i++) {
  443. cb = &priv->rx_cbs[priv->rx_bd_assign_index];
  444. if (cb->skb)
  445. continue;
  446. ret = bcm_sysport_rx_refill(priv, cb);
  447. if (ret)
  448. break;
  449. }
  450. return ret;
  451. }
  452. /* Poll the hardware for up to budget packets to process */
  453. static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
  454. unsigned int budget)
  455. {
  456. struct device *kdev = &priv->pdev->dev;
  457. struct net_device *ndev = priv->netdev;
  458. unsigned int processed = 0, to_process;
  459. struct bcm_sysport_cb *cb;
  460. struct sk_buff *skb;
  461. unsigned int p_index;
  462. u16 len, status;
  463. struct bcm_rsb *rsb;
  464. int ret;
  465. /* Determine how much we should process since last call */
  466. p_index = rdma_readl(priv, RDMA_PROD_INDEX);
  467. p_index &= RDMA_PROD_INDEX_MASK;
  468. if (p_index < priv->rx_c_index)
  469. to_process = (RDMA_CONS_INDEX_MASK + 1) -
  470. priv->rx_c_index + p_index;
  471. else
  472. to_process = p_index - priv->rx_c_index;
  473. netif_dbg(priv, rx_status, ndev,
  474. "p_index=%d rx_c_index=%d to_process=%d\n",
  475. p_index, priv->rx_c_index, to_process);
  476. while ((processed < to_process) && (processed < budget)) {
  477. cb = &priv->rx_cbs[priv->rx_read_ptr];
  478. skb = cb->skb;
  479. processed++;
  480. priv->rx_read_ptr++;
  481. if (priv->rx_read_ptr == priv->num_rx_bds)
  482. priv->rx_read_ptr = 0;
  483. /* We do not have a backing SKB, so we do not a corresponding
  484. * DMA mapping for this incoming packet since
  485. * bcm_sysport_rx_refill always either has both skb and mapping
  486. * or none.
  487. */
  488. if (unlikely(!skb)) {
  489. netif_err(priv, rx_err, ndev, "out of memory!\n");
  490. ndev->stats.rx_dropped++;
  491. ndev->stats.rx_errors++;
  492. goto refill;
  493. }
  494. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  495. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  496. /* Extract the Receive Status Block prepended */
  497. rsb = (struct bcm_rsb *)skb->data;
  498. len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
  499. status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
  500. DESC_STATUS_MASK;
  501. netif_dbg(priv, rx_status, ndev,
  502. "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
  503. p_index, priv->rx_c_index, priv->rx_read_ptr,
  504. len, status);
  505. if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
  506. netif_err(priv, rx_status, ndev, "fragmented packet!\n");
  507. ndev->stats.rx_dropped++;
  508. ndev->stats.rx_errors++;
  509. bcm_sysport_free_cb(cb);
  510. goto refill;
  511. }
  512. if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
  513. netif_err(priv, rx_err, ndev, "error packet\n");
  514. if (status & RX_STATUS_OVFLOW)
  515. ndev->stats.rx_over_errors++;
  516. ndev->stats.rx_dropped++;
  517. ndev->stats.rx_errors++;
  518. bcm_sysport_free_cb(cb);
  519. goto refill;
  520. }
  521. skb_put(skb, len);
  522. /* Hardware validated our checksum */
  523. if (likely(status & DESC_L4_CSUM))
  524. skb->ip_summed = CHECKSUM_UNNECESSARY;
  525. /* Hardware pre-pends packets with 2bytes before Ethernet
  526. * header plus we have the Receive Status Block, strip off all
  527. * of this from the SKB.
  528. */
  529. skb_pull(skb, sizeof(*rsb) + 2);
  530. len -= (sizeof(*rsb) + 2);
  531. /* UniMAC may forward CRC */
  532. if (priv->crc_fwd) {
  533. skb_trim(skb, len - ETH_FCS_LEN);
  534. len -= ETH_FCS_LEN;
  535. }
  536. skb->protocol = eth_type_trans(skb, ndev);
  537. ndev->stats.rx_packets++;
  538. ndev->stats.rx_bytes += len;
  539. napi_gro_receive(&priv->napi, skb);
  540. refill:
  541. ret = bcm_sysport_rx_refill(priv, cb);
  542. if (ret)
  543. priv->mib.alloc_rx_buff_failed++;
  544. }
  545. return processed;
  546. }
  547. static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_priv *priv,
  548. struct bcm_sysport_cb *cb,
  549. unsigned int *bytes_compl,
  550. unsigned int *pkts_compl)
  551. {
  552. struct device *kdev = &priv->pdev->dev;
  553. struct net_device *ndev = priv->netdev;
  554. if (cb->skb) {
  555. ndev->stats.tx_bytes += cb->skb->len;
  556. *bytes_compl += cb->skb->len;
  557. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  558. dma_unmap_len(cb, dma_len),
  559. DMA_TO_DEVICE);
  560. ndev->stats.tx_packets++;
  561. (*pkts_compl)++;
  562. bcm_sysport_free_cb(cb);
  563. /* SKB fragment */
  564. } else if (dma_unmap_addr(cb, dma_addr)) {
  565. ndev->stats.tx_bytes += dma_unmap_len(cb, dma_len);
  566. dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
  567. dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
  568. dma_unmap_addr_set(cb, dma_addr, 0);
  569. }
  570. }
  571. /* Reclaim queued SKBs for transmission completion, lockless version */
  572. static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  573. struct bcm_sysport_tx_ring *ring)
  574. {
  575. struct net_device *ndev = priv->netdev;
  576. unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
  577. unsigned int pkts_compl = 0, bytes_compl = 0;
  578. struct bcm_sysport_cb *cb;
  579. struct netdev_queue *txq;
  580. u32 hw_ind;
  581. txq = netdev_get_tx_queue(ndev, ring->index);
  582. /* Compute how many descriptors have been processed since last call */
  583. hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
  584. c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
  585. ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
  586. last_c_index = ring->c_index;
  587. num_tx_cbs = ring->size;
  588. c_index &= (num_tx_cbs - 1);
  589. if (c_index >= last_c_index)
  590. last_tx_cn = c_index - last_c_index;
  591. else
  592. last_tx_cn = num_tx_cbs - last_c_index + c_index;
  593. netif_dbg(priv, tx_done, ndev,
  594. "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
  595. ring->index, c_index, last_tx_cn, last_c_index);
  596. while (last_tx_cn-- > 0) {
  597. cb = ring->cbs + last_c_index;
  598. bcm_sysport_tx_reclaim_one(priv, cb, &bytes_compl, &pkts_compl);
  599. ring->desc_count++;
  600. last_c_index++;
  601. last_c_index &= (num_tx_cbs - 1);
  602. }
  603. ring->c_index = c_index;
  604. if (netif_tx_queue_stopped(txq) && pkts_compl)
  605. netif_tx_wake_queue(txq);
  606. netif_dbg(priv, tx_done, ndev,
  607. "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
  608. ring->index, ring->c_index, pkts_compl, bytes_compl);
  609. return pkts_compl;
  610. }
  611. /* Locked version of the per-ring TX reclaim routine */
  612. static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  613. struct bcm_sysport_tx_ring *ring)
  614. {
  615. unsigned int released;
  616. unsigned long flags;
  617. spin_lock_irqsave(&ring->lock, flags);
  618. released = __bcm_sysport_tx_reclaim(priv, ring);
  619. spin_unlock_irqrestore(&ring->lock, flags);
  620. return released;
  621. }
  622. static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
  623. {
  624. struct bcm_sysport_tx_ring *ring =
  625. container_of(napi, struct bcm_sysport_tx_ring, napi);
  626. unsigned int work_done = 0;
  627. work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
  628. if (work_done == 0) {
  629. napi_complete(napi);
  630. /* re-enable TX interrupt */
  631. intrl2_1_mask_clear(ring->priv, BIT(ring->index));
  632. return 0;
  633. }
  634. return budget;
  635. }
  636. static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
  637. {
  638. unsigned int q;
  639. for (q = 0; q < priv->netdev->num_tx_queues; q++)
  640. bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
  641. }
  642. static int bcm_sysport_poll(struct napi_struct *napi, int budget)
  643. {
  644. struct bcm_sysport_priv *priv =
  645. container_of(napi, struct bcm_sysport_priv, napi);
  646. unsigned int work_done = 0;
  647. work_done = bcm_sysport_desc_rx(priv, budget);
  648. priv->rx_c_index += work_done;
  649. priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
  650. rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
  651. if (work_done < budget) {
  652. napi_complete(napi);
  653. /* re-enable RX interrupts */
  654. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
  655. }
  656. return work_done;
  657. }
  658. static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
  659. {
  660. u32 reg;
  661. /* Stop monitoring MPD interrupt */
  662. intrl2_0_mask_set(priv, INTRL2_0_MPD);
  663. /* Clear the MagicPacket detection logic */
  664. reg = umac_readl(priv, UMAC_MPD_CTRL);
  665. reg &= ~MPD_EN;
  666. umac_writel(priv, reg, UMAC_MPD_CTRL);
  667. netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
  668. }
  669. /* RX and misc interrupt routine */
  670. static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
  671. {
  672. struct net_device *dev = dev_id;
  673. struct bcm_sysport_priv *priv = netdev_priv(dev);
  674. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  675. ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  676. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  677. if (unlikely(priv->irq0_stat == 0)) {
  678. netdev_warn(priv->netdev, "spurious RX interrupt\n");
  679. return IRQ_NONE;
  680. }
  681. if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
  682. if (likely(napi_schedule_prep(&priv->napi))) {
  683. /* disable RX interrupts */
  684. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
  685. __napi_schedule(&priv->napi);
  686. }
  687. }
  688. /* TX ring is full, perform a full reclaim since we do not know
  689. * which one would trigger this interrupt
  690. */
  691. if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
  692. bcm_sysport_tx_reclaim_all(priv);
  693. if (priv->irq0_stat & INTRL2_0_MPD) {
  694. netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
  695. bcm_sysport_resume_from_wol(priv);
  696. }
  697. return IRQ_HANDLED;
  698. }
  699. /* TX interrupt service routine */
  700. static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
  701. {
  702. struct net_device *dev = dev_id;
  703. struct bcm_sysport_priv *priv = netdev_priv(dev);
  704. struct bcm_sysport_tx_ring *txr;
  705. unsigned int ring;
  706. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  707. ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
  708. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  709. if (unlikely(priv->irq1_stat == 0)) {
  710. netdev_warn(priv->netdev, "spurious TX interrupt\n");
  711. return IRQ_NONE;
  712. }
  713. for (ring = 0; ring < dev->num_tx_queues; ring++) {
  714. if (!(priv->irq1_stat & BIT(ring)))
  715. continue;
  716. txr = &priv->tx_rings[ring];
  717. if (likely(napi_schedule_prep(&txr->napi))) {
  718. intrl2_1_mask_set(priv, BIT(ring));
  719. __napi_schedule(&txr->napi);
  720. }
  721. }
  722. return IRQ_HANDLED;
  723. }
  724. static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
  725. {
  726. struct bcm_sysport_priv *priv = dev_id;
  727. pm_wakeup_event(&priv->pdev->dev, 0);
  728. return IRQ_HANDLED;
  729. }
  730. static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
  731. struct net_device *dev)
  732. {
  733. struct sk_buff *nskb;
  734. struct bcm_tsb *tsb;
  735. u32 csum_info;
  736. u8 ip_proto;
  737. u16 csum_start;
  738. u16 ip_ver;
  739. /* Re-allocate SKB if needed */
  740. if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
  741. nskb = skb_realloc_headroom(skb, sizeof(*tsb));
  742. dev_kfree_skb(skb);
  743. if (!nskb) {
  744. dev->stats.tx_errors++;
  745. dev->stats.tx_dropped++;
  746. return NULL;
  747. }
  748. skb = nskb;
  749. }
  750. tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
  751. /* Zero-out TSB by default */
  752. memset(tsb, 0, sizeof(*tsb));
  753. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  754. ip_ver = htons(skb->protocol);
  755. switch (ip_ver) {
  756. case ETH_P_IP:
  757. ip_proto = ip_hdr(skb)->protocol;
  758. break;
  759. case ETH_P_IPV6:
  760. ip_proto = ipv6_hdr(skb)->nexthdr;
  761. break;
  762. default:
  763. return skb;
  764. }
  765. /* Get the checksum offset and the L4 (transport) offset */
  766. csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
  767. csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
  768. csum_info |= (csum_start << L4_PTR_SHIFT);
  769. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  770. csum_info |= L4_LENGTH_VALID;
  771. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  772. csum_info |= L4_UDP;
  773. } else {
  774. csum_info = 0;
  775. }
  776. tsb->l4_ptr_dest_map = csum_info;
  777. }
  778. return skb;
  779. }
  780. static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
  781. struct net_device *dev)
  782. {
  783. struct bcm_sysport_priv *priv = netdev_priv(dev);
  784. struct device *kdev = &priv->pdev->dev;
  785. struct bcm_sysport_tx_ring *ring;
  786. struct bcm_sysport_cb *cb;
  787. struct netdev_queue *txq;
  788. struct dma_desc *desc;
  789. unsigned int skb_len;
  790. unsigned long flags;
  791. dma_addr_t mapping;
  792. u32 len_status;
  793. u16 queue;
  794. int ret;
  795. queue = skb_get_queue_mapping(skb);
  796. txq = netdev_get_tx_queue(dev, queue);
  797. ring = &priv->tx_rings[queue];
  798. /* lock against tx reclaim in BH context and TX ring full interrupt */
  799. spin_lock_irqsave(&ring->lock, flags);
  800. if (unlikely(ring->desc_count == 0)) {
  801. netif_tx_stop_queue(txq);
  802. netdev_err(dev, "queue %d awake and ring full!\n", queue);
  803. ret = NETDEV_TX_BUSY;
  804. goto out;
  805. }
  806. /* Insert TSB and checksum infos */
  807. if (priv->tsb_en) {
  808. skb = bcm_sysport_insert_tsb(skb, dev);
  809. if (!skb) {
  810. ret = NETDEV_TX_OK;
  811. goto out;
  812. }
  813. }
  814. /* The Ethernet switch we are interfaced with needs packets to be at
  815. * least 64 bytes (including FCS) otherwise they will be discarded when
  816. * they enter the switch port logic. When Broadcom tags are enabled, we
  817. * need to make sure that packets are at least 68 bytes
  818. * (including FCS and tag) because the length verification is done after
  819. * the Broadcom tag is stripped off the ingress packet.
  820. */
  821. if (skb_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
  822. ret = NETDEV_TX_OK;
  823. goto out;
  824. }
  825. skb_len = skb->len < ETH_ZLEN + ENET_BRCM_TAG_LEN ?
  826. ETH_ZLEN + ENET_BRCM_TAG_LEN : skb->len;
  827. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  828. if (dma_mapping_error(kdev, mapping)) {
  829. priv->mib.tx_dma_failed++;
  830. netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
  831. skb->data, skb_len);
  832. ret = NETDEV_TX_OK;
  833. goto out;
  834. }
  835. /* Remember the SKB for future freeing */
  836. cb = &ring->cbs[ring->curr_desc];
  837. cb->skb = skb;
  838. dma_unmap_addr_set(cb, dma_addr, mapping);
  839. dma_unmap_len_set(cb, dma_len, skb_len);
  840. /* Fetch a descriptor entry from our pool */
  841. desc = ring->desc_cpu;
  842. desc->addr_lo = lower_32_bits(mapping);
  843. len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
  844. len_status |= (skb_len << DESC_LEN_SHIFT);
  845. len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
  846. DESC_STATUS_SHIFT;
  847. if (skb->ip_summed == CHECKSUM_PARTIAL)
  848. len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
  849. ring->curr_desc++;
  850. if (ring->curr_desc == ring->size)
  851. ring->curr_desc = 0;
  852. ring->desc_count--;
  853. /* Ensure write completion of the descriptor status/length
  854. * in DRAM before the System Port WRITE_PORT register latches
  855. * the value
  856. */
  857. wmb();
  858. desc->addr_status_len = len_status;
  859. wmb();
  860. /* Write this descriptor address to the RING write port */
  861. tdma_port_write_desc_addr(priv, desc, ring->index);
  862. /* Check ring space and update SW control flow */
  863. if (ring->desc_count == 0)
  864. netif_tx_stop_queue(txq);
  865. netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
  866. ring->index, ring->desc_count, ring->curr_desc);
  867. ret = NETDEV_TX_OK;
  868. out:
  869. spin_unlock_irqrestore(&ring->lock, flags);
  870. return ret;
  871. }
  872. static void bcm_sysport_tx_timeout(struct net_device *dev)
  873. {
  874. netdev_warn(dev, "transmit timeout!\n");
  875. dev->trans_start = jiffies;
  876. dev->stats.tx_errors++;
  877. netif_tx_wake_all_queues(dev);
  878. }
  879. /* phylib adjust link callback */
  880. static void bcm_sysport_adj_link(struct net_device *dev)
  881. {
  882. struct bcm_sysport_priv *priv = netdev_priv(dev);
  883. struct phy_device *phydev = priv->phydev;
  884. unsigned int changed = 0;
  885. u32 cmd_bits = 0, reg;
  886. if (priv->old_link != phydev->link) {
  887. changed = 1;
  888. priv->old_link = phydev->link;
  889. }
  890. if (priv->old_duplex != phydev->duplex) {
  891. changed = 1;
  892. priv->old_duplex = phydev->duplex;
  893. }
  894. switch (phydev->speed) {
  895. case SPEED_2500:
  896. cmd_bits = CMD_SPEED_2500;
  897. break;
  898. case SPEED_1000:
  899. cmd_bits = CMD_SPEED_1000;
  900. break;
  901. case SPEED_100:
  902. cmd_bits = CMD_SPEED_100;
  903. break;
  904. case SPEED_10:
  905. cmd_bits = CMD_SPEED_10;
  906. break;
  907. default:
  908. break;
  909. }
  910. cmd_bits <<= CMD_SPEED_SHIFT;
  911. if (phydev->duplex == DUPLEX_HALF)
  912. cmd_bits |= CMD_HD_EN;
  913. if (priv->old_pause != phydev->pause) {
  914. changed = 1;
  915. priv->old_pause = phydev->pause;
  916. }
  917. if (!phydev->pause)
  918. cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
  919. if (!changed)
  920. return;
  921. if (phydev->link) {
  922. reg = umac_readl(priv, UMAC_CMD);
  923. reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
  924. CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
  925. CMD_TX_PAUSE_IGNORE);
  926. reg |= cmd_bits;
  927. umac_writel(priv, reg, UMAC_CMD);
  928. }
  929. phy_print_status(priv->phydev);
  930. }
  931. static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
  932. unsigned int index)
  933. {
  934. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  935. struct device *kdev = &priv->pdev->dev;
  936. size_t size;
  937. void *p;
  938. u32 reg;
  939. /* Simple descriptors partitioning for now */
  940. size = 256;
  941. /* We just need one DMA descriptor which is DMA-able, since writing to
  942. * the port will allocate a new descriptor in its internal linked-list
  943. */
  944. p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
  945. GFP_KERNEL);
  946. if (!p) {
  947. netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
  948. return -ENOMEM;
  949. }
  950. ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
  951. if (!ring->cbs) {
  952. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  953. return -ENOMEM;
  954. }
  955. /* Initialize SW view of the ring */
  956. spin_lock_init(&ring->lock);
  957. ring->priv = priv;
  958. netif_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
  959. ring->index = index;
  960. ring->size = size;
  961. ring->alloc_size = ring->size;
  962. ring->desc_cpu = p;
  963. ring->desc_count = ring->size;
  964. ring->curr_desc = 0;
  965. /* Initialize HW ring */
  966. tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
  967. tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
  968. tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
  969. tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
  970. tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
  971. tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
  972. /* Program the number of descriptors as MAX_THRESHOLD and half of
  973. * its size for the hysteresis trigger
  974. */
  975. tdma_writel(priv, ring->size |
  976. 1 << RING_HYST_THRESH_SHIFT,
  977. TDMA_DESC_RING_MAX_HYST(index));
  978. /* Enable the ring queue in the arbiter */
  979. reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
  980. reg |= (1 << index);
  981. tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
  982. napi_enable(&ring->napi);
  983. netif_dbg(priv, hw, priv->netdev,
  984. "TDMA cfg, size=%d, desc_cpu=%p\n",
  985. ring->size, ring->desc_cpu);
  986. return 0;
  987. }
  988. static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
  989. unsigned int index)
  990. {
  991. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  992. struct device *kdev = &priv->pdev->dev;
  993. u32 reg;
  994. /* Caller should stop the TDMA engine */
  995. reg = tdma_readl(priv, TDMA_STATUS);
  996. if (!(reg & TDMA_DISABLED))
  997. netdev_warn(priv->netdev, "TDMA not stopped!\n");
  998. /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
  999. * fail, so by checking this pointer we know whether the TX ring was
  1000. * fully initialized or not.
  1001. */
  1002. if (!ring->cbs)
  1003. return;
  1004. napi_disable(&ring->napi);
  1005. netif_napi_del(&ring->napi);
  1006. bcm_sysport_tx_reclaim(priv, ring);
  1007. kfree(ring->cbs);
  1008. ring->cbs = NULL;
  1009. if (ring->desc_dma) {
  1010. dma_free_coherent(kdev, sizeof(struct dma_desc),
  1011. ring->desc_cpu, ring->desc_dma);
  1012. ring->desc_dma = 0;
  1013. }
  1014. ring->size = 0;
  1015. ring->alloc_size = 0;
  1016. netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
  1017. }
  1018. /* RDMA helper */
  1019. static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
  1020. unsigned int enable)
  1021. {
  1022. unsigned int timeout = 1000;
  1023. u32 reg;
  1024. reg = rdma_readl(priv, RDMA_CONTROL);
  1025. if (enable)
  1026. reg |= RDMA_EN;
  1027. else
  1028. reg &= ~RDMA_EN;
  1029. rdma_writel(priv, reg, RDMA_CONTROL);
  1030. /* Poll for RMDA disabling completion */
  1031. do {
  1032. reg = rdma_readl(priv, RDMA_STATUS);
  1033. if (!!(reg & RDMA_DISABLED) == !enable)
  1034. return 0;
  1035. usleep_range(1000, 2000);
  1036. } while (timeout-- > 0);
  1037. netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
  1038. return -ETIMEDOUT;
  1039. }
  1040. /* TDMA helper */
  1041. static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
  1042. unsigned int enable)
  1043. {
  1044. unsigned int timeout = 1000;
  1045. u32 reg;
  1046. reg = tdma_readl(priv, TDMA_CONTROL);
  1047. if (enable)
  1048. reg |= TDMA_EN;
  1049. else
  1050. reg &= ~TDMA_EN;
  1051. tdma_writel(priv, reg, TDMA_CONTROL);
  1052. /* Poll for TMDA disabling completion */
  1053. do {
  1054. reg = tdma_readl(priv, TDMA_STATUS);
  1055. if (!!(reg & TDMA_DISABLED) == !enable)
  1056. return 0;
  1057. usleep_range(1000, 2000);
  1058. } while (timeout-- > 0);
  1059. netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
  1060. return -ETIMEDOUT;
  1061. }
  1062. static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
  1063. {
  1064. u32 reg;
  1065. int ret;
  1066. /* Initialize SW view of the RX ring */
  1067. priv->num_rx_bds = NUM_RX_DESC;
  1068. priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
  1069. priv->rx_bd_assign_ptr = priv->rx_bds;
  1070. priv->rx_bd_assign_index = 0;
  1071. priv->rx_c_index = 0;
  1072. priv->rx_read_ptr = 0;
  1073. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
  1074. GFP_KERNEL);
  1075. if (!priv->rx_cbs) {
  1076. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1077. return -ENOMEM;
  1078. }
  1079. ret = bcm_sysport_alloc_rx_bufs(priv);
  1080. if (ret) {
  1081. netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
  1082. return ret;
  1083. }
  1084. /* Initialize HW, ensure RDMA is disabled */
  1085. reg = rdma_readl(priv, RDMA_STATUS);
  1086. if (!(reg & RDMA_DISABLED))
  1087. rdma_enable_set(priv, 0);
  1088. rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
  1089. rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
  1090. rdma_writel(priv, 0, RDMA_PROD_INDEX);
  1091. rdma_writel(priv, 0, RDMA_CONS_INDEX);
  1092. rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
  1093. RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
  1094. /* Operate the queue in ring mode */
  1095. rdma_writel(priv, 0, RDMA_START_ADDR_HI);
  1096. rdma_writel(priv, 0, RDMA_START_ADDR_LO);
  1097. rdma_writel(priv, 0, RDMA_END_ADDR_HI);
  1098. rdma_writel(priv, NUM_HW_RX_DESC_WORDS - 1, RDMA_END_ADDR_LO);
  1099. rdma_writel(priv, 1, RDMA_MBDONE_INTR);
  1100. netif_dbg(priv, hw, priv->netdev,
  1101. "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
  1102. priv->num_rx_bds, priv->rx_bds);
  1103. return 0;
  1104. }
  1105. static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
  1106. {
  1107. struct bcm_sysport_cb *cb;
  1108. unsigned int i;
  1109. u32 reg;
  1110. /* Caller should ensure RDMA is disabled */
  1111. reg = rdma_readl(priv, RDMA_STATUS);
  1112. if (!(reg & RDMA_DISABLED))
  1113. netdev_warn(priv->netdev, "RDMA not stopped!\n");
  1114. for (i = 0; i < priv->num_rx_bds; i++) {
  1115. cb = &priv->rx_cbs[i];
  1116. if (dma_unmap_addr(cb, dma_addr))
  1117. dma_unmap_single(&priv->pdev->dev,
  1118. dma_unmap_addr(cb, dma_addr),
  1119. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  1120. bcm_sysport_free_cb(cb);
  1121. }
  1122. kfree(priv->rx_cbs);
  1123. priv->rx_cbs = NULL;
  1124. netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
  1125. }
  1126. static void bcm_sysport_set_rx_mode(struct net_device *dev)
  1127. {
  1128. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1129. u32 reg;
  1130. reg = umac_readl(priv, UMAC_CMD);
  1131. if (dev->flags & IFF_PROMISC)
  1132. reg |= CMD_PROMISC;
  1133. else
  1134. reg &= ~CMD_PROMISC;
  1135. umac_writel(priv, reg, UMAC_CMD);
  1136. /* No support for ALLMULTI */
  1137. if (dev->flags & IFF_ALLMULTI)
  1138. return;
  1139. }
  1140. static inline void umac_enable_set(struct bcm_sysport_priv *priv,
  1141. u32 mask, unsigned int enable)
  1142. {
  1143. u32 reg;
  1144. reg = umac_readl(priv, UMAC_CMD);
  1145. if (enable)
  1146. reg |= mask;
  1147. else
  1148. reg &= ~mask;
  1149. umac_writel(priv, reg, UMAC_CMD);
  1150. /* UniMAC stops on a packet boundary, wait for a full-sized packet
  1151. * to be processed (1 msec).
  1152. */
  1153. if (enable == 0)
  1154. usleep_range(1000, 2000);
  1155. }
  1156. static inline void umac_reset(struct bcm_sysport_priv *priv)
  1157. {
  1158. u32 reg;
  1159. reg = umac_readl(priv, UMAC_CMD);
  1160. reg |= CMD_SW_RESET;
  1161. umac_writel(priv, reg, UMAC_CMD);
  1162. udelay(10);
  1163. reg = umac_readl(priv, UMAC_CMD);
  1164. reg &= ~CMD_SW_RESET;
  1165. umac_writel(priv, reg, UMAC_CMD);
  1166. }
  1167. static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
  1168. unsigned char *addr)
  1169. {
  1170. umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
  1171. (addr[2] << 8) | addr[3], UMAC_MAC0);
  1172. umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
  1173. }
  1174. static void topctrl_flush(struct bcm_sysport_priv *priv)
  1175. {
  1176. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1177. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1178. mdelay(1);
  1179. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1180. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1181. }
  1182. static int bcm_sysport_change_mac(struct net_device *dev, void *p)
  1183. {
  1184. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1185. struct sockaddr *addr = p;
  1186. if (!is_valid_ether_addr(addr->sa_data))
  1187. return -EINVAL;
  1188. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1189. /* interface is disabled, changes to MAC will be reflected on next
  1190. * open call
  1191. */
  1192. if (!netif_running(dev))
  1193. return 0;
  1194. umac_set_hw_addr(priv, dev->dev_addr);
  1195. return 0;
  1196. }
  1197. static void bcm_sysport_netif_start(struct net_device *dev)
  1198. {
  1199. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1200. /* Enable NAPI */
  1201. napi_enable(&priv->napi);
  1202. /* Enable RX interrupt and TX ring full interrupt */
  1203. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1204. phy_start(priv->phydev);
  1205. /* Enable TX interrupts for the 32 TXQs */
  1206. intrl2_1_mask_clear(priv, 0xffffffff);
  1207. /* Last call before we start the real business */
  1208. netif_tx_start_all_queues(dev);
  1209. }
  1210. static void rbuf_init(struct bcm_sysport_priv *priv)
  1211. {
  1212. u32 reg;
  1213. reg = rbuf_readl(priv, RBUF_CONTROL);
  1214. reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
  1215. rbuf_writel(priv, reg, RBUF_CONTROL);
  1216. }
  1217. static int bcm_sysport_open(struct net_device *dev)
  1218. {
  1219. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1220. unsigned int i;
  1221. int ret;
  1222. /* Reset UniMAC */
  1223. umac_reset(priv);
  1224. /* Flush TX and RX FIFOs at TOPCTRL level */
  1225. topctrl_flush(priv);
  1226. /* Disable the UniMAC RX/TX */
  1227. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
  1228. /* Enable RBUF 2bytes alignment and Receive Status Block */
  1229. rbuf_init(priv);
  1230. /* Set maximum frame length */
  1231. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1232. /* Set MAC address */
  1233. umac_set_hw_addr(priv, dev->dev_addr);
  1234. /* Read CRC forward */
  1235. priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
  1236. priv->phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
  1237. 0, priv->phy_interface);
  1238. if (!priv->phydev) {
  1239. netdev_err(dev, "could not attach to PHY\n");
  1240. return -ENODEV;
  1241. }
  1242. /* Reset house keeping link status */
  1243. priv->old_duplex = -1;
  1244. priv->old_link = -1;
  1245. priv->old_pause = -1;
  1246. /* mask all interrupts and request them */
  1247. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1248. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1249. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1250. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1251. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1252. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1253. ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
  1254. if (ret) {
  1255. netdev_err(dev, "failed to request RX interrupt\n");
  1256. goto out_phy_disconnect;
  1257. }
  1258. ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0, dev->name, dev);
  1259. if (ret) {
  1260. netdev_err(dev, "failed to request TX interrupt\n");
  1261. goto out_free_irq0;
  1262. }
  1263. /* Initialize both hardware and software ring */
  1264. for (i = 0; i < dev->num_tx_queues; i++) {
  1265. ret = bcm_sysport_init_tx_ring(priv, i);
  1266. if (ret) {
  1267. netdev_err(dev, "failed to initialize TX ring %d\n",
  1268. i);
  1269. goto out_free_tx_ring;
  1270. }
  1271. }
  1272. /* Initialize linked-list */
  1273. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1274. /* Initialize RX ring */
  1275. ret = bcm_sysport_init_rx_ring(priv);
  1276. if (ret) {
  1277. netdev_err(dev, "failed to initialize RX ring\n");
  1278. goto out_free_rx_ring;
  1279. }
  1280. /* Turn on RDMA */
  1281. ret = rdma_enable_set(priv, 1);
  1282. if (ret)
  1283. goto out_free_rx_ring;
  1284. /* Turn on TDMA */
  1285. ret = tdma_enable_set(priv, 1);
  1286. if (ret)
  1287. goto out_clear_rx_int;
  1288. /* Turn on UniMAC TX/RX */
  1289. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
  1290. bcm_sysport_netif_start(dev);
  1291. return 0;
  1292. out_clear_rx_int:
  1293. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1294. out_free_rx_ring:
  1295. bcm_sysport_fini_rx_ring(priv);
  1296. out_free_tx_ring:
  1297. for (i = 0; i < dev->num_tx_queues; i++)
  1298. bcm_sysport_fini_tx_ring(priv, i);
  1299. free_irq(priv->irq1, dev);
  1300. out_free_irq0:
  1301. free_irq(priv->irq0, dev);
  1302. out_phy_disconnect:
  1303. phy_disconnect(priv->phydev);
  1304. return ret;
  1305. }
  1306. static void bcm_sysport_netif_stop(struct net_device *dev)
  1307. {
  1308. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1309. /* stop all software from updating hardware */
  1310. netif_tx_stop_all_queues(dev);
  1311. napi_disable(&priv->napi);
  1312. phy_stop(priv->phydev);
  1313. /* mask all interrupts */
  1314. intrl2_0_mask_set(priv, 0xffffffff);
  1315. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1316. intrl2_1_mask_set(priv, 0xffffffff);
  1317. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1318. }
  1319. static int bcm_sysport_stop(struct net_device *dev)
  1320. {
  1321. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1322. unsigned int i;
  1323. int ret;
  1324. bcm_sysport_netif_stop(dev);
  1325. /* Disable UniMAC RX */
  1326. umac_enable_set(priv, CMD_RX_EN, 0);
  1327. ret = tdma_enable_set(priv, 0);
  1328. if (ret) {
  1329. netdev_err(dev, "timeout disabling RDMA\n");
  1330. return ret;
  1331. }
  1332. /* Wait for a maximum packet size to be drained */
  1333. usleep_range(2000, 3000);
  1334. ret = rdma_enable_set(priv, 0);
  1335. if (ret) {
  1336. netdev_err(dev, "timeout disabling TDMA\n");
  1337. return ret;
  1338. }
  1339. /* Disable UniMAC TX */
  1340. umac_enable_set(priv, CMD_TX_EN, 0);
  1341. /* Free RX/TX rings SW structures */
  1342. for (i = 0; i < dev->num_tx_queues; i++)
  1343. bcm_sysport_fini_tx_ring(priv, i);
  1344. bcm_sysport_fini_rx_ring(priv);
  1345. free_irq(priv->irq0, dev);
  1346. free_irq(priv->irq1, dev);
  1347. /* Disconnect from PHY */
  1348. phy_disconnect(priv->phydev);
  1349. return 0;
  1350. }
  1351. static struct ethtool_ops bcm_sysport_ethtool_ops = {
  1352. .get_settings = bcm_sysport_get_settings,
  1353. .set_settings = bcm_sysport_set_settings,
  1354. .get_drvinfo = bcm_sysport_get_drvinfo,
  1355. .get_msglevel = bcm_sysport_get_msglvl,
  1356. .set_msglevel = bcm_sysport_set_msglvl,
  1357. .get_link = ethtool_op_get_link,
  1358. .get_strings = bcm_sysport_get_strings,
  1359. .get_ethtool_stats = bcm_sysport_get_stats,
  1360. .get_sset_count = bcm_sysport_get_sset_count,
  1361. .get_wol = bcm_sysport_get_wol,
  1362. .set_wol = bcm_sysport_set_wol,
  1363. };
  1364. static const struct net_device_ops bcm_sysport_netdev_ops = {
  1365. .ndo_start_xmit = bcm_sysport_xmit,
  1366. .ndo_tx_timeout = bcm_sysport_tx_timeout,
  1367. .ndo_open = bcm_sysport_open,
  1368. .ndo_stop = bcm_sysport_stop,
  1369. .ndo_set_features = bcm_sysport_set_features,
  1370. .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
  1371. .ndo_set_mac_address = bcm_sysport_change_mac,
  1372. };
  1373. #define REV_FMT "v%2x.%02x"
  1374. static int bcm_sysport_probe(struct platform_device *pdev)
  1375. {
  1376. struct bcm_sysport_priv *priv;
  1377. struct device_node *dn;
  1378. struct net_device *dev;
  1379. const void *macaddr;
  1380. struct resource *r;
  1381. u32 txq, rxq;
  1382. int ret;
  1383. dn = pdev->dev.of_node;
  1384. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1385. /* Read the Transmit/Receive Queue properties */
  1386. if (of_property_read_u32(dn, "systemport,num-txq", &txq))
  1387. txq = TDMA_NUM_RINGS;
  1388. if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
  1389. rxq = 1;
  1390. dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
  1391. if (!dev)
  1392. return -ENOMEM;
  1393. /* Initialize private members */
  1394. priv = netdev_priv(dev);
  1395. priv->irq0 = platform_get_irq(pdev, 0);
  1396. priv->irq1 = platform_get_irq(pdev, 1);
  1397. priv->wol_irq = platform_get_irq(pdev, 2);
  1398. if (priv->irq0 <= 0 || priv->irq1 <= 0) {
  1399. dev_err(&pdev->dev, "invalid interrupts\n");
  1400. ret = -EINVAL;
  1401. goto err;
  1402. }
  1403. priv->base = devm_ioremap_resource(&pdev->dev, r);
  1404. if (IS_ERR(priv->base)) {
  1405. ret = PTR_ERR(priv->base);
  1406. goto err;
  1407. }
  1408. priv->netdev = dev;
  1409. priv->pdev = pdev;
  1410. priv->phy_interface = of_get_phy_mode(dn);
  1411. /* Default to GMII interface mode */
  1412. if (priv->phy_interface < 0)
  1413. priv->phy_interface = PHY_INTERFACE_MODE_GMII;
  1414. /* In the case of a fixed PHY, the DT node associated
  1415. * to the PHY is the Ethernet MAC DT node.
  1416. */
  1417. if (of_phy_is_fixed_link(dn)) {
  1418. ret = of_phy_register_fixed_link(dn);
  1419. if (ret) {
  1420. dev_err(&pdev->dev, "failed to register fixed PHY\n");
  1421. goto err;
  1422. }
  1423. priv->phy_dn = dn;
  1424. }
  1425. /* Initialize netdevice members */
  1426. macaddr = of_get_mac_address(dn);
  1427. if (!macaddr || !is_valid_ether_addr(macaddr)) {
  1428. dev_warn(&pdev->dev, "using random Ethernet MAC\n");
  1429. random_ether_addr(dev->dev_addr);
  1430. } else {
  1431. ether_addr_copy(dev->dev_addr, macaddr);
  1432. }
  1433. SET_NETDEV_DEV(dev, &pdev->dev);
  1434. dev_set_drvdata(&pdev->dev, dev);
  1435. dev->ethtool_ops = &bcm_sysport_ethtool_ops;
  1436. dev->netdev_ops = &bcm_sysport_netdev_ops;
  1437. netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
  1438. /* HW supported features, none enabled by default */
  1439. dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
  1440. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1441. /* Request the WOL interrupt and advertise suspend if available */
  1442. priv->wol_irq_disabled = 1;
  1443. ret = devm_request_irq(&pdev->dev, priv->wol_irq,
  1444. bcm_sysport_wol_isr, 0, dev->name, priv);
  1445. if (!ret)
  1446. device_set_wakeup_capable(&pdev->dev, 1);
  1447. /* Set the needed headroom once and for all */
  1448. BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
  1449. dev->needed_headroom += sizeof(struct bcm_tsb);
  1450. /* libphy will adjust the link state accordingly */
  1451. netif_carrier_off(dev);
  1452. ret = register_netdev(dev);
  1453. if (ret) {
  1454. dev_err(&pdev->dev, "failed to register net_device\n");
  1455. goto err;
  1456. }
  1457. priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
  1458. dev_info(&pdev->dev,
  1459. "Broadcom SYSTEMPORT" REV_FMT
  1460. " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
  1461. (priv->rev >> 8) & 0xff, priv->rev & 0xff,
  1462. priv->base, priv->irq0, priv->irq1, txq, rxq);
  1463. return 0;
  1464. err:
  1465. free_netdev(dev);
  1466. return ret;
  1467. }
  1468. static int bcm_sysport_remove(struct platform_device *pdev)
  1469. {
  1470. struct net_device *dev = dev_get_drvdata(&pdev->dev);
  1471. /* Not much to do, ndo_close has been called
  1472. * and we use managed allocations
  1473. */
  1474. unregister_netdev(dev);
  1475. free_netdev(dev);
  1476. dev_set_drvdata(&pdev->dev, NULL);
  1477. return 0;
  1478. }
  1479. #ifdef CONFIG_PM_SLEEP
  1480. static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
  1481. {
  1482. struct net_device *ndev = priv->netdev;
  1483. unsigned int timeout = 1000;
  1484. u32 reg;
  1485. /* Password has already been programmed */
  1486. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1487. reg |= MPD_EN;
  1488. reg &= ~PSW_EN;
  1489. if (priv->wolopts & WAKE_MAGICSECURE)
  1490. reg |= PSW_EN;
  1491. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1492. /* Make sure RBUF entered WoL mode as result */
  1493. do {
  1494. reg = rbuf_readl(priv, RBUF_STATUS);
  1495. if (reg & RBUF_WOL_MODE)
  1496. break;
  1497. udelay(10);
  1498. } while (timeout-- > 0);
  1499. /* Do not leave the UniMAC RBUF matching only MPD packets */
  1500. if (!timeout) {
  1501. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1502. reg &= ~MPD_EN;
  1503. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1504. netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
  1505. return -ETIMEDOUT;
  1506. }
  1507. /* UniMAC receive needs to be turned on */
  1508. umac_enable_set(priv, CMD_RX_EN, 1);
  1509. /* Enable the interrupt wake-up source */
  1510. intrl2_0_mask_clear(priv, INTRL2_0_MPD);
  1511. netif_dbg(priv, wol, ndev, "entered WOL mode\n");
  1512. return 0;
  1513. }
  1514. static int bcm_sysport_suspend(struct device *d)
  1515. {
  1516. struct net_device *dev = dev_get_drvdata(d);
  1517. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1518. unsigned int i;
  1519. int ret = 0;
  1520. u32 reg;
  1521. if (!netif_running(dev))
  1522. return 0;
  1523. bcm_sysport_netif_stop(dev);
  1524. phy_suspend(priv->phydev);
  1525. netif_device_detach(dev);
  1526. /* Disable UniMAC RX */
  1527. umac_enable_set(priv, CMD_RX_EN, 0);
  1528. ret = rdma_enable_set(priv, 0);
  1529. if (ret) {
  1530. netdev_err(dev, "RDMA timeout!\n");
  1531. return ret;
  1532. }
  1533. /* Disable RXCHK if enabled */
  1534. if (priv->rx_chk_en) {
  1535. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1536. reg &= ~RXCHK_EN;
  1537. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1538. }
  1539. /* Flush RX pipe */
  1540. if (!priv->wolopts)
  1541. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1542. ret = tdma_enable_set(priv, 0);
  1543. if (ret) {
  1544. netdev_err(dev, "TDMA timeout!\n");
  1545. return ret;
  1546. }
  1547. /* Wait for a packet boundary */
  1548. usleep_range(2000, 3000);
  1549. umac_enable_set(priv, CMD_TX_EN, 0);
  1550. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1551. /* Free RX/TX rings SW structures */
  1552. for (i = 0; i < dev->num_tx_queues; i++)
  1553. bcm_sysport_fini_tx_ring(priv, i);
  1554. bcm_sysport_fini_rx_ring(priv);
  1555. /* Get prepared for Wake-on-LAN */
  1556. if (device_may_wakeup(d) && priv->wolopts)
  1557. ret = bcm_sysport_suspend_to_wol(priv);
  1558. return ret;
  1559. }
  1560. static int bcm_sysport_resume(struct device *d)
  1561. {
  1562. struct net_device *dev = dev_get_drvdata(d);
  1563. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1564. unsigned int i;
  1565. u32 reg;
  1566. int ret;
  1567. if (!netif_running(dev))
  1568. return 0;
  1569. umac_reset(priv);
  1570. /* We may have been suspended and never received a WOL event that
  1571. * would turn off MPD detection, take care of that now
  1572. */
  1573. bcm_sysport_resume_from_wol(priv);
  1574. /* Initialize both hardware and software ring */
  1575. for (i = 0; i < dev->num_tx_queues; i++) {
  1576. ret = bcm_sysport_init_tx_ring(priv, i);
  1577. if (ret) {
  1578. netdev_err(dev, "failed to initialize TX ring %d\n",
  1579. i);
  1580. goto out_free_tx_rings;
  1581. }
  1582. }
  1583. /* Initialize linked-list */
  1584. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1585. /* Initialize RX ring */
  1586. ret = bcm_sysport_init_rx_ring(priv);
  1587. if (ret) {
  1588. netdev_err(dev, "failed to initialize RX ring\n");
  1589. goto out_free_rx_ring;
  1590. }
  1591. netif_device_attach(dev);
  1592. /* RX pipe enable */
  1593. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1594. ret = rdma_enable_set(priv, 1);
  1595. if (ret) {
  1596. netdev_err(dev, "failed to enable RDMA\n");
  1597. goto out_free_rx_ring;
  1598. }
  1599. /* Enable rxhck */
  1600. if (priv->rx_chk_en) {
  1601. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1602. reg |= RXCHK_EN;
  1603. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1604. }
  1605. rbuf_init(priv);
  1606. /* Set maximum frame length */
  1607. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1608. /* Set MAC address */
  1609. umac_set_hw_addr(priv, dev->dev_addr);
  1610. umac_enable_set(priv, CMD_RX_EN, 1);
  1611. /* TX pipe enable */
  1612. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1613. umac_enable_set(priv, CMD_TX_EN, 1);
  1614. ret = tdma_enable_set(priv, 1);
  1615. if (ret) {
  1616. netdev_err(dev, "TDMA timeout!\n");
  1617. goto out_free_rx_ring;
  1618. }
  1619. phy_resume(priv->phydev);
  1620. bcm_sysport_netif_start(dev);
  1621. return 0;
  1622. out_free_rx_ring:
  1623. bcm_sysport_fini_rx_ring(priv);
  1624. out_free_tx_rings:
  1625. for (i = 0; i < dev->num_tx_queues; i++)
  1626. bcm_sysport_fini_tx_ring(priv, i);
  1627. return ret;
  1628. }
  1629. #endif
  1630. static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
  1631. bcm_sysport_suspend, bcm_sysport_resume);
  1632. static const struct of_device_id bcm_sysport_of_match[] = {
  1633. { .compatible = "brcm,systemport-v1.00" },
  1634. { .compatible = "brcm,systemport" },
  1635. { /* sentinel */ }
  1636. };
  1637. static struct platform_driver bcm_sysport_driver = {
  1638. .probe = bcm_sysport_probe,
  1639. .remove = bcm_sysport_remove,
  1640. .driver = {
  1641. .name = "brcm-systemport",
  1642. .of_match_table = bcm_sysport_of_match,
  1643. .pm = &bcm_sysport_pm_ops,
  1644. },
  1645. };
  1646. module_platform_driver(bcm_sysport_driver);
  1647. MODULE_AUTHOR("Broadcom Corporation");
  1648. MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
  1649. MODULE_ALIAS("platform:brcm-systemport");
  1650. MODULE_LICENSE("GPL");