mv88e6171.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /* net/dsa/mv88e6171.c - Marvell 88e6171/8826172 switch chip support
  2. * Copyright (c) 2008-2009 Marvell Semiconductor
  3. * Copyright (c) 2014 Claudio Leite <leitec@staticky.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/jiffies.h>
  12. #include <linux/list.h>
  13. #include <linux/module.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/phy.h>
  16. #include <net/dsa.h>
  17. #include "mv88e6xxx.h"
  18. static char *mv88e6171_probe(struct device *host_dev, int sw_addr)
  19. {
  20. struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
  21. int ret;
  22. if (bus == NULL)
  23. return NULL;
  24. ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), PORT_SWITCH_ID);
  25. if (ret >= 0) {
  26. if ((ret & 0xfff0) == PORT_SWITCH_ID_6171)
  27. return "Marvell 88E6171";
  28. if ((ret & 0xfff0) == PORT_SWITCH_ID_6172)
  29. return "Marvell 88E6172";
  30. }
  31. return NULL;
  32. }
  33. static int mv88e6171_setup_global(struct dsa_switch *ds)
  34. {
  35. struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
  36. int ret;
  37. int i;
  38. /* Discard packets with excessive collisions, mask all
  39. * interrupt sources, enable PPU.
  40. */
  41. REG_WRITE(REG_GLOBAL, 0x04, 0x6000);
  42. /* Set the default address aging time to 5 minutes, and
  43. * enable address learn messages to be sent to all message
  44. * ports.
  45. */
  46. REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);
  47. /* Configure the priority mapping registers. */
  48. ret = mv88e6xxx_config_prio(ds);
  49. if (ret < 0)
  50. return ret;
  51. /* Configure the upstream port, and configure the upstream
  52. * port as the port to which ingress and egress monitor frames
  53. * are to be sent.
  54. */
  55. if (REG_READ(REG_PORT(0), 0x03) == 0x1710)
  56. REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1111));
  57. else
  58. REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1110));
  59. /* Disable remote management for now, and set the switch's
  60. * DSA device number.
  61. */
  62. REG_WRITE(REG_GLOBAL, 0x1c, ds->index & 0x1f);
  63. /* Send all frames with destination addresses matching
  64. * 01:80:c2:00:00:2x to the CPU port.
  65. */
  66. REG_WRITE(REG_GLOBAL2, 0x02, 0xffff);
  67. /* Send all frames with destination addresses matching
  68. * 01:80:c2:00:00:0x to the CPU port.
  69. */
  70. REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);
  71. /* Disable the loopback filter, disable flow control
  72. * messages, disable flood broadcast override, disable
  73. * removing of provider tags, disable ATU age violation
  74. * interrupts, disable tag flow control, force flow
  75. * control priority to the highest, and send all special
  76. * multicast frames to the CPU at the highest priority.
  77. */
  78. REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);
  79. /* Program the DSA routing table. */
  80. for (i = 0; i < 32; i++) {
  81. int nexthop;
  82. nexthop = 0x1f;
  83. if (i != ds->index && i < ds->dst->pd->nr_chips)
  84. nexthop = ds->pd->rtable[i] & 0x1f;
  85. REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
  86. }
  87. /* Clear all trunk masks. */
  88. for (i = 0; i < ps->num_ports; i++)
  89. REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0xff);
  90. /* Clear all trunk mappings. */
  91. for (i = 0; i < 16; i++)
  92. REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));
  93. /* Disable ingress rate limiting by resetting all ingress
  94. * rate limit registers to their initial state.
  95. */
  96. for (i = 0; i < 6; i++)
  97. REG_WRITE(REG_GLOBAL2, 0x09, 0x9000 | (i << 8));
  98. /* Initialise cross-chip port VLAN table to reset defaults. */
  99. REG_WRITE(REG_GLOBAL2, 0x0b, 0x9000);
  100. /* Clear the priority override table. */
  101. for (i = 0; i < 16; i++)
  102. REG_WRITE(REG_GLOBAL2, 0x0f, 0x8000 | (i << 8));
  103. /* @@@ initialise AVB (22/23) watchdog (27) sdet (29) registers */
  104. return 0;
  105. }
  106. static int mv88e6171_setup_port(struct dsa_switch *ds, int p)
  107. {
  108. int addr = REG_PORT(p);
  109. u16 val;
  110. /* MAC Forcing register: don't force link, speed, duplex
  111. * or flow control state to any particular values on physical
  112. * ports, but force the CPU port and all DSA ports to 1000 Mb/s
  113. * full duplex.
  114. */
  115. val = REG_READ(addr, 0x01);
  116. if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
  117. REG_WRITE(addr, 0x01, val | 0x003e);
  118. else
  119. REG_WRITE(addr, 0x01, val | 0x0003);
  120. /* Do not limit the period of time that this port can be
  121. * paused for by the remote end or the period of time that
  122. * this port can pause the remote end.
  123. */
  124. REG_WRITE(addr, 0x02, 0x0000);
  125. /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
  126. * disable Header mode, enable IGMP/MLD snooping, disable VLAN
  127. * tunneling, determine priority by looking at 802.1p and IP
  128. * priority fields (IP prio has precedence), and set STP state
  129. * to Forwarding.
  130. *
  131. * If this is the CPU link, use DSA or EDSA tagging depending
  132. * on which tagging mode was configured.
  133. *
  134. * If this is a link to another switch, use DSA tagging mode.
  135. *
  136. * If this is the upstream port for this switch, enable
  137. * forwarding of unknown unicasts and multicasts.
  138. */
  139. val = 0x0433;
  140. if (dsa_is_cpu_port(ds, p)) {
  141. if (ds->dst->tag_protocol == DSA_TAG_PROTO_EDSA)
  142. val |= 0x3300;
  143. else
  144. val |= 0x0100;
  145. }
  146. if (ds->dsa_port_mask & (1 << p))
  147. val |= 0x0100;
  148. if (p == dsa_upstream_port(ds))
  149. val |= 0x000c;
  150. REG_WRITE(addr, 0x04, val);
  151. /* Port Control 2: don't force a good FCS, set the maximum
  152. * frame size to 10240 bytes, don't let the switch add or
  153. * strip 802.1q tags, don't discard tagged or untagged frames
  154. * on this port, do a destination address lookup on all
  155. * received packets as usual, disable ARP mirroring and don't
  156. * send a copy of all transmitted/received frames on this port
  157. * to the CPU.
  158. */
  159. REG_WRITE(addr, 0x08, 0x2080);
  160. /* Egress rate control: disable egress rate control. */
  161. REG_WRITE(addr, 0x09, 0x0001);
  162. /* Egress rate control 2: disable egress rate control. */
  163. REG_WRITE(addr, 0x0a, 0x0000);
  164. /* Port Association Vector: when learning source addresses
  165. * of packets, add the address to the address database using
  166. * a port bitmap that has only the bit for this port set and
  167. * the other bits clear.
  168. */
  169. REG_WRITE(addr, 0x0b, 1 << p);
  170. /* Port ATU control: disable limiting the number of address
  171. * database entries that this port is allowed to use.
  172. */
  173. REG_WRITE(addr, 0x0c, 0x0000);
  174. /* Priority Override: disable DA, SA and VTU priority override. */
  175. REG_WRITE(addr, 0x0d, 0x0000);
  176. /* Port Ethertype: use the Ethertype DSA Ethertype value. */
  177. REG_WRITE(addr, 0x0f, ETH_P_EDSA);
  178. /* Tag Remap: use an identity 802.1p prio -> switch prio
  179. * mapping.
  180. */
  181. REG_WRITE(addr, 0x18, 0x3210);
  182. /* Tag Remap 2: use an identity 802.1p prio -> switch prio
  183. * mapping.
  184. */
  185. REG_WRITE(addr, 0x19, 0x7654);
  186. return mv88e6xxx_setup_port_common(ds, p);
  187. }
  188. static int mv88e6171_setup(struct dsa_switch *ds)
  189. {
  190. struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
  191. int i;
  192. int ret;
  193. ret = mv88e6xxx_setup_common(ds);
  194. if (ret < 0)
  195. return ret;
  196. ps->num_ports = 7;
  197. ret = mv88e6xxx_switch_reset(ds, true);
  198. if (ret < 0)
  199. return ret;
  200. /* @@@ initialise vtu and atu */
  201. ret = mv88e6171_setup_global(ds);
  202. if (ret < 0)
  203. return ret;
  204. for (i = 0; i < ps->num_ports; i++) {
  205. if (!(dsa_is_cpu_port(ds, i) || ds->phys_port_mask & (1 << i)))
  206. continue;
  207. ret = mv88e6171_setup_port(ds, i);
  208. if (ret < 0)
  209. return ret;
  210. }
  211. return 0;
  212. }
  213. static int mv88e6171_get_eee(struct dsa_switch *ds, int port,
  214. struct ethtool_eee *e)
  215. {
  216. struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
  217. if (ps->id == PORT_SWITCH_ID_6172)
  218. return mv88e6xxx_get_eee(ds, port, e);
  219. return -EOPNOTSUPP;
  220. }
  221. static int mv88e6171_set_eee(struct dsa_switch *ds, int port,
  222. struct phy_device *phydev, struct ethtool_eee *e)
  223. {
  224. struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
  225. if (ps->id == PORT_SWITCH_ID_6172)
  226. return mv88e6xxx_set_eee(ds, port, phydev, e);
  227. return -EOPNOTSUPP;
  228. }
  229. struct dsa_switch_driver mv88e6171_switch_driver = {
  230. .tag_protocol = DSA_TAG_PROTO_EDSA,
  231. .priv_size = sizeof(struct mv88e6xxx_priv_state),
  232. .probe = mv88e6171_probe,
  233. .setup = mv88e6171_setup,
  234. .set_addr = mv88e6xxx_set_addr_indirect,
  235. .phy_read = mv88e6xxx_phy_read_indirect,
  236. .phy_write = mv88e6xxx_phy_write_indirect,
  237. .poll_link = mv88e6xxx_poll_link,
  238. .get_strings = mv88e6xxx_get_strings,
  239. .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
  240. .get_sset_count = mv88e6xxx_get_sset_count,
  241. .set_eee = mv88e6171_set_eee,
  242. .get_eee = mv88e6171_get_eee,
  243. #ifdef CONFIG_NET_DSA_HWMON
  244. .get_temp = mv88e6xxx_get_temp,
  245. #endif
  246. .get_regs_len = mv88e6xxx_get_regs_len,
  247. .get_regs = mv88e6xxx_get_regs,
  248. .port_join_bridge = mv88e6xxx_join_bridge,
  249. .port_leave_bridge = mv88e6xxx_leave_bridge,
  250. .port_stp_update = mv88e6xxx_port_stp_update,
  251. .fdb_add = mv88e6xxx_port_fdb_add,
  252. .fdb_del = mv88e6xxx_port_fdb_del,
  253. .fdb_getnext = mv88e6xxx_port_fdb_getnext,
  254. };
  255. MODULE_ALIAS("platform:mv88e6171");
  256. MODULE_ALIAS("platform:mv88e6172");