mv88e6123_61_65.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * net/dsa/mv88e6123_61_65.c - Marvell 88e6123/6161/6165 switch chip support
  3. * Copyright (c) 2008-2009 Marvell Semiconductor
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/jiffies.h>
  12. #include <linux/list.h>
  13. #include <linux/module.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/phy.h>
  16. #include <net/dsa.h>
  17. #include "mv88e6xxx.h"
  18. static char *mv88e6123_61_65_probe(struct device *host_dev, int sw_addr)
  19. {
  20. struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
  21. int ret;
  22. if (bus == NULL)
  23. return NULL;
  24. ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), PORT_SWITCH_ID);
  25. if (ret >= 0) {
  26. if (ret == PORT_SWITCH_ID_6123_A1)
  27. return "Marvell 88E6123 (A1)";
  28. if (ret == PORT_SWITCH_ID_6123_A2)
  29. return "Marvell 88E6123 (A2)";
  30. if ((ret & 0xfff0) == PORT_SWITCH_ID_6123)
  31. return "Marvell 88E6123";
  32. if (ret == PORT_SWITCH_ID_6161_A1)
  33. return "Marvell 88E6161 (A1)";
  34. if (ret == PORT_SWITCH_ID_6161_A2)
  35. return "Marvell 88E6161 (A2)";
  36. if ((ret & 0xfff0) == PORT_SWITCH_ID_6161)
  37. return "Marvell 88E6161";
  38. if (ret == PORT_SWITCH_ID_6165_A1)
  39. return "Marvell 88E6165 (A1)";
  40. if (ret == PORT_SWITCH_ID_6165_A2)
  41. return "Marvell 88e6165 (A2)";
  42. if ((ret & 0xfff0) == PORT_SWITCH_ID_6165)
  43. return "Marvell 88E6165";
  44. }
  45. return NULL;
  46. }
  47. static int mv88e6123_61_65_setup_global(struct dsa_switch *ds)
  48. {
  49. int ret;
  50. int i;
  51. /* Disable the PHY polling unit (since there won't be any
  52. * external PHYs to poll), don't discard packets with
  53. * excessive collisions, and mask all interrupt sources.
  54. */
  55. REG_WRITE(REG_GLOBAL, 0x04, 0x0000);
  56. /* Set the default address aging time to 5 minutes, and
  57. * enable address learn messages to be sent to all message
  58. * ports.
  59. */
  60. REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);
  61. /* Configure the priority mapping registers. */
  62. ret = mv88e6xxx_config_prio(ds);
  63. if (ret < 0)
  64. return ret;
  65. /* Configure the upstream port, and configure the upstream
  66. * port as the port to which ingress and egress monitor frames
  67. * are to be sent.
  68. */
  69. REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1110));
  70. /* Disable remote management for now, and set the switch's
  71. * DSA device number.
  72. */
  73. REG_WRITE(REG_GLOBAL, 0x1c, ds->index & 0x1f);
  74. /* Send all frames with destination addresses matching
  75. * 01:80:c2:00:00:2x to the CPU port.
  76. */
  77. REG_WRITE(REG_GLOBAL2, 0x02, 0xffff);
  78. /* Send all frames with destination addresses matching
  79. * 01:80:c2:00:00:0x to the CPU port.
  80. */
  81. REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);
  82. /* Disable the loopback filter, disable flow control
  83. * messages, disable flood broadcast override, disable
  84. * removing of provider tags, disable ATU age violation
  85. * interrupts, disable tag flow control, force flow
  86. * control priority to the highest, and send all special
  87. * multicast frames to the CPU at the highest priority.
  88. */
  89. REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);
  90. /* Program the DSA routing table. */
  91. for (i = 0; i < 32; i++) {
  92. int nexthop;
  93. nexthop = 0x1f;
  94. if (i != ds->index && i < ds->dst->pd->nr_chips)
  95. nexthop = ds->pd->rtable[i] & 0x1f;
  96. REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
  97. }
  98. /* Clear all trunk masks. */
  99. for (i = 0; i < 8; i++)
  100. REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0xff);
  101. /* Clear all trunk mappings. */
  102. for (i = 0; i < 16; i++)
  103. REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));
  104. /* Disable ingress rate limiting by resetting all ingress
  105. * rate limit registers to their initial state.
  106. */
  107. for (i = 0; i < 6; i++)
  108. REG_WRITE(REG_GLOBAL2, 0x09, 0x9000 | (i << 8));
  109. /* Initialise cross-chip port VLAN table to reset defaults. */
  110. REG_WRITE(REG_GLOBAL2, 0x0b, 0x9000);
  111. /* Clear the priority override table. */
  112. for (i = 0; i < 16; i++)
  113. REG_WRITE(REG_GLOBAL2, 0x0f, 0x8000 | (i << 8));
  114. /* @@@ initialise AVB (22/23) watchdog (27) sdet (29) registers */
  115. return 0;
  116. }
  117. static int mv88e6123_61_65_setup_port(struct dsa_switch *ds, int p)
  118. {
  119. int addr = REG_PORT(p);
  120. u16 val;
  121. /* MAC Forcing register: don't force link, speed, duplex
  122. * or flow control state to any particular values on physical
  123. * ports, but force the CPU port and all DSA ports to 1000 Mb/s
  124. * full duplex.
  125. */
  126. if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
  127. REG_WRITE(addr, 0x01, 0x003e);
  128. else
  129. REG_WRITE(addr, 0x01, 0x0003);
  130. /* Do not limit the period of time that this port can be
  131. * paused for by the remote end or the period of time that
  132. * this port can pause the remote end.
  133. */
  134. REG_WRITE(addr, 0x02, 0x0000);
  135. /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
  136. * disable Header mode, enable IGMP/MLD snooping, disable VLAN
  137. * tunneling, determine priority by looking at 802.1p and IP
  138. * priority fields (IP prio has precedence), and set STP state
  139. * to Forwarding.
  140. *
  141. * If this is the CPU link, use DSA or EDSA tagging depending
  142. * on which tagging mode was configured.
  143. *
  144. * If this is a link to another switch, use DSA tagging mode.
  145. *
  146. * If this is the upstream port for this switch, enable
  147. * forwarding of unknown unicasts and multicasts.
  148. */
  149. val = 0x0433;
  150. if (dsa_is_cpu_port(ds, p)) {
  151. if (ds->dst->tag_protocol == DSA_TAG_PROTO_EDSA)
  152. val |= 0x3300;
  153. else
  154. val |= 0x0100;
  155. }
  156. if (ds->dsa_port_mask & (1 << p))
  157. val |= 0x0100;
  158. if (p == dsa_upstream_port(ds))
  159. val |= 0x000c;
  160. REG_WRITE(addr, 0x04, val);
  161. /* Port Control 2: don't force a good FCS, set the maximum
  162. * frame size to 10240 bytes, don't let the switch add or
  163. * strip 802.1q tags, don't discard tagged or untagged frames
  164. * on this port, do a destination address lookup on all
  165. * received packets as usual, disable ARP mirroring and don't
  166. * send a copy of all transmitted/received frames on this port
  167. * to the CPU.
  168. */
  169. REG_WRITE(addr, 0x08, 0x2080);
  170. /* Egress rate control: disable egress rate control. */
  171. REG_WRITE(addr, 0x09, 0x0001);
  172. /* Egress rate control 2: disable egress rate control. */
  173. REG_WRITE(addr, 0x0a, 0x0000);
  174. /* Port Association Vector: when learning source addresses
  175. * of packets, add the address to the address database using
  176. * a port bitmap that has only the bit for this port set and
  177. * the other bits clear.
  178. */
  179. REG_WRITE(addr, 0x0b, 1 << p);
  180. /* Port ATU control: disable limiting the number of address
  181. * database entries that this port is allowed to use.
  182. */
  183. REG_WRITE(addr, 0x0c, 0x0000);
  184. /* Priority Override: disable DA, SA and VTU priority override. */
  185. REG_WRITE(addr, 0x0d, 0x0000);
  186. /* Port Ethertype: use the Ethertype DSA Ethertype value. */
  187. REG_WRITE(addr, 0x0f, ETH_P_EDSA);
  188. /* Tag Remap: use an identity 802.1p prio -> switch prio
  189. * mapping.
  190. */
  191. REG_WRITE(addr, 0x18, 0x3210);
  192. /* Tag Remap 2: use an identity 802.1p prio -> switch prio
  193. * mapping.
  194. */
  195. REG_WRITE(addr, 0x19, 0x7654);
  196. return mv88e6xxx_setup_port_common(ds, p);
  197. }
  198. static int mv88e6123_61_65_setup(struct dsa_switch *ds)
  199. {
  200. struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
  201. int i;
  202. int ret;
  203. ret = mv88e6xxx_setup_common(ds);
  204. if (ret < 0)
  205. return ret;
  206. switch (ps->id) {
  207. case PORT_SWITCH_ID_6123:
  208. ps->num_ports = 3;
  209. break;
  210. case PORT_SWITCH_ID_6161:
  211. case PORT_SWITCH_ID_6165:
  212. ps->num_ports = 6;
  213. break;
  214. default:
  215. return -ENODEV;
  216. }
  217. ret = mv88e6xxx_switch_reset(ds, false);
  218. if (ret < 0)
  219. return ret;
  220. /* @@@ initialise vtu and atu */
  221. ret = mv88e6123_61_65_setup_global(ds);
  222. if (ret < 0)
  223. return ret;
  224. for (i = 0; i < ps->num_ports; i++) {
  225. ret = mv88e6123_61_65_setup_port(ds, i);
  226. if (ret < 0)
  227. return ret;
  228. }
  229. return 0;
  230. }
  231. struct dsa_switch_driver mv88e6123_61_65_switch_driver = {
  232. .tag_protocol = DSA_TAG_PROTO_EDSA,
  233. .priv_size = sizeof(struct mv88e6xxx_priv_state),
  234. .probe = mv88e6123_61_65_probe,
  235. .setup = mv88e6123_61_65_setup,
  236. .set_addr = mv88e6xxx_set_addr_indirect,
  237. .phy_read = mv88e6xxx_phy_read,
  238. .phy_write = mv88e6xxx_phy_write,
  239. .poll_link = mv88e6xxx_poll_link,
  240. .get_strings = mv88e6xxx_get_strings,
  241. .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
  242. .get_sset_count = mv88e6xxx_get_sset_count,
  243. #ifdef CONFIG_NET_DSA_HWMON
  244. .get_temp = mv88e6xxx_get_temp,
  245. #endif
  246. .get_regs_len = mv88e6xxx_get_regs_len,
  247. .get_regs = mv88e6xxx_get_regs,
  248. };
  249. MODULE_ALIAS("platform:mv88e6123");
  250. MODULE_ALIAS("platform:mv88e6161");
  251. MODULE_ALIAS("platform:mv88e6165");