cxl.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663
  1. /*
  2. * Copyright 2014 IBM Corp.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. */
  9. #ifndef _CXL_H_
  10. #define _CXL_H_
  11. #include <linux/interrupt.h>
  12. #include <linux/semaphore.h>
  13. #include <linux/device.h>
  14. #include <linux/types.h>
  15. #include <linux/cdev.h>
  16. #include <linux/pid.h>
  17. #include <linux/io.h>
  18. #include <linux/pci.h>
  19. #include <asm/cputable.h>
  20. #include <asm/mmu.h>
  21. #include <asm/reg.h>
  22. #include <misc/cxl.h>
  23. #include <uapi/misc/cxl.h>
  24. extern uint cxl_verbose;
  25. #define CXL_TIMEOUT 5
  26. /*
  27. * Bump version each time a user API change is made, whether it is
  28. * backwards compatible ot not.
  29. */
  30. #define CXL_API_VERSION 1
  31. #define CXL_API_VERSION_COMPATIBLE 1
  32. /*
  33. * Opaque types to avoid accidentally passing registers for the wrong MMIO
  34. *
  35. * At the end of the day, I'm not married to using typedef here, but it might
  36. * (and has!) help avoid bugs like mixing up CXL_PSL_CtxTime and
  37. * CXL_PSL_CtxTime_An, or calling cxl_p1n_write instead of cxl_p1_write.
  38. *
  39. * I'm quite happy if these are changed back to #defines before upstreaming, it
  40. * should be little more than a regexp search+replace operation in this file.
  41. */
  42. typedef struct {
  43. const int x;
  44. } cxl_p1_reg_t;
  45. typedef struct {
  46. const int x;
  47. } cxl_p1n_reg_t;
  48. typedef struct {
  49. const int x;
  50. } cxl_p2n_reg_t;
  51. #define cxl_reg_off(reg) \
  52. (reg.x)
  53. /* Memory maps. Ref CXL Appendix A */
  54. /* PSL Privilege 1 Memory Map */
  55. /* Configuration and Control area */
  56. static const cxl_p1_reg_t CXL_PSL_CtxTime = {0x0000};
  57. static const cxl_p1_reg_t CXL_PSL_ErrIVTE = {0x0008};
  58. static const cxl_p1_reg_t CXL_PSL_KEY1 = {0x0010};
  59. static const cxl_p1_reg_t CXL_PSL_KEY2 = {0x0018};
  60. static const cxl_p1_reg_t CXL_PSL_Control = {0x0020};
  61. /* Downloading */
  62. static const cxl_p1_reg_t CXL_PSL_DLCNTL = {0x0060};
  63. static const cxl_p1_reg_t CXL_PSL_DLADDR = {0x0068};
  64. /* PSL Lookaside Buffer Management Area */
  65. static const cxl_p1_reg_t CXL_PSL_LBISEL = {0x0080};
  66. static const cxl_p1_reg_t CXL_PSL_SLBIE = {0x0088};
  67. static const cxl_p1_reg_t CXL_PSL_SLBIA = {0x0090};
  68. static const cxl_p1_reg_t CXL_PSL_TLBIE = {0x00A0};
  69. static const cxl_p1_reg_t CXL_PSL_TLBIA = {0x00A8};
  70. static const cxl_p1_reg_t CXL_PSL_AFUSEL = {0x00B0};
  71. /* 0x00C0:7EFF Implementation dependent area */
  72. static const cxl_p1_reg_t CXL_PSL_FIR1 = {0x0100};
  73. static const cxl_p1_reg_t CXL_PSL_FIR2 = {0x0108};
  74. static const cxl_p1_reg_t CXL_PSL_VERSION = {0x0118};
  75. static const cxl_p1_reg_t CXL_PSL_RESLCKTO = {0x0128};
  76. static const cxl_p1_reg_t CXL_PSL_FIR_CNTL = {0x0148};
  77. static const cxl_p1_reg_t CXL_PSL_DSNDCTL = {0x0150};
  78. static const cxl_p1_reg_t CXL_PSL_SNWRALLOC = {0x0158};
  79. static const cxl_p1_reg_t CXL_PSL_TRACE = {0x0170};
  80. /* 0x7F00:7FFF Reserved PCIe MSI-X Pending Bit Array area */
  81. /* 0x8000:FFFF Reserved PCIe MSI-X Table Area */
  82. /* PSL Slice Privilege 1 Memory Map */
  83. /* Configuration Area */
  84. static const cxl_p1n_reg_t CXL_PSL_SR_An = {0x00};
  85. static const cxl_p1n_reg_t CXL_PSL_LPID_An = {0x08};
  86. static const cxl_p1n_reg_t CXL_PSL_AMBAR_An = {0x10};
  87. static const cxl_p1n_reg_t CXL_PSL_SPOffset_An = {0x18};
  88. static const cxl_p1n_reg_t CXL_PSL_ID_An = {0x20};
  89. static const cxl_p1n_reg_t CXL_PSL_SERR_An = {0x28};
  90. /* Memory Management and Lookaside Buffer Management */
  91. static const cxl_p1n_reg_t CXL_PSL_SDR_An = {0x30};
  92. static const cxl_p1n_reg_t CXL_PSL_AMOR_An = {0x38};
  93. /* Pointer Area */
  94. static const cxl_p1n_reg_t CXL_HAURP_An = {0x80};
  95. static const cxl_p1n_reg_t CXL_PSL_SPAP_An = {0x88};
  96. static const cxl_p1n_reg_t CXL_PSL_LLCMD_An = {0x90};
  97. /* Control Area */
  98. static const cxl_p1n_reg_t CXL_PSL_SCNTL_An = {0xA0};
  99. static const cxl_p1n_reg_t CXL_PSL_CtxTime_An = {0xA8};
  100. static const cxl_p1n_reg_t CXL_PSL_IVTE_Offset_An = {0xB0};
  101. static const cxl_p1n_reg_t CXL_PSL_IVTE_Limit_An = {0xB8};
  102. /* 0xC0:FF Implementation Dependent Area */
  103. static const cxl_p1n_reg_t CXL_PSL_FIR_SLICE_An = {0xC0};
  104. static const cxl_p1n_reg_t CXL_AFU_DEBUG_An = {0xC8};
  105. static const cxl_p1n_reg_t CXL_PSL_APCALLOC_A = {0xD0};
  106. static const cxl_p1n_reg_t CXL_PSL_COALLOC_A = {0xD8};
  107. static const cxl_p1n_reg_t CXL_PSL_RXCTL_A = {0xE0};
  108. static const cxl_p1n_reg_t CXL_PSL_SLICE_TRACE = {0xE8};
  109. /* PSL Slice Privilege 2 Memory Map */
  110. /* Configuration and Control Area */
  111. static const cxl_p2n_reg_t CXL_PSL_PID_TID_An = {0x000};
  112. static const cxl_p2n_reg_t CXL_CSRP_An = {0x008};
  113. static const cxl_p2n_reg_t CXL_AURP0_An = {0x010};
  114. static const cxl_p2n_reg_t CXL_AURP1_An = {0x018};
  115. static const cxl_p2n_reg_t CXL_SSTP0_An = {0x020};
  116. static const cxl_p2n_reg_t CXL_SSTP1_An = {0x028};
  117. static const cxl_p2n_reg_t CXL_PSL_AMR_An = {0x030};
  118. /* Segment Lookaside Buffer Management */
  119. static const cxl_p2n_reg_t CXL_SLBIE_An = {0x040};
  120. static const cxl_p2n_reg_t CXL_SLBIA_An = {0x048};
  121. static const cxl_p2n_reg_t CXL_SLBI_Select_An = {0x050};
  122. /* Interrupt Registers */
  123. static const cxl_p2n_reg_t CXL_PSL_DSISR_An = {0x060};
  124. static const cxl_p2n_reg_t CXL_PSL_DAR_An = {0x068};
  125. static const cxl_p2n_reg_t CXL_PSL_DSR_An = {0x070};
  126. static const cxl_p2n_reg_t CXL_PSL_TFC_An = {0x078};
  127. static const cxl_p2n_reg_t CXL_PSL_PEHandle_An = {0x080};
  128. static const cxl_p2n_reg_t CXL_PSL_ErrStat_An = {0x088};
  129. /* AFU Registers */
  130. static const cxl_p2n_reg_t CXL_AFU_Cntl_An = {0x090};
  131. static const cxl_p2n_reg_t CXL_AFU_ERR_An = {0x098};
  132. /* Work Element Descriptor */
  133. static const cxl_p2n_reg_t CXL_PSL_WED_An = {0x0A0};
  134. /* 0x0C0:FFF Implementation Dependent Area */
  135. #define CXL_PSL_SPAP_Addr 0x0ffffffffffff000ULL
  136. #define CXL_PSL_SPAP_Size 0x0000000000000ff0ULL
  137. #define CXL_PSL_SPAP_Size_Shift 4
  138. #define CXL_PSL_SPAP_V 0x0000000000000001ULL
  139. /****** CXL_PSL_DLCNTL *****************************************************/
  140. #define CXL_PSL_DLCNTL_D (0x1ull << (63-28))
  141. #define CXL_PSL_DLCNTL_C (0x1ull << (63-29))
  142. #define CXL_PSL_DLCNTL_E (0x1ull << (63-30))
  143. #define CXL_PSL_DLCNTL_S (0x1ull << (63-31))
  144. #define CXL_PSL_DLCNTL_CE (CXL_PSL_DLCNTL_C | CXL_PSL_DLCNTL_E)
  145. #define CXL_PSL_DLCNTL_DCES (CXL_PSL_DLCNTL_D | CXL_PSL_DLCNTL_CE | CXL_PSL_DLCNTL_S)
  146. /****** CXL_PSL_SR_An ******************************************************/
  147. #define CXL_PSL_SR_An_SF MSR_SF /* 64bit */
  148. #define CXL_PSL_SR_An_TA (1ull << (63-1)) /* Tags active, GA1: 0 */
  149. #define CXL_PSL_SR_An_HV MSR_HV /* Hypervisor, GA1: 0 */
  150. #define CXL_PSL_SR_An_PR MSR_PR /* Problem state, GA1: 1 */
  151. #define CXL_PSL_SR_An_ISL (1ull << (63-53)) /* Ignore Segment Large Page */
  152. #define CXL_PSL_SR_An_TC (1ull << (63-54)) /* Page Table secondary hash */
  153. #define CXL_PSL_SR_An_US (1ull << (63-56)) /* User state, GA1: X */
  154. #define CXL_PSL_SR_An_SC (1ull << (63-58)) /* Segment Table secondary hash */
  155. #define CXL_PSL_SR_An_R MSR_DR /* Relocate, GA1: 1 */
  156. #define CXL_PSL_SR_An_MP (1ull << (63-62)) /* Master Process */
  157. #define CXL_PSL_SR_An_LE (1ull << (63-63)) /* Little Endian */
  158. /****** CXL_PSL_LLCMD_An ****************************************************/
  159. #define CXL_LLCMD_TERMINATE 0x0001000000000000ULL
  160. #define CXL_LLCMD_REMOVE 0x0002000000000000ULL
  161. #define CXL_LLCMD_SUSPEND 0x0003000000000000ULL
  162. #define CXL_LLCMD_RESUME 0x0004000000000000ULL
  163. #define CXL_LLCMD_ADD 0x0005000000000000ULL
  164. #define CXL_LLCMD_UPDATE 0x0006000000000000ULL
  165. #define CXL_LLCMD_HANDLE_MASK 0x000000000000ffffULL
  166. /****** CXL_PSL_ID_An ****************************************************/
  167. #define CXL_PSL_ID_An_F (1ull << (63-31))
  168. #define CXL_PSL_ID_An_L (1ull << (63-30))
  169. /****** CXL_PSL_SCNTL_An ****************************************************/
  170. #define CXL_PSL_SCNTL_An_CR (0x1ull << (63-15))
  171. /* Programming Modes: */
  172. #define CXL_PSL_SCNTL_An_PM_MASK (0xffffull << (63-31))
  173. #define CXL_PSL_SCNTL_An_PM_Shared (0x0000ull << (63-31))
  174. #define CXL_PSL_SCNTL_An_PM_OS (0x0001ull << (63-31))
  175. #define CXL_PSL_SCNTL_An_PM_Process (0x0002ull << (63-31))
  176. #define CXL_PSL_SCNTL_An_PM_AFU (0x0004ull << (63-31))
  177. #define CXL_PSL_SCNTL_An_PM_AFU_PBT (0x0104ull << (63-31))
  178. /* Purge Status (ro) */
  179. #define CXL_PSL_SCNTL_An_Ps_MASK (0x3ull << (63-39))
  180. #define CXL_PSL_SCNTL_An_Ps_Pending (0x1ull << (63-39))
  181. #define CXL_PSL_SCNTL_An_Ps_Complete (0x3ull << (63-39))
  182. /* Purge */
  183. #define CXL_PSL_SCNTL_An_Pc (0x1ull << (63-48))
  184. /* Suspend Status (ro) */
  185. #define CXL_PSL_SCNTL_An_Ss_MASK (0x3ull << (63-55))
  186. #define CXL_PSL_SCNTL_An_Ss_Pending (0x1ull << (63-55))
  187. #define CXL_PSL_SCNTL_An_Ss_Complete (0x3ull << (63-55))
  188. /* Suspend Control */
  189. #define CXL_PSL_SCNTL_An_Sc (0x1ull << (63-63))
  190. /* AFU Slice Enable Status (ro) */
  191. #define CXL_AFU_Cntl_An_ES_MASK (0x7ull << (63-2))
  192. #define CXL_AFU_Cntl_An_ES_Disabled (0x0ull << (63-2))
  193. #define CXL_AFU_Cntl_An_ES_Enabled (0x4ull << (63-2))
  194. /* AFU Slice Enable */
  195. #define CXL_AFU_Cntl_An_E (0x1ull << (63-3))
  196. /* AFU Slice Reset status (ro) */
  197. #define CXL_AFU_Cntl_An_RS_MASK (0x3ull << (63-5))
  198. #define CXL_AFU_Cntl_An_RS_Pending (0x1ull << (63-5))
  199. #define CXL_AFU_Cntl_An_RS_Complete (0x2ull << (63-5))
  200. /* AFU Slice Reset */
  201. #define CXL_AFU_Cntl_An_RA (0x1ull << (63-7))
  202. /****** CXL_SSTP0/1_An ******************************************************/
  203. /* These top bits are for the segment that CONTAINS the segment table */
  204. #define CXL_SSTP0_An_B_SHIFT SLB_VSID_SSIZE_SHIFT
  205. #define CXL_SSTP0_An_KS (1ull << (63-2))
  206. #define CXL_SSTP0_An_KP (1ull << (63-3))
  207. #define CXL_SSTP0_An_N (1ull << (63-4))
  208. #define CXL_SSTP0_An_L (1ull << (63-5))
  209. #define CXL_SSTP0_An_C (1ull << (63-6))
  210. #define CXL_SSTP0_An_TA (1ull << (63-7))
  211. #define CXL_SSTP0_An_LP_SHIFT (63-9) /* 2 Bits */
  212. /* And finally, the virtual address & size of the segment table: */
  213. #define CXL_SSTP0_An_SegTableSize_SHIFT (63-31) /* 12 Bits */
  214. #define CXL_SSTP0_An_SegTableSize_MASK \
  215. (((1ull << 12) - 1) << CXL_SSTP0_An_SegTableSize_SHIFT)
  216. #define CXL_SSTP0_An_STVA_U_MASK ((1ull << (63-49))-1)
  217. #define CXL_SSTP1_An_STVA_L_MASK (~((1ull << (63-55))-1))
  218. #define CXL_SSTP1_An_V (1ull << (63-63))
  219. /****** CXL_PSL_SLBIE_[An] **************************************************/
  220. /* write: */
  221. #define CXL_SLBIE_C PPC_BIT(36) /* Class */
  222. #define CXL_SLBIE_SS PPC_BITMASK(37, 38) /* Segment Size */
  223. #define CXL_SLBIE_SS_SHIFT PPC_BITLSHIFT(38)
  224. #define CXL_SLBIE_TA PPC_BIT(38) /* Tags Active */
  225. /* read: */
  226. #define CXL_SLBIE_MAX PPC_BITMASK(24, 31)
  227. #define CXL_SLBIE_PENDING PPC_BITMASK(56, 63)
  228. /****** Common to all CXL_TLBIA/SLBIA_[An] **********************************/
  229. #define CXL_TLB_SLB_P (1ull) /* Pending (read) */
  230. /****** Common to all CXL_TLB/SLB_IA/IE_[An] registers **********************/
  231. #define CXL_TLB_SLB_IQ_ALL (0ull) /* Inv qualifier */
  232. #define CXL_TLB_SLB_IQ_LPID (1ull) /* Inv qualifier */
  233. #define CXL_TLB_SLB_IQ_LPIDPID (3ull) /* Inv qualifier */
  234. /****** CXL_PSL_AFUSEL ******************************************************/
  235. #define CXL_PSL_AFUSEL_A (1ull << (63-55)) /* Adapter wide invalidates affect all AFUs */
  236. /****** CXL_PSL_DSISR_An ****************************************************/
  237. #define CXL_PSL_DSISR_An_DS (1ull << (63-0)) /* Segment not found */
  238. #define CXL_PSL_DSISR_An_DM (1ull << (63-1)) /* PTE not found (See also: M) or protection fault */
  239. #define CXL_PSL_DSISR_An_ST (1ull << (63-2)) /* Segment Table PTE not found */
  240. #define CXL_PSL_DSISR_An_UR (1ull << (63-3)) /* AURP PTE not found */
  241. #define CXL_PSL_DSISR_TRANS (CXL_PSL_DSISR_An_DS | CXL_PSL_DSISR_An_DM | CXL_PSL_DSISR_An_ST | CXL_PSL_DSISR_An_UR)
  242. #define CXL_PSL_DSISR_An_PE (1ull << (63-4)) /* PSL Error (implementation specific) */
  243. #define CXL_PSL_DSISR_An_AE (1ull << (63-5)) /* AFU Error */
  244. #define CXL_PSL_DSISR_An_OC (1ull << (63-6)) /* OS Context Warning */
  245. /* NOTE: Bits 32:63 are undefined if DSISR[DS] = 1 */
  246. #define CXL_PSL_DSISR_An_M DSISR_NOHPTE /* PTE not found */
  247. #define CXL_PSL_DSISR_An_P DSISR_PROTFAULT /* Storage protection violation */
  248. #define CXL_PSL_DSISR_An_A (1ull << (63-37)) /* AFU lock access to write through or cache inhibited storage */
  249. #define CXL_PSL_DSISR_An_S DSISR_ISSTORE /* Access was afu_wr or afu_zero */
  250. #define CXL_PSL_DSISR_An_K DSISR_KEYFAULT /* Access not permitted by virtual page class key protection */
  251. /****** CXL_PSL_TFC_An ******************************************************/
  252. #define CXL_PSL_TFC_An_A (1ull << (63-28)) /* Acknowledge non-translation fault */
  253. #define CXL_PSL_TFC_An_C (1ull << (63-29)) /* Continue (abort transaction) */
  254. #define CXL_PSL_TFC_An_AE (1ull << (63-30)) /* Restart PSL with address error */
  255. #define CXL_PSL_TFC_An_R (1ull << (63-31)) /* Restart PSL transaction */
  256. /* cxl_process_element->software_status */
  257. #define CXL_PE_SOFTWARE_STATE_V (1ul << (31 - 0)) /* Valid */
  258. #define CXL_PE_SOFTWARE_STATE_C (1ul << (31 - 29)) /* Complete */
  259. #define CXL_PE_SOFTWARE_STATE_S (1ul << (31 - 30)) /* Suspend */
  260. #define CXL_PE_SOFTWARE_STATE_T (1ul << (31 - 31)) /* Terminate */
  261. /****** CXL_PSL_RXCTL_An (Implementation Specific) **************************
  262. * Controls AFU Hang Pulse, which sets the timeout for the AFU to respond to
  263. * the PSL for any response (except MMIO). Timeouts will occur between 1x to 2x
  264. * of the hang pulse frequency.
  265. */
  266. #define CXL_PSL_RXCTL_AFUHP_4S 0x7000000000000000ULL
  267. /* SPA->sw_command_status */
  268. #define CXL_SPA_SW_CMD_MASK 0xffff000000000000ULL
  269. #define CXL_SPA_SW_CMD_TERMINATE 0x0001000000000000ULL
  270. #define CXL_SPA_SW_CMD_REMOVE 0x0002000000000000ULL
  271. #define CXL_SPA_SW_CMD_SUSPEND 0x0003000000000000ULL
  272. #define CXL_SPA_SW_CMD_RESUME 0x0004000000000000ULL
  273. #define CXL_SPA_SW_CMD_ADD 0x0005000000000000ULL
  274. #define CXL_SPA_SW_CMD_UPDATE 0x0006000000000000ULL
  275. #define CXL_SPA_SW_STATE_MASK 0x0000ffff00000000ULL
  276. #define CXL_SPA_SW_STATE_TERMINATED 0x0000000100000000ULL
  277. #define CXL_SPA_SW_STATE_REMOVED 0x0000000200000000ULL
  278. #define CXL_SPA_SW_STATE_SUSPENDED 0x0000000300000000ULL
  279. #define CXL_SPA_SW_STATE_RESUMED 0x0000000400000000ULL
  280. #define CXL_SPA_SW_STATE_ADDED 0x0000000500000000ULL
  281. #define CXL_SPA_SW_STATE_UPDATED 0x0000000600000000ULL
  282. #define CXL_SPA_SW_PSL_ID_MASK 0x00000000ffff0000ULL
  283. #define CXL_SPA_SW_LINK_MASK 0x000000000000ffffULL
  284. #define CXL_MAX_SLICES 4
  285. #define MAX_AFU_MMIO_REGS 3
  286. #define CXL_MODE_DEDICATED 0x1
  287. #define CXL_MODE_DIRECTED 0x2
  288. #define CXL_MODE_TIME_SLICED 0x4
  289. #define CXL_SUPPORTED_MODES (CXL_MODE_DEDICATED | CXL_MODE_DIRECTED)
  290. enum cxl_context_status {
  291. CLOSED,
  292. OPENED,
  293. STARTED
  294. };
  295. enum prefault_modes {
  296. CXL_PREFAULT_NONE,
  297. CXL_PREFAULT_WED,
  298. CXL_PREFAULT_ALL,
  299. };
  300. struct cxl_sste {
  301. __be64 esid_data;
  302. __be64 vsid_data;
  303. };
  304. #define to_cxl_adapter(d) container_of(d, struct cxl, dev)
  305. #define to_cxl_afu(d) container_of(d, struct cxl_afu, dev)
  306. struct cxl_afu {
  307. irq_hw_number_t psl_hwirq;
  308. irq_hw_number_t serr_hwirq;
  309. char *err_irq_name;
  310. char *psl_irq_name;
  311. unsigned int serr_virq;
  312. void __iomem *p1n_mmio;
  313. void __iomem *p2n_mmio;
  314. phys_addr_t psn_phys;
  315. u64 pp_offset;
  316. u64 pp_size;
  317. void __iomem *afu_desc_mmio;
  318. struct cxl *adapter;
  319. struct device dev;
  320. struct cdev afu_cdev_s, afu_cdev_m, afu_cdev_d;
  321. struct device *chardev_s, *chardev_m, *chardev_d;
  322. struct idr contexts_idr;
  323. struct dentry *debugfs;
  324. struct mutex contexts_lock;
  325. struct mutex spa_mutex;
  326. spinlock_t afu_cntl_lock;
  327. /*
  328. * Only the first part of the SPA is used for the process element
  329. * linked list. The only other part that software needs to worry about
  330. * is sw_command_status, which we store a separate pointer to.
  331. * Everything else in the SPA is only used by hardware
  332. */
  333. struct cxl_process_element *spa;
  334. __be64 *sw_command_status;
  335. unsigned int spa_size;
  336. int spa_order;
  337. int spa_max_procs;
  338. unsigned int psl_virq;
  339. int pp_irqs;
  340. int irqs_max;
  341. int num_procs;
  342. int max_procs_virtualised;
  343. int slice;
  344. int modes_supported;
  345. int current_mode;
  346. int crs_num;
  347. u64 crs_len;
  348. u64 crs_offset;
  349. struct list_head crs;
  350. enum prefault_modes prefault_mode;
  351. bool psa;
  352. bool pp_psa;
  353. bool enabled;
  354. };
  355. struct cxl_irq_name {
  356. struct list_head list;
  357. char *name;
  358. };
  359. /*
  360. * This is a cxl context. If the PSL is in dedicated mode, there will be one
  361. * of these per AFU. If in AFU directed there can be lots of these.
  362. */
  363. struct cxl_context {
  364. struct cxl_afu *afu;
  365. /* Problem state MMIO */
  366. phys_addr_t psn_phys;
  367. u64 psn_size;
  368. /* Used to unmap any mmaps when force detaching */
  369. struct address_space *mapping;
  370. struct mutex mapping_lock;
  371. spinlock_t sste_lock; /* Protects segment table entries */
  372. struct cxl_sste *sstp;
  373. u64 sstp0, sstp1;
  374. unsigned int sst_size, sst_lru;
  375. wait_queue_head_t wq;
  376. struct pid *pid;
  377. spinlock_t lock; /* Protects pending_irq_mask, pending_fault and fault_addr */
  378. /* Only used in PR mode */
  379. u64 process_token;
  380. unsigned long *irq_bitmap; /* Accessed from IRQ context */
  381. struct cxl_irq_ranges irqs;
  382. struct list_head irq_names;
  383. u64 fault_addr;
  384. u64 fault_dsisr;
  385. u64 afu_err;
  386. /*
  387. * This status and it's lock pretects start and detach context
  388. * from racing. It also prevents detach from racing with
  389. * itself
  390. */
  391. enum cxl_context_status status;
  392. struct mutex status_mutex;
  393. /* XXX: Is it possible to need multiple work items at once? */
  394. struct work_struct fault_work;
  395. u64 dsisr;
  396. u64 dar;
  397. struct cxl_process_element *elem;
  398. int pe; /* process element handle */
  399. u32 irq_count;
  400. bool pe_inserted;
  401. bool master;
  402. bool kernel;
  403. bool pending_irq;
  404. bool pending_fault;
  405. bool pending_afu_err;
  406. };
  407. struct cxl {
  408. void __iomem *p1_mmio;
  409. void __iomem *p2_mmio;
  410. irq_hw_number_t err_hwirq;
  411. unsigned int err_virq;
  412. spinlock_t afu_list_lock;
  413. struct cxl_afu *afu[CXL_MAX_SLICES];
  414. struct device dev;
  415. struct dentry *trace;
  416. struct dentry *psl_err_chk;
  417. struct dentry *debugfs;
  418. char *irq_name;
  419. struct bin_attribute cxl_attr;
  420. int adapter_num;
  421. int user_irqs;
  422. u64 afu_desc_off;
  423. u64 afu_desc_size;
  424. u64 ps_off;
  425. u64 ps_size;
  426. u16 psl_rev;
  427. u16 base_image;
  428. u8 vsec_status;
  429. u8 caia_major;
  430. u8 caia_minor;
  431. u8 slices;
  432. bool user_image_loaded;
  433. bool perst_loads_image;
  434. bool perst_select_user;
  435. };
  436. int cxl_alloc_one_irq(struct cxl *adapter);
  437. void cxl_release_one_irq(struct cxl *adapter, int hwirq);
  438. int cxl_alloc_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter, unsigned int num);
  439. void cxl_release_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter);
  440. int cxl_setup_irq(struct cxl *adapter, unsigned int hwirq, unsigned int virq);
  441. int cxl_update_image_control(struct cxl *adapter);
  442. int cxl_reset(struct cxl *adapter);
  443. /* common == phyp + powernv */
  444. struct cxl_process_element_common {
  445. __be32 tid;
  446. __be32 pid;
  447. __be64 csrp;
  448. __be64 aurp0;
  449. __be64 aurp1;
  450. __be64 sstp0;
  451. __be64 sstp1;
  452. __be64 amr;
  453. u8 reserved3[4];
  454. __be64 wed;
  455. } __packed;
  456. /* just powernv */
  457. struct cxl_process_element {
  458. __be64 sr;
  459. __be64 SPOffset;
  460. __be64 sdr;
  461. __be64 haurp;
  462. __be32 ctxtime;
  463. __be16 ivte_offsets[4];
  464. __be16 ivte_ranges[4];
  465. __be32 lpid;
  466. struct cxl_process_element_common common;
  467. __be32 software_state;
  468. } __packed;
  469. static inline void __iomem *_cxl_p1_addr(struct cxl *cxl, cxl_p1_reg_t reg)
  470. {
  471. WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
  472. return cxl->p1_mmio + cxl_reg_off(reg);
  473. }
  474. #define cxl_p1_write(cxl, reg, val) \
  475. out_be64(_cxl_p1_addr(cxl, reg), val)
  476. #define cxl_p1_read(cxl, reg) \
  477. in_be64(_cxl_p1_addr(cxl, reg))
  478. static inline void __iomem *_cxl_p1n_addr(struct cxl_afu *afu, cxl_p1n_reg_t reg)
  479. {
  480. WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
  481. return afu->p1n_mmio + cxl_reg_off(reg);
  482. }
  483. #define cxl_p1n_write(afu, reg, val) \
  484. out_be64(_cxl_p1n_addr(afu, reg), val)
  485. #define cxl_p1n_read(afu, reg) \
  486. in_be64(_cxl_p1n_addr(afu, reg))
  487. static inline void __iomem *_cxl_p2n_addr(struct cxl_afu *afu, cxl_p2n_reg_t reg)
  488. {
  489. return afu->p2n_mmio + cxl_reg_off(reg);
  490. }
  491. #define cxl_p2n_write(afu, reg, val) \
  492. out_be64(_cxl_p2n_addr(afu, reg), val)
  493. #define cxl_p2n_read(afu, reg) \
  494. in_be64(_cxl_p2n_addr(afu, reg))
  495. #define cxl_afu_cr_read64(afu, cr, off) \
  496. in_le64((afu)->afu_desc_mmio + (afu)->crs_offset + ((cr) * (afu)->crs_len) + (off))
  497. #define cxl_afu_cr_read32(afu, cr, off) \
  498. in_le32((afu)->afu_desc_mmio + (afu)->crs_offset + ((cr) * (afu)->crs_len) + (off))
  499. u16 cxl_afu_cr_read16(struct cxl_afu *afu, int cr, u64 off);
  500. u8 cxl_afu_cr_read8(struct cxl_afu *afu, int cr, u64 off);
  501. struct cxl_calls {
  502. void (*cxl_slbia)(struct mm_struct *mm);
  503. struct module *owner;
  504. };
  505. int register_cxl_calls(struct cxl_calls *calls);
  506. void unregister_cxl_calls(struct cxl_calls *calls);
  507. int cxl_alloc_adapter_nr(struct cxl *adapter);
  508. void cxl_remove_adapter_nr(struct cxl *adapter);
  509. int cxl_file_init(void);
  510. void cxl_file_exit(void);
  511. int cxl_register_adapter(struct cxl *adapter);
  512. int cxl_register_afu(struct cxl_afu *afu);
  513. int cxl_chardev_d_afu_add(struct cxl_afu *afu);
  514. int cxl_chardev_m_afu_add(struct cxl_afu *afu);
  515. int cxl_chardev_s_afu_add(struct cxl_afu *afu);
  516. void cxl_chardev_afu_remove(struct cxl_afu *afu);
  517. void cxl_context_detach_all(struct cxl_afu *afu);
  518. void cxl_context_free(struct cxl_context *ctx);
  519. void cxl_context_detach(struct cxl_context *ctx);
  520. int cxl_sysfs_adapter_add(struct cxl *adapter);
  521. void cxl_sysfs_adapter_remove(struct cxl *adapter);
  522. int cxl_sysfs_afu_add(struct cxl_afu *afu);
  523. void cxl_sysfs_afu_remove(struct cxl_afu *afu);
  524. int cxl_sysfs_afu_m_add(struct cxl_afu *afu);
  525. void cxl_sysfs_afu_m_remove(struct cxl_afu *afu);
  526. int cxl_afu_activate_mode(struct cxl_afu *afu, int mode);
  527. int _cxl_afu_deactivate_mode(struct cxl_afu *afu, int mode);
  528. int cxl_afu_deactivate_mode(struct cxl_afu *afu);
  529. int cxl_afu_select_best_mode(struct cxl_afu *afu);
  530. int cxl_register_psl_irq(struct cxl_afu *afu);
  531. void cxl_release_psl_irq(struct cxl_afu *afu);
  532. int cxl_register_psl_err_irq(struct cxl *adapter);
  533. void cxl_release_psl_err_irq(struct cxl *adapter);
  534. int cxl_register_serr_irq(struct cxl_afu *afu);
  535. void cxl_release_serr_irq(struct cxl_afu *afu);
  536. int afu_register_irqs(struct cxl_context *ctx, u32 count);
  537. void afu_release_irqs(struct cxl_context *ctx);
  538. irqreturn_t cxl_slice_irq_err(int irq, void *data);
  539. int cxl_debugfs_init(void);
  540. void cxl_debugfs_exit(void);
  541. int cxl_debugfs_adapter_add(struct cxl *adapter);
  542. void cxl_debugfs_adapter_remove(struct cxl *adapter);
  543. int cxl_debugfs_afu_add(struct cxl_afu *afu);
  544. void cxl_debugfs_afu_remove(struct cxl_afu *afu);
  545. void cxl_handle_fault(struct work_struct *work);
  546. void cxl_prefault(struct cxl_context *ctx, u64 wed);
  547. struct cxl *get_cxl_adapter(int num);
  548. int cxl_alloc_sst(struct cxl_context *ctx);
  549. void init_cxl_native(void);
  550. struct cxl_context *cxl_context_alloc(void);
  551. int cxl_context_init(struct cxl_context *ctx, struct cxl_afu *afu, bool master,
  552. struct address_space *mapping);
  553. void cxl_context_free(struct cxl_context *ctx);
  554. int cxl_context_iomap(struct cxl_context *ctx, struct vm_area_struct *vma);
  555. /* This matches the layout of the H_COLLECT_CA_INT_INFO retbuf */
  556. struct cxl_irq_info {
  557. u64 dsisr;
  558. u64 dar;
  559. u64 dsr;
  560. u32 pid;
  561. u32 tid;
  562. u64 afu_err;
  563. u64 errstat;
  564. u64 padding[3]; /* to match the expected retbuf size for plpar_hcall9 */
  565. };
  566. int cxl_attach_process(struct cxl_context *ctx, bool kernel, u64 wed,
  567. u64 amr);
  568. int cxl_detach_process(struct cxl_context *ctx);
  569. int cxl_get_irq(struct cxl_afu *afu, struct cxl_irq_info *info);
  570. int cxl_ack_irq(struct cxl_context *ctx, u64 tfc, u64 psl_reset_mask);
  571. int cxl_check_error(struct cxl_afu *afu);
  572. int cxl_afu_slbia(struct cxl_afu *afu);
  573. int cxl_tlb_slb_invalidate(struct cxl *adapter);
  574. int cxl_afu_disable(struct cxl_afu *afu);
  575. int cxl_afu_reset(struct cxl_afu *afu);
  576. int cxl_psl_purge(struct cxl_afu *afu);
  577. void cxl_stop_trace(struct cxl *cxl);
  578. extern struct pci_driver cxl_pci_driver;
  579. #endif