mx3_camera.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271
  1. /*
  2. * V4L2 Driver for i.MX3x camera host
  3. *
  4. * Copyright (C) 2008
  5. * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/videodev2.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/clk.h>
  16. #include <linux/vmalloc.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/sched.h>
  19. #include <linux/dma/ipu-dma.h>
  20. #include <media/v4l2-common.h>
  21. #include <media/v4l2-dev.h>
  22. #include <media/videobuf2-dma-contig.h>
  23. #include <media/soc_camera.h>
  24. #include <media/soc_mediabus.h>
  25. #include <linux/platform_data/camera-mx3.h>
  26. #include <linux/platform_data/dma-imx.h>
  27. #define MX3_CAM_DRV_NAME "mx3-camera"
  28. /* CMOS Sensor Interface Registers */
  29. #define CSI_REG_START 0x60
  30. #define CSI_SENS_CONF (0x60 - CSI_REG_START)
  31. #define CSI_SENS_FRM_SIZE (0x64 - CSI_REG_START)
  32. #define CSI_ACT_FRM_SIZE (0x68 - CSI_REG_START)
  33. #define CSI_OUT_FRM_CTRL (0x6C - CSI_REG_START)
  34. #define CSI_TST_CTRL (0x70 - CSI_REG_START)
  35. #define CSI_CCIR_CODE_1 (0x74 - CSI_REG_START)
  36. #define CSI_CCIR_CODE_2 (0x78 - CSI_REG_START)
  37. #define CSI_CCIR_CODE_3 (0x7C - CSI_REG_START)
  38. #define CSI_FLASH_STROBE_1 (0x80 - CSI_REG_START)
  39. #define CSI_FLASH_STROBE_2 (0x84 - CSI_REG_START)
  40. #define CSI_SENS_CONF_VSYNC_POL_SHIFT 0
  41. #define CSI_SENS_CONF_HSYNC_POL_SHIFT 1
  42. #define CSI_SENS_CONF_DATA_POL_SHIFT 2
  43. #define CSI_SENS_CONF_PIX_CLK_POL_SHIFT 3
  44. #define CSI_SENS_CONF_SENS_PRTCL_SHIFT 4
  45. #define CSI_SENS_CONF_SENS_CLKSRC_SHIFT 7
  46. #define CSI_SENS_CONF_DATA_FMT_SHIFT 8
  47. #define CSI_SENS_CONF_DATA_WIDTH_SHIFT 10
  48. #define CSI_SENS_CONF_EXT_VSYNC_SHIFT 15
  49. #define CSI_SENS_CONF_DIVRATIO_SHIFT 16
  50. #define CSI_SENS_CONF_DATA_FMT_RGB_YUV444 (0UL << CSI_SENS_CONF_DATA_FMT_SHIFT)
  51. #define CSI_SENS_CONF_DATA_FMT_YUV422 (2UL << CSI_SENS_CONF_DATA_FMT_SHIFT)
  52. #define CSI_SENS_CONF_DATA_FMT_BAYER (3UL << CSI_SENS_CONF_DATA_FMT_SHIFT)
  53. #define MAX_VIDEO_MEM 16
  54. struct mx3_camera_buffer {
  55. /* common v4l buffer stuff -- must be first */
  56. struct vb2_buffer vb;
  57. struct list_head queue;
  58. /* One descriptot per scatterlist (per frame) */
  59. struct dma_async_tx_descriptor *txd;
  60. /* We have to "build" a scatterlist ourselves - one element per frame */
  61. struct scatterlist sg;
  62. };
  63. /**
  64. * struct mx3_camera_dev - i.MX3x camera (CSI) object
  65. * @dev: camera device, to which the coherent buffer is attached
  66. * @icd: currently attached camera sensor
  67. * @clk: pointer to clock
  68. * @base: remapped register base address
  69. * @pdata: platform data
  70. * @platform_flags: platform flags
  71. * @mclk: master clock frequency in Hz
  72. * @capture: list of capture videobuffers
  73. * @lock: protects video buffer lists
  74. * @active: active video buffer
  75. * @idmac_channel: array of pointers to IPU DMAC DMA channels
  76. * @soc_host: embedded soc_host object
  77. */
  78. struct mx3_camera_dev {
  79. /*
  80. * i.MX3x is only supposed to handle one camera on its Camera Sensor
  81. * Interface. If anyone ever builds hardware to enable more than one
  82. * camera _simultaneously_, they will have to modify this driver too
  83. */
  84. struct clk *clk;
  85. void __iomem *base;
  86. struct mx3_camera_pdata *pdata;
  87. unsigned long platform_flags;
  88. unsigned long mclk;
  89. u16 width_flags; /* max 15 bits */
  90. struct list_head capture;
  91. spinlock_t lock; /* Protects video buffer lists */
  92. struct mx3_camera_buffer *active;
  93. size_t buf_total;
  94. struct vb2_alloc_ctx *alloc_ctx;
  95. enum v4l2_field field;
  96. int sequence;
  97. /* IDMAC / dmaengine interface */
  98. struct idmac_channel *idmac_channel[1]; /* We need one channel */
  99. struct soc_camera_host soc_host;
  100. };
  101. struct dma_chan_request {
  102. struct mx3_camera_dev *mx3_cam;
  103. enum ipu_channel id;
  104. };
  105. static u32 csi_reg_read(struct mx3_camera_dev *mx3, off_t reg)
  106. {
  107. return __raw_readl(mx3->base + reg);
  108. }
  109. static void csi_reg_write(struct mx3_camera_dev *mx3, u32 value, off_t reg)
  110. {
  111. __raw_writel(value, mx3->base + reg);
  112. }
  113. static struct mx3_camera_buffer *to_mx3_vb(struct vb2_buffer *vb)
  114. {
  115. return container_of(vb, struct mx3_camera_buffer, vb);
  116. }
  117. /* Called from the IPU IDMAC ISR */
  118. static void mx3_cam_dma_done(void *arg)
  119. {
  120. struct idmac_tx_desc *desc = to_tx_desc(arg);
  121. struct dma_chan *chan = desc->txd.chan;
  122. struct idmac_channel *ichannel = to_idmac_chan(chan);
  123. struct mx3_camera_dev *mx3_cam = ichannel->client;
  124. dev_dbg(chan->device->dev, "callback cookie %d, active DMA 0x%08x\n",
  125. desc->txd.cookie, mx3_cam->active ? sg_dma_address(&mx3_cam->active->sg) : 0);
  126. spin_lock(&mx3_cam->lock);
  127. if (mx3_cam->active) {
  128. struct vb2_buffer *vb = &mx3_cam->active->vb;
  129. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  130. list_del_init(&buf->queue);
  131. v4l2_get_timestamp(&vb->v4l2_buf.timestamp);
  132. vb->v4l2_buf.field = mx3_cam->field;
  133. vb->v4l2_buf.sequence = mx3_cam->sequence++;
  134. vb2_buffer_done(vb, VB2_BUF_STATE_DONE);
  135. }
  136. if (list_empty(&mx3_cam->capture)) {
  137. mx3_cam->active = NULL;
  138. spin_unlock(&mx3_cam->lock);
  139. /*
  140. * stop capture - without further buffers IPU_CHA_BUF0_RDY will
  141. * not get updated
  142. */
  143. return;
  144. }
  145. mx3_cam->active = list_entry(mx3_cam->capture.next,
  146. struct mx3_camera_buffer, queue);
  147. spin_unlock(&mx3_cam->lock);
  148. }
  149. /*
  150. * Videobuf operations
  151. */
  152. /*
  153. * Calculate the __buffer__ (not data) size and number of buffers.
  154. */
  155. static int mx3_videobuf_setup(struct vb2_queue *vq,
  156. const struct v4l2_format *fmt,
  157. unsigned int *count, unsigned int *num_planes,
  158. unsigned int sizes[], void *alloc_ctxs[])
  159. {
  160. struct soc_camera_device *icd = soc_camera_from_vb2q(vq);
  161. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  162. struct mx3_camera_dev *mx3_cam = ici->priv;
  163. if (!mx3_cam->idmac_channel[0])
  164. return -EINVAL;
  165. if (fmt) {
  166. const struct soc_camera_format_xlate *xlate = soc_camera_xlate_by_fourcc(icd,
  167. fmt->fmt.pix.pixelformat);
  168. unsigned int bytes_per_line;
  169. int ret;
  170. if (!xlate)
  171. return -EINVAL;
  172. ret = soc_mbus_bytes_per_line(fmt->fmt.pix.width,
  173. xlate->host_fmt);
  174. if (ret < 0)
  175. return ret;
  176. bytes_per_line = max_t(u32, fmt->fmt.pix.bytesperline, ret);
  177. ret = soc_mbus_image_size(xlate->host_fmt, bytes_per_line,
  178. fmt->fmt.pix.height);
  179. if (ret < 0)
  180. return ret;
  181. sizes[0] = max_t(u32, fmt->fmt.pix.sizeimage, ret);
  182. } else {
  183. /* Called from VIDIOC_REQBUFS or in compatibility mode */
  184. sizes[0] = icd->sizeimage;
  185. }
  186. alloc_ctxs[0] = mx3_cam->alloc_ctx;
  187. if (!vq->num_buffers)
  188. mx3_cam->sequence = 0;
  189. if (!*count)
  190. *count = 2;
  191. /* If *num_planes != 0, we have already verified *count. */
  192. if (!*num_planes &&
  193. sizes[0] * *count + mx3_cam->buf_total > MAX_VIDEO_MEM * 1024 * 1024)
  194. *count = (MAX_VIDEO_MEM * 1024 * 1024 - mx3_cam->buf_total) /
  195. sizes[0];
  196. *num_planes = 1;
  197. return 0;
  198. }
  199. static enum pixel_fmt fourcc_to_ipu_pix(__u32 fourcc)
  200. {
  201. /* Add more formats as need arises and test possibilities appear... */
  202. switch (fourcc) {
  203. case V4L2_PIX_FMT_RGB24:
  204. return IPU_PIX_FMT_RGB24;
  205. case V4L2_PIX_FMT_UYVY:
  206. case V4L2_PIX_FMT_RGB565:
  207. default:
  208. return IPU_PIX_FMT_GENERIC;
  209. }
  210. }
  211. static void mx3_videobuf_queue(struct vb2_buffer *vb)
  212. {
  213. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  214. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  215. struct mx3_camera_dev *mx3_cam = ici->priv;
  216. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  217. struct scatterlist *sg = &buf->sg;
  218. struct dma_async_tx_descriptor *txd;
  219. struct idmac_channel *ichan = mx3_cam->idmac_channel[0];
  220. struct idmac_video_param *video = &ichan->params.video;
  221. const struct soc_mbus_pixelfmt *host_fmt = icd->current_fmt->host_fmt;
  222. dma_cookie_t cookie;
  223. size_t new_size;
  224. new_size = icd->sizeimage;
  225. if (vb2_plane_size(vb, 0) < new_size) {
  226. dev_err(icd->parent, "Buffer #%d too small (%lu < %zu)\n",
  227. vb->v4l2_buf.index, vb2_plane_size(vb, 0), new_size);
  228. goto error;
  229. }
  230. if (!buf->txd) {
  231. sg_dma_address(sg) = vb2_dma_contig_plane_dma_addr(vb, 0);
  232. sg_dma_len(sg) = new_size;
  233. txd = dmaengine_prep_slave_sg(
  234. &ichan->dma_chan, sg, 1, DMA_DEV_TO_MEM,
  235. DMA_PREP_INTERRUPT);
  236. if (!txd)
  237. goto error;
  238. txd->callback_param = txd;
  239. txd->callback = mx3_cam_dma_done;
  240. buf->txd = txd;
  241. } else {
  242. txd = buf->txd;
  243. }
  244. vb2_set_plane_payload(vb, 0, new_size);
  245. /* This is the configuration of one sg-element */
  246. video->out_pixel_fmt = fourcc_to_ipu_pix(host_fmt->fourcc);
  247. if (video->out_pixel_fmt == IPU_PIX_FMT_GENERIC) {
  248. /*
  249. * If the IPU DMA channel is configured to transfer generic
  250. * 8-bit data, we have to set up the geometry parameters
  251. * correctly, according to the current pixel format. The DMA
  252. * horizontal parameters in this case are expressed in bytes,
  253. * not in pixels.
  254. */
  255. video->out_width = icd->bytesperline;
  256. video->out_height = icd->user_height;
  257. video->out_stride = icd->bytesperline;
  258. } else {
  259. /*
  260. * For IPU known formats the pixel unit will be managed
  261. * successfully by the IPU code
  262. */
  263. video->out_width = icd->user_width;
  264. video->out_height = icd->user_height;
  265. video->out_stride = icd->user_width;
  266. }
  267. #ifdef DEBUG
  268. /* helps to see what DMA actually has written */
  269. if (vb2_plane_vaddr(vb, 0))
  270. memset(vb2_plane_vaddr(vb, 0), 0xaa, vb2_get_plane_payload(vb, 0));
  271. #endif
  272. spin_lock_irq(&mx3_cam->lock);
  273. list_add_tail(&buf->queue, &mx3_cam->capture);
  274. if (!mx3_cam->active)
  275. mx3_cam->active = buf;
  276. spin_unlock_irq(&mx3_cam->lock);
  277. cookie = txd->tx_submit(txd);
  278. dev_dbg(icd->parent, "Submitted cookie %d DMA 0x%08x\n",
  279. cookie, sg_dma_address(&buf->sg));
  280. if (cookie >= 0)
  281. return;
  282. spin_lock_irq(&mx3_cam->lock);
  283. /* Submit error */
  284. list_del_init(&buf->queue);
  285. if (mx3_cam->active == buf)
  286. mx3_cam->active = NULL;
  287. spin_unlock_irq(&mx3_cam->lock);
  288. error:
  289. vb2_buffer_done(vb, VB2_BUF_STATE_ERROR);
  290. }
  291. static void mx3_videobuf_release(struct vb2_buffer *vb)
  292. {
  293. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  294. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  295. struct mx3_camera_dev *mx3_cam = ici->priv;
  296. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  297. struct dma_async_tx_descriptor *txd = buf->txd;
  298. unsigned long flags;
  299. dev_dbg(icd->parent,
  300. "Release%s DMA 0x%08x, queue %sempty\n",
  301. mx3_cam->active == buf ? " active" : "", sg_dma_address(&buf->sg),
  302. list_empty(&buf->queue) ? "" : "not ");
  303. spin_lock_irqsave(&mx3_cam->lock, flags);
  304. if (mx3_cam->active == buf)
  305. mx3_cam->active = NULL;
  306. /* Doesn't hurt also if the list is empty */
  307. list_del_init(&buf->queue);
  308. if (txd) {
  309. buf->txd = NULL;
  310. if (mx3_cam->idmac_channel[0])
  311. async_tx_ack(txd);
  312. }
  313. spin_unlock_irqrestore(&mx3_cam->lock, flags);
  314. mx3_cam->buf_total -= vb2_plane_size(vb, 0);
  315. }
  316. static int mx3_videobuf_init(struct vb2_buffer *vb)
  317. {
  318. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  319. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  320. struct mx3_camera_dev *mx3_cam = ici->priv;
  321. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  322. if (!buf->txd) {
  323. /* This is for locking debugging only */
  324. INIT_LIST_HEAD(&buf->queue);
  325. sg_init_table(&buf->sg, 1);
  326. mx3_cam->buf_total += vb2_plane_size(vb, 0);
  327. }
  328. return 0;
  329. }
  330. static void mx3_stop_streaming(struct vb2_queue *q)
  331. {
  332. struct soc_camera_device *icd = soc_camera_from_vb2q(q);
  333. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  334. struct mx3_camera_dev *mx3_cam = ici->priv;
  335. struct idmac_channel *ichan = mx3_cam->idmac_channel[0];
  336. struct mx3_camera_buffer *buf, *tmp;
  337. unsigned long flags;
  338. if (ichan)
  339. dmaengine_pause(&ichan->dma_chan);
  340. spin_lock_irqsave(&mx3_cam->lock, flags);
  341. mx3_cam->active = NULL;
  342. list_for_each_entry_safe(buf, tmp, &mx3_cam->capture, queue) {
  343. list_del_init(&buf->queue);
  344. vb2_buffer_done(&buf->vb, VB2_BUF_STATE_ERROR);
  345. }
  346. spin_unlock_irqrestore(&mx3_cam->lock, flags);
  347. }
  348. static struct vb2_ops mx3_videobuf_ops = {
  349. .queue_setup = mx3_videobuf_setup,
  350. .buf_queue = mx3_videobuf_queue,
  351. .buf_cleanup = mx3_videobuf_release,
  352. .buf_init = mx3_videobuf_init,
  353. .wait_prepare = vb2_ops_wait_prepare,
  354. .wait_finish = vb2_ops_wait_finish,
  355. .stop_streaming = mx3_stop_streaming,
  356. };
  357. static int mx3_camera_init_videobuf(struct vb2_queue *q,
  358. struct soc_camera_device *icd)
  359. {
  360. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  361. q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
  362. q->io_modes = VB2_MMAP | VB2_USERPTR;
  363. q->drv_priv = icd;
  364. q->ops = &mx3_videobuf_ops;
  365. q->mem_ops = &vb2_dma_contig_memops;
  366. q->buf_struct_size = sizeof(struct mx3_camera_buffer);
  367. q->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_MONOTONIC;
  368. q->lock = &ici->host_lock;
  369. return vb2_queue_init(q);
  370. }
  371. /* First part of ipu_csi_init_interface() */
  372. static void mx3_camera_activate(struct mx3_camera_dev *mx3_cam)
  373. {
  374. u32 conf;
  375. long rate;
  376. /* Set default size: ipu_csi_set_window_size() */
  377. csi_reg_write(mx3_cam, (640 - 1) | ((480 - 1) << 16), CSI_ACT_FRM_SIZE);
  378. /* ...and position to 0:0: ipu_csi_set_window_pos() */
  379. conf = csi_reg_read(mx3_cam, CSI_OUT_FRM_CTRL) & 0xffff0000;
  380. csi_reg_write(mx3_cam, conf, CSI_OUT_FRM_CTRL);
  381. /* We use only gated clock synchronisation mode so far */
  382. conf = 0 << CSI_SENS_CONF_SENS_PRTCL_SHIFT;
  383. /* Set generic data, platform-biggest bus-width */
  384. conf |= CSI_SENS_CONF_DATA_FMT_BAYER;
  385. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_15)
  386. conf |= 3 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  387. else if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_10)
  388. conf |= 2 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  389. else if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_8)
  390. conf |= 1 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  391. else/* if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_4)*/
  392. conf |= 0 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  393. if (mx3_cam->platform_flags & MX3_CAMERA_CLK_SRC)
  394. conf |= 1 << CSI_SENS_CONF_SENS_CLKSRC_SHIFT;
  395. if (mx3_cam->platform_flags & MX3_CAMERA_EXT_VSYNC)
  396. conf |= 1 << CSI_SENS_CONF_EXT_VSYNC_SHIFT;
  397. if (mx3_cam->platform_flags & MX3_CAMERA_DP)
  398. conf |= 1 << CSI_SENS_CONF_DATA_POL_SHIFT;
  399. if (mx3_cam->platform_flags & MX3_CAMERA_PCP)
  400. conf |= 1 << CSI_SENS_CONF_PIX_CLK_POL_SHIFT;
  401. if (mx3_cam->platform_flags & MX3_CAMERA_HSP)
  402. conf |= 1 << CSI_SENS_CONF_HSYNC_POL_SHIFT;
  403. if (mx3_cam->platform_flags & MX3_CAMERA_VSP)
  404. conf |= 1 << CSI_SENS_CONF_VSYNC_POL_SHIFT;
  405. /* ipu_csi_init_interface() */
  406. csi_reg_write(mx3_cam, conf, CSI_SENS_CONF);
  407. clk_prepare_enable(mx3_cam->clk);
  408. rate = clk_round_rate(mx3_cam->clk, mx3_cam->mclk);
  409. dev_dbg(mx3_cam->soc_host.v4l2_dev.dev, "Set SENS_CONF to %x, rate %ld\n", conf, rate);
  410. if (rate)
  411. clk_set_rate(mx3_cam->clk, rate);
  412. }
  413. static int mx3_camera_add_device(struct soc_camera_device *icd)
  414. {
  415. dev_info(icd->parent, "MX3 Camera driver attached to camera %d\n",
  416. icd->devnum);
  417. return 0;
  418. }
  419. static void mx3_camera_remove_device(struct soc_camera_device *icd)
  420. {
  421. dev_info(icd->parent, "MX3 Camera driver detached from camera %d\n",
  422. icd->devnum);
  423. }
  424. /* Called with .host_lock held */
  425. static int mx3_camera_clock_start(struct soc_camera_host *ici)
  426. {
  427. struct mx3_camera_dev *mx3_cam = ici->priv;
  428. mx3_camera_activate(mx3_cam);
  429. mx3_cam->buf_total = 0;
  430. return 0;
  431. }
  432. /* Called with .host_lock held */
  433. static void mx3_camera_clock_stop(struct soc_camera_host *ici)
  434. {
  435. struct mx3_camera_dev *mx3_cam = ici->priv;
  436. struct idmac_channel **ichan = &mx3_cam->idmac_channel[0];
  437. if (*ichan) {
  438. dma_release_channel(&(*ichan)->dma_chan);
  439. *ichan = NULL;
  440. }
  441. clk_disable_unprepare(mx3_cam->clk);
  442. }
  443. static int test_platform_param(struct mx3_camera_dev *mx3_cam,
  444. unsigned char buswidth, unsigned long *flags)
  445. {
  446. /*
  447. * If requested data width is supported by the platform, use it or any
  448. * possible lower value - i.MX31 is smart enough to shift bits
  449. */
  450. if (buswidth > fls(mx3_cam->width_flags))
  451. return -EINVAL;
  452. /*
  453. * Platform specified synchronization and pixel clock polarities are
  454. * only a recommendation and are only used during probing. MX3x
  455. * camera interface only works in master mode, i.e., uses HSYNC and
  456. * VSYNC signals from the sensor
  457. */
  458. *flags = V4L2_MBUS_MASTER |
  459. V4L2_MBUS_HSYNC_ACTIVE_HIGH |
  460. V4L2_MBUS_HSYNC_ACTIVE_LOW |
  461. V4L2_MBUS_VSYNC_ACTIVE_HIGH |
  462. V4L2_MBUS_VSYNC_ACTIVE_LOW |
  463. V4L2_MBUS_PCLK_SAMPLE_RISING |
  464. V4L2_MBUS_PCLK_SAMPLE_FALLING |
  465. V4L2_MBUS_DATA_ACTIVE_HIGH |
  466. V4L2_MBUS_DATA_ACTIVE_LOW;
  467. return 0;
  468. }
  469. static int mx3_camera_try_bus_param(struct soc_camera_device *icd,
  470. const unsigned int depth)
  471. {
  472. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  473. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  474. struct mx3_camera_dev *mx3_cam = ici->priv;
  475. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  476. unsigned long bus_flags, common_flags;
  477. int ret = test_platform_param(mx3_cam, depth, &bus_flags);
  478. dev_dbg(icd->parent, "request bus width %d bit: %d\n", depth, ret);
  479. if (ret < 0)
  480. return ret;
  481. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  482. if (!ret) {
  483. common_flags = soc_mbus_config_compatible(&cfg,
  484. bus_flags);
  485. if (!common_flags) {
  486. dev_warn(icd->parent,
  487. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  488. cfg.flags, bus_flags);
  489. return -EINVAL;
  490. }
  491. } else if (ret != -ENOIOCTLCMD) {
  492. return ret;
  493. }
  494. return 0;
  495. }
  496. static bool chan_filter(struct dma_chan *chan, void *arg)
  497. {
  498. struct dma_chan_request *rq = arg;
  499. struct mx3_camera_pdata *pdata;
  500. if (!imx_dma_is_ipu(chan))
  501. return false;
  502. if (!rq)
  503. return false;
  504. pdata = rq->mx3_cam->soc_host.v4l2_dev.dev->platform_data;
  505. return rq->id == chan->chan_id &&
  506. pdata->dma_dev == chan->device->dev;
  507. }
  508. static const struct soc_mbus_pixelfmt mx3_camera_formats[] = {
  509. {
  510. .fourcc = V4L2_PIX_FMT_SBGGR8,
  511. .name = "Bayer BGGR (sRGB) 8 bit",
  512. .bits_per_sample = 8,
  513. .packing = SOC_MBUS_PACKING_NONE,
  514. .order = SOC_MBUS_ORDER_LE,
  515. .layout = SOC_MBUS_LAYOUT_PACKED,
  516. }, {
  517. .fourcc = V4L2_PIX_FMT_GREY,
  518. .name = "Monochrome 8 bit",
  519. .bits_per_sample = 8,
  520. .packing = SOC_MBUS_PACKING_NONE,
  521. .order = SOC_MBUS_ORDER_LE,
  522. .layout = SOC_MBUS_LAYOUT_PACKED,
  523. },
  524. };
  525. /* This will be corrected as we get more formats */
  526. static bool mx3_camera_packing_supported(const struct soc_mbus_pixelfmt *fmt)
  527. {
  528. return fmt->packing == SOC_MBUS_PACKING_NONE ||
  529. (fmt->bits_per_sample == 8 &&
  530. fmt->packing == SOC_MBUS_PACKING_2X8_PADHI) ||
  531. (fmt->bits_per_sample > 8 &&
  532. fmt->packing == SOC_MBUS_PACKING_EXTEND16);
  533. }
  534. static int mx3_camera_get_formats(struct soc_camera_device *icd, unsigned int idx,
  535. struct soc_camera_format_xlate *xlate)
  536. {
  537. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  538. struct device *dev = icd->parent;
  539. int formats = 0, ret;
  540. u32 code;
  541. const struct soc_mbus_pixelfmt *fmt;
  542. ret = v4l2_subdev_call(sd, video, enum_mbus_fmt, idx, &code);
  543. if (ret < 0)
  544. /* No more formats */
  545. return 0;
  546. fmt = soc_mbus_get_fmtdesc(code);
  547. if (!fmt) {
  548. dev_warn(icd->parent,
  549. "Unsupported format code #%u: 0x%x\n", idx, code);
  550. return 0;
  551. }
  552. /* This also checks support for the requested bits-per-sample */
  553. ret = mx3_camera_try_bus_param(icd, fmt->bits_per_sample);
  554. if (ret < 0)
  555. return 0;
  556. switch (code) {
  557. case MEDIA_BUS_FMT_SBGGR10_1X10:
  558. formats++;
  559. if (xlate) {
  560. xlate->host_fmt = &mx3_camera_formats[0];
  561. xlate->code = code;
  562. xlate++;
  563. dev_dbg(dev, "Providing format %s using code 0x%x\n",
  564. mx3_camera_formats[0].name, code);
  565. }
  566. break;
  567. case MEDIA_BUS_FMT_Y10_1X10:
  568. formats++;
  569. if (xlate) {
  570. xlate->host_fmt = &mx3_camera_formats[1];
  571. xlate->code = code;
  572. xlate++;
  573. dev_dbg(dev, "Providing format %s using code 0x%x\n",
  574. mx3_camera_formats[1].name, code);
  575. }
  576. break;
  577. default:
  578. if (!mx3_camera_packing_supported(fmt))
  579. return 0;
  580. }
  581. /* Generic pass-through */
  582. formats++;
  583. if (xlate) {
  584. xlate->host_fmt = fmt;
  585. xlate->code = code;
  586. dev_dbg(dev, "Providing format %c%c%c%c in pass-through mode\n",
  587. (fmt->fourcc >> (0*8)) & 0xFF,
  588. (fmt->fourcc >> (1*8)) & 0xFF,
  589. (fmt->fourcc >> (2*8)) & 0xFF,
  590. (fmt->fourcc >> (3*8)) & 0xFF);
  591. xlate++;
  592. }
  593. return formats;
  594. }
  595. static void configure_geometry(struct mx3_camera_dev *mx3_cam,
  596. unsigned int width, unsigned int height,
  597. const struct soc_mbus_pixelfmt *fmt)
  598. {
  599. u32 ctrl, width_field, height_field;
  600. if (fourcc_to_ipu_pix(fmt->fourcc) == IPU_PIX_FMT_GENERIC) {
  601. /*
  602. * As the CSI will be configured to output BAYER, here
  603. * the width parameter count the number of samples to
  604. * capture to complete the whole image width.
  605. */
  606. unsigned int num, den;
  607. int ret = soc_mbus_samples_per_pixel(fmt, &num, &den);
  608. BUG_ON(ret < 0);
  609. width = width * num / den;
  610. }
  611. /* Setup frame size - this cannot be changed on-the-fly... */
  612. width_field = width - 1;
  613. height_field = height - 1;
  614. csi_reg_write(mx3_cam, width_field | (height_field << 16), CSI_SENS_FRM_SIZE);
  615. csi_reg_write(mx3_cam, width_field << 16, CSI_FLASH_STROBE_1);
  616. csi_reg_write(mx3_cam, (height_field << 16) | 0x22, CSI_FLASH_STROBE_2);
  617. csi_reg_write(mx3_cam, width_field | (height_field << 16), CSI_ACT_FRM_SIZE);
  618. /* ...and position */
  619. ctrl = csi_reg_read(mx3_cam, CSI_OUT_FRM_CTRL) & 0xffff0000;
  620. /* Sensor does the cropping */
  621. csi_reg_write(mx3_cam, ctrl | 0 | (0 << 8), CSI_OUT_FRM_CTRL);
  622. }
  623. static int acquire_dma_channel(struct mx3_camera_dev *mx3_cam)
  624. {
  625. dma_cap_mask_t mask;
  626. struct dma_chan *chan;
  627. struct idmac_channel **ichan = &mx3_cam->idmac_channel[0];
  628. /* We have to use IDMAC_IC_7 for Bayer / generic data */
  629. struct dma_chan_request rq = {.mx3_cam = mx3_cam,
  630. .id = IDMAC_IC_7};
  631. dma_cap_zero(mask);
  632. dma_cap_set(DMA_SLAVE, mask);
  633. dma_cap_set(DMA_PRIVATE, mask);
  634. chan = dma_request_channel(mask, chan_filter, &rq);
  635. if (!chan)
  636. return -EBUSY;
  637. *ichan = to_idmac_chan(chan);
  638. (*ichan)->client = mx3_cam;
  639. return 0;
  640. }
  641. /*
  642. * FIXME: learn to use stride != width, then we can keep stride properly aligned
  643. * and support arbitrary (even) widths.
  644. */
  645. static inline void stride_align(__u32 *width)
  646. {
  647. if (ALIGN(*width, 8) < 4096)
  648. *width = ALIGN(*width, 8);
  649. else
  650. *width = *width & ~7;
  651. }
  652. /*
  653. * As long as we don't implement host-side cropping and scaling, we can use
  654. * default g_crop and cropcap from soc_camera.c
  655. */
  656. static int mx3_camera_set_crop(struct soc_camera_device *icd,
  657. const struct v4l2_crop *a)
  658. {
  659. struct v4l2_crop a_writable = *a;
  660. struct v4l2_rect *rect = &a_writable.c;
  661. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  662. struct mx3_camera_dev *mx3_cam = ici->priv;
  663. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  664. struct v4l2_mbus_framefmt mf;
  665. int ret;
  666. soc_camera_limit_side(&rect->left, &rect->width, 0, 2, 4096);
  667. soc_camera_limit_side(&rect->top, &rect->height, 0, 2, 4096);
  668. ret = v4l2_subdev_call(sd, video, s_crop, a);
  669. if (ret < 0)
  670. return ret;
  671. /* The capture device might have changed its output sizes */
  672. ret = v4l2_subdev_call(sd, video, g_mbus_fmt, &mf);
  673. if (ret < 0)
  674. return ret;
  675. if (mf.code != icd->current_fmt->code)
  676. return -EINVAL;
  677. if (mf.width & 7) {
  678. /* Ouch! We can only handle 8-byte aligned width... */
  679. stride_align(&mf.width);
  680. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  681. if (ret < 0)
  682. return ret;
  683. }
  684. if (mf.width != icd->user_width || mf.height != icd->user_height)
  685. configure_geometry(mx3_cam, mf.width, mf.height,
  686. icd->current_fmt->host_fmt);
  687. dev_dbg(icd->parent, "Sensor cropped %dx%d\n",
  688. mf.width, mf.height);
  689. icd->user_width = mf.width;
  690. icd->user_height = mf.height;
  691. return ret;
  692. }
  693. static int mx3_camera_set_fmt(struct soc_camera_device *icd,
  694. struct v4l2_format *f)
  695. {
  696. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  697. struct mx3_camera_dev *mx3_cam = ici->priv;
  698. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  699. const struct soc_camera_format_xlate *xlate;
  700. struct v4l2_pix_format *pix = &f->fmt.pix;
  701. struct v4l2_mbus_framefmt mf;
  702. int ret;
  703. xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
  704. if (!xlate) {
  705. dev_warn(icd->parent, "Format %x not found\n",
  706. pix->pixelformat);
  707. return -EINVAL;
  708. }
  709. stride_align(&pix->width);
  710. dev_dbg(icd->parent, "Set format %dx%d\n", pix->width, pix->height);
  711. /*
  712. * Might have to perform a complete interface initialisation like in
  713. * ipu_csi_init_interface() in mxc_v4l2_s_param(). Also consider
  714. * mxc_v4l2_s_fmt()
  715. */
  716. configure_geometry(mx3_cam, pix->width, pix->height, xlate->host_fmt);
  717. mf.width = pix->width;
  718. mf.height = pix->height;
  719. mf.field = pix->field;
  720. mf.colorspace = pix->colorspace;
  721. mf.code = xlate->code;
  722. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  723. if (ret < 0)
  724. return ret;
  725. if (mf.code != xlate->code)
  726. return -EINVAL;
  727. if (!mx3_cam->idmac_channel[0]) {
  728. ret = acquire_dma_channel(mx3_cam);
  729. if (ret < 0)
  730. return ret;
  731. }
  732. pix->width = mf.width;
  733. pix->height = mf.height;
  734. pix->field = mf.field;
  735. mx3_cam->field = mf.field;
  736. pix->colorspace = mf.colorspace;
  737. icd->current_fmt = xlate;
  738. dev_dbg(icd->parent, "Sensor set %dx%d\n", pix->width, pix->height);
  739. return ret;
  740. }
  741. static int mx3_camera_try_fmt(struct soc_camera_device *icd,
  742. struct v4l2_format *f)
  743. {
  744. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  745. const struct soc_camera_format_xlate *xlate;
  746. struct v4l2_pix_format *pix = &f->fmt.pix;
  747. struct v4l2_mbus_framefmt mf;
  748. __u32 pixfmt = pix->pixelformat;
  749. int ret;
  750. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  751. if (pixfmt && !xlate) {
  752. dev_warn(icd->parent, "Format %x not found\n", pixfmt);
  753. return -EINVAL;
  754. }
  755. /* limit to MX3 hardware capabilities */
  756. if (pix->height > 4096)
  757. pix->height = 4096;
  758. if (pix->width > 4096)
  759. pix->width = 4096;
  760. /* limit to sensor capabilities */
  761. mf.width = pix->width;
  762. mf.height = pix->height;
  763. mf.field = pix->field;
  764. mf.colorspace = pix->colorspace;
  765. mf.code = xlate->code;
  766. ret = v4l2_subdev_call(sd, video, try_mbus_fmt, &mf);
  767. if (ret < 0)
  768. return ret;
  769. pix->width = mf.width;
  770. pix->height = mf.height;
  771. pix->colorspace = mf.colorspace;
  772. switch (mf.field) {
  773. case V4L2_FIELD_ANY:
  774. pix->field = V4L2_FIELD_NONE;
  775. break;
  776. case V4L2_FIELD_NONE:
  777. break;
  778. default:
  779. dev_err(icd->parent, "Field type %d unsupported.\n",
  780. mf.field);
  781. ret = -EINVAL;
  782. }
  783. return ret;
  784. }
  785. static int mx3_camera_reqbufs(struct soc_camera_device *icd,
  786. struct v4l2_requestbuffers *p)
  787. {
  788. return 0;
  789. }
  790. static unsigned int mx3_camera_poll(struct file *file, poll_table *pt)
  791. {
  792. struct soc_camera_device *icd = file->private_data;
  793. return vb2_poll(&icd->vb2_vidq, file, pt);
  794. }
  795. static int mx3_camera_querycap(struct soc_camera_host *ici,
  796. struct v4l2_capability *cap)
  797. {
  798. /* cap->name is set by the firendly caller:-> */
  799. strlcpy(cap->card, "i.MX3x Camera", sizeof(cap->card));
  800. cap->device_caps = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
  801. cap->capabilities = cap->device_caps | V4L2_CAP_DEVICE_CAPS;
  802. return 0;
  803. }
  804. static int mx3_camera_set_bus_param(struct soc_camera_device *icd)
  805. {
  806. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  807. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  808. struct mx3_camera_dev *mx3_cam = ici->priv;
  809. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  810. u32 pixfmt = icd->current_fmt->host_fmt->fourcc;
  811. unsigned long bus_flags, common_flags;
  812. u32 dw, sens_conf;
  813. const struct soc_mbus_pixelfmt *fmt;
  814. int buswidth;
  815. int ret;
  816. const struct soc_camera_format_xlate *xlate;
  817. struct device *dev = icd->parent;
  818. fmt = soc_mbus_get_fmtdesc(icd->current_fmt->code);
  819. if (!fmt)
  820. return -EINVAL;
  821. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  822. if (!xlate) {
  823. dev_warn(dev, "Format %x not found\n", pixfmt);
  824. return -EINVAL;
  825. }
  826. buswidth = fmt->bits_per_sample;
  827. ret = test_platform_param(mx3_cam, buswidth, &bus_flags);
  828. dev_dbg(dev, "requested bus width %d bit: %d\n", buswidth, ret);
  829. if (ret < 0)
  830. return ret;
  831. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  832. if (!ret) {
  833. common_flags = soc_mbus_config_compatible(&cfg,
  834. bus_flags);
  835. if (!common_flags) {
  836. dev_warn(icd->parent,
  837. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  838. cfg.flags, bus_flags);
  839. return -EINVAL;
  840. }
  841. } else if (ret != -ENOIOCTLCMD) {
  842. return ret;
  843. } else {
  844. common_flags = bus_flags;
  845. }
  846. dev_dbg(dev, "Flags cam: 0x%x host: 0x%lx common: 0x%lx\n",
  847. cfg.flags, bus_flags, common_flags);
  848. /* Make choices, based on platform preferences */
  849. if ((common_flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) &&
  850. (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)) {
  851. if (mx3_cam->platform_flags & MX3_CAMERA_HSP)
  852. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_HIGH;
  853. else
  854. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_LOW;
  855. }
  856. if ((common_flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH) &&
  857. (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)) {
  858. if (mx3_cam->platform_flags & MX3_CAMERA_VSP)
  859. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_HIGH;
  860. else
  861. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_LOW;
  862. }
  863. if ((common_flags & V4L2_MBUS_DATA_ACTIVE_HIGH) &&
  864. (common_flags & V4L2_MBUS_DATA_ACTIVE_LOW)) {
  865. if (mx3_cam->platform_flags & MX3_CAMERA_DP)
  866. common_flags &= ~V4L2_MBUS_DATA_ACTIVE_HIGH;
  867. else
  868. common_flags &= ~V4L2_MBUS_DATA_ACTIVE_LOW;
  869. }
  870. if ((common_flags & V4L2_MBUS_PCLK_SAMPLE_RISING) &&
  871. (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)) {
  872. if (mx3_cam->platform_flags & MX3_CAMERA_PCP)
  873. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_RISING;
  874. else
  875. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_FALLING;
  876. }
  877. cfg.flags = common_flags;
  878. ret = v4l2_subdev_call(sd, video, s_mbus_config, &cfg);
  879. if (ret < 0 && ret != -ENOIOCTLCMD) {
  880. dev_dbg(dev, "camera s_mbus_config(0x%lx) returned %d\n",
  881. common_flags, ret);
  882. return ret;
  883. }
  884. /*
  885. * So far only gated clock mode is supported. Add a line
  886. * (3 << CSI_SENS_CONF_SENS_PRTCL_SHIFT) |
  887. * below and select the required mode when supporting other
  888. * synchronisation protocols.
  889. */
  890. sens_conf = csi_reg_read(mx3_cam, CSI_SENS_CONF) &
  891. ~((1 << CSI_SENS_CONF_VSYNC_POL_SHIFT) |
  892. (1 << CSI_SENS_CONF_HSYNC_POL_SHIFT) |
  893. (1 << CSI_SENS_CONF_DATA_POL_SHIFT) |
  894. (1 << CSI_SENS_CONF_PIX_CLK_POL_SHIFT) |
  895. (3 << CSI_SENS_CONF_DATA_FMT_SHIFT) |
  896. (3 << CSI_SENS_CONF_DATA_WIDTH_SHIFT));
  897. /* TODO: Support RGB and YUV formats */
  898. /* This has been set in mx3_camera_activate(), but we clear it above */
  899. sens_conf |= CSI_SENS_CONF_DATA_FMT_BAYER;
  900. if (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
  901. sens_conf |= 1 << CSI_SENS_CONF_PIX_CLK_POL_SHIFT;
  902. if (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
  903. sens_conf |= 1 << CSI_SENS_CONF_HSYNC_POL_SHIFT;
  904. if (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
  905. sens_conf |= 1 << CSI_SENS_CONF_VSYNC_POL_SHIFT;
  906. if (common_flags & V4L2_MBUS_DATA_ACTIVE_LOW)
  907. sens_conf |= 1 << CSI_SENS_CONF_DATA_POL_SHIFT;
  908. /* Just do what we're asked to do */
  909. switch (xlate->host_fmt->bits_per_sample) {
  910. case 4:
  911. dw = 0 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  912. break;
  913. case 8:
  914. dw = 1 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  915. break;
  916. case 10:
  917. dw = 2 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  918. break;
  919. default:
  920. /*
  921. * Actually it can only be 15 now, default is just to silence
  922. * compiler warnings
  923. */
  924. case 15:
  925. dw = 3 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  926. }
  927. csi_reg_write(mx3_cam, sens_conf | dw, CSI_SENS_CONF);
  928. dev_dbg(dev, "Set SENS_CONF to %x\n", sens_conf | dw);
  929. return 0;
  930. }
  931. static struct soc_camera_host_ops mx3_soc_camera_host_ops = {
  932. .owner = THIS_MODULE,
  933. .add = mx3_camera_add_device,
  934. .remove = mx3_camera_remove_device,
  935. .clock_start = mx3_camera_clock_start,
  936. .clock_stop = mx3_camera_clock_stop,
  937. .set_crop = mx3_camera_set_crop,
  938. .set_fmt = mx3_camera_set_fmt,
  939. .try_fmt = mx3_camera_try_fmt,
  940. .get_formats = mx3_camera_get_formats,
  941. .init_videobuf2 = mx3_camera_init_videobuf,
  942. .reqbufs = mx3_camera_reqbufs,
  943. .poll = mx3_camera_poll,
  944. .querycap = mx3_camera_querycap,
  945. .set_bus_param = mx3_camera_set_bus_param,
  946. };
  947. static int mx3_camera_probe(struct platform_device *pdev)
  948. {
  949. struct mx3_camera_pdata *pdata = pdev->dev.platform_data;
  950. struct mx3_camera_dev *mx3_cam;
  951. struct resource *res;
  952. void __iomem *base;
  953. int err = 0;
  954. struct soc_camera_host *soc_host;
  955. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  956. base = devm_ioremap_resource(&pdev->dev, res);
  957. if (IS_ERR(base))
  958. return PTR_ERR(base);
  959. if (!pdata)
  960. return -EINVAL;
  961. mx3_cam = devm_kzalloc(&pdev->dev, sizeof(*mx3_cam), GFP_KERNEL);
  962. if (!mx3_cam) {
  963. dev_err(&pdev->dev, "Could not allocate mx3 camera object\n");
  964. return -ENOMEM;
  965. }
  966. mx3_cam->clk = devm_clk_get(&pdev->dev, NULL);
  967. if (IS_ERR(mx3_cam->clk))
  968. return PTR_ERR(mx3_cam->clk);
  969. mx3_cam->pdata = pdata;
  970. mx3_cam->platform_flags = pdata->flags;
  971. if (!(mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_MASK)) {
  972. /*
  973. * Platform hasn't set available data widths. This is bad.
  974. * Warn and use a default.
  975. */
  976. dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
  977. "data widths, using default 8 bit\n");
  978. mx3_cam->platform_flags |= MX3_CAMERA_DATAWIDTH_8;
  979. }
  980. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_4)
  981. mx3_cam->width_flags = 1 << 3;
  982. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_8)
  983. mx3_cam->width_flags |= 1 << 7;
  984. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_10)
  985. mx3_cam->width_flags |= 1 << 9;
  986. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_15)
  987. mx3_cam->width_flags |= 1 << 14;
  988. mx3_cam->mclk = pdata->mclk_10khz * 10000;
  989. if (!mx3_cam->mclk) {
  990. dev_warn(&pdev->dev,
  991. "mclk_10khz == 0! Please, fix your platform data. "
  992. "Using default 20MHz\n");
  993. mx3_cam->mclk = 20000000;
  994. }
  995. /* list of video-buffers */
  996. INIT_LIST_HEAD(&mx3_cam->capture);
  997. spin_lock_init(&mx3_cam->lock);
  998. mx3_cam->base = base;
  999. soc_host = &mx3_cam->soc_host;
  1000. soc_host->drv_name = MX3_CAM_DRV_NAME;
  1001. soc_host->ops = &mx3_soc_camera_host_ops;
  1002. soc_host->priv = mx3_cam;
  1003. soc_host->v4l2_dev.dev = &pdev->dev;
  1004. soc_host->nr = pdev->id;
  1005. mx3_cam->alloc_ctx = vb2_dma_contig_init_ctx(&pdev->dev);
  1006. if (IS_ERR(mx3_cam->alloc_ctx))
  1007. return PTR_ERR(mx3_cam->alloc_ctx);
  1008. if (pdata->asd_sizes) {
  1009. soc_host->asd = pdata->asd;
  1010. soc_host->asd_sizes = pdata->asd_sizes;
  1011. }
  1012. err = soc_camera_host_register(soc_host);
  1013. if (err)
  1014. goto ecamhostreg;
  1015. /* IDMAC interface */
  1016. dmaengine_get();
  1017. return 0;
  1018. ecamhostreg:
  1019. vb2_dma_contig_cleanup_ctx(mx3_cam->alloc_ctx);
  1020. return err;
  1021. }
  1022. static int mx3_camera_remove(struct platform_device *pdev)
  1023. {
  1024. struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
  1025. struct mx3_camera_dev *mx3_cam = container_of(soc_host,
  1026. struct mx3_camera_dev, soc_host);
  1027. soc_camera_host_unregister(soc_host);
  1028. /*
  1029. * The channel has either not been allocated,
  1030. * or should have been released
  1031. */
  1032. if (WARN_ON(mx3_cam->idmac_channel[0]))
  1033. dma_release_channel(&mx3_cam->idmac_channel[0]->dma_chan);
  1034. vb2_dma_contig_cleanup_ctx(mx3_cam->alloc_ctx);
  1035. dmaengine_put();
  1036. return 0;
  1037. }
  1038. static struct platform_driver mx3_camera_driver = {
  1039. .driver = {
  1040. .name = MX3_CAM_DRV_NAME,
  1041. },
  1042. .probe = mx3_camera_probe,
  1043. .remove = mx3_camera_remove,
  1044. };
  1045. module_platform_driver(mx3_camera_driver);
  1046. MODULE_DESCRIPTION("i.MX3x SoC Camera Host driver");
  1047. MODULE_AUTHOR("Guennadi Liakhovetski <lg@denx.de>");
  1048. MODULE_LICENSE("GPL v2");
  1049. MODULE_VERSION("0.2.3");
  1050. MODULE_ALIAS("platform:" MX3_CAM_DRV_NAME);