io-pgtable-arm.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992
  1. /*
  2. * CPU-agnostic ARM page table allocator.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * Copyright (C) 2014 ARM Limited
  17. *
  18. * Author: Will Deacon <will.deacon@arm.com>
  19. */
  20. #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt
  21. #include <linux/iommu.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sizes.h>
  24. #include <linux/slab.h>
  25. #include <linux/types.h>
  26. #include "io-pgtable.h"
  27. #define ARM_LPAE_MAX_ADDR_BITS 48
  28. #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16
  29. #define ARM_LPAE_MAX_LEVELS 4
  30. /* Struct accessors */
  31. #define io_pgtable_to_data(x) \
  32. container_of((x), struct arm_lpae_io_pgtable, iop)
  33. #define io_pgtable_ops_to_pgtable(x) \
  34. container_of((x), struct io_pgtable, ops)
  35. #define io_pgtable_ops_to_data(x) \
  36. io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
  37. /*
  38. * For consistency with the architecture, we always consider
  39. * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0
  40. */
  41. #define ARM_LPAE_START_LVL(d) (ARM_LPAE_MAX_LEVELS - (d)->levels)
  42. /*
  43. * Calculate the right shift amount to get to the portion describing level l
  44. * in a virtual address mapped by the pagetable in d.
  45. */
  46. #define ARM_LPAE_LVL_SHIFT(l,d) \
  47. ((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1)) \
  48. * (d)->bits_per_level) + (d)->pg_shift)
  49. #define ARM_LPAE_PAGES_PER_PGD(d) \
  50. DIV_ROUND_UP((d)->pgd_size, 1UL << (d)->pg_shift)
  51. /*
  52. * Calculate the index at level l used to map virtual address a using the
  53. * pagetable in d.
  54. */
  55. #define ARM_LPAE_PGD_IDX(l,d) \
  56. ((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0)
  57. #define ARM_LPAE_LVL_IDX(a,l,d) \
  58. (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \
  59. ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
  60. /* Calculate the block/page mapping size at level l for pagetable in d. */
  61. #define ARM_LPAE_BLOCK_SIZE(l,d) \
  62. (1 << (ilog2(sizeof(arm_lpae_iopte)) + \
  63. ((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level)))
  64. /* Page table bits */
  65. #define ARM_LPAE_PTE_TYPE_SHIFT 0
  66. #define ARM_LPAE_PTE_TYPE_MASK 0x3
  67. #define ARM_LPAE_PTE_TYPE_BLOCK 1
  68. #define ARM_LPAE_PTE_TYPE_TABLE 3
  69. #define ARM_LPAE_PTE_TYPE_PAGE 3
  70. #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63)
  71. #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53)
  72. #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10)
  73. #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8)
  74. #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8)
  75. #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8)
  76. #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5)
  77. #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0)
  78. #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2)
  79. /* Ignore the contiguous bit for block splitting */
  80. #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52)
  81. #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \
  82. ARM_LPAE_PTE_ATTR_HI_MASK)
  83. /* Stage-1 PTE */
  84. #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6)
  85. #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6)
  86. #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2
  87. #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11)
  88. /* Stage-2 PTE */
  89. #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6)
  90. #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6)
  91. #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6)
  92. #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2)
  93. #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2)
  94. #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2)
  95. /* Register bits */
  96. #define ARM_32_LPAE_TCR_EAE (1 << 31)
  97. #define ARM_64_LPAE_S2_TCR_RES1 (1 << 31)
  98. #define ARM_LPAE_TCR_EPD1 (1 << 23)
  99. #define ARM_LPAE_TCR_TG0_4K (0 << 14)
  100. #define ARM_LPAE_TCR_TG0_64K (1 << 14)
  101. #define ARM_LPAE_TCR_TG0_16K (2 << 14)
  102. #define ARM_LPAE_TCR_SH0_SHIFT 12
  103. #define ARM_LPAE_TCR_SH0_MASK 0x3
  104. #define ARM_LPAE_TCR_SH_NS 0
  105. #define ARM_LPAE_TCR_SH_OS 2
  106. #define ARM_LPAE_TCR_SH_IS 3
  107. #define ARM_LPAE_TCR_ORGN0_SHIFT 10
  108. #define ARM_LPAE_TCR_IRGN0_SHIFT 8
  109. #define ARM_LPAE_TCR_RGN_MASK 0x3
  110. #define ARM_LPAE_TCR_RGN_NC 0
  111. #define ARM_LPAE_TCR_RGN_WBWA 1
  112. #define ARM_LPAE_TCR_RGN_WT 2
  113. #define ARM_LPAE_TCR_RGN_WB 3
  114. #define ARM_LPAE_TCR_SL0_SHIFT 6
  115. #define ARM_LPAE_TCR_SL0_MASK 0x3
  116. #define ARM_LPAE_TCR_T0SZ_SHIFT 0
  117. #define ARM_LPAE_TCR_SZ_MASK 0xf
  118. #define ARM_LPAE_TCR_PS_SHIFT 16
  119. #define ARM_LPAE_TCR_PS_MASK 0x7
  120. #define ARM_LPAE_TCR_IPS_SHIFT 32
  121. #define ARM_LPAE_TCR_IPS_MASK 0x7
  122. #define ARM_LPAE_TCR_PS_32_BIT 0x0ULL
  123. #define ARM_LPAE_TCR_PS_36_BIT 0x1ULL
  124. #define ARM_LPAE_TCR_PS_40_BIT 0x2ULL
  125. #define ARM_LPAE_TCR_PS_42_BIT 0x3ULL
  126. #define ARM_LPAE_TCR_PS_44_BIT 0x4ULL
  127. #define ARM_LPAE_TCR_PS_48_BIT 0x5ULL
  128. #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3)
  129. #define ARM_LPAE_MAIR_ATTR_MASK 0xff
  130. #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04
  131. #define ARM_LPAE_MAIR_ATTR_NC 0x44
  132. #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff
  133. #define ARM_LPAE_MAIR_ATTR_IDX_NC 0
  134. #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1
  135. #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2
  136. /* IOPTE accessors */
  137. #define iopte_deref(pte,d) \
  138. (__va((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1) \
  139. & ~((1ULL << (d)->pg_shift) - 1)))
  140. #define iopte_type(pte,l) \
  141. (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
  142. #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK)
  143. #define iopte_leaf(pte,l) \
  144. (l == (ARM_LPAE_MAX_LEVELS - 1) ? \
  145. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_PAGE) : \
  146. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_BLOCK))
  147. #define iopte_to_pfn(pte,d) \
  148. (((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1)) >> (d)->pg_shift)
  149. #define pfn_to_iopte(pfn,d) \
  150. (((pfn) << (d)->pg_shift) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1))
  151. struct arm_lpae_io_pgtable {
  152. struct io_pgtable iop;
  153. int levels;
  154. size_t pgd_size;
  155. unsigned long pg_shift;
  156. unsigned long bits_per_level;
  157. void *pgd;
  158. };
  159. typedef u64 arm_lpae_iopte;
  160. static bool selftest_running = false;
  161. static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
  162. unsigned long iova, phys_addr_t paddr,
  163. arm_lpae_iopte prot, int lvl,
  164. arm_lpae_iopte *ptep)
  165. {
  166. arm_lpae_iopte pte = prot;
  167. /* We require an unmap first */
  168. if (iopte_leaf(*ptep, lvl)) {
  169. WARN_ON(!selftest_running);
  170. return -EEXIST;
  171. }
  172. if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
  173. pte |= ARM_LPAE_PTE_NS;
  174. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  175. pte |= ARM_LPAE_PTE_TYPE_PAGE;
  176. else
  177. pte |= ARM_LPAE_PTE_TYPE_BLOCK;
  178. pte |= ARM_LPAE_PTE_AF | ARM_LPAE_PTE_SH_IS;
  179. pte |= pfn_to_iopte(paddr >> data->pg_shift, data);
  180. *ptep = pte;
  181. data->iop.cfg.tlb->flush_pgtable(ptep, sizeof(*ptep), data->iop.cookie);
  182. return 0;
  183. }
  184. static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
  185. phys_addr_t paddr, size_t size, arm_lpae_iopte prot,
  186. int lvl, arm_lpae_iopte *ptep)
  187. {
  188. arm_lpae_iopte *cptep, pte;
  189. void *cookie = data->iop.cookie;
  190. size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  191. /* Find our entry at the current level */
  192. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  193. /* If we can install a leaf entry at this level, then do so */
  194. if (size == block_size && (size & data->iop.cfg.pgsize_bitmap))
  195. return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep);
  196. /* We can't allocate tables at the final level */
  197. if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
  198. return -EINVAL;
  199. /* Grab a pointer to the next level */
  200. pte = *ptep;
  201. if (!pte) {
  202. cptep = alloc_pages_exact(1UL << data->pg_shift,
  203. GFP_ATOMIC | __GFP_ZERO);
  204. if (!cptep)
  205. return -ENOMEM;
  206. data->iop.cfg.tlb->flush_pgtable(cptep, 1UL << data->pg_shift,
  207. cookie);
  208. pte = __pa(cptep) | ARM_LPAE_PTE_TYPE_TABLE;
  209. if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
  210. pte |= ARM_LPAE_PTE_NSTABLE;
  211. *ptep = pte;
  212. data->iop.cfg.tlb->flush_pgtable(ptep, sizeof(*ptep), cookie);
  213. } else {
  214. cptep = iopte_deref(pte, data);
  215. }
  216. /* Rinse, repeat */
  217. return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep);
  218. }
  219. static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
  220. int prot)
  221. {
  222. arm_lpae_iopte pte;
  223. if (data->iop.fmt == ARM_64_LPAE_S1 ||
  224. data->iop.fmt == ARM_32_LPAE_S1) {
  225. pte = ARM_LPAE_PTE_AP_UNPRIV | ARM_LPAE_PTE_nG;
  226. if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
  227. pte |= ARM_LPAE_PTE_AP_RDONLY;
  228. if (prot & IOMMU_CACHE)
  229. pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
  230. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  231. } else {
  232. pte = ARM_LPAE_PTE_HAP_FAULT;
  233. if (prot & IOMMU_READ)
  234. pte |= ARM_LPAE_PTE_HAP_READ;
  235. if (prot & IOMMU_WRITE)
  236. pte |= ARM_LPAE_PTE_HAP_WRITE;
  237. if (prot & IOMMU_CACHE)
  238. pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
  239. else
  240. pte |= ARM_LPAE_PTE_MEMATTR_NC;
  241. }
  242. if (prot & IOMMU_NOEXEC)
  243. pte |= ARM_LPAE_PTE_XN;
  244. return pte;
  245. }
  246. static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova,
  247. phys_addr_t paddr, size_t size, int iommu_prot)
  248. {
  249. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  250. arm_lpae_iopte *ptep = data->pgd;
  251. int lvl = ARM_LPAE_START_LVL(data);
  252. arm_lpae_iopte prot;
  253. /* If no access, then nothing to do */
  254. if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
  255. return 0;
  256. prot = arm_lpae_prot_to_pte(data, iommu_prot);
  257. return __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep);
  258. }
  259. static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
  260. arm_lpae_iopte *ptep)
  261. {
  262. arm_lpae_iopte *start, *end;
  263. unsigned long table_size;
  264. /* Only leaf entries at the last level */
  265. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  266. return;
  267. if (lvl == ARM_LPAE_START_LVL(data))
  268. table_size = data->pgd_size;
  269. else
  270. table_size = 1UL << data->pg_shift;
  271. start = ptep;
  272. end = (void *)ptep + table_size;
  273. while (ptep != end) {
  274. arm_lpae_iopte pte = *ptep++;
  275. if (!pte || iopte_leaf(pte, lvl))
  276. continue;
  277. __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
  278. }
  279. free_pages_exact(start, table_size);
  280. }
  281. static void arm_lpae_free_pgtable(struct io_pgtable *iop)
  282. {
  283. struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
  284. __arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd);
  285. kfree(data);
  286. }
  287. static int arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
  288. unsigned long iova, size_t size,
  289. arm_lpae_iopte prot, int lvl,
  290. arm_lpae_iopte *ptep, size_t blk_size)
  291. {
  292. unsigned long blk_start, blk_end;
  293. phys_addr_t blk_paddr;
  294. arm_lpae_iopte table = 0;
  295. void *cookie = data->iop.cookie;
  296. const struct iommu_gather_ops *tlb = data->iop.cfg.tlb;
  297. blk_start = iova & ~(blk_size - 1);
  298. blk_end = blk_start + blk_size;
  299. blk_paddr = iopte_to_pfn(*ptep, data) << data->pg_shift;
  300. for (; blk_start < blk_end; blk_start += size, blk_paddr += size) {
  301. arm_lpae_iopte *tablep;
  302. /* Unmap! */
  303. if (blk_start == iova)
  304. continue;
  305. /* __arm_lpae_map expects a pointer to the start of the table */
  306. tablep = &table - ARM_LPAE_LVL_IDX(blk_start, lvl, data);
  307. if (__arm_lpae_map(data, blk_start, blk_paddr, size, prot, lvl,
  308. tablep) < 0) {
  309. if (table) {
  310. /* Free the table we allocated */
  311. tablep = iopte_deref(table, data);
  312. __arm_lpae_free_pgtable(data, lvl + 1, tablep);
  313. }
  314. return 0; /* Bytes unmapped */
  315. }
  316. }
  317. *ptep = table;
  318. tlb->flush_pgtable(ptep, sizeof(*ptep), cookie);
  319. iova &= ~(blk_size - 1);
  320. tlb->tlb_add_flush(iova, blk_size, true, cookie);
  321. return size;
  322. }
  323. static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  324. unsigned long iova, size_t size, int lvl,
  325. arm_lpae_iopte *ptep)
  326. {
  327. arm_lpae_iopte pte;
  328. const struct iommu_gather_ops *tlb = data->iop.cfg.tlb;
  329. void *cookie = data->iop.cookie;
  330. size_t blk_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  331. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  332. pte = *ptep;
  333. /* Something went horribly wrong and we ran out of page table */
  334. if (WARN_ON(!pte || (lvl == ARM_LPAE_MAX_LEVELS)))
  335. return 0;
  336. /* If the size matches this level, we're in the right place */
  337. if (size == blk_size) {
  338. *ptep = 0;
  339. tlb->flush_pgtable(ptep, sizeof(*ptep), cookie);
  340. if (!iopte_leaf(pte, lvl)) {
  341. /* Also flush any partial walks */
  342. tlb->tlb_add_flush(iova, size, false, cookie);
  343. tlb->tlb_sync(data->iop.cookie);
  344. ptep = iopte_deref(pte, data);
  345. __arm_lpae_free_pgtable(data, lvl + 1, ptep);
  346. } else {
  347. tlb->tlb_add_flush(iova, size, true, cookie);
  348. }
  349. return size;
  350. } else if (iopte_leaf(pte, lvl)) {
  351. /*
  352. * Insert a table at the next level to map the old region,
  353. * minus the part we want to unmap
  354. */
  355. return arm_lpae_split_blk_unmap(data, iova, size,
  356. iopte_prot(pte), lvl, ptep,
  357. blk_size);
  358. }
  359. /* Keep on walkin' */
  360. ptep = iopte_deref(pte, data);
  361. return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep);
  362. }
  363. static int arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova,
  364. size_t size)
  365. {
  366. size_t unmapped;
  367. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  368. struct io_pgtable *iop = &data->iop;
  369. arm_lpae_iopte *ptep = data->pgd;
  370. int lvl = ARM_LPAE_START_LVL(data);
  371. unmapped = __arm_lpae_unmap(data, iova, size, lvl, ptep);
  372. if (unmapped)
  373. iop->cfg.tlb->tlb_sync(iop->cookie);
  374. return unmapped;
  375. }
  376. static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
  377. unsigned long iova)
  378. {
  379. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  380. arm_lpae_iopte pte, *ptep = data->pgd;
  381. int lvl = ARM_LPAE_START_LVL(data);
  382. do {
  383. /* Valid IOPTE pointer? */
  384. if (!ptep)
  385. return 0;
  386. /* Grab the IOPTE we're interested in */
  387. pte = *(ptep + ARM_LPAE_LVL_IDX(iova, lvl, data));
  388. /* Valid entry? */
  389. if (!pte)
  390. return 0;
  391. /* Leaf entry? */
  392. if (iopte_leaf(pte,lvl))
  393. goto found_translation;
  394. /* Take it to the next level */
  395. ptep = iopte_deref(pte, data);
  396. } while (++lvl < ARM_LPAE_MAX_LEVELS);
  397. /* Ran out of page tables to walk */
  398. return 0;
  399. found_translation:
  400. iova &= ((1 << data->pg_shift) - 1);
  401. return ((phys_addr_t)iopte_to_pfn(pte,data) << data->pg_shift) | iova;
  402. }
  403. static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
  404. {
  405. unsigned long granule;
  406. /*
  407. * We need to restrict the supported page sizes to match the
  408. * translation regime for a particular granule. Aim to match
  409. * the CPU page size if possible, otherwise prefer smaller sizes.
  410. * While we're at it, restrict the block sizes to match the
  411. * chosen granule.
  412. */
  413. if (cfg->pgsize_bitmap & PAGE_SIZE)
  414. granule = PAGE_SIZE;
  415. else if (cfg->pgsize_bitmap & ~PAGE_MASK)
  416. granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
  417. else if (cfg->pgsize_bitmap & PAGE_MASK)
  418. granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
  419. else
  420. granule = 0;
  421. switch (granule) {
  422. case SZ_4K:
  423. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  424. break;
  425. case SZ_16K:
  426. cfg->pgsize_bitmap &= (SZ_16K | SZ_32M);
  427. break;
  428. case SZ_64K:
  429. cfg->pgsize_bitmap &= (SZ_64K | SZ_512M);
  430. break;
  431. default:
  432. cfg->pgsize_bitmap = 0;
  433. }
  434. }
  435. static struct arm_lpae_io_pgtable *
  436. arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
  437. {
  438. unsigned long va_bits, pgd_bits;
  439. struct arm_lpae_io_pgtable *data;
  440. arm_lpae_restrict_pgsizes(cfg);
  441. if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
  442. return NULL;
  443. if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
  444. return NULL;
  445. if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
  446. return NULL;
  447. data = kmalloc(sizeof(*data), GFP_KERNEL);
  448. if (!data)
  449. return NULL;
  450. data->pg_shift = __ffs(cfg->pgsize_bitmap);
  451. data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte));
  452. va_bits = cfg->ias - data->pg_shift;
  453. data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
  454. /* Calculate the actual size of our pgd (without concatenation) */
  455. pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1));
  456. data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte)));
  457. data->iop.ops = (struct io_pgtable_ops) {
  458. .map = arm_lpae_map,
  459. .unmap = arm_lpae_unmap,
  460. .iova_to_phys = arm_lpae_iova_to_phys,
  461. };
  462. return data;
  463. }
  464. static struct io_pgtable *
  465. arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  466. {
  467. u64 reg;
  468. struct arm_lpae_io_pgtable *data = arm_lpae_alloc_pgtable(cfg);
  469. if (!data)
  470. return NULL;
  471. /* TCR */
  472. reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  473. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  474. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  475. switch (1 << data->pg_shift) {
  476. case SZ_4K:
  477. reg |= ARM_LPAE_TCR_TG0_4K;
  478. break;
  479. case SZ_16K:
  480. reg |= ARM_LPAE_TCR_TG0_16K;
  481. break;
  482. case SZ_64K:
  483. reg |= ARM_LPAE_TCR_TG0_64K;
  484. break;
  485. }
  486. switch (cfg->oas) {
  487. case 32:
  488. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  489. break;
  490. case 36:
  491. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  492. break;
  493. case 40:
  494. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  495. break;
  496. case 42:
  497. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  498. break;
  499. case 44:
  500. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  501. break;
  502. case 48:
  503. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  504. break;
  505. default:
  506. goto out_free_data;
  507. }
  508. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  509. /* Disable speculative walks through TTBR1 */
  510. reg |= ARM_LPAE_TCR_EPD1;
  511. cfg->arm_lpae_s1_cfg.tcr = reg;
  512. /* MAIRs */
  513. reg = (ARM_LPAE_MAIR_ATTR_NC
  514. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
  515. (ARM_LPAE_MAIR_ATTR_WBRWA
  516. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
  517. (ARM_LPAE_MAIR_ATTR_DEVICE
  518. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
  519. cfg->arm_lpae_s1_cfg.mair[0] = reg;
  520. cfg->arm_lpae_s1_cfg.mair[1] = 0;
  521. /* Looking good; allocate a pgd */
  522. data->pgd = alloc_pages_exact(data->pgd_size, GFP_KERNEL | __GFP_ZERO);
  523. if (!data->pgd)
  524. goto out_free_data;
  525. cfg->tlb->flush_pgtable(data->pgd, data->pgd_size, cookie);
  526. /* TTBRs */
  527. cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd);
  528. cfg->arm_lpae_s1_cfg.ttbr[1] = 0;
  529. return &data->iop;
  530. out_free_data:
  531. kfree(data);
  532. return NULL;
  533. }
  534. static struct io_pgtable *
  535. arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  536. {
  537. u64 reg, sl;
  538. struct arm_lpae_io_pgtable *data = arm_lpae_alloc_pgtable(cfg);
  539. if (!data)
  540. return NULL;
  541. /*
  542. * Concatenate PGDs at level 1 if possible in order to reduce
  543. * the depth of the stage-2 walk.
  544. */
  545. if (data->levels == ARM_LPAE_MAX_LEVELS) {
  546. unsigned long pgd_pages;
  547. pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte));
  548. if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
  549. data->pgd_size = pgd_pages << data->pg_shift;
  550. data->levels--;
  551. }
  552. }
  553. /* VTCR */
  554. reg = ARM_64_LPAE_S2_TCR_RES1 |
  555. (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  556. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  557. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  558. sl = ARM_LPAE_START_LVL(data);
  559. switch (1 << data->pg_shift) {
  560. case SZ_4K:
  561. reg |= ARM_LPAE_TCR_TG0_4K;
  562. sl++; /* SL0 format is different for 4K granule size */
  563. break;
  564. case SZ_16K:
  565. reg |= ARM_LPAE_TCR_TG0_16K;
  566. break;
  567. case SZ_64K:
  568. reg |= ARM_LPAE_TCR_TG0_64K;
  569. break;
  570. }
  571. switch (cfg->oas) {
  572. case 32:
  573. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT);
  574. break;
  575. case 36:
  576. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT);
  577. break;
  578. case 40:
  579. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT);
  580. break;
  581. case 42:
  582. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT);
  583. break;
  584. case 44:
  585. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT);
  586. break;
  587. case 48:
  588. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT);
  589. break;
  590. default:
  591. goto out_free_data;
  592. }
  593. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  594. reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT;
  595. cfg->arm_lpae_s2_cfg.vtcr = reg;
  596. /* Allocate pgd pages */
  597. data->pgd = alloc_pages_exact(data->pgd_size, GFP_KERNEL | __GFP_ZERO);
  598. if (!data->pgd)
  599. goto out_free_data;
  600. cfg->tlb->flush_pgtable(data->pgd, data->pgd_size, cookie);
  601. /* VTTBR */
  602. cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
  603. return &data->iop;
  604. out_free_data:
  605. kfree(data);
  606. return NULL;
  607. }
  608. static struct io_pgtable *
  609. arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  610. {
  611. struct io_pgtable *iop;
  612. if (cfg->ias > 32 || cfg->oas > 40)
  613. return NULL;
  614. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  615. iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
  616. if (iop) {
  617. cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE;
  618. cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff;
  619. }
  620. return iop;
  621. }
  622. static struct io_pgtable *
  623. arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  624. {
  625. struct io_pgtable *iop;
  626. if (cfg->ias > 40 || cfg->oas > 40)
  627. return NULL;
  628. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  629. iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
  630. if (iop)
  631. cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff;
  632. return iop;
  633. }
  634. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
  635. .alloc = arm_64_lpae_alloc_pgtable_s1,
  636. .free = arm_lpae_free_pgtable,
  637. };
  638. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
  639. .alloc = arm_64_lpae_alloc_pgtable_s2,
  640. .free = arm_lpae_free_pgtable,
  641. };
  642. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
  643. .alloc = arm_32_lpae_alloc_pgtable_s1,
  644. .free = arm_lpae_free_pgtable,
  645. };
  646. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
  647. .alloc = arm_32_lpae_alloc_pgtable_s2,
  648. .free = arm_lpae_free_pgtable,
  649. };
  650. #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
  651. static struct io_pgtable_cfg *cfg_cookie;
  652. static void dummy_tlb_flush_all(void *cookie)
  653. {
  654. WARN_ON(cookie != cfg_cookie);
  655. }
  656. static void dummy_tlb_add_flush(unsigned long iova, size_t size, bool leaf,
  657. void *cookie)
  658. {
  659. WARN_ON(cookie != cfg_cookie);
  660. WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
  661. }
  662. static void dummy_tlb_sync(void *cookie)
  663. {
  664. WARN_ON(cookie != cfg_cookie);
  665. }
  666. static void dummy_flush_pgtable(void *ptr, size_t size, void *cookie)
  667. {
  668. WARN_ON(cookie != cfg_cookie);
  669. }
  670. static struct iommu_gather_ops dummy_tlb_ops __initdata = {
  671. .tlb_flush_all = dummy_tlb_flush_all,
  672. .tlb_add_flush = dummy_tlb_add_flush,
  673. .tlb_sync = dummy_tlb_sync,
  674. .flush_pgtable = dummy_flush_pgtable,
  675. };
  676. static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
  677. {
  678. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  679. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  680. pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
  681. cfg->pgsize_bitmap, cfg->ias);
  682. pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n",
  683. data->levels, data->pgd_size, data->pg_shift,
  684. data->bits_per_level, data->pgd);
  685. }
  686. #define __FAIL(ops, i) ({ \
  687. WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \
  688. arm_lpae_dump_ops(ops); \
  689. selftest_running = false; \
  690. -EFAULT; \
  691. })
  692. static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
  693. {
  694. static const enum io_pgtable_fmt fmts[] = {
  695. ARM_64_LPAE_S1,
  696. ARM_64_LPAE_S2,
  697. };
  698. int i, j;
  699. unsigned long iova;
  700. size_t size;
  701. struct io_pgtable_ops *ops;
  702. selftest_running = true;
  703. for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
  704. cfg_cookie = cfg;
  705. ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
  706. if (!ops) {
  707. pr_err("selftest: failed to allocate io pgtable ops\n");
  708. return -ENOMEM;
  709. }
  710. /*
  711. * Initial sanity checks.
  712. * Empty page tables shouldn't provide any translations.
  713. */
  714. if (ops->iova_to_phys(ops, 42))
  715. return __FAIL(ops, i);
  716. if (ops->iova_to_phys(ops, SZ_1G + 42))
  717. return __FAIL(ops, i);
  718. if (ops->iova_to_phys(ops, SZ_2G + 42))
  719. return __FAIL(ops, i);
  720. /*
  721. * Distinct mappings of different granule sizes.
  722. */
  723. iova = 0;
  724. j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG);
  725. while (j != BITS_PER_LONG) {
  726. size = 1UL << j;
  727. if (ops->map(ops, iova, iova, size, IOMMU_READ |
  728. IOMMU_WRITE |
  729. IOMMU_NOEXEC |
  730. IOMMU_CACHE))
  731. return __FAIL(ops, i);
  732. /* Overlapping mappings */
  733. if (!ops->map(ops, iova, iova + size, size,
  734. IOMMU_READ | IOMMU_NOEXEC))
  735. return __FAIL(ops, i);
  736. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  737. return __FAIL(ops, i);
  738. iova += SZ_1G;
  739. j++;
  740. j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j);
  741. }
  742. /* Partial unmap */
  743. size = 1UL << __ffs(cfg->pgsize_bitmap);
  744. if (ops->unmap(ops, SZ_1G + size, size) != size)
  745. return __FAIL(ops, i);
  746. /* Remap of partial unmap */
  747. if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ))
  748. return __FAIL(ops, i);
  749. if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
  750. return __FAIL(ops, i);
  751. /* Full unmap */
  752. iova = 0;
  753. j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG);
  754. while (j != BITS_PER_LONG) {
  755. size = 1UL << j;
  756. if (ops->unmap(ops, iova, size) != size)
  757. return __FAIL(ops, i);
  758. if (ops->iova_to_phys(ops, iova + 42))
  759. return __FAIL(ops, i);
  760. /* Remap full block */
  761. if (ops->map(ops, iova, iova, size, IOMMU_WRITE))
  762. return __FAIL(ops, i);
  763. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  764. return __FAIL(ops, i);
  765. iova += SZ_1G;
  766. j++;
  767. j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j);
  768. }
  769. free_io_pgtable_ops(ops);
  770. }
  771. selftest_running = false;
  772. return 0;
  773. }
  774. static int __init arm_lpae_do_selftests(void)
  775. {
  776. static const unsigned long pgsize[] = {
  777. SZ_4K | SZ_2M | SZ_1G,
  778. SZ_16K | SZ_32M,
  779. SZ_64K | SZ_512M,
  780. };
  781. static const unsigned int ias[] = {
  782. 32, 36, 40, 42, 44, 48,
  783. };
  784. int i, j, pass = 0, fail = 0;
  785. struct io_pgtable_cfg cfg = {
  786. .tlb = &dummy_tlb_ops,
  787. .oas = 48,
  788. };
  789. for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
  790. for (j = 0; j < ARRAY_SIZE(ias); ++j) {
  791. cfg.pgsize_bitmap = pgsize[i];
  792. cfg.ias = ias[j];
  793. pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
  794. pgsize[i], ias[j]);
  795. if (arm_lpae_run_tests(&cfg))
  796. fail++;
  797. else
  798. pass++;
  799. }
  800. }
  801. pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
  802. return fail ? -EFAULT : 0;
  803. }
  804. subsys_initcall(arm_lpae_do_selftests);
  805. #endif