exynos-iommu.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242
  1. /* linux/drivers/iommu/exynos_iommu.c
  2. *
  3. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifdef CONFIG_EXYNOS_IOMMU_DEBUG
  11. #define DEBUG
  12. #endif
  13. #include <linux/io.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/slab.h>
  17. #include <linux/pm_runtime.h>
  18. #include <linux/clk.h>
  19. #include <linux/err.h>
  20. #include <linux/mm.h>
  21. #include <linux/iommu.h>
  22. #include <linux/errno.h>
  23. #include <linux/list.h>
  24. #include <linux/memblock.h>
  25. #include <linux/export.h>
  26. #include <asm/cacheflush.h>
  27. #include <asm/pgtable.h>
  28. typedef u32 sysmmu_iova_t;
  29. typedef u32 sysmmu_pte_t;
  30. /* We do not consider super section mapping (16MB) */
  31. #define SECT_ORDER 20
  32. #define LPAGE_ORDER 16
  33. #define SPAGE_ORDER 12
  34. #define SECT_SIZE (1 << SECT_ORDER)
  35. #define LPAGE_SIZE (1 << LPAGE_ORDER)
  36. #define SPAGE_SIZE (1 << SPAGE_ORDER)
  37. #define SECT_MASK (~(SECT_SIZE - 1))
  38. #define LPAGE_MASK (~(LPAGE_SIZE - 1))
  39. #define SPAGE_MASK (~(SPAGE_SIZE - 1))
  40. #define lv1ent_fault(sent) ((*(sent) == ZERO_LV2LINK) || \
  41. ((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
  42. #define lv1ent_zero(sent) (*(sent) == ZERO_LV2LINK)
  43. #define lv1ent_page_zero(sent) ((*(sent) & 3) == 1)
  44. #define lv1ent_page(sent) ((*(sent) != ZERO_LV2LINK) && \
  45. ((*(sent) & 3) == 1))
  46. #define lv1ent_section(sent) ((*(sent) & 3) == 2)
  47. #define lv2ent_fault(pent) ((*(pent) & 3) == 0)
  48. #define lv2ent_small(pent) ((*(pent) & 2) == 2)
  49. #define lv2ent_large(pent) ((*(pent) & 3) == 1)
  50. static u32 sysmmu_page_offset(sysmmu_iova_t iova, u32 size)
  51. {
  52. return iova & (size - 1);
  53. }
  54. #define section_phys(sent) (*(sent) & SECT_MASK)
  55. #define section_offs(iova) sysmmu_page_offset((iova), SECT_SIZE)
  56. #define lpage_phys(pent) (*(pent) & LPAGE_MASK)
  57. #define lpage_offs(iova) sysmmu_page_offset((iova), LPAGE_SIZE)
  58. #define spage_phys(pent) (*(pent) & SPAGE_MASK)
  59. #define spage_offs(iova) sysmmu_page_offset((iova), SPAGE_SIZE)
  60. #define NUM_LV1ENTRIES 4096
  61. #define NUM_LV2ENTRIES (SECT_SIZE / SPAGE_SIZE)
  62. static u32 lv1ent_offset(sysmmu_iova_t iova)
  63. {
  64. return iova >> SECT_ORDER;
  65. }
  66. static u32 lv2ent_offset(sysmmu_iova_t iova)
  67. {
  68. return (iova >> SPAGE_ORDER) & (NUM_LV2ENTRIES - 1);
  69. }
  70. #define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(sysmmu_pte_t))
  71. #define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
  72. #define lv2table_base(sent) (*(sent) & 0xFFFFFC00)
  73. #define mk_lv1ent_sect(pa) ((pa) | 2)
  74. #define mk_lv1ent_page(pa) ((pa) | 1)
  75. #define mk_lv2ent_lpage(pa) ((pa) | 1)
  76. #define mk_lv2ent_spage(pa) ((pa) | 2)
  77. #define CTRL_ENABLE 0x5
  78. #define CTRL_BLOCK 0x7
  79. #define CTRL_DISABLE 0x0
  80. #define CFG_LRU 0x1
  81. #define CFG_QOS(n) ((n & 0xF) << 7)
  82. #define CFG_MASK 0x0150FFFF /* Selecting bit 0-15, 20, 22 and 24 */
  83. #define CFG_ACGEN (1 << 24) /* System MMU 3.3 only */
  84. #define CFG_SYSSEL (1 << 22) /* System MMU 3.2 only */
  85. #define CFG_FLPDCACHE (1 << 20) /* System MMU 3.2+ only */
  86. #define REG_MMU_CTRL 0x000
  87. #define REG_MMU_CFG 0x004
  88. #define REG_MMU_STATUS 0x008
  89. #define REG_MMU_FLUSH 0x00C
  90. #define REG_MMU_FLUSH_ENTRY 0x010
  91. #define REG_PT_BASE_ADDR 0x014
  92. #define REG_INT_STATUS 0x018
  93. #define REG_INT_CLEAR 0x01C
  94. #define REG_PAGE_FAULT_ADDR 0x024
  95. #define REG_AW_FAULT_ADDR 0x028
  96. #define REG_AR_FAULT_ADDR 0x02C
  97. #define REG_DEFAULT_SLAVE_ADDR 0x030
  98. #define REG_MMU_VERSION 0x034
  99. #define MMU_MAJ_VER(val) ((val) >> 7)
  100. #define MMU_MIN_VER(val) ((val) & 0x7F)
  101. #define MMU_RAW_VER(reg) (((reg) >> 21) & ((1 << 11) - 1)) /* 11 bits */
  102. #define MAKE_MMU_VER(maj, min) ((((maj) & 0xF) << 7) | ((min) & 0x7F))
  103. #define REG_PB0_SADDR 0x04C
  104. #define REG_PB0_EADDR 0x050
  105. #define REG_PB1_SADDR 0x054
  106. #define REG_PB1_EADDR 0x058
  107. #define has_sysmmu(dev) (dev->archdata.iommu != NULL)
  108. static struct kmem_cache *lv2table_kmem_cache;
  109. static sysmmu_pte_t *zero_lv2_table;
  110. #define ZERO_LV2LINK mk_lv1ent_page(virt_to_phys(zero_lv2_table))
  111. static sysmmu_pte_t *section_entry(sysmmu_pte_t *pgtable, sysmmu_iova_t iova)
  112. {
  113. return pgtable + lv1ent_offset(iova);
  114. }
  115. static sysmmu_pte_t *page_entry(sysmmu_pte_t *sent, sysmmu_iova_t iova)
  116. {
  117. return (sysmmu_pte_t *)phys_to_virt(
  118. lv2table_base(sent)) + lv2ent_offset(iova);
  119. }
  120. enum exynos_sysmmu_inttype {
  121. SYSMMU_PAGEFAULT,
  122. SYSMMU_AR_MULTIHIT,
  123. SYSMMU_AW_MULTIHIT,
  124. SYSMMU_BUSERROR,
  125. SYSMMU_AR_SECURITY,
  126. SYSMMU_AR_ACCESS,
  127. SYSMMU_AW_SECURITY,
  128. SYSMMU_AW_PROTECTION, /* 7 */
  129. SYSMMU_FAULT_UNKNOWN,
  130. SYSMMU_FAULTS_NUM
  131. };
  132. static unsigned short fault_reg_offset[SYSMMU_FAULTS_NUM] = {
  133. REG_PAGE_FAULT_ADDR,
  134. REG_AR_FAULT_ADDR,
  135. REG_AW_FAULT_ADDR,
  136. REG_DEFAULT_SLAVE_ADDR,
  137. REG_AR_FAULT_ADDR,
  138. REG_AR_FAULT_ADDR,
  139. REG_AW_FAULT_ADDR,
  140. REG_AW_FAULT_ADDR
  141. };
  142. static char *sysmmu_fault_name[SYSMMU_FAULTS_NUM] = {
  143. "PAGE FAULT",
  144. "AR MULTI-HIT FAULT",
  145. "AW MULTI-HIT FAULT",
  146. "BUS ERROR",
  147. "AR SECURITY PROTECTION FAULT",
  148. "AR ACCESS PROTECTION FAULT",
  149. "AW SECURITY PROTECTION FAULT",
  150. "AW ACCESS PROTECTION FAULT",
  151. "UNKNOWN FAULT"
  152. };
  153. /* attached to dev.archdata.iommu of the master device */
  154. struct exynos_iommu_owner {
  155. struct list_head client; /* entry of exynos_iommu_domain.clients */
  156. struct device *dev;
  157. struct device *sysmmu;
  158. struct iommu_domain *domain;
  159. void *vmm_data; /* IO virtual memory manager's data */
  160. spinlock_t lock; /* Lock to preserve consistency of System MMU */
  161. };
  162. struct exynos_iommu_domain {
  163. struct list_head clients; /* list of sysmmu_drvdata.node */
  164. sysmmu_pte_t *pgtable; /* lv1 page table, 16KB */
  165. short *lv2entcnt; /* free lv2 entry counter for each section */
  166. spinlock_t lock; /* lock for this structure */
  167. spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
  168. struct iommu_domain domain; /* generic domain data structure */
  169. };
  170. struct sysmmu_drvdata {
  171. struct device *sysmmu; /* System MMU's device descriptor */
  172. struct device *master; /* Owner of system MMU */
  173. void __iomem *sfrbase;
  174. struct clk *clk;
  175. struct clk *clk_master;
  176. int activations;
  177. spinlock_t lock;
  178. struct iommu_domain *domain;
  179. phys_addr_t pgtable;
  180. };
  181. static struct exynos_iommu_domain *to_exynos_domain(struct iommu_domain *dom)
  182. {
  183. return container_of(dom, struct exynos_iommu_domain, domain);
  184. }
  185. static bool set_sysmmu_active(struct sysmmu_drvdata *data)
  186. {
  187. /* return true if the System MMU was not active previously
  188. and it needs to be initialized */
  189. return ++data->activations == 1;
  190. }
  191. static bool set_sysmmu_inactive(struct sysmmu_drvdata *data)
  192. {
  193. /* return true if the System MMU is needed to be disabled */
  194. BUG_ON(data->activations < 1);
  195. return --data->activations == 0;
  196. }
  197. static bool is_sysmmu_active(struct sysmmu_drvdata *data)
  198. {
  199. return data->activations > 0;
  200. }
  201. static void sysmmu_unblock(void __iomem *sfrbase)
  202. {
  203. __raw_writel(CTRL_ENABLE, sfrbase + REG_MMU_CTRL);
  204. }
  205. static unsigned int __raw_sysmmu_version(struct sysmmu_drvdata *data)
  206. {
  207. return MMU_RAW_VER(__raw_readl(data->sfrbase + REG_MMU_VERSION));
  208. }
  209. static bool sysmmu_block(void __iomem *sfrbase)
  210. {
  211. int i = 120;
  212. __raw_writel(CTRL_BLOCK, sfrbase + REG_MMU_CTRL);
  213. while ((i > 0) && !(__raw_readl(sfrbase + REG_MMU_STATUS) & 1))
  214. --i;
  215. if (!(__raw_readl(sfrbase + REG_MMU_STATUS) & 1)) {
  216. sysmmu_unblock(sfrbase);
  217. return false;
  218. }
  219. return true;
  220. }
  221. static void __sysmmu_tlb_invalidate(void __iomem *sfrbase)
  222. {
  223. __raw_writel(0x1, sfrbase + REG_MMU_FLUSH);
  224. }
  225. static void __sysmmu_tlb_invalidate_entry(void __iomem *sfrbase,
  226. sysmmu_iova_t iova, unsigned int num_inv)
  227. {
  228. unsigned int i;
  229. for (i = 0; i < num_inv; i++) {
  230. __raw_writel((iova & SPAGE_MASK) | 1,
  231. sfrbase + REG_MMU_FLUSH_ENTRY);
  232. iova += SPAGE_SIZE;
  233. }
  234. }
  235. static void __sysmmu_set_ptbase(void __iomem *sfrbase,
  236. phys_addr_t pgd)
  237. {
  238. __raw_writel(pgd, sfrbase + REG_PT_BASE_ADDR);
  239. __sysmmu_tlb_invalidate(sfrbase);
  240. }
  241. static void show_fault_information(const char *name,
  242. enum exynos_sysmmu_inttype itype,
  243. phys_addr_t pgtable_base, sysmmu_iova_t fault_addr)
  244. {
  245. sysmmu_pte_t *ent;
  246. if ((itype >= SYSMMU_FAULTS_NUM) || (itype < SYSMMU_PAGEFAULT))
  247. itype = SYSMMU_FAULT_UNKNOWN;
  248. pr_err("%s occurred at %#x by %s(Page table base: %pa)\n",
  249. sysmmu_fault_name[itype], fault_addr, name, &pgtable_base);
  250. ent = section_entry(phys_to_virt(pgtable_base), fault_addr);
  251. pr_err("\tLv1 entry: %#x\n", *ent);
  252. if (lv1ent_page(ent)) {
  253. ent = page_entry(ent, fault_addr);
  254. pr_err("\t Lv2 entry: %#x\n", *ent);
  255. }
  256. }
  257. static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
  258. {
  259. /* SYSMMU is in blocked state when interrupt occurred. */
  260. struct sysmmu_drvdata *data = dev_id;
  261. enum exynos_sysmmu_inttype itype;
  262. sysmmu_iova_t addr = -1;
  263. int ret = -ENOSYS;
  264. WARN_ON(!is_sysmmu_active(data));
  265. spin_lock(&data->lock);
  266. if (!IS_ERR(data->clk_master))
  267. clk_enable(data->clk_master);
  268. itype = (enum exynos_sysmmu_inttype)
  269. __ffs(__raw_readl(data->sfrbase + REG_INT_STATUS));
  270. if (WARN_ON(!((itype >= 0) && (itype < SYSMMU_FAULT_UNKNOWN))))
  271. itype = SYSMMU_FAULT_UNKNOWN;
  272. else
  273. addr = __raw_readl(data->sfrbase + fault_reg_offset[itype]);
  274. if (itype == SYSMMU_FAULT_UNKNOWN) {
  275. pr_err("%s: Fault is not occurred by System MMU '%s'!\n",
  276. __func__, dev_name(data->sysmmu));
  277. pr_err("%s: Please check if IRQ is correctly configured.\n",
  278. __func__);
  279. BUG();
  280. } else {
  281. unsigned int base =
  282. __raw_readl(data->sfrbase + REG_PT_BASE_ADDR);
  283. show_fault_information(dev_name(data->sysmmu),
  284. itype, base, addr);
  285. if (data->domain)
  286. ret = report_iommu_fault(data->domain,
  287. data->master, addr, itype);
  288. }
  289. /* fault is not recovered by fault handler */
  290. BUG_ON(ret != 0);
  291. __raw_writel(1 << itype, data->sfrbase + REG_INT_CLEAR);
  292. sysmmu_unblock(data->sfrbase);
  293. if (!IS_ERR(data->clk_master))
  294. clk_disable(data->clk_master);
  295. spin_unlock(&data->lock);
  296. return IRQ_HANDLED;
  297. }
  298. static void __sysmmu_disable_nocount(struct sysmmu_drvdata *data)
  299. {
  300. if (!IS_ERR(data->clk_master))
  301. clk_enable(data->clk_master);
  302. __raw_writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
  303. __raw_writel(0, data->sfrbase + REG_MMU_CFG);
  304. clk_disable(data->clk);
  305. if (!IS_ERR(data->clk_master))
  306. clk_disable(data->clk_master);
  307. }
  308. static bool __sysmmu_disable(struct sysmmu_drvdata *data)
  309. {
  310. bool disabled;
  311. unsigned long flags;
  312. spin_lock_irqsave(&data->lock, flags);
  313. disabled = set_sysmmu_inactive(data);
  314. if (disabled) {
  315. data->pgtable = 0;
  316. data->domain = NULL;
  317. __sysmmu_disable_nocount(data);
  318. dev_dbg(data->sysmmu, "Disabled\n");
  319. } else {
  320. dev_dbg(data->sysmmu, "%d times left to disable\n",
  321. data->activations);
  322. }
  323. spin_unlock_irqrestore(&data->lock, flags);
  324. return disabled;
  325. }
  326. static void __sysmmu_init_config(struct sysmmu_drvdata *data)
  327. {
  328. unsigned int cfg = CFG_LRU | CFG_QOS(15);
  329. unsigned int ver;
  330. ver = __raw_sysmmu_version(data);
  331. if (MMU_MAJ_VER(ver) == 3) {
  332. if (MMU_MIN_VER(ver) >= 2) {
  333. cfg |= CFG_FLPDCACHE;
  334. if (MMU_MIN_VER(ver) == 3) {
  335. cfg |= CFG_ACGEN;
  336. cfg &= ~CFG_LRU;
  337. } else {
  338. cfg |= CFG_SYSSEL;
  339. }
  340. }
  341. }
  342. __raw_writel(cfg, data->sfrbase + REG_MMU_CFG);
  343. }
  344. static void __sysmmu_enable_nocount(struct sysmmu_drvdata *data)
  345. {
  346. if (!IS_ERR(data->clk_master))
  347. clk_enable(data->clk_master);
  348. clk_enable(data->clk);
  349. __raw_writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
  350. __sysmmu_init_config(data);
  351. __sysmmu_set_ptbase(data->sfrbase, data->pgtable);
  352. __raw_writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
  353. if (!IS_ERR(data->clk_master))
  354. clk_disable(data->clk_master);
  355. }
  356. static int __sysmmu_enable(struct sysmmu_drvdata *data,
  357. phys_addr_t pgtable, struct iommu_domain *domain)
  358. {
  359. int ret = 0;
  360. unsigned long flags;
  361. spin_lock_irqsave(&data->lock, flags);
  362. if (set_sysmmu_active(data)) {
  363. data->pgtable = pgtable;
  364. data->domain = domain;
  365. __sysmmu_enable_nocount(data);
  366. dev_dbg(data->sysmmu, "Enabled\n");
  367. } else {
  368. ret = (pgtable == data->pgtable) ? 1 : -EBUSY;
  369. dev_dbg(data->sysmmu, "already enabled\n");
  370. }
  371. if (WARN_ON(ret < 0))
  372. set_sysmmu_inactive(data); /* decrement count */
  373. spin_unlock_irqrestore(&data->lock, flags);
  374. return ret;
  375. }
  376. /* __exynos_sysmmu_enable: Enables System MMU
  377. *
  378. * returns -error if an error occurred and System MMU is not enabled,
  379. * 0 if the System MMU has been just enabled and 1 if System MMU was already
  380. * enabled before.
  381. */
  382. static int __exynos_sysmmu_enable(struct device *dev, phys_addr_t pgtable,
  383. struct iommu_domain *domain)
  384. {
  385. int ret = 0;
  386. unsigned long flags;
  387. struct exynos_iommu_owner *owner = dev->archdata.iommu;
  388. struct sysmmu_drvdata *data;
  389. BUG_ON(!has_sysmmu(dev));
  390. spin_lock_irqsave(&owner->lock, flags);
  391. data = dev_get_drvdata(owner->sysmmu);
  392. ret = __sysmmu_enable(data, pgtable, domain);
  393. if (ret >= 0)
  394. data->master = dev;
  395. spin_unlock_irqrestore(&owner->lock, flags);
  396. return ret;
  397. }
  398. int exynos_sysmmu_enable(struct device *dev, phys_addr_t pgtable)
  399. {
  400. BUG_ON(!memblock_is_memory(pgtable));
  401. return __exynos_sysmmu_enable(dev, pgtable, NULL);
  402. }
  403. static bool exynos_sysmmu_disable(struct device *dev)
  404. {
  405. unsigned long flags;
  406. bool disabled = true;
  407. struct exynos_iommu_owner *owner = dev->archdata.iommu;
  408. struct sysmmu_drvdata *data;
  409. BUG_ON(!has_sysmmu(dev));
  410. spin_lock_irqsave(&owner->lock, flags);
  411. data = dev_get_drvdata(owner->sysmmu);
  412. disabled = __sysmmu_disable(data);
  413. if (disabled)
  414. data->master = NULL;
  415. spin_unlock_irqrestore(&owner->lock, flags);
  416. return disabled;
  417. }
  418. static void __sysmmu_tlb_invalidate_flpdcache(struct sysmmu_drvdata *data,
  419. sysmmu_iova_t iova)
  420. {
  421. if (__raw_sysmmu_version(data) == MAKE_MMU_VER(3, 3))
  422. __raw_writel(iova | 0x1, data->sfrbase + REG_MMU_FLUSH_ENTRY);
  423. }
  424. static void sysmmu_tlb_invalidate_flpdcache(struct device *dev,
  425. sysmmu_iova_t iova)
  426. {
  427. unsigned long flags;
  428. struct exynos_iommu_owner *owner = dev->archdata.iommu;
  429. struct sysmmu_drvdata *data = dev_get_drvdata(owner->sysmmu);
  430. if (!IS_ERR(data->clk_master))
  431. clk_enable(data->clk_master);
  432. spin_lock_irqsave(&data->lock, flags);
  433. if (is_sysmmu_active(data))
  434. __sysmmu_tlb_invalidate_flpdcache(data, iova);
  435. spin_unlock_irqrestore(&data->lock, flags);
  436. if (!IS_ERR(data->clk_master))
  437. clk_disable(data->clk_master);
  438. }
  439. static void sysmmu_tlb_invalidate_entry(struct device *dev, sysmmu_iova_t iova,
  440. size_t size)
  441. {
  442. struct exynos_iommu_owner *owner = dev->archdata.iommu;
  443. unsigned long flags;
  444. struct sysmmu_drvdata *data;
  445. data = dev_get_drvdata(owner->sysmmu);
  446. spin_lock_irqsave(&data->lock, flags);
  447. if (is_sysmmu_active(data)) {
  448. unsigned int num_inv = 1;
  449. if (!IS_ERR(data->clk_master))
  450. clk_enable(data->clk_master);
  451. /*
  452. * L2TLB invalidation required
  453. * 4KB page: 1 invalidation
  454. * 64KB page: 16 invalidations
  455. * 1MB page: 64 invalidations
  456. * because it is set-associative TLB
  457. * with 8-way and 64 sets.
  458. * 1MB page can be cached in one of all sets.
  459. * 64KB page can be one of 16 consecutive sets.
  460. */
  461. if (MMU_MAJ_VER(__raw_sysmmu_version(data)) == 2)
  462. num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
  463. if (sysmmu_block(data->sfrbase)) {
  464. __sysmmu_tlb_invalidate_entry(
  465. data->sfrbase, iova, num_inv);
  466. sysmmu_unblock(data->sfrbase);
  467. }
  468. if (!IS_ERR(data->clk_master))
  469. clk_disable(data->clk_master);
  470. } else {
  471. dev_dbg(dev, "disabled. Skipping TLB invalidation @ %#x\n",
  472. iova);
  473. }
  474. spin_unlock_irqrestore(&data->lock, flags);
  475. }
  476. void exynos_sysmmu_tlb_invalidate(struct device *dev)
  477. {
  478. struct exynos_iommu_owner *owner = dev->archdata.iommu;
  479. unsigned long flags;
  480. struct sysmmu_drvdata *data;
  481. data = dev_get_drvdata(owner->sysmmu);
  482. spin_lock_irqsave(&data->lock, flags);
  483. if (is_sysmmu_active(data)) {
  484. if (!IS_ERR(data->clk_master))
  485. clk_enable(data->clk_master);
  486. if (sysmmu_block(data->sfrbase)) {
  487. __sysmmu_tlb_invalidate(data->sfrbase);
  488. sysmmu_unblock(data->sfrbase);
  489. }
  490. if (!IS_ERR(data->clk_master))
  491. clk_disable(data->clk_master);
  492. } else {
  493. dev_dbg(dev, "disabled. Skipping TLB invalidation\n");
  494. }
  495. spin_unlock_irqrestore(&data->lock, flags);
  496. }
  497. static int __init exynos_sysmmu_probe(struct platform_device *pdev)
  498. {
  499. int irq, ret;
  500. struct device *dev = &pdev->dev;
  501. struct sysmmu_drvdata *data;
  502. struct resource *res;
  503. data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
  504. if (!data)
  505. return -ENOMEM;
  506. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  507. data->sfrbase = devm_ioremap_resource(dev, res);
  508. if (IS_ERR(data->sfrbase))
  509. return PTR_ERR(data->sfrbase);
  510. irq = platform_get_irq(pdev, 0);
  511. if (irq <= 0) {
  512. dev_err(dev, "Unable to find IRQ resource\n");
  513. return irq;
  514. }
  515. ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
  516. dev_name(dev), data);
  517. if (ret) {
  518. dev_err(dev, "Unabled to register handler of irq %d\n", irq);
  519. return ret;
  520. }
  521. data->clk = devm_clk_get(dev, "sysmmu");
  522. if (IS_ERR(data->clk)) {
  523. dev_err(dev, "Failed to get clock!\n");
  524. return PTR_ERR(data->clk);
  525. } else {
  526. ret = clk_prepare(data->clk);
  527. if (ret) {
  528. dev_err(dev, "Failed to prepare clk\n");
  529. return ret;
  530. }
  531. }
  532. data->clk_master = devm_clk_get(dev, "master");
  533. if (!IS_ERR(data->clk_master)) {
  534. ret = clk_prepare(data->clk_master);
  535. if (ret) {
  536. clk_unprepare(data->clk);
  537. dev_err(dev, "Failed to prepare master's clk\n");
  538. return ret;
  539. }
  540. }
  541. data->sysmmu = dev;
  542. spin_lock_init(&data->lock);
  543. platform_set_drvdata(pdev, data);
  544. pm_runtime_enable(dev);
  545. return 0;
  546. }
  547. static const struct of_device_id sysmmu_of_match[] __initconst = {
  548. { .compatible = "samsung,exynos-sysmmu", },
  549. { },
  550. };
  551. static struct platform_driver exynos_sysmmu_driver __refdata = {
  552. .probe = exynos_sysmmu_probe,
  553. .driver = {
  554. .name = "exynos-sysmmu",
  555. .of_match_table = sysmmu_of_match,
  556. }
  557. };
  558. static inline void pgtable_flush(void *vastart, void *vaend)
  559. {
  560. dmac_flush_range(vastart, vaend);
  561. outer_flush_range(virt_to_phys(vastart),
  562. virt_to_phys(vaend));
  563. }
  564. static struct iommu_domain *exynos_iommu_domain_alloc(unsigned type)
  565. {
  566. struct exynos_iommu_domain *exynos_domain;
  567. int i;
  568. if (type != IOMMU_DOMAIN_UNMANAGED)
  569. return NULL;
  570. exynos_domain = kzalloc(sizeof(*exynos_domain), GFP_KERNEL);
  571. if (!exynos_domain)
  572. return NULL;
  573. exynos_domain->pgtable = (sysmmu_pte_t *)__get_free_pages(GFP_KERNEL, 2);
  574. if (!exynos_domain->pgtable)
  575. goto err_pgtable;
  576. exynos_domain->lv2entcnt = (short *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, 1);
  577. if (!exynos_domain->lv2entcnt)
  578. goto err_counter;
  579. /* Workaround for System MMU v3.3 to prevent caching 1MiB mapping */
  580. for (i = 0; i < NUM_LV1ENTRIES; i += 8) {
  581. exynos_domain->pgtable[i + 0] = ZERO_LV2LINK;
  582. exynos_domain->pgtable[i + 1] = ZERO_LV2LINK;
  583. exynos_domain->pgtable[i + 2] = ZERO_LV2LINK;
  584. exynos_domain->pgtable[i + 3] = ZERO_LV2LINK;
  585. exynos_domain->pgtable[i + 4] = ZERO_LV2LINK;
  586. exynos_domain->pgtable[i + 5] = ZERO_LV2LINK;
  587. exynos_domain->pgtable[i + 6] = ZERO_LV2LINK;
  588. exynos_domain->pgtable[i + 7] = ZERO_LV2LINK;
  589. }
  590. pgtable_flush(exynos_domain->pgtable, exynos_domain->pgtable + NUM_LV1ENTRIES);
  591. spin_lock_init(&exynos_domain->lock);
  592. spin_lock_init(&exynos_domain->pgtablelock);
  593. INIT_LIST_HEAD(&exynos_domain->clients);
  594. exynos_domain->domain.geometry.aperture_start = 0;
  595. exynos_domain->domain.geometry.aperture_end = ~0UL;
  596. exynos_domain->domain.geometry.force_aperture = true;
  597. return &exynos_domain->domain;
  598. err_counter:
  599. free_pages((unsigned long)exynos_domain->pgtable, 2);
  600. err_pgtable:
  601. kfree(exynos_domain);
  602. return NULL;
  603. }
  604. static void exynos_iommu_domain_free(struct iommu_domain *domain)
  605. {
  606. struct exynos_iommu_domain *priv = to_exynos_domain(domain);
  607. struct exynos_iommu_owner *owner;
  608. unsigned long flags;
  609. int i;
  610. WARN_ON(!list_empty(&priv->clients));
  611. spin_lock_irqsave(&priv->lock, flags);
  612. list_for_each_entry(owner, &priv->clients, client) {
  613. while (!exynos_sysmmu_disable(owner->dev))
  614. ; /* until System MMU is actually disabled */
  615. }
  616. while (!list_empty(&priv->clients))
  617. list_del_init(priv->clients.next);
  618. spin_unlock_irqrestore(&priv->lock, flags);
  619. for (i = 0; i < NUM_LV1ENTRIES; i++)
  620. if (lv1ent_page(priv->pgtable + i))
  621. kmem_cache_free(lv2table_kmem_cache,
  622. phys_to_virt(lv2table_base(priv->pgtable + i)));
  623. free_pages((unsigned long)priv->pgtable, 2);
  624. free_pages((unsigned long)priv->lv2entcnt, 1);
  625. kfree(priv);
  626. }
  627. static int exynos_iommu_attach_device(struct iommu_domain *domain,
  628. struct device *dev)
  629. {
  630. struct exynos_iommu_owner *owner = dev->archdata.iommu;
  631. struct exynos_iommu_domain *priv = to_exynos_domain(domain);
  632. phys_addr_t pagetable = virt_to_phys(priv->pgtable);
  633. unsigned long flags;
  634. int ret;
  635. spin_lock_irqsave(&priv->lock, flags);
  636. ret = __exynos_sysmmu_enable(dev, pagetable, domain);
  637. if (ret == 0) {
  638. list_add_tail(&owner->client, &priv->clients);
  639. owner->domain = domain;
  640. }
  641. spin_unlock_irqrestore(&priv->lock, flags);
  642. if (ret < 0) {
  643. dev_err(dev, "%s: Failed to attach IOMMU with pgtable %pa\n",
  644. __func__, &pagetable);
  645. return ret;
  646. }
  647. dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa %s\n",
  648. __func__, &pagetable, (ret == 0) ? "" : ", again");
  649. return ret;
  650. }
  651. static void exynos_iommu_detach_device(struct iommu_domain *domain,
  652. struct device *dev)
  653. {
  654. struct exynos_iommu_owner *owner;
  655. struct exynos_iommu_domain *priv = to_exynos_domain(domain);
  656. phys_addr_t pagetable = virt_to_phys(priv->pgtable);
  657. unsigned long flags;
  658. spin_lock_irqsave(&priv->lock, flags);
  659. list_for_each_entry(owner, &priv->clients, client) {
  660. if (owner == dev->archdata.iommu) {
  661. if (exynos_sysmmu_disable(dev)) {
  662. list_del_init(&owner->client);
  663. owner->domain = NULL;
  664. }
  665. break;
  666. }
  667. }
  668. spin_unlock_irqrestore(&priv->lock, flags);
  669. if (owner == dev->archdata.iommu)
  670. dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n",
  671. __func__, &pagetable);
  672. else
  673. dev_err(dev, "%s: No IOMMU is attached\n", __func__);
  674. }
  675. static sysmmu_pte_t *alloc_lv2entry(struct exynos_iommu_domain *priv,
  676. sysmmu_pte_t *sent, sysmmu_iova_t iova, short *pgcounter)
  677. {
  678. if (lv1ent_section(sent)) {
  679. WARN(1, "Trying mapping on %#08x mapped with 1MiB page", iova);
  680. return ERR_PTR(-EADDRINUSE);
  681. }
  682. if (lv1ent_fault(sent)) {
  683. sysmmu_pte_t *pent;
  684. bool need_flush_flpd_cache = lv1ent_zero(sent);
  685. pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
  686. BUG_ON((unsigned int)pent & (LV2TABLE_SIZE - 1));
  687. if (!pent)
  688. return ERR_PTR(-ENOMEM);
  689. *sent = mk_lv1ent_page(virt_to_phys(pent));
  690. *pgcounter = NUM_LV2ENTRIES;
  691. pgtable_flush(pent, pent + NUM_LV2ENTRIES);
  692. pgtable_flush(sent, sent + 1);
  693. /*
  694. * If pre-fetched SLPD is a faulty SLPD in zero_l2_table,
  695. * FLPD cache may cache the address of zero_l2_table. This
  696. * function replaces the zero_l2_table with new L2 page table
  697. * to write valid mappings.
  698. * Accessing the valid area may cause page fault since FLPD
  699. * cache may still cache zero_l2_table for the valid area
  700. * instead of new L2 page table that has the mapping
  701. * information of the valid area.
  702. * Thus any replacement of zero_l2_table with other valid L2
  703. * page table must involve FLPD cache invalidation for System
  704. * MMU v3.3.
  705. * FLPD cache invalidation is performed with TLB invalidation
  706. * by VPN without blocking. It is safe to invalidate TLB without
  707. * blocking because the target address of TLB invalidation is
  708. * not currently mapped.
  709. */
  710. if (need_flush_flpd_cache) {
  711. struct exynos_iommu_owner *owner;
  712. spin_lock(&priv->lock);
  713. list_for_each_entry(owner, &priv->clients, client)
  714. sysmmu_tlb_invalidate_flpdcache(
  715. owner->dev, iova);
  716. spin_unlock(&priv->lock);
  717. }
  718. }
  719. return page_entry(sent, iova);
  720. }
  721. static int lv1set_section(struct exynos_iommu_domain *priv,
  722. sysmmu_pte_t *sent, sysmmu_iova_t iova,
  723. phys_addr_t paddr, short *pgcnt)
  724. {
  725. if (lv1ent_section(sent)) {
  726. WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
  727. iova);
  728. return -EADDRINUSE;
  729. }
  730. if (lv1ent_page(sent)) {
  731. if (*pgcnt != NUM_LV2ENTRIES) {
  732. WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
  733. iova);
  734. return -EADDRINUSE;
  735. }
  736. kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
  737. *pgcnt = 0;
  738. }
  739. *sent = mk_lv1ent_sect(paddr);
  740. pgtable_flush(sent, sent + 1);
  741. spin_lock(&priv->lock);
  742. if (lv1ent_page_zero(sent)) {
  743. struct exynos_iommu_owner *owner;
  744. /*
  745. * Flushing FLPD cache in System MMU v3.3 that may cache a FLPD
  746. * entry by speculative prefetch of SLPD which has no mapping.
  747. */
  748. list_for_each_entry(owner, &priv->clients, client)
  749. sysmmu_tlb_invalidate_flpdcache(owner->dev, iova);
  750. }
  751. spin_unlock(&priv->lock);
  752. return 0;
  753. }
  754. static int lv2set_page(sysmmu_pte_t *pent, phys_addr_t paddr, size_t size,
  755. short *pgcnt)
  756. {
  757. if (size == SPAGE_SIZE) {
  758. if (WARN_ON(!lv2ent_fault(pent)))
  759. return -EADDRINUSE;
  760. *pent = mk_lv2ent_spage(paddr);
  761. pgtable_flush(pent, pent + 1);
  762. *pgcnt -= 1;
  763. } else { /* size == LPAGE_SIZE */
  764. int i;
  765. for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
  766. if (WARN_ON(!lv2ent_fault(pent))) {
  767. if (i > 0)
  768. memset(pent - i, 0, sizeof(*pent) * i);
  769. return -EADDRINUSE;
  770. }
  771. *pent = mk_lv2ent_lpage(paddr);
  772. }
  773. pgtable_flush(pent - SPAGES_PER_LPAGE, pent);
  774. *pgcnt -= SPAGES_PER_LPAGE;
  775. }
  776. return 0;
  777. }
  778. /*
  779. * *CAUTION* to the I/O virtual memory managers that support exynos-iommu:
  780. *
  781. * System MMU v3.x has advanced logic to improve address translation
  782. * performance with caching more page table entries by a page table walk.
  783. * However, the logic has a bug that while caching faulty page table entries,
  784. * System MMU reports page fault if the cached fault entry is hit even though
  785. * the fault entry is updated to a valid entry after the entry is cached.
  786. * To prevent caching faulty page table entries which may be updated to valid
  787. * entries later, the virtual memory manager should care about the workaround
  788. * for the problem. The following describes the workaround.
  789. *
  790. * Any two consecutive I/O virtual address regions must have a hole of 128KiB
  791. * at maximum to prevent misbehavior of System MMU 3.x (workaround for h/w bug).
  792. *
  793. * Precisely, any start address of I/O virtual region must be aligned with
  794. * the following sizes for System MMU v3.1 and v3.2.
  795. * System MMU v3.1: 128KiB
  796. * System MMU v3.2: 256KiB
  797. *
  798. * Because System MMU v3.3 caches page table entries more aggressively, it needs
  799. * more workarounds.
  800. * - Any two consecutive I/O virtual regions must have a hole of size larger
  801. * than or equal to 128KiB.
  802. * - Start address of an I/O virtual region must be aligned by 128KiB.
  803. */
  804. static int exynos_iommu_map(struct iommu_domain *domain, unsigned long l_iova,
  805. phys_addr_t paddr, size_t size, int prot)
  806. {
  807. struct exynos_iommu_domain *priv = to_exynos_domain(domain);
  808. sysmmu_pte_t *entry;
  809. sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
  810. unsigned long flags;
  811. int ret = -ENOMEM;
  812. BUG_ON(priv->pgtable == NULL);
  813. spin_lock_irqsave(&priv->pgtablelock, flags);
  814. entry = section_entry(priv->pgtable, iova);
  815. if (size == SECT_SIZE) {
  816. ret = lv1set_section(priv, entry, iova, paddr,
  817. &priv->lv2entcnt[lv1ent_offset(iova)]);
  818. } else {
  819. sysmmu_pte_t *pent;
  820. pent = alloc_lv2entry(priv, entry, iova,
  821. &priv->lv2entcnt[lv1ent_offset(iova)]);
  822. if (IS_ERR(pent))
  823. ret = PTR_ERR(pent);
  824. else
  825. ret = lv2set_page(pent, paddr, size,
  826. &priv->lv2entcnt[lv1ent_offset(iova)]);
  827. }
  828. if (ret)
  829. pr_err("%s: Failed(%d) to map %#zx bytes @ %#x\n",
  830. __func__, ret, size, iova);
  831. spin_unlock_irqrestore(&priv->pgtablelock, flags);
  832. return ret;
  833. }
  834. static void exynos_iommu_tlb_invalidate_entry(struct exynos_iommu_domain *priv,
  835. sysmmu_iova_t iova, size_t size)
  836. {
  837. struct exynos_iommu_owner *owner;
  838. unsigned long flags;
  839. spin_lock_irqsave(&priv->lock, flags);
  840. list_for_each_entry(owner, &priv->clients, client)
  841. sysmmu_tlb_invalidate_entry(owner->dev, iova, size);
  842. spin_unlock_irqrestore(&priv->lock, flags);
  843. }
  844. static size_t exynos_iommu_unmap(struct iommu_domain *domain,
  845. unsigned long l_iova, size_t size)
  846. {
  847. struct exynos_iommu_domain *priv = to_exynos_domain(domain);
  848. sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
  849. sysmmu_pte_t *ent;
  850. size_t err_pgsize;
  851. unsigned long flags;
  852. BUG_ON(priv->pgtable == NULL);
  853. spin_lock_irqsave(&priv->pgtablelock, flags);
  854. ent = section_entry(priv->pgtable, iova);
  855. if (lv1ent_section(ent)) {
  856. if (WARN_ON(size < SECT_SIZE)) {
  857. err_pgsize = SECT_SIZE;
  858. goto err;
  859. }
  860. /* workaround for h/w bug in System MMU v3.3 */
  861. *ent = ZERO_LV2LINK;
  862. pgtable_flush(ent, ent + 1);
  863. size = SECT_SIZE;
  864. goto done;
  865. }
  866. if (unlikely(lv1ent_fault(ent))) {
  867. if (size > SECT_SIZE)
  868. size = SECT_SIZE;
  869. goto done;
  870. }
  871. /* lv1ent_page(sent) == true here */
  872. ent = page_entry(ent, iova);
  873. if (unlikely(lv2ent_fault(ent))) {
  874. size = SPAGE_SIZE;
  875. goto done;
  876. }
  877. if (lv2ent_small(ent)) {
  878. *ent = 0;
  879. size = SPAGE_SIZE;
  880. pgtable_flush(ent, ent + 1);
  881. priv->lv2entcnt[lv1ent_offset(iova)] += 1;
  882. goto done;
  883. }
  884. /* lv1ent_large(ent) == true here */
  885. if (WARN_ON(size < LPAGE_SIZE)) {
  886. err_pgsize = LPAGE_SIZE;
  887. goto err;
  888. }
  889. memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
  890. pgtable_flush(ent, ent + SPAGES_PER_LPAGE);
  891. size = LPAGE_SIZE;
  892. priv->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
  893. done:
  894. spin_unlock_irqrestore(&priv->pgtablelock, flags);
  895. exynos_iommu_tlb_invalidate_entry(priv, iova, size);
  896. return size;
  897. err:
  898. spin_unlock_irqrestore(&priv->pgtablelock, flags);
  899. pr_err("%s: Failed: size(%#zx) @ %#x is smaller than page size %#zx\n",
  900. __func__, size, iova, err_pgsize);
  901. return 0;
  902. }
  903. static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *domain,
  904. dma_addr_t iova)
  905. {
  906. struct exynos_iommu_domain *priv = to_exynos_domain(domain);
  907. sysmmu_pte_t *entry;
  908. unsigned long flags;
  909. phys_addr_t phys = 0;
  910. spin_lock_irqsave(&priv->pgtablelock, flags);
  911. entry = section_entry(priv->pgtable, iova);
  912. if (lv1ent_section(entry)) {
  913. phys = section_phys(entry) + section_offs(iova);
  914. } else if (lv1ent_page(entry)) {
  915. entry = page_entry(entry, iova);
  916. if (lv2ent_large(entry))
  917. phys = lpage_phys(entry) + lpage_offs(iova);
  918. else if (lv2ent_small(entry))
  919. phys = spage_phys(entry) + spage_offs(iova);
  920. }
  921. spin_unlock_irqrestore(&priv->pgtablelock, flags);
  922. return phys;
  923. }
  924. static int exynos_iommu_add_device(struct device *dev)
  925. {
  926. struct iommu_group *group;
  927. int ret;
  928. group = iommu_group_get(dev);
  929. if (!group) {
  930. group = iommu_group_alloc();
  931. if (IS_ERR(group)) {
  932. dev_err(dev, "Failed to allocate IOMMU group\n");
  933. return PTR_ERR(group);
  934. }
  935. }
  936. ret = iommu_group_add_device(group, dev);
  937. iommu_group_put(group);
  938. return ret;
  939. }
  940. static void exynos_iommu_remove_device(struct device *dev)
  941. {
  942. iommu_group_remove_device(dev);
  943. }
  944. static const struct iommu_ops exynos_iommu_ops = {
  945. .domain_alloc = exynos_iommu_domain_alloc,
  946. .domain_free = exynos_iommu_domain_free,
  947. .attach_dev = exynos_iommu_attach_device,
  948. .detach_dev = exynos_iommu_detach_device,
  949. .map = exynos_iommu_map,
  950. .unmap = exynos_iommu_unmap,
  951. .map_sg = default_iommu_map_sg,
  952. .iova_to_phys = exynos_iommu_iova_to_phys,
  953. .add_device = exynos_iommu_add_device,
  954. .remove_device = exynos_iommu_remove_device,
  955. .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
  956. };
  957. static int __init exynos_iommu_init(void)
  958. {
  959. struct device_node *np;
  960. int ret;
  961. np = of_find_matching_node(NULL, sysmmu_of_match);
  962. if (!np)
  963. return 0;
  964. of_node_put(np);
  965. lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
  966. LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
  967. if (!lv2table_kmem_cache) {
  968. pr_err("%s: Failed to create kmem cache\n", __func__);
  969. return -ENOMEM;
  970. }
  971. ret = platform_driver_register(&exynos_sysmmu_driver);
  972. if (ret) {
  973. pr_err("%s: Failed to register driver\n", __func__);
  974. goto err_reg_driver;
  975. }
  976. zero_lv2_table = kmem_cache_zalloc(lv2table_kmem_cache, GFP_KERNEL);
  977. if (zero_lv2_table == NULL) {
  978. pr_err("%s: Failed to allocate zero level2 page table\n",
  979. __func__);
  980. ret = -ENOMEM;
  981. goto err_zero_lv2;
  982. }
  983. ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
  984. if (ret) {
  985. pr_err("%s: Failed to register exynos-iommu driver.\n",
  986. __func__);
  987. goto err_set_iommu;
  988. }
  989. return 0;
  990. err_set_iommu:
  991. kmem_cache_free(lv2table_kmem_cache, zero_lv2_table);
  992. err_zero_lv2:
  993. platform_driver_unregister(&exynos_sysmmu_driver);
  994. err_reg_driver:
  995. kmem_cache_destroy(lv2table_kmem_cache);
  996. return ret;
  997. }
  998. subsys_initcall(exynos_iommu_init);