cq.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/mlx4/cq.h>
  34. #include <linux/mlx4/qp.h>
  35. #include <linux/mlx4/srq.h>
  36. #include <linux/slab.h>
  37. #include "mlx4_ib.h"
  38. #include "user.h"
  39. static void mlx4_ib_cq_comp(struct mlx4_cq *cq)
  40. {
  41. struct ib_cq *ibcq = &to_mibcq(cq)->ibcq;
  42. ibcq->comp_handler(ibcq, ibcq->cq_context);
  43. }
  44. static void mlx4_ib_cq_event(struct mlx4_cq *cq, enum mlx4_event type)
  45. {
  46. struct ib_event event;
  47. struct ib_cq *ibcq;
  48. if (type != MLX4_EVENT_TYPE_CQ_ERROR) {
  49. pr_warn("Unexpected event type %d "
  50. "on CQ %06x\n", type, cq->cqn);
  51. return;
  52. }
  53. ibcq = &to_mibcq(cq)->ibcq;
  54. if (ibcq->event_handler) {
  55. event.device = ibcq->device;
  56. event.event = IB_EVENT_CQ_ERR;
  57. event.element.cq = ibcq;
  58. ibcq->event_handler(&event, ibcq->cq_context);
  59. }
  60. }
  61. static void *get_cqe_from_buf(struct mlx4_ib_cq_buf *buf, int n)
  62. {
  63. return mlx4_buf_offset(&buf->buf, n * buf->entry_size);
  64. }
  65. static void *get_cqe(struct mlx4_ib_cq *cq, int n)
  66. {
  67. return get_cqe_from_buf(&cq->buf, n);
  68. }
  69. static void *get_sw_cqe(struct mlx4_ib_cq *cq, int n)
  70. {
  71. struct mlx4_cqe *cqe = get_cqe(cq, n & cq->ibcq.cqe);
  72. struct mlx4_cqe *tcqe = ((cq->buf.entry_size == 64) ? (cqe + 1) : cqe);
  73. return (!!(tcqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK) ^
  74. !!(n & (cq->ibcq.cqe + 1))) ? NULL : cqe;
  75. }
  76. static struct mlx4_cqe *next_cqe_sw(struct mlx4_ib_cq *cq)
  77. {
  78. return get_sw_cqe(cq, cq->mcq.cons_index);
  79. }
  80. int mlx4_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period)
  81. {
  82. struct mlx4_ib_cq *mcq = to_mcq(cq);
  83. struct mlx4_ib_dev *dev = to_mdev(cq->device);
  84. return mlx4_cq_modify(dev->dev, &mcq->mcq, cq_count, cq_period);
  85. }
  86. static int mlx4_ib_alloc_cq_buf(struct mlx4_ib_dev *dev, struct mlx4_ib_cq_buf *buf, int nent)
  87. {
  88. int err;
  89. err = mlx4_buf_alloc(dev->dev, nent * dev->dev->caps.cqe_size,
  90. PAGE_SIZE * 2, &buf->buf, GFP_KERNEL);
  91. if (err)
  92. goto out;
  93. buf->entry_size = dev->dev->caps.cqe_size;
  94. err = mlx4_mtt_init(dev->dev, buf->buf.npages, buf->buf.page_shift,
  95. &buf->mtt);
  96. if (err)
  97. goto err_buf;
  98. err = mlx4_buf_write_mtt(dev->dev, &buf->mtt, &buf->buf, GFP_KERNEL);
  99. if (err)
  100. goto err_mtt;
  101. return 0;
  102. err_mtt:
  103. mlx4_mtt_cleanup(dev->dev, &buf->mtt);
  104. err_buf:
  105. mlx4_buf_free(dev->dev, nent * buf->entry_size, &buf->buf);
  106. out:
  107. return err;
  108. }
  109. static void mlx4_ib_free_cq_buf(struct mlx4_ib_dev *dev, struct mlx4_ib_cq_buf *buf, int cqe)
  110. {
  111. mlx4_buf_free(dev->dev, (cqe + 1) * buf->entry_size, &buf->buf);
  112. }
  113. static int mlx4_ib_get_cq_umem(struct mlx4_ib_dev *dev, struct ib_ucontext *context,
  114. struct mlx4_ib_cq_buf *buf, struct ib_umem **umem,
  115. u64 buf_addr, int cqe)
  116. {
  117. int err;
  118. int cqe_size = dev->dev->caps.cqe_size;
  119. *umem = ib_umem_get(context, buf_addr, cqe * cqe_size,
  120. IB_ACCESS_LOCAL_WRITE, 1);
  121. if (IS_ERR(*umem))
  122. return PTR_ERR(*umem);
  123. err = mlx4_mtt_init(dev->dev, ib_umem_page_count(*umem),
  124. ilog2((*umem)->page_size), &buf->mtt);
  125. if (err)
  126. goto err_buf;
  127. err = mlx4_ib_umem_write_mtt(dev, &buf->mtt, *umem);
  128. if (err)
  129. goto err_mtt;
  130. return 0;
  131. err_mtt:
  132. mlx4_mtt_cleanup(dev->dev, &buf->mtt);
  133. err_buf:
  134. ib_umem_release(*umem);
  135. return err;
  136. }
  137. struct ib_cq *mlx4_ib_create_cq(struct ib_device *ibdev, int entries, int vector,
  138. struct ib_ucontext *context,
  139. struct ib_udata *udata)
  140. {
  141. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  142. struct mlx4_ib_cq *cq;
  143. struct mlx4_uar *uar;
  144. int err;
  145. if (entries < 1 || entries > dev->dev->caps.max_cqes)
  146. return ERR_PTR(-EINVAL);
  147. cq = kmalloc(sizeof *cq, GFP_KERNEL);
  148. if (!cq)
  149. return ERR_PTR(-ENOMEM);
  150. entries = roundup_pow_of_two(entries + 1);
  151. cq->ibcq.cqe = entries - 1;
  152. mutex_init(&cq->resize_mutex);
  153. spin_lock_init(&cq->lock);
  154. cq->resize_buf = NULL;
  155. cq->resize_umem = NULL;
  156. INIT_LIST_HEAD(&cq->send_qp_list);
  157. INIT_LIST_HEAD(&cq->recv_qp_list);
  158. if (context) {
  159. struct mlx4_ib_create_cq ucmd;
  160. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
  161. err = -EFAULT;
  162. goto err_cq;
  163. }
  164. err = mlx4_ib_get_cq_umem(dev, context, &cq->buf, &cq->umem,
  165. ucmd.buf_addr, entries);
  166. if (err)
  167. goto err_cq;
  168. err = mlx4_ib_db_map_user(to_mucontext(context), ucmd.db_addr,
  169. &cq->db);
  170. if (err)
  171. goto err_mtt;
  172. uar = &to_mucontext(context)->uar;
  173. } else {
  174. err = mlx4_db_alloc(dev->dev, &cq->db, 1, GFP_KERNEL);
  175. if (err)
  176. goto err_cq;
  177. cq->mcq.set_ci_db = cq->db.db;
  178. cq->mcq.arm_db = cq->db.db + 1;
  179. *cq->mcq.set_ci_db = 0;
  180. *cq->mcq.arm_db = 0;
  181. err = mlx4_ib_alloc_cq_buf(dev, &cq->buf, entries);
  182. if (err)
  183. goto err_db;
  184. uar = &dev->priv_uar;
  185. }
  186. if (dev->eq_table)
  187. vector = dev->eq_table[vector % ibdev->num_comp_vectors];
  188. err = mlx4_cq_alloc(dev->dev, entries, &cq->buf.mtt, uar,
  189. cq->db.dma, &cq->mcq, vector, 0, 0);
  190. if (err)
  191. goto err_dbmap;
  192. if (context)
  193. cq->mcq.tasklet_ctx.comp = mlx4_ib_cq_comp;
  194. else
  195. cq->mcq.comp = mlx4_ib_cq_comp;
  196. cq->mcq.event = mlx4_ib_cq_event;
  197. if (context)
  198. if (ib_copy_to_udata(udata, &cq->mcq.cqn, sizeof (__u32))) {
  199. err = -EFAULT;
  200. goto err_dbmap;
  201. }
  202. return &cq->ibcq;
  203. err_dbmap:
  204. if (context)
  205. mlx4_ib_db_unmap_user(to_mucontext(context), &cq->db);
  206. err_mtt:
  207. mlx4_mtt_cleanup(dev->dev, &cq->buf.mtt);
  208. if (context)
  209. ib_umem_release(cq->umem);
  210. else
  211. mlx4_ib_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
  212. err_db:
  213. if (!context)
  214. mlx4_db_free(dev->dev, &cq->db);
  215. err_cq:
  216. kfree(cq);
  217. return ERR_PTR(err);
  218. }
  219. static int mlx4_alloc_resize_buf(struct mlx4_ib_dev *dev, struct mlx4_ib_cq *cq,
  220. int entries)
  221. {
  222. int err;
  223. if (cq->resize_buf)
  224. return -EBUSY;
  225. cq->resize_buf = kmalloc(sizeof *cq->resize_buf, GFP_ATOMIC);
  226. if (!cq->resize_buf)
  227. return -ENOMEM;
  228. err = mlx4_ib_alloc_cq_buf(dev, &cq->resize_buf->buf, entries);
  229. if (err) {
  230. kfree(cq->resize_buf);
  231. cq->resize_buf = NULL;
  232. return err;
  233. }
  234. cq->resize_buf->cqe = entries - 1;
  235. return 0;
  236. }
  237. static int mlx4_alloc_resize_umem(struct mlx4_ib_dev *dev, struct mlx4_ib_cq *cq,
  238. int entries, struct ib_udata *udata)
  239. {
  240. struct mlx4_ib_resize_cq ucmd;
  241. int err;
  242. if (cq->resize_umem)
  243. return -EBUSY;
  244. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd))
  245. return -EFAULT;
  246. cq->resize_buf = kmalloc(sizeof *cq->resize_buf, GFP_ATOMIC);
  247. if (!cq->resize_buf)
  248. return -ENOMEM;
  249. err = mlx4_ib_get_cq_umem(dev, cq->umem->context, &cq->resize_buf->buf,
  250. &cq->resize_umem, ucmd.buf_addr, entries);
  251. if (err) {
  252. kfree(cq->resize_buf);
  253. cq->resize_buf = NULL;
  254. return err;
  255. }
  256. cq->resize_buf->cqe = entries - 1;
  257. return 0;
  258. }
  259. static int mlx4_ib_get_outstanding_cqes(struct mlx4_ib_cq *cq)
  260. {
  261. u32 i;
  262. i = cq->mcq.cons_index;
  263. while (get_sw_cqe(cq, i))
  264. ++i;
  265. return i - cq->mcq.cons_index;
  266. }
  267. static void mlx4_ib_cq_resize_copy_cqes(struct mlx4_ib_cq *cq)
  268. {
  269. struct mlx4_cqe *cqe, *new_cqe;
  270. int i;
  271. int cqe_size = cq->buf.entry_size;
  272. int cqe_inc = cqe_size == 64 ? 1 : 0;
  273. i = cq->mcq.cons_index;
  274. cqe = get_cqe(cq, i & cq->ibcq.cqe);
  275. cqe += cqe_inc;
  276. while ((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) != MLX4_CQE_OPCODE_RESIZE) {
  277. new_cqe = get_cqe_from_buf(&cq->resize_buf->buf,
  278. (i + 1) & cq->resize_buf->cqe);
  279. memcpy(new_cqe, get_cqe(cq, i & cq->ibcq.cqe), cqe_size);
  280. new_cqe += cqe_inc;
  281. new_cqe->owner_sr_opcode = (cqe->owner_sr_opcode & ~MLX4_CQE_OWNER_MASK) |
  282. (((i + 1) & (cq->resize_buf->cqe + 1)) ? MLX4_CQE_OWNER_MASK : 0);
  283. cqe = get_cqe(cq, ++i & cq->ibcq.cqe);
  284. cqe += cqe_inc;
  285. }
  286. ++cq->mcq.cons_index;
  287. }
  288. int mlx4_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata)
  289. {
  290. struct mlx4_ib_dev *dev = to_mdev(ibcq->device);
  291. struct mlx4_ib_cq *cq = to_mcq(ibcq);
  292. struct mlx4_mtt mtt;
  293. int outst_cqe;
  294. int err;
  295. mutex_lock(&cq->resize_mutex);
  296. if (entries < 1 || entries > dev->dev->caps.max_cqes) {
  297. err = -EINVAL;
  298. goto out;
  299. }
  300. entries = roundup_pow_of_two(entries + 1);
  301. if (entries == ibcq->cqe + 1) {
  302. err = 0;
  303. goto out;
  304. }
  305. if (entries > dev->dev->caps.max_cqes + 1) {
  306. err = -EINVAL;
  307. goto out;
  308. }
  309. if (ibcq->uobject) {
  310. err = mlx4_alloc_resize_umem(dev, cq, entries, udata);
  311. if (err)
  312. goto out;
  313. } else {
  314. /* Can't be smaller than the number of outstanding CQEs */
  315. outst_cqe = mlx4_ib_get_outstanding_cqes(cq);
  316. if (entries < outst_cqe + 1) {
  317. err = -EINVAL;
  318. goto out;
  319. }
  320. err = mlx4_alloc_resize_buf(dev, cq, entries);
  321. if (err)
  322. goto out;
  323. }
  324. mtt = cq->buf.mtt;
  325. err = mlx4_cq_resize(dev->dev, &cq->mcq, entries, &cq->resize_buf->buf.mtt);
  326. if (err)
  327. goto err_buf;
  328. mlx4_mtt_cleanup(dev->dev, &mtt);
  329. if (ibcq->uobject) {
  330. cq->buf = cq->resize_buf->buf;
  331. cq->ibcq.cqe = cq->resize_buf->cqe;
  332. ib_umem_release(cq->umem);
  333. cq->umem = cq->resize_umem;
  334. kfree(cq->resize_buf);
  335. cq->resize_buf = NULL;
  336. cq->resize_umem = NULL;
  337. } else {
  338. struct mlx4_ib_cq_buf tmp_buf;
  339. int tmp_cqe = 0;
  340. spin_lock_irq(&cq->lock);
  341. if (cq->resize_buf) {
  342. mlx4_ib_cq_resize_copy_cqes(cq);
  343. tmp_buf = cq->buf;
  344. tmp_cqe = cq->ibcq.cqe;
  345. cq->buf = cq->resize_buf->buf;
  346. cq->ibcq.cqe = cq->resize_buf->cqe;
  347. kfree(cq->resize_buf);
  348. cq->resize_buf = NULL;
  349. }
  350. spin_unlock_irq(&cq->lock);
  351. if (tmp_cqe)
  352. mlx4_ib_free_cq_buf(dev, &tmp_buf, tmp_cqe);
  353. }
  354. goto out;
  355. err_buf:
  356. mlx4_mtt_cleanup(dev->dev, &cq->resize_buf->buf.mtt);
  357. if (!ibcq->uobject)
  358. mlx4_ib_free_cq_buf(dev, &cq->resize_buf->buf,
  359. cq->resize_buf->cqe);
  360. kfree(cq->resize_buf);
  361. cq->resize_buf = NULL;
  362. if (cq->resize_umem) {
  363. ib_umem_release(cq->resize_umem);
  364. cq->resize_umem = NULL;
  365. }
  366. out:
  367. mutex_unlock(&cq->resize_mutex);
  368. return err;
  369. }
  370. int mlx4_ib_destroy_cq(struct ib_cq *cq)
  371. {
  372. struct mlx4_ib_dev *dev = to_mdev(cq->device);
  373. struct mlx4_ib_cq *mcq = to_mcq(cq);
  374. mlx4_cq_free(dev->dev, &mcq->mcq);
  375. mlx4_mtt_cleanup(dev->dev, &mcq->buf.mtt);
  376. if (cq->uobject) {
  377. mlx4_ib_db_unmap_user(to_mucontext(cq->uobject->context), &mcq->db);
  378. ib_umem_release(mcq->umem);
  379. } else {
  380. mlx4_ib_free_cq_buf(dev, &mcq->buf, cq->cqe);
  381. mlx4_db_free(dev->dev, &mcq->db);
  382. }
  383. kfree(mcq);
  384. return 0;
  385. }
  386. static void dump_cqe(void *cqe)
  387. {
  388. __be32 *buf = cqe;
  389. pr_debug("CQE contents %08x %08x %08x %08x %08x %08x %08x %08x\n",
  390. be32_to_cpu(buf[0]), be32_to_cpu(buf[1]), be32_to_cpu(buf[2]),
  391. be32_to_cpu(buf[3]), be32_to_cpu(buf[4]), be32_to_cpu(buf[5]),
  392. be32_to_cpu(buf[6]), be32_to_cpu(buf[7]));
  393. }
  394. static void mlx4_ib_handle_error_cqe(struct mlx4_err_cqe *cqe,
  395. struct ib_wc *wc)
  396. {
  397. if (cqe->syndrome == MLX4_CQE_SYNDROME_LOCAL_QP_OP_ERR) {
  398. pr_debug("local QP operation err "
  399. "(QPN %06x, WQE index %x, vendor syndrome %02x, "
  400. "opcode = %02x)\n",
  401. be32_to_cpu(cqe->my_qpn), be16_to_cpu(cqe->wqe_index),
  402. cqe->vendor_err_syndrome,
  403. cqe->owner_sr_opcode & ~MLX4_CQE_OWNER_MASK);
  404. dump_cqe(cqe);
  405. }
  406. switch (cqe->syndrome) {
  407. case MLX4_CQE_SYNDROME_LOCAL_LENGTH_ERR:
  408. wc->status = IB_WC_LOC_LEN_ERR;
  409. break;
  410. case MLX4_CQE_SYNDROME_LOCAL_QP_OP_ERR:
  411. wc->status = IB_WC_LOC_QP_OP_ERR;
  412. break;
  413. case MLX4_CQE_SYNDROME_LOCAL_PROT_ERR:
  414. wc->status = IB_WC_LOC_PROT_ERR;
  415. break;
  416. case MLX4_CQE_SYNDROME_WR_FLUSH_ERR:
  417. wc->status = IB_WC_WR_FLUSH_ERR;
  418. break;
  419. case MLX4_CQE_SYNDROME_MW_BIND_ERR:
  420. wc->status = IB_WC_MW_BIND_ERR;
  421. break;
  422. case MLX4_CQE_SYNDROME_BAD_RESP_ERR:
  423. wc->status = IB_WC_BAD_RESP_ERR;
  424. break;
  425. case MLX4_CQE_SYNDROME_LOCAL_ACCESS_ERR:
  426. wc->status = IB_WC_LOC_ACCESS_ERR;
  427. break;
  428. case MLX4_CQE_SYNDROME_REMOTE_INVAL_REQ_ERR:
  429. wc->status = IB_WC_REM_INV_REQ_ERR;
  430. break;
  431. case MLX4_CQE_SYNDROME_REMOTE_ACCESS_ERR:
  432. wc->status = IB_WC_REM_ACCESS_ERR;
  433. break;
  434. case MLX4_CQE_SYNDROME_REMOTE_OP_ERR:
  435. wc->status = IB_WC_REM_OP_ERR;
  436. break;
  437. case MLX4_CQE_SYNDROME_TRANSPORT_RETRY_EXC_ERR:
  438. wc->status = IB_WC_RETRY_EXC_ERR;
  439. break;
  440. case MLX4_CQE_SYNDROME_RNR_RETRY_EXC_ERR:
  441. wc->status = IB_WC_RNR_RETRY_EXC_ERR;
  442. break;
  443. case MLX4_CQE_SYNDROME_REMOTE_ABORTED_ERR:
  444. wc->status = IB_WC_REM_ABORT_ERR;
  445. break;
  446. default:
  447. wc->status = IB_WC_GENERAL_ERR;
  448. break;
  449. }
  450. wc->vendor_err = cqe->vendor_err_syndrome;
  451. }
  452. static int mlx4_ib_ipoib_csum_ok(__be16 status, __be16 checksum)
  453. {
  454. return ((status & cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
  455. MLX4_CQE_STATUS_IPV4F |
  456. MLX4_CQE_STATUS_IPV4OPT |
  457. MLX4_CQE_STATUS_IPV6 |
  458. MLX4_CQE_STATUS_IPOK)) ==
  459. cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
  460. MLX4_CQE_STATUS_IPOK)) &&
  461. (status & cpu_to_be16(MLX4_CQE_STATUS_UDP |
  462. MLX4_CQE_STATUS_TCP)) &&
  463. checksum == cpu_to_be16(0xffff);
  464. }
  465. static int use_tunnel_data(struct mlx4_ib_qp *qp, struct mlx4_ib_cq *cq, struct ib_wc *wc,
  466. unsigned tail, struct mlx4_cqe *cqe, int is_eth)
  467. {
  468. struct mlx4_ib_proxy_sqp_hdr *hdr;
  469. ib_dma_sync_single_for_cpu(qp->ibqp.device,
  470. qp->sqp_proxy_rcv[tail].map,
  471. sizeof (struct mlx4_ib_proxy_sqp_hdr),
  472. DMA_FROM_DEVICE);
  473. hdr = (struct mlx4_ib_proxy_sqp_hdr *) (qp->sqp_proxy_rcv[tail].addr);
  474. wc->pkey_index = be16_to_cpu(hdr->tun.pkey_index);
  475. wc->src_qp = be32_to_cpu(hdr->tun.flags_src_qp) & 0xFFFFFF;
  476. wc->wc_flags |= (hdr->tun.g_ml_path & 0x80) ? (IB_WC_GRH) : 0;
  477. wc->dlid_path_bits = 0;
  478. if (is_eth) {
  479. wc->vlan_id = be16_to_cpu(hdr->tun.sl_vid);
  480. memcpy(&(wc->smac[0]), (char *)&hdr->tun.mac_31_0, 4);
  481. memcpy(&(wc->smac[4]), (char *)&hdr->tun.slid_mac_47_32, 2);
  482. wc->wc_flags |= (IB_WC_WITH_VLAN | IB_WC_WITH_SMAC);
  483. } else {
  484. wc->slid = be16_to_cpu(hdr->tun.slid_mac_47_32);
  485. wc->sl = (u8) (be16_to_cpu(hdr->tun.sl_vid) >> 12);
  486. }
  487. return 0;
  488. }
  489. static void mlx4_ib_qp_sw_comp(struct mlx4_ib_qp *qp, int num_entries,
  490. struct ib_wc *wc, int *npolled, int is_send)
  491. {
  492. struct mlx4_ib_wq *wq;
  493. unsigned cur;
  494. int i;
  495. wq = is_send ? &qp->sq : &qp->rq;
  496. cur = wq->head - wq->tail;
  497. if (cur == 0)
  498. return;
  499. for (i = 0; i < cur && *npolled < num_entries; i++) {
  500. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  501. wc->status = IB_WC_WR_FLUSH_ERR;
  502. wc->vendor_err = MLX4_CQE_SYNDROME_WR_FLUSH_ERR;
  503. wq->tail++;
  504. (*npolled)++;
  505. wc->qp = &qp->ibqp;
  506. wc++;
  507. }
  508. }
  509. static void mlx4_ib_poll_sw_comp(struct mlx4_ib_cq *cq, int num_entries,
  510. struct ib_wc *wc, int *npolled)
  511. {
  512. struct mlx4_ib_qp *qp;
  513. *npolled = 0;
  514. /* Find uncompleted WQEs belonging to that cq and retrun
  515. * simulated FLUSH_ERR completions
  516. */
  517. list_for_each_entry(qp, &cq->send_qp_list, cq_send_list) {
  518. mlx4_ib_qp_sw_comp(qp, num_entries, wc, npolled, 1);
  519. if (*npolled >= num_entries)
  520. goto out;
  521. }
  522. list_for_each_entry(qp, &cq->recv_qp_list, cq_recv_list) {
  523. mlx4_ib_qp_sw_comp(qp, num_entries, wc + *npolled, npolled, 0);
  524. if (*npolled >= num_entries)
  525. goto out;
  526. }
  527. out:
  528. return;
  529. }
  530. static int mlx4_ib_poll_one(struct mlx4_ib_cq *cq,
  531. struct mlx4_ib_qp **cur_qp,
  532. struct ib_wc *wc)
  533. {
  534. struct mlx4_cqe *cqe;
  535. struct mlx4_qp *mqp;
  536. struct mlx4_ib_wq *wq;
  537. struct mlx4_ib_srq *srq;
  538. struct mlx4_srq *msrq = NULL;
  539. int is_send;
  540. int is_error;
  541. int is_eth;
  542. u32 g_mlpath_rqpn;
  543. u16 wqe_ctr;
  544. unsigned tail = 0;
  545. repoll:
  546. cqe = next_cqe_sw(cq);
  547. if (!cqe)
  548. return -EAGAIN;
  549. if (cq->buf.entry_size == 64)
  550. cqe++;
  551. ++cq->mcq.cons_index;
  552. /*
  553. * Make sure we read CQ entry contents after we've checked the
  554. * ownership bit.
  555. */
  556. rmb();
  557. is_send = cqe->owner_sr_opcode & MLX4_CQE_IS_SEND_MASK;
  558. is_error = (cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
  559. MLX4_CQE_OPCODE_ERROR;
  560. if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) == MLX4_OPCODE_NOP &&
  561. is_send)) {
  562. pr_warn("Completion for NOP opcode detected!\n");
  563. return -EINVAL;
  564. }
  565. /* Resize CQ in progress */
  566. if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) == MLX4_CQE_OPCODE_RESIZE)) {
  567. if (cq->resize_buf) {
  568. struct mlx4_ib_dev *dev = to_mdev(cq->ibcq.device);
  569. mlx4_ib_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
  570. cq->buf = cq->resize_buf->buf;
  571. cq->ibcq.cqe = cq->resize_buf->cqe;
  572. kfree(cq->resize_buf);
  573. cq->resize_buf = NULL;
  574. }
  575. goto repoll;
  576. }
  577. if (!*cur_qp ||
  578. (be32_to_cpu(cqe->vlan_my_qpn) & MLX4_CQE_QPN_MASK) != (*cur_qp)->mqp.qpn) {
  579. /*
  580. * We do not have to take the QP table lock here,
  581. * because CQs will be locked while QPs are removed
  582. * from the table.
  583. */
  584. mqp = __mlx4_qp_lookup(to_mdev(cq->ibcq.device)->dev,
  585. be32_to_cpu(cqe->vlan_my_qpn));
  586. if (unlikely(!mqp)) {
  587. pr_warn("CQ %06x with entry for unknown QPN %06x\n",
  588. cq->mcq.cqn, be32_to_cpu(cqe->vlan_my_qpn) & MLX4_CQE_QPN_MASK);
  589. return -EINVAL;
  590. }
  591. *cur_qp = to_mibqp(mqp);
  592. }
  593. wc->qp = &(*cur_qp)->ibqp;
  594. if (wc->qp->qp_type == IB_QPT_XRC_TGT) {
  595. u32 srq_num;
  596. g_mlpath_rqpn = be32_to_cpu(cqe->g_mlpath_rqpn);
  597. srq_num = g_mlpath_rqpn & 0xffffff;
  598. /* SRQ is also in the radix tree */
  599. msrq = mlx4_srq_lookup(to_mdev(cq->ibcq.device)->dev,
  600. srq_num);
  601. if (unlikely(!msrq)) {
  602. pr_warn("CQ %06x with entry for unknown SRQN %06x\n",
  603. cq->mcq.cqn, srq_num);
  604. return -EINVAL;
  605. }
  606. }
  607. if (is_send) {
  608. wq = &(*cur_qp)->sq;
  609. if (!(*cur_qp)->sq_signal_bits) {
  610. wqe_ctr = be16_to_cpu(cqe->wqe_index);
  611. wq->tail += (u16) (wqe_ctr - (u16) wq->tail);
  612. }
  613. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  614. ++wq->tail;
  615. } else if ((*cur_qp)->ibqp.srq) {
  616. srq = to_msrq((*cur_qp)->ibqp.srq);
  617. wqe_ctr = be16_to_cpu(cqe->wqe_index);
  618. wc->wr_id = srq->wrid[wqe_ctr];
  619. mlx4_ib_free_srq_wqe(srq, wqe_ctr);
  620. } else if (msrq) {
  621. srq = to_mibsrq(msrq);
  622. wqe_ctr = be16_to_cpu(cqe->wqe_index);
  623. wc->wr_id = srq->wrid[wqe_ctr];
  624. mlx4_ib_free_srq_wqe(srq, wqe_ctr);
  625. } else {
  626. wq = &(*cur_qp)->rq;
  627. tail = wq->tail & (wq->wqe_cnt - 1);
  628. wc->wr_id = wq->wrid[tail];
  629. ++wq->tail;
  630. }
  631. if (unlikely(is_error)) {
  632. mlx4_ib_handle_error_cqe((struct mlx4_err_cqe *) cqe, wc);
  633. return 0;
  634. }
  635. wc->status = IB_WC_SUCCESS;
  636. if (is_send) {
  637. wc->wc_flags = 0;
  638. switch (cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) {
  639. case MLX4_OPCODE_RDMA_WRITE_IMM:
  640. wc->wc_flags |= IB_WC_WITH_IMM;
  641. case MLX4_OPCODE_RDMA_WRITE:
  642. wc->opcode = IB_WC_RDMA_WRITE;
  643. break;
  644. case MLX4_OPCODE_SEND_IMM:
  645. wc->wc_flags |= IB_WC_WITH_IMM;
  646. case MLX4_OPCODE_SEND:
  647. case MLX4_OPCODE_SEND_INVAL:
  648. wc->opcode = IB_WC_SEND;
  649. break;
  650. case MLX4_OPCODE_RDMA_READ:
  651. wc->opcode = IB_WC_RDMA_READ;
  652. wc->byte_len = be32_to_cpu(cqe->byte_cnt);
  653. break;
  654. case MLX4_OPCODE_ATOMIC_CS:
  655. wc->opcode = IB_WC_COMP_SWAP;
  656. wc->byte_len = 8;
  657. break;
  658. case MLX4_OPCODE_ATOMIC_FA:
  659. wc->opcode = IB_WC_FETCH_ADD;
  660. wc->byte_len = 8;
  661. break;
  662. case MLX4_OPCODE_MASKED_ATOMIC_CS:
  663. wc->opcode = IB_WC_MASKED_COMP_SWAP;
  664. wc->byte_len = 8;
  665. break;
  666. case MLX4_OPCODE_MASKED_ATOMIC_FA:
  667. wc->opcode = IB_WC_MASKED_FETCH_ADD;
  668. wc->byte_len = 8;
  669. break;
  670. case MLX4_OPCODE_BIND_MW:
  671. wc->opcode = IB_WC_BIND_MW;
  672. break;
  673. case MLX4_OPCODE_LSO:
  674. wc->opcode = IB_WC_LSO;
  675. break;
  676. case MLX4_OPCODE_FMR:
  677. wc->opcode = IB_WC_FAST_REG_MR;
  678. break;
  679. case MLX4_OPCODE_LOCAL_INVAL:
  680. wc->opcode = IB_WC_LOCAL_INV;
  681. break;
  682. }
  683. } else {
  684. wc->byte_len = be32_to_cpu(cqe->byte_cnt);
  685. switch (cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) {
  686. case MLX4_RECV_OPCODE_RDMA_WRITE_IMM:
  687. wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  688. wc->wc_flags = IB_WC_WITH_IMM;
  689. wc->ex.imm_data = cqe->immed_rss_invalid;
  690. break;
  691. case MLX4_RECV_OPCODE_SEND_INVAL:
  692. wc->opcode = IB_WC_RECV;
  693. wc->wc_flags = IB_WC_WITH_INVALIDATE;
  694. wc->ex.invalidate_rkey = be32_to_cpu(cqe->immed_rss_invalid);
  695. break;
  696. case MLX4_RECV_OPCODE_SEND:
  697. wc->opcode = IB_WC_RECV;
  698. wc->wc_flags = 0;
  699. break;
  700. case MLX4_RECV_OPCODE_SEND_IMM:
  701. wc->opcode = IB_WC_RECV;
  702. wc->wc_flags = IB_WC_WITH_IMM;
  703. wc->ex.imm_data = cqe->immed_rss_invalid;
  704. break;
  705. }
  706. is_eth = (rdma_port_get_link_layer(wc->qp->device,
  707. (*cur_qp)->port) ==
  708. IB_LINK_LAYER_ETHERNET);
  709. if (mlx4_is_mfunc(to_mdev(cq->ibcq.device)->dev)) {
  710. if ((*cur_qp)->mlx4_ib_qp_type &
  711. (MLX4_IB_QPT_PROXY_SMI_OWNER |
  712. MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI))
  713. return use_tunnel_data(*cur_qp, cq, wc, tail,
  714. cqe, is_eth);
  715. }
  716. wc->slid = be16_to_cpu(cqe->rlid);
  717. g_mlpath_rqpn = be32_to_cpu(cqe->g_mlpath_rqpn);
  718. wc->src_qp = g_mlpath_rqpn & 0xffffff;
  719. wc->dlid_path_bits = (g_mlpath_rqpn >> 24) & 0x7f;
  720. wc->wc_flags |= g_mlpath_rqpn & 0x80000000 ? IB_WC_GRH : 0;
  721. wc->pkey_index = be32_to_cpu(cqe->immed_rss_invalid) & 0x7f;
  722. wc->wc_flags |= mlx4_ib_ipoib_csum_ok(cqe->status,
  723. cqe->checksum) ? IB_WC_IP_CSUM_OK : 0;
  724. if (is_eth) {
  725. wc->sl = be16_to_cpu(cqe->sl_vid) >> 13;
  726. if (be32_to_cpu(cqe->vlan_my_qpn) &
  727. MLX4_CQE_VLAN_PRESENT_MASK) {
  728. wc->vlan_id = be16_to_cpu(cqe->sl_vid) &
  729. MLX4_CQE_VID_MASK;
  730. } else {
  731. wc->vlan_id = 0xffff;
  732. }
  733. memcpy(wc->smac, cqe->smac, ETH_ALEN);
  734. wc->wc_flags |= (IB_WC_WITH_VLAN | IB_WC_WITH_SMAC);
  735. } else {
  736. wc->sl = be16_to_cpu(cqe->sl_vid) >> 12;
  737. wc->vlan_id = 0xffff;
  738. }
  739. }
  740. return 0;
  741. }
  742. int mlx4_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
  743. {
  744. struct mlx4_ib_cq *cq = to_mcq(ibcq);
  745. struct mlx4_ib_qp *cur_qp = NULL;
  746. unsigned long flags;
  747. int npolled;
  748. int err = 0;
  749. struct mlx4_ib_dev *mdev = to_mdev(cq->ibcq.device);
  750. spin_lock_irqsave(&cq->lock, flags);
  751. if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
  752. mlx4_ib_poll_sw_comp(cq, num_entries, wc, &npolled);
  753. goto out;
  754. }
  755. for (npolled = 0; npolled < num_entries; ++npolled) {
  756. err = mlx4_ib_poll_one(cq, &cur_qp, wc + npolled);
  757. if (err)
  758. break;
  759. }
  760. mlx4_cq_set_ci(&cq->mcq);
  761. out:
  762. spin_unlock_irqrestore(&cq->lock, flags);
  763. if (err == 0 || err == -EAGAIN)
  764. return npolled;
  765. else
  766. return err;
  767. }
  768. int mlx4_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
  769. {
  770. mlx4_cq_arm(&to_mcq(ibcq)->mcq,
  771. (flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
  772. MLX4_CQ_DB_REQ_NOT_SOL : MLX4_CQ_DB_REQ_NOT,
  773. to_mdev(ibcq->device)->uar_map,
  774. MLX4_GET_DOORBELL_LOCK(&to_mdev(ibcq->device)->uar_lock));
  775. return 0;
  776. }
  777. void __mlx4_ib_cq_clean(struct mlx4_ib_cq *cq, u32 qpn, struct mlx4_ib_srq *srq)
  778. {
  779. u32 prod_index;
  780. int nfreed = 0;
  781. struct mlx4_cqe *cqe, *dest;
  782. u8 owner_bit;
  783. int cqe_inc = cq->buf.entry_size == 64 ? 1 : 0;
  784. /*
  785. * First we need to find the current producer index, so we
  786. * know where to start cleaning from. It doesn't matter if HW
  787. * adds new entries after this loop -- the QP we're worried
  788. * about is already in RESET, so the new entries won't come
  789. * from our QP and therefore don't need to be checked.
  790. */
  791. for (prod_index = cq->mcq.cons_index; get_sw_cqe(cq, prod_index); ++prod_index)
  792. if (prod_index == cq->mcq.cons_index + cq->ibcq.cqe)
  793. break;
  794. /*
  795. * Now sweep backwards through the CQ, removing CQ entries
  796. * that match our QP by copying older entries on top of them.
  797. */
  798. while ((int) --prod_index - (int) cq->mcq.cons_index >= 0) {
  799. cqe = get_cqe(cq, prod_index & cq->ibcq.cqe);
  800. cqe += cqe_inc;
  801. if ((be32_to_cpu(cqe->vlan_my_qpn) & MLX4_CQE_QPN_MASK) == qpn) {
  802. if (srq && !(cqe->owner_sr_opcode & MLX4_CQE_IS_SEND_MASK))
  803. mlx4_ib_free_srq_wqe(srq, be16_to_cpu(cqe->wqe_index));
  804. ++nfreed;
  805. } else if (nfreed) {
  806. dest = get_cqe(cq, (prod_index + nfreed) & cq->ibcq.cqe);
  807. dest += cqe_inc;
  808. owner_bit = dest->owner_sr_opcode & MLX4_CQE_OWNER_MASK;
  809. memcpy(dest, cqe, sizeof *cqe);
  810. dest->owner_sr_opcode = owner_bit |
  811. (dest->owner_sr_opcode & ~MLX4_CQE_OWNER_MASK);
  812. }
  813. }
  814. if (nfreed) {
  815. cq->mcq.cons_index += nfreed;
  816. /*
  817. * Make sure update of buffer contents is done before
  818. * updating consumer index.
  819. */
  820. wmb();
  821. mlx4_cq_set_ci(&cq->mcq);
  822. }
  823. }
  824. void mlx4_ib_cq_clean(struct mlx4_ib_cq *cq, u32 qpn, struct mlx4_ib_srq *srq)
  825. {
  826. spin_lock_irq(&cq->lock);
  827. __mlx4_ib_cq_clean(cq, qpn, srq);
  828. spin_unlock_irq(&cq->lock);
  829. }