sor.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * Copyright (C) 2013 NVIDIA Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef DRM_TEGRA_SOR_H
  9. #define DRM_TEGRA_SOR_H
  10. #define SOR_CTXSW 0x00
  11. #define SOR_SUPER_STATE_0 0x01
  12. #define SOR_SUPER_STATE_1 0x02
  13. #define SOR_SUPER_STATE_ATTACHED (1 << 3)
  14. #define SOR_SUPER_STATE_MODE_NORMAL (1 << 2)
  15. #define SOR_SUPER_STATE_HEAD_MODE_MASK (3 << 0)
  16. #define SOR_SUPER_STATE_HEAD_MODE_AWAKE (2 << 0)
  17. #define SOR_SUPER_STATE_HEAD_MODE_SNOOZE (1 << 0)
  18. #define SOR_SUPER_STATE_HEAD_MODE_SLEEP (0 << 0)
  19. #define SOR_STATE_0 0x03
  20. #define SOR_STATE_1 0x04
  21. #define SOR_STATE_ASY_PIXELDEPTH_MASK (0xf << 17)
  22. #define SOR_STATE_ASY_PIXELDEPTH_BPP_18_444 (0x2 << 17)
  23. #define SOR_STATE_ASY_PIXELDEPTH_BPP_24_444 (0x5 << 17)
  24. #define SOR_STATE_ASY_VSYNCPOL (1 << 13)
  25. #define SOR_STATE_ASY_HSYNCPOL (1 << 12)
  26. #define SOR_STATE_ASY_PROTOCOL_MASK (0xf << 8)
  27. #define SOR_STATE_ASY_PROTOCOL_CUSTOM (0xf << 8)
  28. #define SOR_STATE_ASY_PROTOCOL_DP_A (0x8 << 8)
  29. #define SOR_STATE_ASY_PROTOCOL_DP_B (0x9 << 8)
  30. #define SOR_STATE_ASY_PROTOCOL_LVDS (0x0 << 8)
  31. #define SOR_STATE_ASY_CRC_MODE_MASK (0x3 << 6)
  32. #define SOR_STATE_ASY_CRC_MODE_NON_ACTIVE (0x2 << 6)
  33. #define SOR_STATE_ASY_CRC_MODE_COMPLETE (0x1 << 6)
  34. #define SOR_STATE_ASY_CRC_MODE_ACTIVE (0x0 << 6)
  35. #define SOR_STATE_ASY_OWNER(x) (((x) & 0xf) << 0)
  36. #define SOR_HEAD_STATE_0(x) (0x05 + (x))
  37. #define SOR_HEAD_STATE_1(x) (0x07 + (x))
  38. #define SOR_HEAD_STATE_2(x) (0x09 + (x))
  39. #define SOR_HEAD_STATE_3(x) (0x0b + (x))
  40. #define SOR_HEAD_STATE_4(x) (0x0d + (x))
  41. #define SOR_HEAD_STATE_5(x) (0x0f + (x))
  42. #define SOR_CRC_CNTRL 0x11
  43. #define SOR_CRC_CNTRL_ENABLE (1 << 0)
  44. #define SOR_DP_DEBUG_MVID 0x12
  45. #define SOR_CLK_CNTRL 0x13
  46. #define SOR_CLK_CNTRL_DP_LINK_SPEED_MASK (0x1f << 2)
  47. #define SOR_CLK_CNTRL_DP_LINK_SPEED(x) (((x) & 0x1f) << 2)
  48. #define SOR_CLK_CNTRL_DP_LINK_SPEED_G1_62 (0x06 << 2)
  49. #define SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70 (0x0a << 2)
  50. #define SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40 (0x14 << 2)
  51. #define SOR_CLK_CNTRL_DP_CLK_SEL_MASK (3 << 0)
  52. #define SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK (0 << 0)
  53. #define SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK (1 << 0)
  54. #define SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK (2 << 0)
  55. #define SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK (3 << 0)
  56. #define SOR_CAP 0x14
  57. #define SOR_PWR 0x15
  58. #define SOR_PWR_TRIGGER (1 << 31)
  59. #define SOR_PWR_MODE_SAFE (1 << 28)
  60. #define SOR_PWR_NORMAL_STATE_PU (1 << 0)
  61. #define SOR_TEST 0x16
  62. #define SOR_TEST_CRC_POST_SERIALIZE (1 << 23)
  63. #define SOR_TEST_ATTACHED (1 << 10)
  64. #define SOR_TEST_HEAD_MODE_MASK (3 << 8)
  65. #define SOR_TEST_HEAD_MODE_AWAKE (2 << 8)
  66. #define SOR_PLL_0 0x17
  67. #define SOR_PLL_0_ICHPMP_MASK (0xf << 24)
  68. #define SOR_PLL_0_ICHPMP(x) (((x) & 0xf) << 24)
  69. #define SOR_PLL_0_VCOCAP_MASK (0xf << 8)
  70. #define SOR_PLL_0_VCOCAP(x) (((x) & 0xf) << 8)
  71. #define SOR_PLL_0_VCOCAP_RST SOR_PLL_0_VCOCAP(3)
  72. #define SOR_PLL_0_PLLREG_MASK (0x3 << 6)
  73. #define SOR_PLL_0_PLLREG_LEVEL(x) (((x) & 0x3) << 6)
  74. #define SOR_PLL_0_PLLREG_LEVEL_V25 SOR_PLL_0_PLLREG_LEVEL(0)
  75. #define SOR_PLL_0_PLLREG_LEVEL_V15 SOR_PLL_0_PLLREG_LEVEL(1)
  76. #define SOR_PLL_0_PLLREG_LEVEL_V35 SOR_PLL_0_PLLREG_LEVEL(2)
  77. #define SOR_PLL_0_PLLREG_LEVEL_V45 SOR_PLL_0_PLLREG_LEVEL(3)
  78. #define SOR_PLL_0_PULLDOWN (1 << 5)
  79. #define SOR_PLL_0_RESISTOR_EXT (1 << 4)
  80. #define SOR_PLL_0_VCOPD (1 << 2)
  81. #define SOR_PLL_0_POWER_OFF (1 << 0)
  82. #define SOR_PLL_1 0x18
  83. /* XXX: read-only bit? */
  84. #define SOR_PLL_1_TERM_COMPOUT (1 << 15)
  85. #define SOR_PLL_1_TMDS_TERM (1 << 8)
  86. #define SOR_PLL_2 0x19
  87. #define SOR_PLL_2_LVDS_ENABLE (1 << 25)
  88. #define SOR_PLL_2_SEQ_PLLCAPPD_ENFORCE (1 << 24)
  89. #define SOR_PLL_2_PORT_POWERDOWN (1 << 23)
  90. #define SOR_PLL_2_BANDGAP_POWERDOWN (1 << 22)
  91. #define SOR_PLL_2_POWERDOWN_OVERRIDE (1 << 18)
  92. #define SOR_PLL_2_SEQ_PLLCAPPD (1 << 17)
  93. #define SOR_PLL_3 0x1a
  94. #define SOR_PLL_3_PLL_VDD_MODE_V1_8 (0 << 13)
  95. #define SOR_PLL_3_PLL_VDD_MODE_V3_3 (1 << 13)
  96. #define SOR_CSTM 0x1b
  97. #define SOR_CSTM_LVDS (1 << 16)
  98. #define SOR_CSTM_LINK_ACT_B (1 << 15)
  99. #define SOR_CSTM_LINK_ACT_A (1 << 14)
  100. #define SOR_CSTM_UPPER (1 << 11)
  101. #define SOR_LVDS 0x1c
  102. #define SOR_CRC_A 0x1d
  103. #define SOR_CRC_A_VALID (1 << 0)
  104. #define SOR_CRC_A_RESET (1 << 0)
  105. #define SOR_CRC_B 0x1e
  106. #define SOR_BLANK 0x1f
  107. #define SOR_SEQ_CTL 0x20
  108. #define SOR_LANE_SEQ_CTL 0x21
  109. #define SOR_LANE_SEQ_CTL_TRIGGER (1 << 31)
  110. #define SOR_LANE_SEQ_CTL_SEQUENCE_UP (0 << 20)
  111. #define SOR_LANE_SEQ_CTL_SEQUENCE_DOWN (1 << 20)
  112. #define SOR_LANE_SEQ_CTL_POWER_STATE_UP (0 << 16)
  113. #define SOR_LANE_SEQ_CTL_POWER_STATE_DOWN (1 << 16)
  114. #define SOR_SEQ_INST(x) (0x22 + (x))
  115. #define SOR_PWM_DIV 0x32
  116. #define SOR_PWM_DIV_MASK 0xffffff
  117. #define SOR_PWM_CTL 0x33
  118. #define SOR_PWM_CTL_TRIGGER (1 << 31)
  119. #define SOR_PWM_CTL_CLK_SEL (1 << 30)
  120. #define SOR_PWM_CTL_DUTY_CYCLE_MASK 0xffffff
  121. #define SOR_VCRC_A_0 0x34
  122. #define SOR_VCRC_A_1 0x35
  123. #define SOR_VCRC_B_0 0x36
  124. #define SOR_VCRC_B_1 0x37
  125. #define SOR_CCRC_A_0 0x38
  126. #define SOR_CCRC_A_1 0x39
  127. #define SOR_CCRC_B_0 0x3a
  128. #define SOR_CCRC_B_1 0x3b
  129. #define SOR_EDATA_A_0 0x3c
  130. #define SOR_EDATA_A_1 0x3d
  131. #define SOR_EDATA_B_0 0x3e
  132. #define SOR_EDATA_B_1 0x3f
  133. #define SOR_COUNT_A_0 0x40
  134. #define SOR_COUNT_A_1 0x41
  135. #define SOR_COUNT_B_0 0x42
  136. #define SOR_COUNT_B_1 0x43
  137. #define SOR_DEBUG_A_0 0x44
  138. #define SOR_DEBUG_A_1 0x45
  139. #define SOR_DEBUG_B_0 0x46
  140. #define SOR_DEBUG_B_1 0x47
  141. #define SOR_TRIG 0x48
  142. #define SOR_MSCHECK 0x49
  143. #define SOR_XBAR_CTRL 0x4a
  144. #define SOR_XBAR_POL 0x4b
  145. #define SOR_DP_LINKCTL_0 0x4c
  146. #define SOR_DP_LINKCTL_LANE_COUNT_MASK (0x1f << 16)
  147. #define SOR_DP_LINKCTL_LANE_COUNT(x) (((1 << (x)) - 1) << 16)
  148. #define SOR_DP_LINKCTL_ENHANCED_FRAME (1 << 14)
  149. #define SOR_DP_LINKCTL_TU_SIZE_MASK (0x7f << 2)
  150. #define SOR_DP_LINKCTL_TU_SIZE(x) (((x) & 0x7f) << 2)
  151. #define SOR_DP_LINKCTL_ENABLE (1 << 0)
  152. #define SOR_DP_LINKCTL_1 0x4d
  153. #define SOR_LANE_DRIVE_CURRENT_0 0x4e
  154. #define SOR_LANE_DRIVE_CURRENT_1 0x4f
  155. #define SOR_LANE4_DRIVE_CURRENT_0 0x50
  156. #define SOR_LANE4_DRIVE_CURRENT_1 0x51
  157. #define SOR_LANE_DRIVE_CURRENT_LANE3(x) (((x) & 0xff) << 24)
  158. #define SOR_LANE_DRIVE_CURRENT_LANE2(x) (((x) & 0xff) << 16)
  159. #define SOR_LANE_DRIVE_CURRENT_LANE1(x) (((x) & 0xff) << 8)
  160. #define SOR_LANE_DRIVE_CURRENT_LANE0(x) (((x) & 0xff) << 0)
  161. #define SOR_LANE_PREEMPHASIS_0 0x52
  162. #define SOR_LANE_PREEMPHASIS_1 0x53
  163. #define SOR_LANE4_PREEMPHASIS_0 0x54
  164. #define SOR_LANE4_PREEMPHASIS_1 0x55
  165. #define SOR_LANE_PREEMPHASIS_LANE3(x) (((x) & 0xff) << 24)
  166. #define SOR_LANE_PREEMPHASIS_LANE2(x) (((x) & 0xff) << 16)
  167. #define SOR_LANE_PREEMPHASIS_LANE1(x) (((x) & 0xff) << 8)
  168. #define SOR_LANE_PREEMPHASIS_LANE0(x) (((x) & 0xff) << 0)
  169. #define SOR_LANE_POST_CURSOR_0 0x56
  170. #define SOR_LANE_POST_CURSOR_1 0x57
  171. #define SOR_LANE_POST_CURSOR_LANE3(x) (((x) & 0xff) << 24)
  172. #define SOR_LANE_POST_CURSOR_LANE2(x) (((x) & 0xff) << 16)
  173. #define SOR_LANE_POST_CURSOR_LANE1(x) (((x) & 0xff) << 8)
  174. #define SOR_LANE_POST_CURSOR_LANE0(x) (((x) & 0xff) << 0)
  175. #define SOR_DP_CONFIG_0 0x58
  176. #define SOR_DP_CONFIG_DISPARITY_NEGATIVE (1 << 31)
  177. #define SOR_DP_CONFIG_ACTIVE_SYM_ENABLE (1 << 26)
  178. #define SOR_DP_CONFIG_ACTIVE_SYM_POLARITY (1 << 24)
  179. #define SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK (0xf << 16)
  180. #define SOR_DP_CONFIG_ACTIVE_SYM_FRAC(x) (((x) & 0xf) << 16)
  181. #define SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK (0x7f << 8)
  182. #define SOR_DP_CONFIG_ACTIVE_SYM_COUNT(x) (((x) & 0x7f) << 8)
  183. #define SOR_DP_CONFIG_WATERMARK_MASK (0x3f << 0)
  184. #define SOR_DP_CONFIG_WATERMARK(x) (((x) & 0x3f) << 0)
  185. #define SOR_DP_CONFIG_1 0x59
  186. #define SOR_DP_MN_0 0x5a
  187. #define SOR_DP_MN_1 0x5b
  188. #define SOR_DP_PADCTL_0 0x5c
  189. #define SOR_DP_PADCTL_PAD_CAL_PD (1 << 23)
  190. #define SOR_DP_PADCTL_TX_PU_ENABLE (1 << 22)
  191. #define SOR_DP_PADCTL_TX_PU_MASK (0xff << 8)
  192. #define SOR_DP_PADCTL_TX_PU(x) (((x) & 0xff) << 8)
  193. #define SOR_DP_PADCTL_CM_TXD_3 (1 << 7)
  194. #define SOR_DP_PADCTL_CM_TXD_2 (1 << 6)
  195. #define SOR_DP_PADCTL_CM_TXD_1 (1 << 5)
  196. #define SOR_DP_PADCTL_CM_TXD_0 (1 << 4)
  197. #define SOR_DP_PADCTL_PD_TXD_3 (1 << 3)
  198. #define SOR_DP_PADCTL_PD_TXD_0 (1 << 2)
  199. #define SOR_DP_PADCTL_PD_TXD_1 (1 << 1)
  200. #define SOR_DP_PADCTL_PD_TXD_2 (1 << 0)
  201. #define SOR_DP_PADCTL_1 0x5d
  202. #define SOR_DP_DEBUG_0 0x5e
  203. #define SOR_DP_DEBUG_1 0x5f
  204. #define SOR_DP_SPARE_0 0x60
  205. #define SOR_DP_SPARE_MACRO_SOR_CLK (1 << 2)
  206. #define SOR_DP_SPARE_PANEL_INTERNAL (1 << 1)
  207. #define SOR_DP_SPARE_SEQ_ENABLE (1 << 0)
  208. #define SOR_DP_SPARE_1 0x61
  209. #define SOR_DP_AUDIO_CTRL 0x62
  210. #define SOR_DP_AUDIO_HBLANK_SYMBOLS 0x63
  211. #define SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK (0x01ffff << 0)
  212. #define SOR_DP_AUDIO_VBLANK_SYMBOLS 0x64
  213. #define SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK (0x1fffff << 0)
  214. #define SOR_DP_GENERIC_INFOFRAME_HEADER 0x65
  215. #define SOR_DP_GENERIC_INFOFRAME_SUBPACK_0 0x66
  216. #define SOR_DP_GENERIC_INFOFRAME_SUBPACK_1 0x67
  217. #define SOR_DP_GENERIC_INFOFRAME_SUBPACK_2 0x68
  218. #define SOR_DP_GENERIC_INFOFRAME_SUBPACK_3 0x69
  219. #define SOR_DP_GENERIC_INFOFRAME_SUBPACK_4 0x6a
  220. #define SOR_DP_GENERIC_INFOFRAME_SUBPACK_5 0x6b
  221. #define SOR_DP_GENERIC_INFOFRAME_SUBPACK_6 0x6c
  222. #define SOR_DP_TPG 0x6d
  223. #define SOR_DP_TPG_CHANNEL_CODING (1 << 6)
  224. #define SOR_DP_TPG_SCRAMBLER_MASK (3 << 4)
  225. #define SOR_DP_TPG_SCRAMBLER_FIBONACCI (2 << 4)
  226. #define SOR_DP_TPG_SCRAMBLER_GALIOS (1 << 4)
  227. #define SOR_DP_TPG_SCRAMBLER_NONE (0 << 4)
  228. #define SOR_DP_TPG_PATTERN_MASK (0xf << 0)
  229. #define SOR_DP_TPG_PATTERN_HBR2 (0x8 << 0)
  230. #define SOR_DP_TPG_PATTERN_CSTM (0x7 << 0)
  231. #define SOR_DP_TPG_PATTERN_PRBS7 (0x6 << 0)
  232. #define SOR_DP_TPG_PATTERN_SBLERRRATE (0x5 << 0)
  233. #define SOR_DP_TPG_PATTERN_D102 (0x4 << 0)
  234. #define SOR_DP_TPG_PATTERN_TRAIN3 (0x3 << 0)
  235. #define SOR_DP_TPG_PATTERN_TRAIN2 (0x2 << 0)
  236. #define SOR_DP_TPG_PATTERN_TRAIN1 (0x1 << 0)
  237. #define SOR_DP_TPG_PATTERN_NONE (0x0 << 0)
  238. #define SOR_DP_TPG_CONFIG 0x6e
  239. #define SOR_DP_LQ_CSTM_0 0x6f
  240. #define SOR_DP_LQ_CSTM_1 0x70
  241. #define SOR_DP_LQ_CSTM_2 0x71
  242. #endif