hdmi.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/debugfs.h>
  11. #include <linux/gpio.h>
  12. #include <linux/hdmi.h>
  13. #include <linux/regulator/consumer.h>
  14. #include <linux/reset.h>
  15. #include <drm/drm_atomic_helper.h>
  16. #include <drm/drm_crtc.h>
  17. #include <drm/drm_crtc_helper.h>
  18. #include "hdmi.h"
  19. #include "drm.h"
  20. #include "dc.h"
  21. struct tmds_config {
  22. unsigned int pclk;
  23. u32 pll0;
  24. u32 pll1;
  25. u32 pe_current;
  26. u32 drive_current;
  27. u32 peak_current;
  28. };
  29. struct tegra_hdmi_config {
  30. const struct tmds_config *tmds;
  31. unsigned int num_tmds;
  32. unsigned long fuse_override_offset;
  33. u32 fuse_override_value;
  34. bool has_sor_io_peak_current;
  35. };
  36. struct tegra_hdmi {
  37. struct host1x_client client;
  38. struct tegra_output output;
  39. struct device *dev;
  40. struct regulator *hdmi;
  41. struct regulator *pll;
  42. struct regulator *vdd;
  43. void __iomem *regs;
  44. unsigned int irq;
  45. struct clk *clk_parent;
  46. struct clk *clk;
  47. struct reset_control *rst;
  48. const struct tegra_hdmi_config *config;
  49. unsigned int audio_source;
  50. unsigned int audio_freq;
  51. bool stereo;
  52. bool dvi;
  53. struct drm_info_list *debugfs_files;
  54. struct drm_minor *minor;
  55. struct dentry *debugfs;
  56. };
  57. static inline struct tegra_hdmi *
  58. host1x_client_to_hdmi(struct host1x_client *client)
  59. {
  60. return container_of(client, struct tegra_hdmi, client);
  61. }
  62. static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
  63. {
  64. return container_of(output, struct tegra_hdmi, output);
  65. }
  66. #define HDMI_AUDIOCLK_FREQ 216000000
  67. #define HDMI_REKEY_DEFAULT 56
  68. enum {
  69. AUTO = 0,
  70. SPDIF,
  71. HDA,
  72. };
  73. static inline u32 tegra_hdmi_readl(struct tegra_hdmi *hdmi,
  74. unsigned long offset)
  75. {
  76. return readl(hdmi->regs + (offset << 2));
  77. }
  78. static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, u32 value,
  79. unsigned long offset)
  80. {
  81. writel(value, hdmi->regs + (offset << 2));
  82. }
  83. struct tegra_hdmi_audio_config {
  84. unsigned int pclk;
  85. unsigned int n;
  86. unsigned int cts;
  87. unsigned int aval;
  88. };
  89. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
  90. { 25200000, 4096, 25200, 24000 },
  91. { 27000000, 4096, 27000, 24000 },
  92. { 74250000, 4096, 74250, 24000 },
  93. { 148500000, 4096, 148500, 24000 },
  94. { 0, 0, 0, 0 },
  95. };
  96. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
  97. { 25200000, 5880, 26250, 25000 },
  98. { 27000000, 5880, 28125, 25000 },
  99. { 74250000, 4704, 61875, 20000 },
  100. { 148500000, 4704, 123750, 20000 },
  101. { 0, 0, 0, 0 },
  102. };
  103. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
  104. { 25200000, 6144, 25200, 24000 },
  105. { 27000000, 6144, 27000, 24000 },
  106. { 74250000, 6144, 74250, 24000 },
  107. { 148500000, 6144, 148500, 24000 },
  108. { 0, 0, 0, 0 },
  109. };
  110. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
  111. { 25200000, 11760, 26250, 25000 },
  112. { 27000000, 11760, 28125, 25000 },
  113. { 74250000, 9408, 61875, 20000 },
  114. { 148500000, 9408, 123750, 20000 },
  115. { 0, 0, 0, 0 },
  116. };
  117. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
  118. { 25200000, 12288, 25200, 24000 },
  119. { 27000000, 12288, 27000, 24000 },
  120. { 74250000, 12288, 74250, 24000 },
  121. { 148500000, 12288, 148500, 24000 },
  122. { 0, 0, 0, 0 },
  123. };
  124. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
  125. { 25200000, 23520, 26250, 25000 },
  126. { 27000000, 23520, 28125, 25000 },
  127. { 74250000, 18816, 61875, 20000 },
  128. { 148500000, 18816, 123750, 20000 },
  129. { 0, 0, 0, 0 },
  130. };
  131. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
  132. { 25200000, 24576, 25200, 24000 },
  133. { 27000000, 24576, 27000, 24000 },
  134. { 74250000, 24576, 74250, 24000 },
  135. { 148500000, 24576, 148500, 24000 },
  136. { 0, 0, 0, 0 },
  137. };
  138. static const struct tmds_config tegra20_tmds_config[] = {
  139. { /* slow pixel clock modes */
  140. .pclk = 27000000,
  141. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  142. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  143. SOR_PLL_TX_REG_LOAD(3),
  144. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  145. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  146. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  147. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  148. PE_CURRENT3(PE_CURRENT_0_0_mA),
  149. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  150. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  151. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  152. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  153. },
  154. { /* high pixel clock modes */
  155. .pclk = UINT_MAX,
  156. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  157. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  158. SOR_PLL_TX_REG_LOAD(3),
  159. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  160. .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
  161. PE_CURRENT1(PE_CURRENT_6_0_mA) |
  162. PE_CURRENT2(PE_CURRENT_6_0_mA) |
  163. PE_CURRENT3(PE_CURRENT_6_0_mA),
  164. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  165. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  166. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  167. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  168. },
  169. };
  170. static const struct tmds_config tegra30_tmds_config[] = {
  171. { /* 480p modes */
  172. .pclk = 27000000,
  173. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  174. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  175. SOR_PLL_TX_REG_LOAD(0),
  176. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  177. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  178. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  179. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  180. PE_CURRENT3(PE_CURRENT_0_0_mA),
  181. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  182. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  183. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  184. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  185. }, { /* 720p modes */
  186. .pclk = 74250000,
  187. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  188. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  189. SOR_PLL_TX_REG_LOAD(0),
  190. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  191. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  192. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  193. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  194. PE_CURRENT3(PE_CURRENT_5_0_mA),
  195. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  196. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  197. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  198. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  199. }, { /* 1080p modes */
  200. .pclk = UINT_MAX,
  201. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  202. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
  203. SOR_PLL_TX_REG_LOAD(0),
  204. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  205. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  206. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  207. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  208. PE_CURRENT3(PE_CURRENT_5_0_mA),
  209. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  210. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  211. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  212. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  213. },
  214. };
  215. static const struct tmds_config tegra114_tmds_config[] = {
  216. { /* 480p/576p / 25.2MHz/27MHz modes */
  217. .pclk = 27000000,
  218. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  219. SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
  220. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
  221. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  222. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  223. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  224. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  225. .drive_current =
  226. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  227. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  228. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  229. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  230. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  231. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  232. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  233. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  234. }, { /* 720p / 74.25MHz modes */
  235. .pclk = 74250000,
  236. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  237. SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
  238. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  239. SOR_PLL_TMDS_TERMADJ(0),
  240. .pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
  241. PE_CURRENT1(PE_CURRENT_15_mA_T114) |
  242. PE_CURRENT2(PE_CURRENT_15_mA_T114) |
  243. PE_CURRENT3(PE_CURRENT_15_mA_T114),
  244. .drive_current =
  245. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  246. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  247. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  248. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  249. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  250. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  251. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  252. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  253. }, { /* 1080p / 148.5MHz modes */
  254. .pclk = 148500000,
  255. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  256. SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
  257. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  258. SOR_PLL_TMDS_TERMADJ(0),
  259. .pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
  260. PE_CURRENT1(PE_CURRENT_10_mA_T114) |
  261. PE_CURRENT2(PE_CURRENT_10_mA_T114) |
  262. PE_CURRENT3(PE_CURRENT_10_mA_T114),
  263. .drive_current =
  264. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
  265. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
  266. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
  267. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
  268. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  269. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  270. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  271. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  272. }, { /* 225/297MHz modes */
  273. .pclk = UINT_MAX,
  274. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  275. SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
  276. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
  277. | SOR_PLL_TMDS_TERM_ENABLE,
  278. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  279. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  280. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  281. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  282. .drive_current =
  283. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
  284. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
  285. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
  286. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
  287. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
  288. PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
  289. PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
  290. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
  291. },
  292. };
  293. static const struct tmds_config tegra124_tmds_config[] = {
  294. { /* 480p/576p / 25.2MHz/27MHz modes */
  295. .pclk = 27000000,
  296. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  297. SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
  298. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
  299. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  300. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  301. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  302. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  303. .drive_current =
  304. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  305. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  306. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  307. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  308. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  309. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  310. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  311. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  312. }, { /* 720p / 74.25MHz modes */
  313. .pclk = 74250000,
  314. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  315. SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
  316. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  317. SOR_PLL_TMDS_TERMADJ(0),
  318. .pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
  319. PE_CURRENT1(PE_CURRENT_15_mA_T114) |
  320. PE_CURRENT2(PE_CURRENT_15_mA_T114) |
  321. PE_CURRENT3(PE_CURRENT_15_mA_T114),
  322. .drive_current =
  323. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  324. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  325. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  326. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  327. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  328. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  329. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  330. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  331. }, { /* 1080p / 148.5MHz modes */
  332. .pclk = 148500000,
  333. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  334. SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
  335. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  336. SOR_PLL_TMDS_TERMADJ(0),
  337. .pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
  338. PE_CURRENT1(PE_CURRENT_10_mA_T114) |
  339. PE_CURRENT2(PE_CURRENT_10_mA_T114) |
  340. PE_CURRENT3(PE_CURRENT_10_mA_T114),
  341. .drive_current =
  342. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
  343. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
  344. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
  345. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
  346. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  347. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  348. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  349. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  350. }, { /* 225/297MHz modes */
  351. .pclk = UINT_MAX,
  352. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  353. SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
  354. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
  355. | SOR_PLL_TMDS_TERM_ENABLE,
  356. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  357. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  358. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  359. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  360. .drive_current =
  361. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
  362. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
  363. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
  364. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
  365. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
  366. PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
  367. PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
  368. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
  369. },
  370. };
  371. static const struct tegra_hdmi_audio_config *
  372. tegra_hdmi_get_audio_config(unsigned int audio_freq, unsigned int pclk)
  373. {
  374. const struct tegra_hdmi_audio_config *table;
  375. switch (audio_freq) {
  376. case 32000:
  377. table = tegra_hdmi_audio_32k;
  378. break;
  379. case 44100:
  380. table = tegra_hdmi_audio_44_1k;
  381. break;
  382. case 48000:
  383. table = tegra_hdmi_audio_48k;
  384. break;
  385. case 88200:
  386. table = tegra_hdmi_audio_88_2k;
  387. break;
  388. case 96000:
  389. table = tegra_hdmi_audio_96k;
  390. break;
  391. case 176400:
  392. table = tegra_hdmi_audio_176_4k;
  393. break;
  394. case 192000:
  395. table = tegra_hdmi_audio_192k;
  396. break;
  397. default:
  398. return NULL;
  399. }
  400. while (table->pclk) {
  401. if (table->pclk == pclk)
  402. return table;
  403. table++;
  404. }
  405. return NULL;
  406. }
  407. static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
  408. {
  409. const unsigned int freqs[] = {
  410. 32000, 44100, 48000, 88200, 96000, 176400, 192000
  411. };
  412. unsigned int i;
  413. for (i = 0; i < ARRAY_SIZE(freqs); i++) {
  414. unsigned int f = freqs[i];
  415. unsigned int eight_half;
  416. unsigned int delta;
  417. u32 value;
  418. if (f > 96000)
  419. delta = 2;
  420. else if (f > 48000)
  421. delta = 6;
  422. else
  423. delta = 9;
  424. eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
  425. value = AUDIO_FS_LOW(eight_half - delta) |
  426. AUDIO_FS_HIGH(eight_half + delta);
  427. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
  428. }
  429. }
  430. static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi, unsigned int pclk)
  431. {
  432. struct device_node *node = hdmi->dev->of_node;
  433. const struct tegra_hdmi_audio_config *config;
  434. unsigned int offset = 0;
  435. u32 value;
  436. switch (hdmi->audio_source) {
  437. case HDA:
  438. value = AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
  439. break;
  440. case SPDIF:
  441. value = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  442. break;
  443. default:
  444. value = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  445. break;
  446. }
  447. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  448. value |= AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  449. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  450. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  451. } else {
  452. value |= AUDIO_CNTRL0_INJECT_NULLSMPL;
  453. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  454. value = AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  455. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  456. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  457. }
  458. config = tegra_hdmi_get_audio_config(hdmi->audio_freq, pclk);
  459. if (!config) {
  460. dev_err(hdmi->dev, "cannot set audio to %u at %u pclk\n",
  461. hdmi->audio_freq, pclk);
  462. return -EINVAL;
  463. }
  464. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
  465. value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
  466. AUDIO_N_VALUE(config->n - 1);
  467. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  468. tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
  469. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  470. value = ACR_SUBPACK_CTS(config->cts);
  471. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  472. value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
  473. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
  474. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
  475. value &= ~AUDIO_N_RESETF;
  476. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  477. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  478. switch (hdmi->audio_freq) {
  479. case 32000:
  480. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320;
  481. break;
  482. case 44100:
  483. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441;
  484. break;
  485. case 48000:
  486. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480;
  487. break;
  488. case 88200:
  489. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882;
  490. break;
  491. case 96000:
  492. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960;
  493. break;
  494. case 176400:
  495. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764;
  496. break;
  497. case 192000:
  498. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920;
  499. break;
  500. }
  501. tegra_hdmi_writel(hdmi, config->aval, offset);
  502. }
  503. tegra_hdmi_setup_audio_fs_tables(hdmi);
  504. return 0;
  505. }
  506. static inline u32 tegra_hdmi_subpack(const u8 *ptr, size_t size)
  507. {
  508. u32 value = 0;
  509. size_t i;
  510. for (i = size; i > 0; i--)
  511. value = (value << 8) | ptr[i - 1];
  512. return value;
  513. }
  514. static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi, const void *data,
  515. size_t size)
  516. {
  517. const u8 *ptr = data;
  518. unsigned long offset;
  519. size_t i, j;
  520. u32 value;
  521. switch (ptr[0]) {
  522. case HDMI_INFOFRAME_TYPE_AVI:
  523. offset = HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER;
  524. break;
  525. case HDMI_INFOFRAME_TYPE_AUDIO:
  526. offset = HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER;
  527. break;
  528. case HDMI_INFOFRAME_TYPE_VENDOR:
  529. offset = HDMI_NV_PDISP_HDMI_GENERIC_HEADER;
  530. break;
  531. default:
  532. dev_err(hdmi->dev, "unsupported infoframe type: %02x\n",
  533. ptr[0]);
  534. return;
  535. }
  536. value = INFOFRAME_HEADER_TYPE(ptr[0]) |
  537. INFOFRAME_HEADER_VERSION(ptr[1]) |
  538. INFOFRAME_HEADER_LEN(ptr[2]);
  539. tegra_hdmi_writel(hdmi, value, offset);
  540. offset++;
  541. /*
  542. * Each subpack contains 7 bytes, divided into:
  543. * - subpack_low: bytes 0 - 3
  544. * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
  545. */
  546. for (i = 3, j = 0; i < size; i += 7, j += 8) {
  547. size_t rem = size - i, num = min_t(size_t, rem, 4);
  548. value = tegra_hdmi_subpack(&ptr[i], num);
  549. tegra_hdmi_writel(hdmi, value, offset++);
  550. num = min_t(size_t, rem - num, 3);
  551. value = tegra_hdmi_subpack(&ptr[i + 4], num);
  552. tegra_hdmi_writel(hdmi, value, offset++);
  553. }
  554. }
  555. static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
  556. struct drm_display_mode *mode)
  557. {
  558. struct hdmi_avi_infoframe frame;
  559. u8 buffer[17];
  560. ssize_t err;
  561. if (hdmi->dvi) {
  562. tegra_hdmi_writel(hdmi, 0,
  563. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  564. return;
  565. }
  566. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  567. if (err < 0) {
  568. dev_err(hdmi->dev, "failed to setup AVI infoframe: %zd\n", err);
  569. return;
  570. }
  571. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  572. if (err < 0) {
  573. dev_err(hdmi->dev, "failed to pack AVI infoframe: %zd\n", err);
  574. return;
  575. }
  576. tegra_hdmi_write_infopack(hdmi, buffer, err);
  577. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  578. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  579. }
  580. static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
  581. {
  582. struct hdmi_audio_infoframe frame;
  583. u8 buffer[14];
  584. ssize_t err;
  585. if (hdmi->dvi) {
  586. tegra_hdmi_writel(hdmi, 0,
  587. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  588. return;
  589. }
  590. err = hdmi_audio_infoframe_init(&frame);
  591. if (err < 0) {
  592. dev_err(hdmi->dev, "failed to setup audio infoframe: %zd\n",
  593. err);
  594. return;
  595. }
  596. frame.channels = 2;
  597. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  598. if (err < 0) {
  599. dev_err(hdmi->dev, "failed to pack audio infoframe: %zd\n",
  600. err);
  601. return;
  602. }
  603. /*
  604. * The audio infoframe has only one set of subpack registers, so the
  605. * infoframe needs to be truncated. One set of subpack registers can
  606. * contain 7 bytes. Including the 3 byte header only the first 10
  607. * bytes can be programmed.
  608. */
  609. tegra_hdmi_write_infopack(hdmi, buffer, min_t(size_t, 10, err));
  610. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  611. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  612. }
  613. static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
  614. {
  615. struct hdmi_vendor_infoframe frame;
  616. u8 buffer[10];
  617. ssize_t err;
  618. u32 value;
  619. if (!hdmi->stereo) {
  620. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  621. value &= ~GENERIC_CTRL_ENABLE;
  622. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  623. return;
  624. }
  625. hdmi_vendor_infoframe_init(&frame);
  626. frame.s3d_struct = HDMI_3D_STRUCTURE_FRAME_PACKING;
  627. err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
  628. if (err < 0) {
  629. dev_err(hdmi->dev, "failed to pack vendor infoframe: %zd\n",
  630. err);
  631. return;
  632. }
  633. tegra_hdmi_write_infopack(hdmi, buffer, err);
  634. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  635. value |= GENERIC_CTRL_ENABLE;
  636. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  637. }
  638. static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
  639. const struct tmds_config *tmds)
  640. {
  641. u32 value;
  642. tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
  643. tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
  644. tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
  645. tegra_hdmi_writel(hdmi, tmds->drive_current,
  646. HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  647. value = tegra_hdmi_readl(hdmi, hdmi->config->fuse_override_offset);
  648. value |= hdmi->config->fuse_override_value;
  649. tegra_hdmi_writel(hdmi, value, hdmi->config->fuse_override_offset);
  650. if (hdmi->config->has_sor_io_peak_current)
  651. tegra_hdmi_writel(hdmi, tmds->peak_current,
  652. HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
  653. }
  654. static bool tegra_output_is_hdmi(struct tegra_output *output)
  655. {
  656. struct edid *edid;
  657. if (!output->connector.edid_blob_ptr)
  658. return false;
  659. edid = (struct edid *)output->connector.edid_blob_ptr->data;
  660. return drm_detect_hdmi_monitor(edid);
  661. }
  662. static void tegra_hdmi_connector_dpms(struct drm_connector *connector,
  663. int mode)
  664. {
  665. }
  666. static const struct drm_connector_funcs tegra_hdmi_connector_funcs = {
  667. .dpms = tegra_hdmi_connector_dpms,
  668. .reset = drm_atomic_helper_connector_reset,
  669. .detect = tegra_output_connector_detect,
  670. .fill_modes = drm_helper_probe_single_connector_modes,
  671. .destroy = tegra_output_connector_destroy,
  672. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  673. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  674. };
  675. static enum drm_mode_status
  676. tegra_hdmi_connector_mode_valid(struct drm_connector *connector,
  677. struct drm_display_mode *mode)
  678. {
  679. struct tegra_output *output = connector_to_output(connector);
  680. struct tegra_hdmi *hdmi = to_hdmi(output);
  681. unsigned long pclk = mode->clock * 1000;
  682. enum drm_mode_status status = MODE_OK;
  683. struct clk *parent;
  684. long err;
  685. parent = clk_get_parent(hdmi->clk_parent);
  686. err = clk_round_rate(parent, pclk * 4);
  687. if (err <= 0)
  688. status = MODE_NOCLOCK;
  689. return status;
  690. }
  691. static const struct drm_connector_helper_funcs
  692. tegra_hdmi_connector_helper_funcs = {
  693. .get_modes = tegra_output_connector_get_modes,
  694. .mode_valid = tegra_hdmi_connector_mode_valid,
  695. .best_encoder = tegra_output_connector_best_encoder,
  696. };
  697. static const struct drm_encoder_funcs tegra_hdmi_encoder_funcs = {
  698. .destroy = tegra_output_encoder_destroy,
  699. };
  700. static void tegra_hdmi_encoder_dpms(struct drm_encoder *encoder, int mode)
  701. {
  702. }
  703. static void tegra_hdmi_encoder_prepare(struct drm_encoder *encoder)
  704. {
  705. }
  706. static void tegra_hdmi_encoder_commit(struct drm_encoder *encoder)
  707. {
  708. }
  709. static void tegra_hdmi_encoder_mode_set(struct drm_encoder *encoder,
  710. struct drm_display_mode *mode,
  711. struct drm_display_mode *adjusted)
  712. {
  713. unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
  714. struct tegra_output *output = encoder_to_output(encoder);
  715. struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
  716. struct device_node *node = output->dev->of_node;
  717. struct tegra_hdmi *hdmi = to_hdmi(output);
  718. unsigned int pulse_start, div82, pclk;
  719. int retries = 1000;
  720. u32 value;
  721. int err;
  722. hdmi->dvi = !tegra_output_is_hdmi(output);
  723. pclk = mode->clock * 1000;
  724. h_sync_width = mode->hsync_end - mode->hsync_start;
  725. h_back_porch = mode->htotal - mode->hsync_end;
  726. h_front_porch = mode->hsync_start - mode->hdisplay;
  727. err = clk_set_rate(hdmi->clk, pclk);
  728. if (err < 0) {
  729. dev_err(hdmi->dev, "failed to set HDMI clock frequency: %d\n",
  730. err);
  731. }
  732. DRM_DEBUG_KMS("HDMI clock rate: %lu Hz\n", clk_get_rate(hdmi->clk));
  733. /* power up sequence */
  734. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
  735. value &= ~SOR_PLL_PDBG;
  736. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_PLL0);
  737. usleep_range(10, 20);
  738. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
  739. value &= ~SOR_PLL_PWR;
  740. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_PLL0);
  741. tegra_dc_writel(dc, VSYNC_H_POSITION(1),
  742. DC_DISP_DISP_TIMING_OPTIONS);
  743. tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE888,
  744. DC_DISP_DISP_COLOR_CONTROL);
  745. /* video_preamble uses h_pulse2 */
  746. pulse_start = 1 + h_sync_width + h_back_porch - 10;
  747. tegra_dc_writel(dc, H_PULSE_2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
  748. value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
  749. PULSE_LAST_END_A;
  750. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
  751. value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
  752. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
  753. value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
  754. VSYNC_WINDOW_ENABLE;
  755. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  756. if (dc->pipe)
  757. value = HDMI_SRC_DISPLAYB;
  758. else
  759. value = HDMI_SRC_DISPLAYA;
  760. if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
  761. (mode->vdisplay == 576)))
  762. tegra_hdmi_writel(hdmi,
  763. value | ARM_VIDEO_RANGE_FULL,
  764. HDMI_NV_PDISP_INPUT_CONTROL);
  765. else
  766. tegra_hdmi_writel(hdmi,
  767. value | ARM_VIDEO_RANGE_LIMITED,
  768. HDMI_NV_PDISP_INPUT_CONTROL);
  769. div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
  770. value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
  771. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
  772. if (!hdmi->dvi) {
  773. err = tegra_hdmi_setup_audio(hdmi, pclk);
  774. if (err < 0)
  775. hdmi->dvi = true;
  776. }
  777. if (of_device_is_compatible(node, "nvidia,tegra20-hdmi")) {
  778. /*
  779. * TODO: add ELD support
  780. */
  781. }
  782. rekey = HDMI_REKEY_DEFAULT;
  783. value = HDMI_CTRL_REKEY(rekey);
  784. value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
  785. h_front_porch - rekey - 18) / 32);
  786. if (!hdmi->dvi)
  787. value |= HDMI_CTRL_ENABLE;
  788. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
  789. if (hdmi->dvi)
  790. tegra_hdmi_writel(hdmi, 0x0,
  791. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  792. else
  793. tegra_hdmi_writel(hdmi, GENERIC_CTRL_AUDIO,
  794. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  795. tegra_hdmi_setup_avi_infoframe(hdmi, mode);
  796. tegra_hdmi_setup_audio_infoframe(hdmi);
  797. tegra_hdmi_setup_stereo_infoframe(hdmi);
  798. /* TMDS CONFIG */
  799. for (i = 0; i < hdmi->config->num_tmds; i++) {
  800. if (pclk <= hdmi->config->tmds[i].pclk) {
  801. tegra_hdmi_setup_tmds(hdmi, &hdmi->config->tmds[i]);
  802. break;
  803. }
  804. }
  805. tegra_hdmi_writel(hdmi,
  806. SOR_SEQ_PU_PC(0) |
  807. SOR_SEQ_PU_PC_ALT(0) |
  808. SOR_SEQ_PD_PC(8) |
  809. SOR_SEQ_PD_PC_ALT(8),
  810. HDMI_NV_PDISP_SOR_SEQ_CTL);
  811. value = SOR_SEQ_INST_WAIT_TIME(1) |
  812. SOR_SEQ_INST_WAIT_UNITS_VSYNC |
  813. SOR_SEQ_INST_HALT |
  814. SOR_SEQ_INST_PIN_A_LOW |
  815. SOR_SEQ_INST_PIN_B_LOW |
  816. SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
  817. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
  818. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
  819. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_CSTM);
  820. value &= ~SOR_CSTM_ROTCLK(~0);
  821. value |= SOR_CSTM_ROTCLK(2);
  822. value |= SOR_CSTM_PLLDIV;
  823. value &= ~SOR_CSTM_LVDS_ENABLE;
  824. value &= ~SOR_CSTM_MODE_MASK;
  825. value |= SOR_CSTM_MODE_TMDS;
  826. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
  827. /* start SOR */
  828. tegra_hdmi_writel(hdmi,
  829. SOR_PWR_NORMAL_STATE_PU |
  830. SOR_PWR_NORMAL_START_NORMAL |
  831. SOR_PWR_SAFE_STATE_PD |
  832. SOR_PWR_SETTING_NEW_TRIGGER,
  833. HDMI_NV_PDISP_SOR_PWR);
  834. tegra_hdmi_writel(hdmi,
  835. SOR_PWR_NORMAL_STATE_PU |
  836. SOR_PWR_NORMAL_START_NORMAL |
  837. SOR_PWR_SAFE_STATE_PD |
  838. SOR_PWR_SETTING_NEW_DONE,
  839. HDMI_NV_PDISP_SOR_PWR);
  840. do {
  841. BUG_ON(--retries < 0);
  842. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
  843. } while (value & SOR_PWR_SETTING_NEW_PENDING);
  844. value = SOR_STATE_ASY_CRCMODE_COMPLETE |
  845. SOR_STATE_ASY_OWNER_HEAD0 |
  846. SOR_STATE_ASY_SUBOWNER_BOTH |
  847. SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
  848. SOR_STATE_ASY_DEPOL_POS;
  849. /* setup sync polarities */
  850. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  851. value |= SOR_STATE_ASY_HSYNCPOL_POS;
  852. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  853. value |= SOR_STATE_ASY_HSYNCPOL_NEG;
  854. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  855. value |= SOR_STATE_ASY_VSYNCPOL_POS;
  856. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  857. value |= SOR_STATE_ASY_VSYNCPOL_NEG;
  858. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
  859. value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
  860. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
  861. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  862. tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
  863. tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
  864. HDMI_NV_PDISP_SOR_STATE1);
  865. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  866. value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
  867. value |= HDMI_ENABLE;
  868. tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
  869. tegra_dc_commit(dc);
  870. /* TODO: add HDCP support */
  871. }
  872. static void tegra_hdmi_encoder_disable(struct drm_encoder *encoder)
  873. {
  874. struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
  875. u32 value;
  876. /*
  877. * The following accesses registers of the display controller, so make
  878. * sure it's only executed when the output is attached to one.
  879. */
  880. if (dc) {
  881. value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
  882. value &= ~HDMI_ENABLE;
  883. tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
  884. tegra_dc_commit(dc);
  885. }
  886. }
  887. static int
  888. tegra_hdmi_encoder_atomic_check(struct drm_encoder *encoder,
  889. struct drm_crtc_state *crtc_state,
  890. struct drm_connector_state *conn_state)
  891. {
  892. struct tegra_output *output = encoder_to_output(encoder);
  893. struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
  894. unsigned long pclk = crtc_state->mode.clock * 1000;
  895. struct tegra_hdmi *hdmi = to_hdmi(output);
  896. int err;
  897. err = tegra_dc_state_setup_clock(dc, crtc_state, hdmi->clk_parent,
  898. pclk, 0);
  899. if (err < 0) {
  900. dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
  901. return err;
  902. }
  903. return err;
  904. }
  905. static const struct drm_encoder_helper_funcs tegra_hdmi_encoder_helper_funcs = {
  906. .dpms = tegra_hdmi_encoder_dpms,
  907. .prepare = tegra_hdmi_encoder_prepare,
  908. .commit = tegra_hdmi_encoder_commit,
  909. .mode_set = tegra_hdmi_encoder_mode_set,
  910. .disable = tegra_hdmi_encoder_disable,
  911. .atomic_check = tegra_hdmi_encoder_atomic_check,
  912. };
  913. static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
  914. {
  915. struct drm_info_node *node = s->private;
  916. struct tegra_hdmi *hdmi = node->info_ent->data;
  917. int err;
  918. err = clk_prepare_enable(hdmi->clk);
  919. if (err)
  920. return err;
  921. #define DUMP_REG(name) \
  922. seq_printf(s, "%-56s %#05x %08x\n", #name, name, \
  923. tegra_hdmi_readl(hdmi, name))
  924. DUMP_REG(HDMI_CTXSW);
  925. DUMP_REG(HDMI_NV_PDISP_SOR_STATE0);
  926. DUMP_REG(HDMI_NV_PDISP_SOR_STATE1);
  927. DUMP_REG(HDMI_NV_PDISP_SOR_STATE2);
  928. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_MSB);
  929. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_LSB);
  930. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_MSB);
  931. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_LSB);
  932. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB);
  933. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB);
  934. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB);
  935. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB);
  936. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB);
  937. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB);
  938. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB);
  939. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB);
  940. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CTRL);
  941. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CMODE);
  942. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB);
  943. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB);
  944. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB);
  945. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2);
  946. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1);
  947. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_RI);
  948. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_MSB);
  949. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_LSB);
  950. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU0);
  951. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0);
  952. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU1);
  953. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU2);
  954. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  955. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS);
  956. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER);
  957. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW);
  958. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH);
  959. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  960. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS);
  961. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER);
  962. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW);
  963. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH);
  964. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW);
  965. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH);
  966. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  967. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_STATUS);
  968. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_HEADER);
  969. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW);
  970. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH);
  971. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW);
  972. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH);
  973. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW);
  974. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH);
  975. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW);
  976. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH);
  977. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_CTRL);
  978. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW);
  979. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH);
  980. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  981. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  982. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW);
  983. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH);
  984. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW);
  985. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH);
  986. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW);
  987. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH);
  988. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW);
  989. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH);
  990. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW);
  991. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH);
  992. DUMP_REG(HDMI_NV_PDISP_HDMI_CTRL);
  993. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT);
  994. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  995. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_CTRL);
  996. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_STATUS);
  997. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_SUBPACK);
  998. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1);
  999. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2);
  1000. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU0);
  1001. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1);
  1002. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1_RDATA);
  1003. DUMP_REG(HDMI_NV_PDISP_HDMI_SPARE);
  1004. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1);
  1005. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2);
  1006. DUMP_REG(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL);
  1007. DUMP_REG(HDMI_NV_PDISP_SOR_CAP);
  1008. DUMP_REG(HDMI_NV_PDISP_SOR_PWR);
  1009. DUMP_REG(HDMI_NV_PDISP_SOR_TEST);
  1010. DUMP_REG(HDMI_NV_PDISP_SOR_PLL0);
  1011. DUMP_REG(HDMI_NV_PDISP_SOR_PLL1);
  1012. DUMP_REG(HDMI_NV_PDISP_SOR_PLL2);
  1013. DUMP_REG(HDMI_NV_PDISP_SOR_CSTM);
  1014. DUMP_REG(HDMI_NV_PDISP_SOR_LVDS);
  1015. DUMP_REG(HDMI_NV_PDISP_SOR_CRCA);
  1016. DUMP_REG(HDMI_NV_PDISP_SOR_CRCB);
  1017. DUMP_REG(HDMI_NV_PDISP_SOR_BLANK);
  1018. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_CTL);
  1019. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(0));
  1020. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(1));
  1021. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(2));
  1022. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(3));
  1023. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(4));
  1024. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(5));
  1025. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(6));
  1026. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(7));
  1027. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(8));
  1028. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(9));
  1029. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(10));
  1030. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(11));
  1031. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(12));
  1032. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(13));
  1033. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(14));
  1034. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(15));
  1035. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA0);
  1036. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA1);
  1037. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA0);
  1038. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA1);
  1039. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA0);
  1040. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA1);
  1041. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA0);
  1042. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA1);
  1043. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA0);
  1044. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA1);
  1045. DUMP_REG(HDMI_NV_PDISP_SOR_TRIG);
  1046. DUMP_REG(HDMI_NV_PDISP_SOR_MSCHECK);
  1047. DUMP_REG(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  1048. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG0);
  1049. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG1);
  1050. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG2);
  1051. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(0));
  1052. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(1));
  1053. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(2));
  1054. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(3));
  1055. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(4));
  1056. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(5));
  1057. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(6));
  1058. DUMP_REG(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH);
  1059. DUMP_REG(HDMI_NV_PDISP_AUDIO_THRESHOLD);
  1060. DUMP_REG(HDMI_NV_PDISP_AUDIO_CNTRL0);
  1061. DUMP_REG(HDMI_NV_PDISP_AUDIO_N);
  1062. DUMP_REG(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING);
  1063. DUMP_REG(HDMI_NV_PDISP_SOR_REFCLK);
  1064. DUMP_REG(HDMI_NV_PDISP_CRC_CONTROL);
  1065. DUMP_REG(HDMI_NV_PDISP_INPUT_CONTROL);
  1066. DUMP_REG(HDMI_NV_PDISP_SCRATCH);
  1067. DUMP_REG(HDMI_NV_PDISP_PE_CURRENT);
  1068. DUMP_REG(HDMI_NV_PDISP_KEY_CTRL);
  1069. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG0);
  1070. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG1);
  1071. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG2);
  1072. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_0);
  1073. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_1);
  1074. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_2);
  1075. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_3);
  1076. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG);
  1077. DUMP_REG(HDMI_NV_PDISP_KEY_SKEY_INDEX);
  1078. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  1079. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  1080. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  1081. DUMP_REG(HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
  1082. #undef DUMP_REG
  1083. clk_disable_unprepare(hdmi->clk);
  1084. return 0;
  1085. }
  1086. static struct drm_info_list debugfs_files[] = {
  1087. { "regs", tegra_hdmi_show_regs, 0, NULL },
  1088. };
  1089. static int tegra_hdmi_debugfs_init(struct tegra_hdmi *hdmi,
  1090. struct drm_minor *minor)
  1091. {
  1092. unsigned int i;
  1093. int err;
  1094. hdmi->debugfs = debugfs_create_dir("hdmi", minor->debugfs_root);
  1095. if (!hdmi->debugfs)
  1096. return -ENOMEM;
  1097. hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  1098. GFP_KERNEL);
  1099. if (!hdmi->debugfs_files) {
  1100. err = -ENOMEM;
  1101. goto remove;
  1102. }
  1103. for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
  1104. hdmi->debugfs_files[i].data = hdmi;
  1105. err = drm_debugfs_create_files(hdmi->debugfs_files,
  1106. ARRAY_SIZE(debugfs_files),
  1107. hdmi->debugfs, minor);
  1108. if (err < 0)
  1109. goto free;
  1110. hdmi->minor = minor;
  1111. return 0;
  1112. free:
  1113. kfree(hdmi->debugfs_files);
  1114. hdmi->debugfs_files = NULL;
  1115. remove:
  1116. debugfs_remove(hdmi->debugfs);
  1117. hdmi->debugfs = NULL;
  1118. return err;
  1119. }
  1120. static void tegra_hdmi_debugfs_exit(struct tegra_hdmi *hdmi)
  1121. {
  1122. drm_debugfs_remove_files(hdmi->debugfs_files, ARRAY_SIZE(debugfs_files),
  1123. hdmi->minor);
  1124. hdmi->minor = NULL;
  1125. kfree(hdmi->debugfs_files);
  1126. hdmi->debugfs_files = NULL;
  1127. debugfs_remove(hdmi->debugfs);
  1128. hdmi->debugfs = NULL;
  1129. }
  1130. static int tegra_hdmi_init(struct host1x_client *client)
  1131. {
  1132. struct drm_device *drm = dev_get_drvdata(client->parent);
  1133. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  1134. int err;
  1135. hdmi->output.dev = client->dev;
  1136. drm_connector_init(drm, &hdmi->output.connector,
  1137. &tegra_hdmi_connector_funcs,
  1138. DRM_MODE_CONNECTOR_HDMIA);
  1139. drm_connector_helper_add(&hdmi->output.connector,
  1140. &tegra_hdmi_connector_helper_funcs);
  1141. hdmi->output.connector.dpms = DRM_MODE_DPMS_OFF;
  1142. drm_encoder_init(drm, &hdmi->output.encoder, &tegra_hdmi_encoder_funcs,
  1143. DRM_MODE_ENCODER_TMDS);
  1144. drm_encoder_helper_add(&hdmi->output.encoder,
  1145. &tegra_hdmi_encoder_helper_funcs);
  1146. drm_mode_connector_attach_encoder(&hdmi->output.connector,
  1147. &hdmi->output.encoder);
  1148. drm_connector_register(&hdmi->output.connector);
  1149. err = tegra_output_init(drm, &hdmi->output);
  1150. if (err < 0) {
  1151. dev_err(client->dev, "failed to initialize output: %d\n", err);
  1152. return err;
  1153. }
  1154. hdmi->output.encoder.possible_crtcs = 0x3;
  1155. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  1156. err = tegra_hdmi_debugfs_init(hdmi, drm->primary);
  1157. if (err < 0)
  1158. dev_err(client->dev, "debugfs setup failed: %d\n", err);
  1159. }
  1160. err = regulator_enable(hdmi->hdmi);
  1161. if (err < 0) {
  1162. dev_err(client->dev, "failed to enable HDMI regulator: %d\n",
  1163. err);
  1164. return err;
  1165. }
  1166. err = regulator_enable(hdmi->pll);
  1167. if (err < 0) {
  1168. dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
  1169. return err;
  1170. }
  1171. err = regulator_enable(hdmi->vdd);
  1172. if (err < 0) {
  1173. dev_err(hdmi->dev, "failed to enable VDD regulator: %d\n", err);
  1174. return err;
  1175. }
  1176. err = clk_prepare_enable(hdmi->clk);
  1177. if (err < 0) {
  1178. dev_err(hdmi->dev, "failed to enable clock: %d\n", err);
  1179. return err;
  1180. }
  1181. reset_control_deassert(hdmi->rst);
  1182. return 0;
  1183. }
  1184. static int tegra_hdmi_exit(struct host1x_client *client)
  1185. {
  1186. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  1187. tegra_output_exit(&hdmi->output);
  1188. reset_control_assert(hdmi->rst);
  1189. clk_disable_unprepare(hdmi->clk);
  1190. regulator_disable(hdmi->vdd);
  1191. regulator_disable(hdmi->pll);
  1192. regulator_disable(hdmi->hdmi);
  1193. if (IS_ENABLED(CONFIG_DEBUG_FS))
  1194. tegra_hdmi_debugfs_exit(hdmi);
  1195. return 0;
  1196. }
  1197. static const struct host1x_client_ops hdmi_client_ops = {
  1198. .init = tegra_hdmi_init,
  1199. .exit = tegra_hdmi_exit,
  1200. };
  1201. static const struct tegra_hdmi_config tegra20_hdmi_config = {
  1202. .tmds = tegra20_tmds_config,
  1203. .num_tmds = ARRAY_SIZE(tegra20_tmds_config),
  1204. .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
  1205. .fuse_override_value = 1 << 31,
  1206. .has_sor_io_peak_current = false,
  1207. };
  1208. static const struct tegra_hdmi_config tegra30_hdmi_config = {
  1209. .tmds = tegra30_tmds_config,
  1210. .num_tmds = ARRAY_SIZE(tegra30_tmds_config),
  1211. .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
  1212. .fuse_override_value = 1 << 31,
  1213. .has_sor_io_peak_current = false,
  1214. };
  1215. static const struct tegra_hdmi_config tegra114_hdmi_config = {
  1216. .tmds = tegra114_tmds_config,
  1217. .num_tmds = ARRAY_SIZE(tegra114_tmds_config),
  1218. .fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
  1219. .fuse_override_value = 1 << 31,
  1220. .has_sor_io_peak_current = true,
  1221. };
  1222. static const struct tegra_hdmi_config tegra124_hdmi_config = {
  1223. .tmds = tegra124_tmds_config,
  1224. .num_tmds = ARRAY_SIZE(tegra124_tmds_config),
  1225. .fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
  1226. .fuse_override_value = 1 << 31,
  1227. .has_sor_io_peak_current = true,
  1228. };
  1229. static const struct of_device_id tegra_hdmi_of_match[] = {
  1230. { .compatible = "nvidia,tegra124-hdmi", .data = &tegra124_hdmi_config },
  1231. { .compatible = "nvidia,tegra114-hdmi", .data = &tegra114_hdmi_config },
  1232. { .compatible = "nvidia,tegra30-hdmi", .data = &tegra30_hdmi_config },
  1233. { .compatible = "nvidia,tegra20-hdmi", .data = &tegra20_hdmi_config },
  1234. { },
  1235. };
  1236. MODULE_DEVICE_TABLE(of, tegra_hdmi_of_match);
  1237. static int tegra_hdmi_probe(struct platform_device *pdev)
  1238. {
  1239. const struct of_device_id *match;
  1240. struct tegra_hdmi *hdmi;
  1241. struct resource *regs;
  1242. int err;
  1243. match = of_match_node(tegra_hdmi_of_match, pdev->dev.of_node);
  1244. if (!match)
  1245. return -ENODEV;
  1246. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  1247. if (!hdmi)
  1248. return -ENOMEM;
  1249. hdmi->config = match->data;
  1250. hdmi->dev = &pdev->dev;
  1251. hdmi->audio_source = AUTO;
  1252. hdmi->audio_freq = 44100;
  1253. hdmi->stereo = false;
  1254. hdmi->dvi = false;
  1255. hdmi->clk = devm_clk_get(&pdev->dev, NULL);
  1256. if (IS_ERR(hdmi->clk)) {
  1257. dev_err(&pdev->dev, "failed to get clock\n");
  1258. return PTR_ERR(hdmi->clk);
  1259. }
  1260. hdmi->rst = devm_reset_control_get(&pdev->dev, "hdmi");
  1261. if (IS_ERR(hdmi->rst)) {
  1262. dev_err(&pdev->dev, "failed to get reset\n");
  1263. return PTR_ERR(hdmi->rst);
  1264. }
  1265. hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
  1266. if (IS_ERR(hdmi->clk_parent))
  1267. return PTR_ERR(hdmi->clk_parent);
  1268. err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
  1269. if (err < 0) {
  1270. dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
  1271. return err;
  1272. }
  1273. hdmi->hdmi = devm_regulator_get(&pdev->dev, "hdmi");
  1274. if (IS_ERR(hdmi->hdmi)) {
  1275. dev_err(&pdev->dev, "failed to get HDMI regulator\n");
  1276. return PTR_ERR(hdmi->hdmi);
  1277. }
  1278. hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
  1279. if (IS_ERR(hdmi->pll)) {
  1280. dev_err(&pdev->dev, "failed to get PLL regulator\n");
  1281. return PTR_ERR(hdmi->pll);
  1282. }
  1283. hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
  1284. if (IS_ERR(hdmi->vdd)) {
  1285. dev_err(&pdev->dev, "failed to get VDD regulator\n");
  1286. return PTR_ERR(hdmi->vdd);
  1287. }
  1288. hdmi->output.dev = &pdev->dev;
  1289. err = tegra_output_probe(&hdmi->output);
  1290. if (err < 0)
  1291. return err;
  1292. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1293. hdmi->regs = devm_ioremap_resource(&pdev->dev, regs);
  1294. if (IS_ERR(hdmi->regs))
  1295. return PTR_ERR(hdmi->regs);
  1296. err = platform_get_irq(pdev, 0);
  1297. if (err < 0)
  1298. return err;
  1299. hdmi->irq = err;
  1300. INIT_LIST_HEAD(&hdmi->client.list);
  1301. hdmi->client.ops = &hdmi_client_ops;
  1302. hdmi->client.dev = &pdev->dev;
  1303. err = host1x_client_register(&hdmi->client);
  1304. if (err < 0) {
  1305. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  1306. err);
  1307. return err;
  1308. }
  1309. platform_set_drvdata(pdev, hdmi);
  1310. return 0;
  1311. }
  1312. static int tegra_hdmi_remove(struct platform_device *pdev)
  1313. {
  1314. struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
  1315. int err;
  1316. err = host1x_client_unregister(&hdmi->client);
  1317. if (err < 0) {
  1318. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  1319. err);
  1320. return err;
  1321. }
  1322. tegra_output_remove(&hdmi->output);
  1323. clk_disable_unprepare(hdmi->clk_parent);
  1324. clk_disable_unprepare(hdmi->clk);
  1325. return 0;
  1326. }
  1327. struct platform_driver tegra_hdmi_driver = {
  1328. .driver = {
  1329. .name = "tegra-hdmi",
  1330. .owner = THIS_MODULE,
  1331. .of_match_table = tegra_hdmi_of_match,
  1332. },
  1333. .probe = tegra_hdmi_probe,
  1334. .remove = tegra_hdmi_remove,
  1335. };