sti_mixer.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * Copyright (C) STMicroelectronics SA 2014
  3. * Authors: Benjamin Gaignard <benjamin.gaignard@st.com>
  4. * Fabien Dessenne <fabien.dessenne@st.com>
  5. * for STMicroelectronics.
  6. * License terms: GNU General Public License (GPL), version 2
  7. */
  8. #include "sti_compositor.h"
  9. #include "sti_mixer.h"
  10. #include "sti_vtg.h"
  11. /* Identity: G=Y , B=Cb , R=Cr */
  12. static const u32 mixerColorSpaceMatIdentity[] = {
  13. 0x10000000, 0x00000000, 0x10000000, 0x00001000,
  14. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  15. };
  16. /* regs offset */
  17. #define GAM_MIXER_CTL 0x00
  18. #define GAM_MIXER_BKC 0x04
  19. #define GAM_MIXER_BCO 0x0C
  20. #define GAM_MIXER_BCS 0x10
  21. #define GAM_MIXER_AVO 0x28
  22. #define GAM_MIXER_AVS 0x2C
  23. #define GAM_MIXER_CRB 0x34
  24. #define GAM_MIXER_ACT 0x38
  25. #define GAM_MIXER_MBP 0x3C
  26. #define GAM_MIXER_MX0 0x80
  27. /* id for depth of CRB reg */
  28. #define GAM_DEPTH_VID0_ID 1
  29. #define GAM_DEPTH_VID1_ID 2
  30. #define GAM_DEPTH_GDP0_ID 3
  31. #define GAM_DEPTH_GDP1_ID 4
  32. #define GAM_DEPTH_GDP2_ID 5
  33. #define GAM_DEPTH_GDP3_ID 6
  34. #define GAM_DEPTH_MASK_ID 7
  35. /* mask in CTL reg */
  36. #define GAM_CTL_BACK_MASK BIT(0)
  37. #define GAM_CTL_VID0_MASK BIT(1)
  38. #define GAM_CTL_VID1_MASK BIT(2)
  39. #define GAM_CTL_GDP0_MASK BIT(3)
  40. #define GAM_CTL_GDP1_MASK BIT(4)
  41. #define GAM_CTL_GDP2_MASK BIT(5)
  42. #define GAM_CTL_GDP3_MASK BIT(6)
  43. #define GAM_CTL_CURSOR_MASK BIT(9)
  44. const char *sti_mixer_to_str(struct sti_mixer *mixer)
  45. {
  46. switch (mixer->id) {
  47. case STI_MIXER_MAIN:
  48. return "MAIN_MIXER";
  49. case STI_MIXER_AUX:
  50. return "AUX_MIXER";
  51. default:
  52. return "<UNKNOWN MIXER>";
  53. }
  54. }
  55. static inline u32 sti_mixer_reg_read(struct sti_mixer *mixer, u32 reg_id)
  56. {
  57. return readl(mixer->regs + reg_id);
  58. }
  59. static inline void sti_mixer_reg_write(struct sti_mixer *mixer,
  60. u32 reg_id, u32 val)
  61. {
  62. writel(val, mixer->regs + reg_id);
  63. }
  64. void sti_mixer_set_background_status(struct sti_mixer *mixer, bool enable)
  65. {
  66. u32 val = sti_mixer_reg_read(mixer, GAM_MIXER_CTL);
  67. val &= ~GAM_CTL_BACK_MASK;
  68. val |= enable;
  69. sti_mixer_reg_write(mixer, GAM_MIXER_CTL, val);
  70. }
  71. static void sti_mixer_set_background_color(struct sti_mixer *mixer,
  72. u8 red, u8 green, u8 blue)
  73. {
  74. u32 val = (red << 16) | (green << 8) | blue;
  75. sti_mixer_reg_write(mixer, GAM_MIXER_BKC, val);
  76. }
  77. static void sti_mixer_set_background_area(struct sti_mixer *mixer,
  78. struct drm_display_mode *mode)
  79. {
  80. u32 ydo, xdo, yds, xds;
  81. ydo = sti_vtg_get_line_number(*mode, 0);
  82. yds = sti_vtg_get_line_number(*mode, mode->vdisplay - 1);
  83. xdo = sti_vtg_get_pixel_number(*mode, 0);
  84. xds = sti_vtg_get_pixel_number(*mode, mode->hdisplay - 1);
  85. sti_mixer_reg_write(mixer, GAM_MIXER_BCO, ydo << 16 | xdo);
  86. sti_mixer_reg_write(mixer, GAM_MIXER_BCS, yds << 16 | xds);
  87. }
  88. int sti_mixer_set_layer_depth(struct sti_mixer *mixer, struct sti_layer *layer)
  89. {
  90. int layer_id = 0, depth = layer->zorder;
  91. u32 mask, val;
  92. if (depth >= GAM_MIXER_NB_DEPTH_LEVEL)
  93. return 1;
  94. switch (layer->desc) {
  95. case STI_GDP_0:
  96. layer_id = GAM_DEPTH_GDP0_ID;
  97. break;
  98. case STI_GDP_1:
  99. layer_id = GAM_DEPTH_GDP1_ID;
  100. break;
  101. case STI_GDP_2:
  102. layer_id = GAM_DEPTH_GDP2_ID;
  103. break;
  104. case STI_GDP_3:
  105. layer_id = GAM_DEPTH_GDP3_ID;
  106. break;
  107. case STI_VID_0:
  108. case STI_HQVDP_0:
  109. layer_id = GAM_DEPTH_VID0_ID;
  110. break;
  111. case STI_VID_1:
  112. layer_id = GAM_DEPTH_VID1_ID;
  113. break;
  114. case STI_CURSOR:
  115. /* no need to set depth for cursor */
  116. return 0;
  117. default:
  118. DRM_ERROR("Unknown layer %d\n", layer->desc);
  119. return 1;
  120. }
  121. mask = GAM_DEPTH_MASK_ID << (3 * depth);
  122. layer_id = layer_id << (3 * depth);
  123. DRM_DEBUG_DRIVER("%s %s depth=%d\n", sti_mixer_to_str(mixer),
  124. sti_layer_to_str(layer), depth);
  125. dev_dbg(mixer->dev, "GAM_MIXER_CRB val 0x%x mask 0x%x\n",
  126. layer_id, mask);
  127. val = sti_mixer_reg_read(mixer, GAM_MIXER_CRB);
  128. val &= ~mask;
  129. val |= layer_id;
  130. sti_mixer_reg_write(mixer, GAM_MIXER_CRB, val);
  131. dev_dbg(mixer->dev, "Read GAM_MIXER_CRB 0x%x\n",
  132. sti_mixer_reg_read(mixer, GAM_MIXER_CRB));
  133. return 0;
  134. }
  135. int sti_mixer_active_video_area(struct sti_mixer *mixer,
  136. struct drm_display_mode *mode)
  137. {
  138. u32 ydo, xdo, yds, xds;
  139. ydo = sti_vtg_get_line_number(*mode, 0);
  140. yds = sti_vtg_get_line_number(*mode, mode->vdisplay - 1);
  141. xdo = sti_vtg_get_pixel_number(*mode, 0);
  142. xds = sti_vtg_get_pixel_number(*mode, mode->hdisplay - 1);
  143. DRM_DEBUG_DRIVER("%s active video area xdo:%d ydo:%d xds:%d yds:%d\n",
  144. sti_mixer_to_str(mixer), xdo, ydo, xds, yds);
  145. sti_mixer_reg_write(mixer, GAM_MIXER_AVO, ydo << 16 | xdo);
  146. sti_mixer_reg_write(mixer, GAM_MIXER_AVS, yds << 16 | xds);
  147. sti_mixer_set_background_color(mixer, 0xFF, 0, 0);
  148. sti_mixer_set_background_area(mixer, mode);
  149. sti_mixer_set_background_status(mixer, true);
  150. return 0;
  151. }
  152. static u32 sti_mixer_get_layer_mask(struct sti_layer *layer)
  153. {
  154. switch (layer->desc) {
  155. case STI_BACK:
  156. return GAM_CTL_BACK_MASK;
  157. case STI_GDP_0:
  158. return GAM_CTL_GDP0_MASK;
  159. case STI_GDP_1:
  160. return GAM_CTL_GDP1_MASK;
  161. case STI_GDP_2:
  162. return GAM_CTL_GDP2_MASK;
  163. case STI_GDP_3:
  164. return GAM_CTL_GDP3_MASK;
  165. case STI_VID_0:
  166. case STI_HQVDP_0:
  167. return GAM_CTL_VID0_MASK;
  168. case STI_VID_1:
  169. return GAM_CTL_VID1_MASK;
  170. case STI_CURSOR:
  171. return GAM_CTL_CURSOR_MASK;
  172. default:
  173. return 0;
  174. }
  175. }
  176. int sti_mixer_set_layer_status(struct sti_mixer *mixer,
  177. struct sti_layer *layer, bool status)
  178. {
  179. u32 mask, val;
  180. DRM_DEBUG_DRIVER("%s %s %s\n", status ? "enable" : "disable",
  181. sti_mixer_to_str(mixer), sti_layer_to_str(layer));
  182. mask = sti_mixer_get_layer_mask(layer);
  183. if (!mask) {
  184. DRM_ERROR("Can not find layer mask\n");
  185. return -EINVAL;
  186. }
  187. val = sti_mixer_reg_read(mixer, GAM_MIXER_CTL);
  188. val &= ~mask;
  189. val |= status ? mask : 0;
  190. sti_mixer_reg_write(mixer, GAM_MIXER_CTL, val);
  191. return 0;
  192. }
  193. void sti_mixer_clear_all_layers(struct sti_mixer *mixer)
  194. {
  195. u32 val;
  196. DRM_DEBUG_DRIVER("%s clear all layer\n", sti_mixer_to_str(mixer));
  197. val = sti_mixer_reg_read(mixer, GAM_MIXER_CTL) & 0xFFFF0000;
  198. sti_mixer_reg_write(mixer, GAM_MIXER_CTL, val);
  199. }
  200. void sti_mixer_set_matrix(struct sti_mixer *mixer)
  201. {
  202. unsigned int i;
  203. for (i = 0; i < ARRAY_SIZE(mixerColorSpaceMatIdentity); i++)
  204. sti_mixer_reg_write(mixer, GAM_MIXER_MX0 + (i * 4),
  205. mixerColorSpaceMatIdentity[i]);
  206. }
  207. struct sti_mixer *sti_mixer_create(struct device *dev, int id,
  208. void __iomem *baseaddr)
  209. {
  210. struct sti_mixer *mixer = devm_kzalloc(dev, sizeof(*mixer), GFP_KERNEL);
  211. struct device_node *np = dev->of_node;
  212. dev_dbg(dev, "%s\n", __func__);
  213. if (!mixer) {
  214. DRM_ERROR("Failed to allocated memory for mixer\n");
  215. return NULL;
  216. }
  217. mixer->regs = baseaddr;
  218. mixer->dev = dev;
  219. mixer->id = id;
  220. if (of_device_is_compatible(np, "st,stih416-compositor"))
  221. sti_mixer_set_matrix(mixer);
  222. DRM_DEBUG_DRIVER("%s created. Regs=%p\n",
  223. sti_mixer_to_str(mixer), mixer->regs);
  224. return mixer;
  225. }