mdp5_kms.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include "msm_drv.h"
  19. #include "msm_mmu.h"
  20. #include "mdp5_kms.h"
  21. static const char *iommu_ports[] = {
  22. "mdp_0",
  23. };
  24. static int mdp5_hw_init(struct msm_kms *kms)
  25. {
  26. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  27. struct drm_device *dev = mdp5_kms->dev;
  28. unsigned long flags;
  29. pm_runtime_get_sync(dev->dev);
  30. /* Magic unknown register writes:
  31. *
  32. * W VBIF:0x004 00000001 (mdss_mdp.c:839)
  33. * W MDP5:0x2e0 0xe9 (mdss_mdp.c:839)
  34. * W MDP5:0x2e4 0x55 (mdss_mdp.c:839)
  35. * W MDP5:0x3ac 0xc0000ccc (mdss_mdp.c:839)
  36. * W MDP5:0x3b4 0xc0000ccc (mdss_mdp.c:839)
  37. * W MDP5:0x3bc 0xcccccc (mdss_mdp.c:839)
  38. * W MDP5:0x4a8 0xcccc0c0 (mdss_mdp.c:839)
  39. * W MDP5:0x4b0 0xccccc0c0 (mdss_mdp.c:839)
  40. * W MDP5:0x4b8 0xccccc000 (mdss_mdp.c:839)
  41. *
  42. * Downstream fbdev driver gets these register offsets/values
  43. * from DT.. not really sure what these registers are or if
  44. * different values for different boards/SoC's, etc. I guess
  45. * they are the golden registers.
  46. *
  47. * Not setting these does not seem to cause any problem. But
  48. * we may be getting lucky with the bootloader initializing
  49. * them for us. OTOH, if we can always count on the bootloader
  50. * setting the golden registers, then perhaps we don't need to
  51. * care.
  52. */
  53. spin_lock_irqsave(&mdp5_kms->resource_lock, flags);
  54. mdp5_write(mdp5_kms, REG_MDP5_MDP_DISP_INTF_SEL(0), 0);
  55. spin_unlock_irqrestore(&mdp5_kms->resource_lock, flags);
  56. mdp5_ctlm_hw_reset(mdp5_kms->ctlm);
  57. pm_runtime_put_sync(dev->dev);
  58. return 0;
  59. }
  60. static void mdp5_prepare_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  61. {
  62. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  63. mdp5_enable(mdp5_kms);
  64. }
  65. static void mdp5_complete_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  66. {
  67. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  68. mdp5_disable(mdp5_kms);
  69. }
  70. static long mdp5_round_pixclk(struct msm_kms *kms, unsigned long rate,
  71. struct drm_encoder *encoder)
  72. {
  73. return rate;
  74. }
  75. static int mdp5_set_split_display(struct msm_kms *kms,
  76. struct drm_encoder *encoder,
  77. struct drm_encoder *slave_encoder,
  78. bool is_cmd_mode)
  79. {
  80. if (is_cmd_mode)
  81. return mdp5_cmd_encoder_set_split_display(encoder,
  82. slave_encoder);
  83. else
  84. return mdp5_encoder_set_split_display(encoder, slave_encoder);
  85. }
  86. static void mdp5_preclose(struct msm_kms *kms, struct drm_file *file)
  87. {
  88. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  89. struct msm_drm_private *priv = mdp5_kms->dev->dev_private;
  90. unsigned i;
  91. for (i = 0; i < priv->num_crtcs; i++)
  92. mdp5_crtc_cancel_pending_flip(priv->crtcs[i], file);
  93. }
  94. static void mdp5_destroy(struct msm_kms *kms)
  95. {
  96. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  97. struct msm_mmu *mmu = mdp5_kms->mmu;
  98. mdp5_irq_domain_fini(mdp5_kms);
  99. if (mmu) {
  100. mmu->funcs->detach(mmu, iommu_ports, ARRAY_SIZE(iommu_ports));
  101. mmu->funcs->destroy(mmu);
  102. }
  103. if (mdp5_kms->ctlm)
  104. mdp5_ctlm_destroy(mdp5_kms->ctlm);
  105. if (mdp5_kms->smp)
  106. mdp5_smp_destroy(mdp5_kms->smp);
  107. if (mdp5_kms->cfg)
  108. mdp5_cfg_destroy(mdp5_kms->cfg);
  109. kfree(mdp5_kms);
  110. }
  111. static const struct mdp_kms_funcs kms_funcs = {
  112. .base = {
  113. .hw_init = mdp5_hw_init,
  114. .irq_preinstall = mdp5_irq_preinstall,
  115. .irq_postinstall = mdp5_irq_postinstall,
  116. .irq_uninstall = mdp5_irq_uninstall,
  117. .irq = mdp5_irq,
  118. .enable_vblank = mdp5_enable_vblank,
  119. .disable_vblank = mdp5_disable_vblank,
  120. .prepare_commit = mdp5_prepare_commit,
  121. .complete_commit = mdp5_complete_commit,
  122. .get_format = mdp_get_format,
  123. .round_pixclk = mdp5_round_pixclk,
  124. .set_split_display = mdp5_set_split_display,
  125. .preclose = mdp5_preclose,
  126. .destroy = mdp5_destroy,
  127. },
  128. .set_irqmask = mdp5_set_irqmask,
  129. };
  130. int mdp5_disable(struct mdp5_kms *mdp5_kms)
  131. {
  132. DBG("");
  133. clk_disable_unprepare(mdp5_kms->ahb_clk);
  134. clk_disable_unprepare(mdp5_kms->axi_clk);
  135. clk_disable_unprepare(mdp5_kms->core_clk);
  136. clk_disable_unprepare(mdp5_kms->lut_clk);
  137. return 0;
  138. }
  139. int mdp5_enable(struct mdp5_kms *mdp5_kms)
  140. {
  141. DBG("");
  142. clk_prepare_enable(mdp5_kms->ahb_clk);
  143. clk_prepare_enable(mdp5_kms->axi_clk);
  144. clk_prepare_enable(mdp5_kms->core_clk);
  145. clk_prepare_enable(mdp5_kms->lut_clk);
  146. return 0;
  147. }
  148. static struct drm_encoder *construct_encoder(struct mdp5_kms *mdp5_kms,
  149. enum mdp5_intf_type intf_type, int intf_num,
  150. enum mdp5_intf_mode intf_mode)
  151. {
  152. struct drm_device *dev = mdp5_kms->dev;
  153. struct msm_drm_private *priv = dev->dev_private;
  154. struct drm_encoder *encoder;
  155. struct mdp5_interface intf = {
  156. .num = intf_num,
  157. .type = intf_type,
  158. .mode = intf_mode,
  159. };
  160. if ((intf_type == INTF_DSI) &&
  161. (intf_mode == MDP5_INTF_DSI_MODE_COMMAND))
  162. encoder = mdp5_cmd_encoder_init(dev, &intf);
  163. else
  164. encoder = mdp5_encoder_init(dev, &intf);
  165. if (IS_ERR(encoder)) {
  166. dev_err(dev->dev, "failed to construct encoder\n");
  167. return encoder;
  168. }
  169. encoder->possible_crtcs = (1 << priv->num_crtcs) - 1;
  170. priv->encoders[priv->num_encoders++] = encoder;
  171. return encoder;
  172. }
  173. static int get_dsi_id_from_intf(const struct mdp5_cfg_hw *hw_cfg, int intf_num)
  174. {
  175. const enum mdp5_intf_type *intfs = hw_cfg->intf.connect;
  176. const int intf_cnt = ARRAY_SIZE(hw_cfg->intf.connect);
  177. int id = 0, i;
  178. for (i = 0; i < intf_cnt; i++) {
  179. if (intfs[i] == INTF_DSI) {
  180. if (intf_num == i)
  181. return id;
  182. id++;
  183. }
  184. }
  185. return -EINVAL;
  186. }
  187. static int modeset_init_intf(struct mdp5_kms *mdp5_kms, int intf_num)
  188. {
  189. struct drm_device *dev = mdp5_kms->dev;
  190. struct msm_drm_private *priv = dev->dev_private;
  191. const struct mdp5_cfg_hw *hw_cfg =
  192. mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  193. enum mdp5_intf_type intf_type = hw_cfg->intf.connect[intf_num];
  194. struct drm_encoder *encoder;
  195. int ret = 0;
  196. switch (intf_type) {
  197. case INTF_DISABLED:
  198. break;
  199. case INTF_eDP:
  200. if (!priv->edp)
  201. break;
  202. encoder = construct_encoder(mdp5_kms, INTF_eDP, intf_num,
  203. MDP5_INTF_MODE_NONE);
  204. if (IS_ERR(encoder)) {
  205. ret = PTR_ERR(encoder);
  206. break;
  207. }
  208. ret = msm_edp_modeset_init(priv->edp, dev, encoder);
  209. break;
  210. case INTF_HDMI:
  211. if (!priv->hdmi)
  212. break;
  213. encoder = construct_encoder(mdp5_kms, INTF_HDMI, intf_num,
  214. MDP5_INTF_MODE_NONE);
  215. if (IS_ERR(encoder)) {
  216. ret = PTR_ERR(encoder);
  217. break;
  218. }
  219. ret = hdmi_modeset_init(priv->hdmi, dev, encoder);
  220. break;
  221. case INTF_DSI:
  222. {
  223. int dsi_id = get_dsi_id_from_intf(hw_cfg, intf_num);
  224. struct drm_encoder *dsi_encs[MSM_DSI_ENCODER_NUM];
  225. enum mdp5_intf_mode mode;
  226. int i;
  227. if ((dsi_id >= ARRAY_SIZE(priv->dsi)) || (dsi_id < 0)) {
  228. dev_err(dev->dev, "failed to find dsi from intf %d\n",
  229. intf_num);
  230. ret = -EINVAL;
  231. break;
  232. }
  233. if (!priv->dsi[dsi_id])
  234. break;
  235. for (i = 0; i < MSM_DSI_ENCODER_NUM; i++) {
  236. mode = (i == MSM_DSI_CMD_ENCODER_ID) ?
  237. MDP5_INTF_DSI_MODE_COMMAND :
  238. MDP5_INTF_DSI_MODE_VIDEO;
  239. dsi_encs[i] = construct_encoder(mdp5_kms, INTF_DSI,
  240. intf_num, mode);
  241. if (IS_ERR(dsi_encs)) {
  242. ret = PTR_ERR(dsi_encs);
  243. break;
  244. }
  245. }
  246. ret = msm_dsi_modeset_init(priv->dsi[dsi_id], dev, dsi_encs);
  247. break;
  248. }
  249. default:
  250. dev_err(dev->dev, "unknown intf: %d\n", intf_type);
  251. ret = -EINVAL;
  252. break;
  253. }
  254. return ret;
  255. }
  256. static int modeset_init(struct mdp5_kms *mdp5_kms)
  257. {
  258. static const enum mdp5_pipe crtcs[] = {
  259. SSPP_RGB0, SSPP_RGB1, SSPP_RGB2, SSPP_RGB3,
  260. };
  261. static const enum mdp5_pipe pub_planes[] = {
  262. SSPP_VIG0, SSPP_VIG1, SSPP_VIG2, SSPP_VIG3,
  263. };
  264. struct drm_device *dev = mdp5_kms->dev;
  265. struct msm_drm_private *priv = dev->dev_private;
  266. const struct mdp5_cfg_hw *hw_cfg;
  267. int i, ret;
  268. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  269. /* register our interrupt-controller for hdmi/eDP/dsi/etc
  270. * to use for irqs routed through mdp:
  271. */
  272. ret = mdp5_irq_domain_init(mdp5_kms);
  273. if (ret)
  274. goto fail;
  275. /* construct CRTCs and their private planes: */
  276. for (i = 0; i < hw_cfg->pipe_rgb.count; i++) {
  277. struct drm_plane *plane;
  278. struct drm_crtc *crtc;
  279. plane = mdp5_plane_init(dev, crtcs[i], true,
  280. hw_cfg->pipe_rgb.base[i]);
  281. if (IS_ERR(plane)) {
  282. ret = PTR_ERR(plane);
  283. dev_err(dev->dev, "failed to construct plane for %s (%d)\n",
  284. pipe2name(crtcs[i]), ret);
  285. goto fail;
  286. }
  287. crtc = mdp5_crtc_init(dev, plane, i);
  288. if (IS_ERR(crtc)) {
  289. ret = PTR_ERR(crtc);
  290. dev_err(dev->dev, "failed to construct crtc for %s (%d)\n",
  291. pipe2name(crtcs[i]), ret);
  292. goto fail;
  293. }
  294. priv->crtcs[priv->num_crtcs++] = crtc;
  295. }
  296. /* Construct public planes: */
  297. for (i = 0; i < hw_cfg->pipe_vig.count; i++) {
  298. struct drm_plane *plane;
  299. plane = mdp5_plane_init(dev, pub_planes[i], false,
  300. hw_cfg->pipe_vig.base[i]);
  301. if (IS_ERR(plane)) {
  302. ret = PTR_ERR(plane);
  303. dev_err(dev->dev, "failed to construct %s plane: %d\n",
  304. pipe2name(pub_planes[i]), ret);
  305. goto fail;
  306. }
  307. }
  308. /* Construct encoders and modeset initialize connector devices
  309. * for each external display interface.
  310. */
  311. for (i = 0; i < ARRAY_SIZE(hw_cfg->intf.connect); i++) {
  312. ret = modeset_init_intf(mdp5_kms, i);
  313. if (ret)
  314. goto fail;
  315. }
  316. return 0;
  317. fail:
  318. return ret;
  319. }
  320. static void read_hw_revision(struct mdp5_kms *mdp5_kms,
  321. uint32_t *major, uint32_t *minor)
  322. {
  323. uint32_t version;
  324. mdp5_enable(mdp5_kms);
  325. version = mdp5_read(mdp5_kms, REG_MDSS_HW_VERSION);
  326. mdp5_disable(mdp5_kms);
  327. *major = FIELD(version, MDSS_HW_VERSION_MAJOR);
  328. *minor = FIELD(version, MDSS_HW_VERSION_MINOR);
  329. DBG("MDP5 version v%d.%d", *major, *minor);
  330. }
  331. static int get_clk(struct platform_device *pdev, struct clk **clkp,
  332. const char *name)
  333. {
  334. struct device *dev = &pdev->dev;
  335. struct clk *clk = devm_clk_get(dev, name);
  336. if (IS_ERR(clk)) {
  337. dev_err(dev, "failed to get %s (%ld)\n", name, PTR_ERR(clk));
  338. return PTR_ERR(clk);
  339. }
  340. *clkp = clk;
  341. return 0;
  342. }
  343. struct msm_kms *mdp5_kms_init(struct drm_device *dev)
  344. {
  345. struct platform_device *pdev = dev->platformdev;
  346. struct mdp5_cfg *config;
  347. struct mdp5_kms *mdp5_kms;
  348. struct msm_kms *kms = NULL;
  349. struct msm_mmu *mmu;
  350. uint32_t major, minor;
  351. int i, ret;
  352. mdp5_kms = kzalloc(sizeof(*mdp5_kms), GFP_KERNEL);
  353. if (!mdp5_kms) {
  354. dev_err(dev->dev, "failed to allocate kms\n");
  355. ret = -ENOMEM;
  356. goto fail;
  357. }
  358. spin_lock_init(&mdp5_kms->resource_lock);
  359. mdp_kms_init(&mdp5_kms->base, &kms_funcs);
  360. kms = &mdp5_kms->base.base;
  361. mdp5_kms->dev = dev;
  362. /* mdp5_kms->mmio actually represents the MDSS base address */
  363. mdp5_kms->mmio = msm_ioremap(pdev, "mdp_phys", "MDP5");
  364. if (IS_ERR(mdp5_kms->mmio)) {
  365. ret = PTR_ERR(mdp5_kms->mmio);
  366. goto fail;
  367. }
  368. mdp5_kms->vbif = msm_ioremap(pdev, "vbif_phys", "VBIF");
  369. if (IS_ERR(mdp5_kms->vbif)) {
  370. ret = PTR_ERR(mdp5_kms->vbif);
  371. goto fail;
  372. }
  373. mdp5_kms->vdd = devm_regulator_get(&pdev->dev, "vdd");
  374. if (IS_ERR(mdp5_kms->vdd)) {
  375. ret = PTR_ERR(mdp5_kms->vdd);
  376. goto fail;
  377. }
  378. ret = regulator_enable(mdp5_kms->vdd);
  379. if (ret) {
  380. dev_err(dev->dev, "failed to enable regulator vdd: %d\n", ret);
  381. goto fail;
  382. }
  383. ret = get_clk(pdev, &mdp5_kms->axi_clk, "bus_clk");
  384. if (ret)
  385. goto fail;
  386. ret = get_clk(pdev, &mdp5_kms->ahb_clk, "iface_clk");
  387. if (ret)
  388. goto fail;
  389. ret = get_clk(pdev, &mdp5_kms->src_clk, "core_clk_src");
  390. if (ret)
  391. goto fail;
  392. ret = get_clk(pdev, &mdp5_kms->core_clk, "core_clk");
  393. if (ret)
  394. goto fail;
  395. ret = get_clk(pdev, &mdp5_kms->lut_clk, "lut_clk");
  396. if (ret)
  397. goto fail;
  398. ret = get_clk(pdev, &mdp5_kms->vsync_clk, "vsync_clk");
  399. if (ret)
  400. goto fail;
  401. /* we need to set a default rate before enabling. Set a safe
  402. * rate first, then figure out hw revision, and then set a
  403. * more optimal rate:
  404. */
  405. clk_set_rate(mdp5_kms->src_clk, 200000000);
  406. read_hw_revision(mdp5_kms, &major, &minor);
  407. mdp5_kms->cfg = mdp5_cfg_init(mdp5_kms, major, minor);
  408. if (IS_ERR(mdp5_kms->cfg)) {
  409. ret = PTR_ERR(mdp5_kms->cfg);
  410. mdp5_kms->cfg = NULL;
  411. goto fail;
  412. }
  413. config = mdp5_cfg_get_config(mdp5_kms->cfg);
  414. /* TODO: compute core clock rate at runtime */
  415. clk_set_rate(mdp5_kms->src_clk, config->hw->max_clk);
  416. mdp5_kms->smp = mdp5_smp_init(mdp5_kms->dev, &config->hw->smp);
  417. if (IS_ERR(mdp5_kms->smp)) {
  418. ret = PTR_ERR(mdp5_kms->smp);
  419. mdp5_kms->smp = NULL;
  420. goto fail;
  421. }
  422. mdp5_kms->ctlm = mdp5_ctlm_init(dev, mdp5_kms->mmio, config->hw);
  423. if (IS_ERR(mdp5_kms->ctlm)) {
  424. ret = PTR_ERR(mdp5_kms->ctlm);
  425. mdp5_kms->ctlm = NULL;
  426. goto fail;
  427. }
  428. /* make sure things are off before attaching iommu (bootloader could
  429. * have left things on, in which case we'll start getting faults if
  430. * we don't disable):
  431. */
  432. mdp5_enable(mdp5_kms);
  433. for (i = 0; i < MDP5_INTF_NUM_MAX; i++) {
  434. if (mdp5_cfg_intf_is_virtual(config->hw->intf.connect[i]) ||
  435. !config->hw->intf.base[i])
  436. continue;
  437. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(i), 0);
  438. }
  439. mdp5_disable(mdp5_kms);
  440. mdelay(16);
  441. if (config->platform.iommu) {
  442. mmu = msm_iommu_new(&pdev->dev, config->platform.iommu);
  443. if (IS_ERR(mmu)) {
  444. ret = PTR_ERR(mmu);
  445. dev_err(dev->dev, "failed to init iommu: %d\n", ret);
  446. goto fail;
  447. }
  448. ret = mmu->funcs->attach(mmu, iommu_ports,
  449. ARRAY_SIZE(iommu_ports));
  450. if (ret) {
  451. dev_err(dev->dev, "failed to attach iommu: %d\n", ret);
  452. mmu->funcs->destroy(mmu);
  453. goto fail;
  454. }
  455. } else {
  456. dev_info(dev->dev, "no iommu, fallback to phys "
  457. "contig buffers for scanout\n");
  458. mmu = NULL;
  459. }
  460. mdp5_kms->mmu = mmu;
  461. mdp5_kms->id = msm_register_mmu(dev, mmu);
  462. if (mdp5_kms->id < 0) {
  463. ret = mdp5_kms->id;
  464. dev_err(dev->dev, "failed to register mdp5 iommu: %d\n", ret);
  465. goto fail;
  466. }
  467. ret = modeset_init(mdp5_kms);
  468. if (ret) {
  469. dev_err(dev->dev, "modeset_init failed: %d\n", ret);
  470. goto fail;
  471. }
  472. return kms;
  473. fail:
  474. if (kms)
  475. mdp5_destroy(kms);
  476. return ERR_PTR(ret);
  477. }