mdp5_encoder.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include "mdp5_kms.h"
  19. #include "drm_crtc.h"
  20. #include "drm_crtc_helper.h"
  21. struct mdp5_encoder {
  22. struct drm_encoder base;
  23. struct mdp5_interface intf;
  24. spinlock_t intf_lock; /* protect REG_MDP5_INTF_* registers */
  25. bool enabled;
  26. uint32_t bsc;
  27. };
  28. #define to_mdp5_encoder(x) container_of(x, struct mdp5_encoder, base)
  29. static struct mdp5_kms *get_kms(struct drm_encoder *encoder)
  30. {
  31. struct msm_drm_private *priv = encoder->dev->dev_private;
  32. return to_mdp5_kms(to_mdp_kms(priv->kms));
  33. }
  34. #ifdef CONFIG_MSM_BUS_SCALING
  35. #include <mach/board.h>
  36. #include <mach/msm_bus.h>
  37. #include <mach/msm_bus_board.h>
  38. #define MDP_BUS_VECTOR_ENTRY(ab_val, ib_val) \
  39. { \
  40. .src = MSM_BUS_MASTER_MDP_PORT0, \
  41. .dst = MSM_BUS_SLAVE_EBI_CH0, \
  42. .ab = (ab_val), \
  43. .ib = (ib_val), \
  44. }
  45. static struct msm_bus_vectors mdp_bus_vectors[] = {
  46. MDP_BUS_VECTOR_ENTRY(0, 0),
  47. MDP_BUS_VECTOR_ENTRY(2000000000, 2000000000),
  48. };
  49. static struct msm_bus_paths mdp_bus_usecases[] = { {
  50. .num_paths = 1,
  51. .vectors = &mdp_bus_vectors[0],
  52. }, {
  53. .num_paths = 1,
  54. .vectors = &mdp_bus_vectors[1],
  55. } };
  56. static struct msm_bus_scale_pdata mdp_bus_scale_table = {
  57. .usecase = mdp_bus_usecases,
  58. .num_usecases = ARRAY_SIZE(mdp_bus_usecases),
  59. .name = "mdss_mdp",
  60. };
  61. static void bs_init(struct mdp5_encoder *mdp5_encoder)
  62. {
  63. mdp5_encoder->bsc = msm_bus_scale_register_client(
  64. &mdp_bus_scale_table);
  65. DBG("bus scale client: %08x", mdp5_encoder->bsc);
  66. }
  67. static void bs_fini(struct mdp5_encoder *mdp5_encoder)
  68. {
  69. if (mdp5_encoder->bsc) {
  70. msm_bus_scale_unregister_client(mdp5_encoder->bsc);
  71. mdp5_encoder->bsc = 0;
  72. }
  73. }
  74. static void bs_set(struct mdp5_encoder *mdp5_encoder, int idx)
  75. {
  76. if (mdp5_encoder->bsc) {
  77. DBG("set bus scaling: %d", idx);
  78. /* HACK: scaling down, and then immediately back up
  79. * seems to leave things broken (underflow).. so
  80. * never disable:
  81. */
  82. idx = 1;
  83. msm_bus_scale_client_update_request(mdp5_encoder->bsc, idx);
  84. }
  85. }
  86. #else
  87. static void bs_init(struct mdp5_encoder *mdp5_encoder) {}
  88. static void bs_fini(struct mdp5_encoder *mdp5_encoder) {}
  89. static void bs_set(struct mdp5_encoder *mdp5_encoder, int idx) {}
  90. #endif
  91. static void mdp5_encoder_destroy(struct drm_encoder *encoder)
  92. {
  93. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  94. bs_fini(mdp5_encoder);
  95. drm_encoder_cleanup(encoder);
  96. kfree(mdp5_encoder);
  97. }
  98. static const struct drm_encoder_funcs mdp5_encoder_funcs = {
  99. .destroy = mdp5_encoder_destroy,
  100. };
  101. static bool mdp5_encoder_mode_fixup(struct drm_encoder *encoder,
  102. const struct drm_display_mode *mode,
  103. struct drm_display_mode *adjusted_mode)
  104. {
  105. return true;
  106. }
  107. static void mdp5_encoder_mode_set(struct drm_encoder *encoder,
  108. struct drm_display_mode *mode,
  109. struct drm_display_mode *adjusted_mode)
  110. {
  111. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  112. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  113. struct drm_device *dev = encoder->dev;
  114. struct drm_connector *connector;
  115. int intf = mdp5_encoder->intf.num;
  116. uint32_t dtv_hsync_skew, vsync_period, vsync_len, ctrl_pol;
  117. uint32_t display_v_start, display_v_end;
  118. uint32_t hsync_start_x, hsync_end_x;
  119. uint32_t format = 0x2100;
  120. unsigned long flags;
  121. mode = adjusted_mode;
  122. DBG("set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  123. mode->base.id, mode->name,
  124. mode->vrefresh, mode->clock,
  125. mode->hdisplay, mode->hsync_start,
  126. mode->hsync_end, mode->htotal,
  127. mode->vdisplay, mode->vsync_start,
  128. mode->vsync_end, mode->vtotal,
  129. mode->type, mode->flags);
  130. ctrl_pol = 0;
  131. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  132. ctrl_pol |= MDP5_INTF_POLARITY_CTL_HSYNC_LOW;
  133. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  134. ctrl_pol |= MDP5_INTF_POLARITY_CTL_VSYNC_LOW;
  135. /* probably need to get DATA_EN polarity from panel.. */
  136. dtv_hsync_skew = 0; /* get this from panel? */
  137. /* Get color format from panel, default is 8bpc */
  138. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  139. if (connector->encoder == encoder) {
  140. switch (connector->display_info.bpc) {
  141. case 4:
  142. format |= 0;
  143. break;
  144. case 5:
  145. format |= 0x15;
  146. break;
  147. case 6:
  148. format |= 0x2A;
  149. break;
  150. case 8:
  151. default:
  152. format |= 0x3F;
  153. break;
  154. }
  155. break;
  156. }
  157. }
  158. hsync_start_x = (mode->htotal - mode->hsync_start);
  159. hsync_end_x = mode->htotal - (mode->hsync_start - mode->hdisplay) - 1;
  160. vsync_period = mode->vtotal * mode->htotal;
  161. vsync_len = (mode->vsync_end - mode->vsync_start) * mode->htotal;
  162. display_v_start = (mode->vtotal - mode->vsync_start) * mode->htotal + dtv_hsync_skew;
  163. display_v_end = vsync_period - ((mode->vsync_start - mode->vdisplay) * mode->htotal) + dtv_hsync_skew - 1;
  164. /*
  165. * For edp only:
  166. * DISPLAY_V_START = (VBP * HCYCLE) + HBP
  167. * DISPLAY_V_END = (VBP + VACTIVE) * HCYCLE - 1 - HFP
  168. */
  169. if (mdp5_encoder->intf.type == INTF_eDP) {
  170. display_v_start += mode->htotal - mode->hsync_start;
  171. display_v_end -= mode->hsync_start - mode->hdisplay;
  172. }
  173. spin_lock_irqsave(&mdp5_encoder->intf_lock, flags);
  174. mdp5_write(mdp5_kms, REG_MDP5_INTF_HSYNC_CTL(intf),
  175. MDP5_INTF_HSYNC_CTL_PULSEW(mode->hsync_end - mode->hsync_start) |
  176. MDP5_INTF_HSYNC_CTL_PERIOD(mode->htotal));
  177. mdp5_write(mdp5_kms, REG_MDP5_INTF_VSYNC_PERIOD_F0(intf), vsync_period);
  178. mdp5_write(mdp5_kms, REG_MDP5_INTF_VSYNC_LEN_F0(intf), vsync_len);
  179. mdp5_write(mdp5_kms, REG_MDP5_INTF_DISPLAY_HCTL(intf),
  180. MDP5_INTF_DISPLAY_HCTL_START(hsync_start_x) |
  181. MDP5_INTF_DISPLAY_HCTL_END(hsync_end_x));
  182. mdp5_write(mdp5_kms, REG_MDP5_INTF_DISPLAY_VSTART_F0(intf), display_v_start);
  183. mdp5_write(mdp5_kms, REG_MDP5_INTF_DISPLAY_VEND_F0(intf), display_v_end);
  184. mdp5_write(mdp5_kms, REG_MDP5_INTF_BORDER_COLOR(intf), 0);
  185. mdp5_write(mdp5_kms, REG_MDP5_INTF_UNDERFLOW_COLOR(intf), 0xff);
  186. mdp5_write(mdp5_kms, REG_MDP5_INTF_HSYNC_SKEW(intf), dtv_hsync_skew);
  187. mdp5_write(mdp5_kms, REG_MDP5_INTF_POLARITY_CTL(intf), ctrl_pol);
  188. mdp5_write(mdp5_kms, REG_MDP5_INTF_ACTIVE_HCTL(intf),
  189. MDP5_INTF_ACTIVE_HCTL_START(0) |
  190. MDP5_INTF_ACTIVE_HCTL_END(0));
  191. mdp5_write(mdp5_kms, REG_MDP5_INTF_ACTIVE_VSTART_F0(intf), 0);
  192. mdp5_write(mdp5_kms, REG_MDP5_INTF_ACTIVE_VEND_F0(intf), 0);
  193. mdp5_write(mdp5_kms, REG_MDP5_INTF_PANEL_FORMAT(intf), format);
  194. mdp5_write(mdp5_kms, REG_MDP5_INTF_FRAME_LINE_COUNT_EN(intf), 0x3); /* frame+line? */
  195. spin_unlock_irqrestore(&mdp5_encoder->intf_lock, flags);
  196. mdp5_crtc_set_intf(encoder->crtc, &mdp5_encoder->intf);
  197. }
  198. static void mdp5_encoder_disable(struct drm_encoder *encoder)
  199. {
  200. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  201. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  202. struct mdp5_ctl *ctl = mdp5_crtc_get_ctl(encoder->crtc);
  203. int lm = mdp5_crtc_get_lm(encoder->crtc);
  204. struct mdp5_interface *intf = &mdp5_encoder->intf;
  205. int intfn = mdp5_encoder->intf.num;
  206. unsigned long flags;
  207. if (WARN_ON(!mdp5_encoder->enabled))
  208. return;
  209. mdp5_ctl_set_encoder_state(ctl, false);
  210. spin_lock_irqsave(&mdp5_encoder->intf_lock, flags);
  211. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(intfn), 0);
  212. spin_unlock_irqrestore(&mdp5_encoder->intf_lock, flags);
  213. mdp5_ctl_commit(ctl, mdp_ctl_flush_mask_encoder(intf));
  214. /*
  215. * Wait for a vsync so we know the ENABLE=0 latched before
  216. * the (connector) source of the vsync's gets disabled,
  217. * otherwise we end up in a funny state if we re-enable
  218. * before the disable latches, which results that some of
  219. * the settings changes for the new modeset (like new
  220. * scanout buffer) don't latch properly..
  221. */
  222. mdp_irq_wait(&mdp5_kms->base, intf2vblank(lm, intf));
  223. bs_set(mdp5_encoder, 0);
  224. mdp5_encoder->enabled = false;
  225. }
  226. static void mdp5_encoder_enable(struct drm_encoder *encoder)
  227. {
  228. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  229. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  230. struct mdp5_ctl *ctl = mdp5_crtc_get_ctl(encoder->crtc);
  231. struct mdp5_interface *intf = &mdp5_encoder->intf;
  232. int intfn = mdp5_encoder->intf.num;
  233. unsigned long flags;
  234. if (WARN_ON(mdp5_encoder->enabled))
  235. return;
  236. bs_set(mdp5_encoder, 1);
  237. spin_lock_irqsave(&mdp5_encoder->intf_lock, flags);
  238. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(intfn), 1);
  239. spin_unlock_irqrestore(&mdp5_encoder->intf_lock, flags);
  240. mdp5_ctl_commit(ctl, mdp_ctl_flush_mask_encoder(intf));
  241. mdp5_ctl_set_encoder_state(ctl, true);
  242. mdp5_encoder->enabled = true;
  243. }
  244. static const struct drm_encoder_helper_funcs mdp5_encoder_helper_funcs = {
  245. .mode_fixup = mdp5_encoder_mode_fixup,
  246. .mode_set = mdp5_encoder_mode_set,
  247. .disable = mdp5_encoder_disable,
  248. .enable = mdp5_encoder_enable,
  249. };
  250. int mdp5_encoder_set_split_display(struct drm_encoder *encoder,
  251. struct drm_encoder *slave_encoder)
  252. {
  253. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  254. struct mdp5_kms *mdp5_kms;
  255. int intf_num;
  256. u32 data = 0;
  257. if (!encoder || !slave_encoder)
  258. return -EINVAL;
  259. mdp5_kms = get_kms(encoder);
  260. intf_num = mdp5_encoder->intf.num;
  261. /* Switch slave encoder's TimingGen Sync mode,
  262. * to use the master's enable signal for the slave encoder.
  263. */
  264. if (intf_num == 1)
  265. data |= MDP5_SPLIT_DPL_LOWER_INTF2_TG_SYNC;
  266. else if (intf_num == 2)
  267. data |= MDP5_SPLIT_DPL_LOWER_INTF1_TG_SYNC;
  268. else
  269. return -EINVAL;
  270. /* Make sure clocks are on when connectors calling this function. */
  271. mdp5_enable(mdp5_kms);
  272. mdp5_write(mdp5_kms, REG_MDP5_MDP_SPARE_0(0),
  273. MDP5_MDP_SPARE_0_SPLIT_DPL_SINGLE_FLUSH_EN);
  274. /* Dumb Panel, Sync mode */
  275. mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_UPPER, 0);
  276. mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_LOWER, data);
  277. mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_EN, 1);
  278. mdp5_disable(mdp5_kms);
  279. return 0;
  280. }
  281. /* initialize encoder */
  282. struct drm_encoder *mdp5_encoder_init(struct drm_device *dev,
  283. struct mdp5_interface *intf)
  284. {
  285. struct drm_encoder *encoder = NULL;
  286. struct mdp5_encoder *mdp5_encoder;
  287. int enc_type = (intf->type == INTF_DSI) ?
  288. DRM_MODE_ENCODER_DSI : DRM_MODE_ENCODER_TMDS;
  289. int ret;
  290. mdp5_encoder = kzalloc(sizeof(*mdp5_encoder), GFP_KERNEL);
  291. if (!mdp5_encoder) {
  292. ret = -ENOMEM;
  293. goto fail;
  294. }
  295. memcpy(&mdp5_encoder->intf, intf, sizeof(mdp5_encoder->intf));
  296. encoder = &mdp5_encoder->base;
  297. spin_lock_init(&mdp5_encoder->intf_lock);
  298. drm_encoder_init(dev, encoder, &mdp5_encoder_funcs, enc_type);
  299. drm_encoder_helper_add(encoder, &mdp5_encoder_helper_funcs);
  300. bs_init(mdp5_encoder);
  301. return encoder;
  302. fail:
  303. if (encoder)
  304. mdp5_encoder_destroy(encoder);
  305. return ERR_PTR(ret);
  306. }