mdp4_kms.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "msm_drv.h"
  18. #include "msm_mmu.h"
  19. #include "mdp4_kms.h"
  20. static struct mdp4_platform_config *mdp4_get_config(struct platform_device *dev);
  21. static int mdp4_hw_init(struct msm_kms *kms)
  22. {
  23. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  24. struct drm_device *dev = mdp4_kms->dev;
  25. uint32_t version, major, minor, dmap_cfg, vg_cfg;
  26. unsigned long clk;
  27. int ret = 0;
  28. pm_runtime_get_sync(dev->dev);
  29. mdp4_enable(mdp4_kms);
  30. version = mdp4_read(mdp4_kms, REG_MDP4_VERSION);
  31. mdp4_disable(mdp4_kms);
  32. major = FIELD(version, MDP4_VERSION_MAJOR);
  33. minor = FIELD(version, MDP4_VERSION_MINOR);
  34. DBG("found MDP4 version v%d.%d", major, minor);
  35. if (major != 4) {
  36. dev_err(dev->dev, "unexpected MDP version: v%d.%d\n",
  37. major, minor);
  38. ret = -ENXIO;
  39. goto out;
  40. }
  41. mdp4_kms->rev = minor;
  42. if (mdp4_kms->dsi_pll_vdda) {
  43. if ((mdp4_kms->rev == 2) || (mdp4_kms->rev == 4)) {
  44. ret = regulator_set_voltage(mdp4_kms->dsi_pll_vdda,
  45. 1200000, 1200000);
  46. if (ret) {
  47. dev_err(dev->dev,
  48. "failed to set dsi_pll_vdda voltage: %d\n", ret);
  49. goto out;
  50. }
  51. }
  52. }
  53. if (mdp4_kms->dsi_pll_vddio) {
  54. if (mdp4_kms->rev == 2) {
  55. ret = regulator_set_voltage(mdp4_kms->dsi_pll_vddio,
  56. 1800000, 1800000);
  57. if (ret) {
  58. dev_err(dev->dev,
  59. "failed to set dsi_pll_vddio voltage: %d\n", ret);
  60. goto out;
  61. }
  62. }
  63. }
  64. if (mdp4_kms->rev > 1) {
  65. mdp4_write(mdp4_kms, REG_MDP4_CS_CONTROLLER0, 0x0707ffff);
  66. mdp4_write(mdp4_kms, REG_MDP4_CS_CONTROLLER1, 0x03073f3f);
  67. }
  68. mdp4_write(mdp4_kms, REG_MDP4_PORTMAP_MODE, 0x3);
  69. /* max read pending cmd config, 3 pending requests: */
  70. mdp4_write(mdp4_kms, REG_MDP4_READ_CNFG, 0x02222);
  71. clk = clk_get_rate(mdp4_kms->clk);
  72. if ((mdp4_kms->rev >= 1) || (clk >= 90000000)) {
  73. dmap_cfg = 0x47; /* 16 bytes-burst x 8 req */
  74. vg_cfg = 0x47; /* 16 bytes-burs x 8 req */
  75. } else {
  76. dmap_cfg = 0x27; /* 8 bytes-burst x 8 req */
  77. vg_cfg = 0x43; /* 16 bytes-burst x 4 req */
  78. }
  79. DBG("fetch config: dmap=%02x, vg=%02x", dmap_cfg, vg_cfg);
  80. mdp4_write(mdp4_kms, REG_MDP4_DMA_FETCH_CONFIG(DMA_P), dmap_cfg);
  81. mdp4_write(mdp4_kms, REG_MDP4_DMA_FETCH_CONFIG(DMA_E), dmap_cfg);
  82. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(VG1), vg_cfg);
  83. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(VG2), vg_cfg);
  84. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(RGB1), vg_cfg);
  85. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(RGB2), vg_cfg);
  86. if (mdp4_kms->rev >= 2)
  87. mdp4_write(mdp4_kms, REG_MDP4_LAYERMIXER_IN_CFG_UPDATE_METHOD, 1);
  88. mdp4_write(mdp4_kms, REG_MDP4_LAYERMIXER_IN_CFG, 0);
  89. /* disable CSC matrix / YUV by default: */
  90. mdp4_write(mdp4_kms, REG_MDP4_PIPE_OP_MODE(VG1), 0);
  91. mdp4_write(mdp4_kms, REG_MDP4_PIPE_OP_MODE(VG2), 0);
  92. mdp4_write(mdp4_kms, REG_MDP4_DMA_P_OP_MODE, 0);
  93. mdp4_write(mdp4_kms, REG_MDP4_DMA_S_OP_MODE, 0);
  94. mdp4_write(mdp4_kms, REG_MDP4_OVLP_CSC_CONFIG(1), 0);
  95. mdp4_write(mdp4_kms, REG_MDP4_OVLP_CSC_CONFIG(2), 0);
  96. if (mdp4_kms->rev > 1)
  97. mdp4_write(mdp4_kms, REG_MDP4_RESET_STATUS, 1);
  98. out:
  99. pm_runtime_put_sync(dev->dev);
  100. return ret;
  101. }
  102. static void mdp4_prepare_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  103. {
  104. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  105. int i, ncrtcs = state->dev->mode_config.num_crtc;
  106. mdp4_enable(mdp4_kms);
  107. /* see 119ecb7fd */
  108. for (i = 0; i < ncrtcs; i++) {
  109. struct drm_crtc *crtc = state->crtcs[i];
  110. if (!crtc)
  111. continue;
  112. drm_crtc_vblank_get(crtc);
  113. }
  114. }
  115. static void mdp4_complete_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  116. {
  117. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  118. int i, ncrtcs = state->dev->mode_config.num_crtc;
  119. /* see 119ecb7fd */
  120. for (i = 0; i < ncrtcs; i++) {
  121. struct drm_crtc *crtc = state->crtcs[i];
  122. if (!crtc)
  123. continue;
  124. drm_crtc_vblank_put(crtc);
  125. }
  126. mdp4_disable(mdp4_kms);
  127. }
  128. static long mdp4_round_pixclk(struct msm_kms *kms, unsigned long rate,
  129. struct drm_encoder *encoder)
  130. {
  131. /* if we had >1 encoder, we'd need something more clever: */
  132. return mdp4_dtv_round_pixclk(encoder, rate);
  133. }
  134. static void mdp4_preclose(struct msm_kms *kms, struct drm_file *file)
  135. {
  136. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  137. struct msm_drm_private *priv = mdp4_kms->dev->dev_private;
  138. unsigned i;
  139. for (i = 0; i < priv->num_crtcs; i++)
  140. mdp4_crtc_cancel_pending_flip(priv->crtcs[i], file);
  141. }
  142. static void mdp4_destroy(struct msm_kms *kms)
  143. {
  144. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  145. if (mdp4_kms->blank_cursor_iova)
  146. msm_gem_put_iova(mdp4_kms->blank_cursor_bo, mdp4_kms->id);
  147. if (mdp4_kms->blank_cursor_bo)
  148. drm_gem_object_unreference_unlocked(mdp4_kms->blank_cursor_bo);
  149. kfree(mdp4_kms);
  150. }
  151. static const struct mdp_kms_funcs kms_funcs = {
  152. .base = {
  153. .hw_init = mdp4_hw_init,
  154. .irq_preinstall = mdp4_irq_preinstall,
  155. .irq_postinstall = mdp4_irq_postinstall,
  156. .irq_uninstall = mdp4_irq_uninstall,
  157. .irq = mdp4_irq,
  158. .enable_vblank = mdp4_enable_vblank,
  159. .disable_vblank = mdp4_disable_vblank,
  160. .prepare_commit = mdp4_prepare_commit,
  161. .complete_commit = mdp4_complete_commit,
  162. .get_format = mdp_get_format,
  163. .round_pixclk = mdp4_round_pixclk,
  164. .preclose = mdp4_preclose,
  165. .destroy = mdp4_destroy,
  166. },
  167. .set_irqmask = mdp4_set_irqmask,
  168. };
  169. int mdp4_disable(struct mdp4_kms *mdp4_kms)
  170. {
  171. DBG("");
  172. clk_disable_unprepare(mdp4_kms->clk);
  173. if (mdp4_kms->pclk)
  174. clk_disable_unprepare(mdp4_kms->pclk);
  175. clk_disable_unprepare(mdp4_kms->lut_clk);
  176. if (mdp4_kms->axi_clk)
  177. clk_disable_unprepare(mdp4_kms->axi_clk);
  178. return 0;
  179. }
  180. int mdp4_enable(struct mdp4_kms *mdp4_kms)
  181. {
  182. DBG("");
  183. clk_prepare_enable(mdp4_kms->clk);
  184. if (mdp4_kms->pclk)
  185. clk_prepare_enable(mdp4_kms->pclk);
  186. clk_prepare_enable(mdp4_kms->lut_clk);
  187. if (mdp4_kms->axi_clk)
  188. clk_prepare_enable(mdp4_kms->axi_clk);
  189. return 0;
  190. }
  191. #ifdef CONFIG_OF
  192. static struct drm_panel *detect_panel(struct drm_device *dev, const char *name)
  193. {
  194. struct device_node *n;
  195. struct drm_panel *panel = NULL;
  196. n = of_parse_phandle(dev->dev->of_node, name, 0);
  197. if (n) {
  198. panel = of_drm_find_panel(n);
  199. if (!panel)
  200. panel = ERR_PTR(-EPROBE_DEFER);
  201. }
  202. return panel;
  203. }
  204. #else
  205. static struct drm_panel *detect_panel(struct drm_device *dev, const char *name)
  206. {
  207. // ??? maybe use a module param to specify which panel is attached?
  208. }
  209. #endif
  210. static int modeset_init(struct mdp4_kms *mdp4_kms)
  211. {
  212. struct drm_device *dev = mdp4_kms->dev;
  213. struct msm_drm_private *priv = dev->dev_private;
  214. struct drm_plane *plane;
  215. struct drm_crtc *crtc;
  216. struct drm_encoder *encoder;
  217. struct drm_connector *connector;
  218. struct drm_panel *panel;
  219. int ret;
  220. /* construct non-private planes: */
  221. plane = mdp4_plane_init(dev, VG1, false);
  222. if (IS_ERR(plane)) {
  223. dev_err(dev->dev, "failed to construct plane for VG1\n");
  224. ret = PTR_ERR(plane);
  225. goto fail;
  226. }
  227. priv->planes[priv->num_planes++] = plane;
  228. plane = mdp4_plane_init(dev, VG2, false);
  229. if (IS_ERR(plane)) {
  230. dev_err(dev->dev, "failed to construct plane for VG2\n");
  231. ret = PTR_ERR(plane);
  232. goto fail;
  233. }
  234. priv->planes[priv->num_planes++] = plane;
  235. /*
  236. * Setup the LCDC/LVDS path: RGB2 -> DMA_P -> LCDC -> LVDS:
  237. */
  238. panel = detect_panel(dev, "qcom,lvds-panel");
  239. if (IS_ERR(panel)) {
  240. ret = PTR_ERR(panel);
  241. dev_err(dev->dev, "failed to detect LVDS panel: %d\n", ret);
  242. goto fail;
  243. }
  244. plane = mdp4_plane_init(dev, RGB2, true);
  245. if (IS_ERR(plane)) {
  246. dev_err(dev->dev, "failed to construct plane for RGB2\n");
  247. ret = PTR_ERR(plane);
  248. goto fail;
  249. }
  250. crtc = mdp4_crtc_init(dev, plane, priv->num_crtcs, 0, DMA_P);
  251. if (IS_ERR(crtc)) {
  252. dev_err(dev->dev, "failed to construct crtc for DMA_P\n");
  253. ret = PTR_ERR(crtc);
  254. goto fail;
  255. }
  256. encoder = mdp4_lcdc_encoder_init(dev, panel);
  257. if (IS_ERR(encoder)) {
  258. dev_err(dev->dev, "failed to construct LCDC encoder\n");
  259. ret = PTR_ERR(encoder);
  260. goto fail;
  261. }
  262. /* LCDC can be hooked to DMA_P: */
  263. encoder->possible_crtcs = 1 << priv->num_crtcs;
  264. priv->crtcs[priv->num_crtcs++] = crtc;
  265. priv->encoders[priv->num_encoders++] = encoder;
  266. connector = mdp4_lvds_connector_init(dev, panel, encoder);
  267. if (IS_ERR(connector)) {
  268. ret = PTR_ERR(connector);
  269. dev_err(dev->dev, "failed to initialize LVDS connector: %d\n", ret);
  270. goto fail;
  271. }
  272. priv->connectors[priv->num_connectors++] = connector;
  273. /*
  274. * Setup DTV/HDMI path: RGB1 -> DMA_E -> DTV -> HDMI:
  275. */
  276. plane = mdp4_plane_init(dev, RGB1, true);
  277. if (IS_ERR(plane)) {
  278. dev_err(dev->dev, "failed to construct plane for RGB1\n");
  279. ret = PTR_ERR(plane);
  280. goto fail;
  281. }
  282. crtc = mdp4_crtc_init(dev, plane, priv->num_crtcs, 1, DMA_E);
  283. if (IS_ERR(crtc)) {
  284. dev_err(dev->dev, "failed to construct crtc for DMA_E\n");
  285. ret = PTR_ERR(crtc);
  286. goto fail;
  287. }
  288. encoder = mdp4_dtv_encoder_init(dev);
  289. if (IS_ERR(encoder)) {
  290. dev_err(dev->dev, "failed to construct DTV encoder\n");
  291. ret = PTR_ERR(encoder);
  292. goto fail;
  293. }
  294. /* DTV can be hooked to DMA_E: */
  295. encoder->possible_crtcs = 1 << priv->num_crtcs;
  296. priv->crtcs[priv->num_crtcs++] = crtc;
  297. priv->encoders[priv->num_encoders++] = encoder;
  298. if (priv->hdmi) {
  299. /* Construct bridge/connector for HDMI: */
  300. ret = hdmi_modeset_init(priv->hdmi, dev, encoder);
  301. if (ret) {
  302. dev_err(dev->dev, "failed to initialize HDMI: %d\n", ret);
  303. goto fail;
  304. }
  305. }
  306. return 0;
  307. fail:
  308. return ret;
  309. }
  310. static const char *iommu_ports[] = {
  311. "mdp_port0_cb0", "mdp_port1_cb0",
  312. };
  313. struct msm_kms *mdp4_kms_init(struct drm_device *dev)
  314. {
  315. struct platform_device *pdev = dev->platformdev;
  316. struct mdp4_platform_config *config = mdp4_get_config(pdev);
  317. struct mdp4_kms *mdp4_kms;
  318. struct msm_kms *kms = NULL;
  319. struct msm_mmu *mmu;
  320. int ret;
  321. mdp4_kms = kzalloc(sizeof(*mdp4_kms), GFP_KERNEL);
  322. if (!mdp4_kms) {
  323. dev_err(dev->dev, "failed to allocate kms\n");
  324. ret = -ENOMEM;
  325. goto fail;
  326. }
  327. mdp_kms_init(&mdp4_kms->base, &kms_funcs);
  328. kms = &mdp4_kms->base.base;
  329. mdp4_kms->dev = dev;
  330. mdp4_kms->mmio = msm_ioremap(pdev, NULL, "MDP4");
  331. if (IS_ERR(mdp4_kms->mmio)) {
  332. ret = PTR_ERR(mdp4_kms->mmio);
  333. goto fail;
  334. }
  335. mdp4_kms->dsi_pll_vdda =
  336. devm_regulator_get_optional(&pdev->dev, "dsi_pll_vdda");
  337. if (IS_ERR(mdp4_kms->dsi_pll_vdda))
  338. mdp4_kms->dsi_pll_vdda = NULL;
  339. mdp4_kms->dsi_pll_vddio =
  340. devm_regulator_get_optional(&pdev->dev, "dsi_pll_vddio");
  341. if (IS_ERR(mdp4_kms->dsi_pll_vddio))
  342. mdp4_kms->dsi_pll_vddio = NULL;
  343. /* NOTE: driver for this regulator still missing upstream.. use
  344. * _get_exclusive() and ignore the error if it does not exist
  345. * (and hope that the bootloader left it on for us)
  346. */
  347. mdp4_kms->vdd = devm_regulator_get_exclusive(&pdev->dev, "vdd");
  348. if (IS_ERR(mdp4_kms->vdd))
  349. mdp4_kms->vdd = NULL;
  350. if (mdp4_kms->vdd) {
  351. ret = regulator_enable(mdp4_kms->vdd);
  352. if (ret) {
  353. dev_err(dev->dev, "failed to enable regulator vdd: %d\n", ret);
  354. goto fail;
  355. }
  356. }
  357. mdp4_kms->clk = devm_clk_get(&pdev->dev, "core_clk");
  358. if (IS_ERR(mdp4_kms->clk)) {
  359. dev_err(dev->dev, "failed to get core_clk\n");
  360. ret = PTR_ERR(mdp4_kms->clk);
  361. goto fail;
  362. }
  363. mdp4_kms->pclk = devm_clk_get(&pdev->dev, "iface_clk");
  364. if (IS_ERR(mdp4_kms->pclk))
  365. mdp4_kms->pclk = NULL;
  366. // XXX if (rev >= MDP_REV_42) { ???
  367. mdp4_kms->lut_clk = devm_clk_get(&pdev->dev, "lut_clk");
  368. if (IS_ERR(mdp4_kms->lut_clk)) {
  369. dev_err(dev->dev, "failed to get lut_clk\n");
  370. ret = PTR_ERR(mdp4_kms->lut_clk);
  371. goto fail;
  372. }
  373. mdp4_kms->axi_clk = devm_clk_get(&pdev->dev, "mdp_axi_clk");
  374. if (IS_ERR(mdp4_kms->axi_clk)) {
  375. dev_err(dev->dev, "failed to get axi_clk\n");
  376. ret = PTR_ERR(mdp4_kms->axi_clk);
  377. goto fail;
  378. }
  379. clk_set_rate(mdp4_kms->clk, config->max_clk);
  380. clk_set_rate(mdp4_kms->lut_clk, config->max_clk);
  381. /* make sure things are off before attaching iommu (bootloader could
  382. * have left things on, in which case we'll start getting faults if
  383. * we don't disable):
  384. */
  385. mdp4_enable(mdp4_kms);
  386. mdp4_write(mdp4_kms, REG_MDP4_DTV_ENABLE, 0);
  387. mdp4_write(mdp4_kms, REG_MDP4_LCDC_ENABLE, 0);
  388. mdp4_write(mdp4_kms, REG_MDP4_DSI_ENABLE, 0);
  389. mdp4_disable(mdp4_kms);
  390. mdelay(16);
  391. if (config->iommu) {
  392. mmu = msm_iommu_new(&pdev->dev, config->iommu);
  393. if (IS_ERR(mmu)) {
  394. ret = PTR_ERR(mmu);
  395. goto fail;
  396. }
  397. ret = mmu->funcs->attach(mmu, iommu_ports,
  398. ARRAY_SIZE(iommu_ports));
  399. if (ret)
  400. goto fail;
  401. } else {
  402. dev_info(dev->dev, "no iommu, fallback to phys "
  403. "contig buffers for scanout\n");
  404. mmu = NULL;
  405. }
  406. mdp4_kms->id = msm_register_mmu(dev, mmu);
  407. if (mdp4_kms->id < 0) {
  408. ret = mdp4_kms->id;
  409. dev_err(dev->dev, "failed to register mdp4 iommu: %d\n", ret);
  410. goto fail;
  411. }
  412. ret = modeset_init(mdp4_kms);
  413. if (ret) {
  414. dev_err(dev->dev, "modeset_init failed: %d\n", ret);
  415. goto fail;
  416. }
  417. mutex_lock(&dev->struct_mutex);
  418. mdp4_kms->blank_cursor_bo = msm_gem_new(dev, SZ_16K, MSM_BO_WC);
  419. mutex_unlock(&dev->struct_mutex);
  420. if (IS_ERR(mdp4_kms->blank_cursor_bo)) {
  421. ret = PTR_ERR(mdp4_kms->blank_cursor_bo);
  422. dev_err(dev->dev, "could not allocate blank-cursor bo: %d\n", ret);
  423. mdp4_kms->blank_cursor_bo = NULL;
  424. goto fail;
  425. }
  426. ret = msm_gem_get_iova(mdp4_kms->blank_cursor_bo, mdp4_kms->id,
  427. &mdp4_kms->blank_cursor_iova);
  428. if (ret) {
  429. dev_err(dev->dev, "could not pin blank-cursor bo: %d\n", ret);
  430. goto fail;
  431. }
  432. return kms;
  433. fail:
  434. if (kms)
  435. mdp4_destroy(kms);
  436. return ERR_PTR(ret);
  437. }
  438. static struct mdp4_platform_config *mdp4_get_config(struct platform_device *dev)
  439. {
  440. static struct mdp4_platform_config config = {};
  441. #ifdef CONFIG_OF
  442. /* TODO */
  443. config.max_clk = 266667000;
  444. config.iommu = iommu_domain_alloc(&platform_bus_type);
  445. #else
  446. if (cpu_is_apq8064())
  447. config.max_clk = 266667000;
  448. else
  449. config.max_clk = 200000000;
  450. config.iommu = msm_get_iommu_domain(DISPLAY_READ_DOMAIN);
  451. #endif
  452. return &config;
  453. }