a3xx_gpu.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * Copyright (c) 2014 The Linux Foundation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #ifdef CONFIG_MSM_OCMEM
  20. # include <mach/ocmem.h>
  21. #endif
  22. #include "a3xx_gpu.h"
  23. #define A3XX_INT0_MASK \
  24. (A3XX_INT0_RBBM_AHB_ERROR | \
  25. A3XX_INT0_RBBM_ATB_BUS_OVERFLOW | \
  26. A3XX_INT0_CP_T0_PACKET_IN_IB | \
  27. A3XX_INT0_CP_OPCODE_ERROR | \
  28. A3XX_INT0_CP_RESERVED_BIT_ERROR | \
  29. A3XX_INT0_CP_HW_FAULT | \
  30. A3XX_INT0_CP_IB1_INT | \
  31. A3XX_INT0_CP_IB2_INT | \
  32. A3XX_INT0_CP_RB_INT | \
  33. A3XX_INT0_CP_REG_PROTECT_FAULT | \
  34. A3XX_INT0_CP_AHB_ERROR_HALT | \
  35. A3XX_INT0_UCHE_OOB_ACCESS)
  36. extern bool hang_debug;
  37. static void a3xx_dump(struct msm_gpu *gpu);
  38. static void a3xx_me_init(struct msm_gpu *gpu)
  39. {
  40. struct msm_ringbuffer *ring = gpu->rb;
  41. OUT_PKT3(ring, CP_ME_INIT, 17);
  42. OUT_RING(ring, 0x000003f7);
  43. OUT_RING(ring, 0x00000000);
  44. OUT_RING(ring, 0x00000000);
  45. OUT_RING(ring, 0x00000000);
  46. OUT_RING(ring, 0x00000080);
  47. OUT_RING(ring, 0x00000100);
  48. OUT_RING(ring, 0x00000180);
  49. OUT_RING(ring, 0x00006600);
  50. OUT_RING(ring, 0x00000150);
  51. OUT_RING(ring, 0x0000014e);
  52. OUT_RING(ring, 0x00000154);
  53. OUT_RING(ring, 0x00000001);
  54. OUT_RING(ring, 0x00000000);
  55. OUT_RING(ring, 0x00000000);
  56. OUT_RING(ring, 0x00000000);
  57. OUT_RING(ring, 0x00000000);
  58. OUT_RING(ring, 0x00000000);
  59. gpu->funcs->flush(gpu);
  60. gpu->funcs->idle(gpu);
  61. }
  62. static int a3xx_hw_init(struct msm_gpu *gpu)
  63. {
  64. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  65. struct a3xx_gpu *a3xx_gpu = to_a3xx_gpu(adreno_gpu);
  66. uint32_t *ptr, len;
  67. int i, ret;
  68. DBG("%s", gpu->name);
  69. if (adreno_is_a305(adreno_gpu)) {
  70. /* Set up 16 deep read/write request queues: */
  71. gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF0, 0x10101010);
  72. gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF1, 0x10101010);
  73. gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x10101010);
  74. gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x10101010);
  75. gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303);
  76. gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF0, 0x10101010);
  77. gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF1, 0x10101010);
  78. /* Enable WR-REQ: */
  79. gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x0000ff);
  80. /* Set up round robin arbitration between both AXI ports: */
  81. gpu_write(gpu, REG_A3XX_VBIF_ARB_CTL, 0x00000030);
  82. /* Set up AOOO: */
  83. gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO_EN, 0x0000003c);
  84. gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO, 0x003c003c);
  85. } else if (adreno_is_a320(adreno_gpu)) {
  86. /* Set up 16 deep read/write request queues: */
  87. gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF0, 0x10101010);
  88. gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF1, 0x10101010);
  89. gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x10101010);
  90. gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x10101010);
  91. gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303);
  92. gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF0, 0x10101010);
  93. gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF1, 0x10101010);
  94. /* Enable WR-REQ: */
  95. gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x0000ff);
  96. /* Set up round robin arbitration between both AXI ports: */
  97. gpu_write(gpu, REG_A3XX_VBIF_ARB_CTL, 0x00000030);
  98. /* Set up AOOO: */
  99. gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO_EN, 0x0000003c);
  100. gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO, 0x003c003c);
  101. /* Enable 1K sort: */
  102. gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT, 0x000000ff);
  103. gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT_CONF, 0x000000a4);
  104. } else if (adreno_is_a330v2(adreno_gpu)) {
  105. /*
  106. * Most of the VBIF registers on 8974v2 have the correct
  107. * values at power on, so we won't modify those if we don't
  108. * need to
  109. */
  110. /* Enable 1k sort: */
  111. gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT, 0x0001003f);
  112. gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT_CONF, 0x000000a4);
  113. /* Enable WR-REQ: */
  114. gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x00003f);
  115. gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303);
  116. /* Set up VBIF_ROUND_ROBIN_QOS_ARB: */
  117. gpu_write(gpu, REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB, 0x0003);
  118. } else if (adreno_is_a330(adreno_gpu)) {
  119. /* Set up 16 deep read/write request queues: */
  120. gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF0, 0x18181818);
  121. gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF1, 0x18181818);
  122. gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x18181818);
  123. gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x18181818);
  124. gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303);
  125. gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF0, 0x18181818);
  126. gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF1, 0x18181818);
  127. /* Enable WR-REQ: */
  128. gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x00003f);
  129. /* Set up round robin arbitration between both AXI ports: */
  130. gpu_write(gpu, REG_A3XX_VBIF_ARB_CTL, 0x00000030);
  131. /* Set up VBIF_ROUND_ROBIN_QOS_ARB: */
  132. gpu_write(gpu, REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB, 0x0001);
  133. /* Set up AOOO: */
  134. gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO_EN, 0x0000003f);
  135. gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO, 0x003f003f);
  136. /* Enable 1K sort: */
  137. gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT, 0x0001003f);
  138. gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT_CONF, 0x000000a4);
  139. /* Disable VBIF clock gating. This is to enable AXI running
  140. * higher frequency than GPU:
  141. */
  142. gpu_write(gpu, REG_A3XX_VBIF_CLKON, 0x00000001);
  143. } else {
  144. BUG();
  145. }
  146. /* Make all blocks contribute to the GPU BUSY perf counter: */
  147. gpu_write(gpu, REG_A3XX_RBBM_GPU_BUSY_MASKED, 0xffffffff);
  148. /* Tune the hystersis counters for SP and CP idle detection: */
  149. gpu_write(gpu, REG_A3XX_RBBM_SP_HYST_CNT, 0x10);
  150. gpu_write(gpu, REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL, 0x10);
  151. /* Enable the RBBM error reporting bits. This lets us get
  152. * useful information on failure:
  153. */
  154. gpu_write(gpu, REG_A3XX_RBBM_AHB_CTL0, 0x00000001);
  155. /* Enable AHB error reporting: */
  156. gpu_write(gpu, REG_A3XX_RBBM_AHB_CTL1, 0xa6ffffff);
  157. /* Turn on the power counters: */
  158. gpu_write(gpu, REG_A3XX_RBBM_RBBM_CTL, 0x00030000);
  159. /* Turn on hang detection - this spews a lot of useful information
  160. * into the RBBM registers on a hang:
  161. */
  162. gpu_write(gpu, REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL, 0x00010fff);
  163. /* Enable 64-byte cacheline size. HW Default is 32-byte (0x000000E0): */
  164. gpu_write(gpu, REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG, 0x00000001);
  165. /* Enable Clock gating: */
  166. if (adreno_is_a320(adreno_gpu))
  167. gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xbfffffff);
  168. else if (adreno_is_a330v2(adreno_gpu))
  169. gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xaaaaaaaa);
  170. else if (adreno_is_a330(adreno_gpu))
  171. gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xbffcffff);
  172. if (adreno_is_a330v2(adreno_gpu))
  173. gpu_write(gpu, REG_A3XX_RBBM_GPR0_CTL, 0x05515455);
  174. else if (adreno_is_a330(adreno_gpu))
  175. gpu_write(gpu, REG_A3XX_RBBM_GPR0_CTL, 0x00000000);
  176. /* Set the OCMEM base address for A330, etc */
  177. if (a3xx_gpu->ocmem_hdl) {
  178. gpu_write(gpu, REG_A3XX_RB_GMEM_BASE_ADDR,
  179. (unsigned int)(a3xx_gpu->ocmem_base >> 14));
  180. }
  181. /* Turn on performance counters: */
  182. gpu_write(gpu, REG_A3XX_RBBM_PERFCTR_CTL, 0x01);
  183. /* Enable the perfcntrs that we use.. */
  184. for (i = 0; i < gpu->num_perfcntrs; i++) {
  185. const struct msm_gpu_perfcntr *perfcntr = &gpu->perfcntrs[i];
  186. gpu_write(gpu, perfcntr->select_reg, perfcntr->select_val);
  187. }
  188. gpu_write(gpu, REG_A3XX_RBBM_INT_0_MASK, A3XX_INT0_MASK);
  189. ret = adreno_hw_init(gpu);
  190. if (ret)
  191. return ret;
  192. /* setup access protection: */
  193. gpu_write(gpu, REG_A3XX_CP_PROTECT_CTRL, 0x00000007);
  194. /* RBBM registers */
  195. gpu_write(gpu, REG_A3XX_CP_PROTECT(0), 0x63000040);
  196. gpu_write(gpu, REG_A3XX_CP_PROTECT(1), 0x62000080);
  197. gpu_write(gpu, REG_A3XX_CP_PROTECT(2), 0x600000cc);
  198. gpu_write(gpu, REG_A3XX_CP_PROTECT(3), 0x60000108);
  199. gpu_write(gpu, REG_A3XX_CP_PROTECT(4), 0x64000140);
  200. gpu_write(gpu, REG_A3XX_CP_PROTECT(5), 0x66000400);
  201. /* CP registers */
  202. gpu_write(gpu, REG_A3XX_CP_PROTECT(6), 0x65000700);
  203. gpu_write(gpu, REG_A3XX_CP_PROTECT(7), 0x610007d8);
  204. gpu_write(gpu, REG_A3XX_CP_PROTECT(8), 0x620007e0);
  205. gpu_write(gpu, REG_A3XX_CP_PROTECT(9), 0x61001178);
  206. gpu_write(gpu, REG_A3XX_CP_PROTECT(10), 0x64001180);
  207. /* RB registers */
  208. gpu_write(gpu, REG_A3XX_CP_PROTECT(11), 0x60003300);
  209. /* VBIF registers */
  210. gpu_write(gpu, REG_A3XX_CP_PROTECT(12), 0x6b00c000);
  211. /* NOTE: PM4/micro-engine firmware registers look to be the same
  212. * for a2xx and a3xx.. we could possibly push that part down to
  213. * adreno_gpu base class. Or push both PM4 and PFP but
  214. * parameterize the pfp ucode addr/data registers..
  215. */
  216. /* Load PM4: */
  217. ptr = (uint32_t *)(adreno_gpu->pm4->data);
  218. len = adreno_gpu->pm4->size / 4;
  219. DBG("loading PM4 ucode version: %x", ptr[1]);
  220. gpu_write(gpu, REG_AXXX_CP_DEBUG,
  221. AXXX_CP_DEBUG_DYNAMIC_CLK_DISABLE |
  222. AXXX_CP_DEBUG_MIU_128BIT_WRITE_ENABLE);
  223. gpu_write(gpu, REG_AXXX_CP_ME_RAM_WADDR, 0);
  224. for (i = 1; i < len; i++)
  225. gpu_write(gpu, REG_AXXX_CP_ME_RAM_DATA, ptr[i]);
  226. /* Load PFP: */
  227. ptr = (uint32_t *)(adreno_gpu->pfp->data);
  228. len = adreno_gpu->pfp->size / 4;
  229. DBG("loading PFP ucode version: %x", ptr[5]);
  230. gpu_write(gpu, REG_A3XX_CP_PFP_UCODE_ADDR, 0);
  231. for (i = 1; i < len; i++)
  232. gpu_write(gpu, REG_A3XX_CP_PFP_UCODE_DATA, ptr[i]);
  233. /* CP ROQ queue sizes (bytes) - RB:16, ST:16, IB1:32, IB2:64 */
  234. if (adreno_is_a305(adreno_gpu) || adreno_is_a320(adreno_gpu)) {
  235. gpu_write(gpu, REG_AXXX_CP_QUEUE_THRESHOLDS,
  236. AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START(2) |
  237. AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START(6) |
  238. AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START(14));
  239. } else if (adreno_is_a330(adreno_gpu)) {
  240. /* NOTE: this (value take from downstream android driver)
  241. * includes some bits outside of the known bitfields. But
  242. * A330 has this "MERCIU queue" thing too, which might
  243. * explain a new bitfield or reshuffling:
  244. */
  245. gpu_write(gpu, REG_AXXX_CP_QUEUE_THRESHOLDS, 0x003e2008);
  246. }
  247. /* clear ME_HALT to start micro engine */
  248. gpu_write(gpu, REG_AXXX_CP_ME_CNTL, 0);
  249. a3xx_me_init(gpu);
  250. return 0;
  251. }
  252. static void a3xx_recover(struct msm_gpu *gpu)
  253. {
  254. /* dump registers before resetting gpu, if enabled: */
  255. if (hang_debug)
  256. a3xx_dump(gpu);
  257. gpu_write(gpu, REG_A3XX_RBBM_SW_RESET_CMD, 1);
  258. gpu_read(gpu, REG_A3XX_RBBM_SW_RESET_CMD);
  259. gpu_write(gpu, REG_A3XX_RBBM_SW_RESET_CMD, 0);
  260. adreno_recover(gpu);
  261. }
  262. static void a3xx_destroy(struct msm_gpu *gpu)
  263. {
  264. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  265. struct a3xx_gpu *a3xx_gpu = to_a3xx_gpu(adreno_gpu);
  266. DBG("%s", gpu->name);
  267. adreno_gpu_cleanup(adreno_gpu);
  268. #ifdef CONFIG_MSM_OCMEM
  269. if (a3xx_gpu->ocmem_base)
  270. ocmem_free(OCMEM_GRAPHICS, a3xx_gpu->ocmem_hdl);
  271. #endif
  272. kfree(a3xx_gpu);
  273. }
  274. static void a3xx_idle(struct msm_gpu *gpu)
  275. {
  276. /* wait for ringbuffer to drain: */
  277. adreno_idle(gpu);
  278. /* then wait for GPU to finish: */
  279. if (spin_until(!(gpu_read(gpu, REG_A3XX_RBBM_STATUS) &
  280. A3XX_RBBM_STATUS_GPU_BUSY)))
  281. DRM_ERROR("%s: timeout waiting for GPU to idle!\n", gpu->name);
  282. /* TODO maybe we need to reset GPU here to recover from hang? */
  283. }
  284. static irqreturn_t a3xx_irq(struct msm_gpu *gpu)
  285. {
  286. uint32_t status;
  287. status = gpu_read(gpu, REG_A3XX_RBBM_INT_0_STATUS);
  288. DBG("%s: %08x", gpu->name, status);
  289. // TODO
  290. gpu_write(gpu, REG_A3XX_RBBM_INT_CLEAR_CMD, status);
  291. msm_gpu_retire(gpu);
  292. return IRQ_HANDLED;
  293. }
  294. static const unsigned int a3xx_registers[] = {
  295. 0x0000, 0x0002, 0x0010, 0x0012, 0x0018, 0x0018, 0x0020, 0x0027,
  296. 0x0029, 0x002b, 0x002e, 0x0033, 0x0040, 0x0042, 0x0050, 0x005c,
  297. 0x0060, 0x006c, 0x0080, 0x0082, 0x0084, 0x0088, 0x0090, 0x00e5,
  298. 0x00ea, 0x00ed, 0x0100, 0x0100, 0x0110, 0x0123, 0x01c0, 0x01c1,
  299. 0x01c3, 0x01c5, 0x01c7, 0x01c7, 0x01d5, 0x01d9, 0x01dc, 0x01dd,
  300. 0x01ea, 0x01ea, 0x01ee, 0x01f1, 0x01f5, 0x01f5, 0x01fc, 0x01ff,
  301. 0x0440, 0x0440, 0x0443, 0x0443, 0x0445, 0x0445, 0x044d, 0x044f,
  302. 0x0452, 0x0452, 0x0454, 0x046f, 0x047c, 0x047c, 0x047f, 0x047f,
  303. 0x0578, 0x057f, 0x0600, 0x0602, 0x0605, 0x0607, 0x060a, 0x060e,
  304. 0x0612, 0x0614, 0x0c01, 0x0c02, 0x0c06, 0x0c1d, 0x0c3d, 0x0c3f,
  305. 0x0c48, 0x0c4b, 0x0c80, 0x0c80, 0x0c88, 0x0c8b, 0x0ca0, 0x0cb7,
  306. 0x0cc0, 0x0cc1, 0x0cc6, 0x0cc7, 0x0ce4, 0x0ce5, 0x0e00, 0x0e05,
  307. 0x0e0c, 0x0e0c, 0x0e22, 0x0e23, 0x0e41, 0x0e45, 0x0e64, 0x0e65,
  308. 0x0e80, 0x0e82, 0x0e84, 0x0e89, 0x0ea0, 0x0ea1, 0x0ea4, 0x0ea7,
  309. 0x0ec4, 0x0ecb, 0x0ee0, 0x0ee0, 0x0f00, 0x0f01, 0x0f03, 0x0f09,
  310. 0x2040, 0x2040, 0x2044, 0x2044, 0x2048, 0x204d, 0x2068, 0x2069,
  311. 0x206c, 0x206d, 0x2070, 0x2070, 0x2072, 0x2072, 0x2074, 0x2075,
  312. 0x2079, 0x207a, 0x20c0, 0x20d3, 0x20e4, 0x20ef, 0x2100, 0x2109,
  313. 0x210c, 0x210c, 0x210e, 0x210e, 0x2110, 0x2111, 0x2114, 0x2115,
  314. 0x21e4, 0x21e4, 0x21ea, 0x21ea, 0x21ec, 0x21ed, 0x21f0, 0x21f0,
  315. 0x2200, 0x2212, 0x2214, 0x2217, 0x221a, 0x221a, 0x2240, 0x227e,
  316. 0x2280, 0x228b, 0x22c0, 0x22c0, 0x22c4, 0x22ce, 0x22d0, 0x22d8,
  317. 0x22df, 0x22e6, 0x22e8, 0x22e9, 0x22ec, 0x22ec, 0x22f0, 0x22f7,
  318. 0x22ff, 0x22ff, 0x2340, 0x2343, 0x2348, 0x2349, 0x2350, 0x2356,
  319. 0x2360, 0x2360, 0x2440, 0x2440, 0x2444, 0x2444, 0x2448, 0x244d,
  320. 0x2468, 0x2469, 0x246c, 0x246d, 0x2470, 0x2470, 0x2472, 0x2472,
  321. 0x2474, 0x2475, 0x2479, 0x247a, 0x24c0, 0x24d3, 0x24e4, 0x24ef,
  322. 0x2500, 0x2509, 0x250c, 0x250c, 0x250e, 0x250e, 0x2510, 0x2511,
  323. 0x2514, 0x2515, 0x25e4, 0x25e4, 0x25ea, 0x25ea, 0x25ec, 0x25ed,
  324. 0x25f0, 0x25f0, 0x2600, 0x2612, 0x2614, 0x2617, 0x261a, 0x261a,
  325. 0x2640, 0x267e, 0x2680, 0x268b, 0x26c0, 0x26c0, 0x26c4, 0x26ce,
  326. 0x26d0, 0x26d8, 0x26df, 0x26e6, 0x26e8, 0x26e9, 0x26ec, 0x26ec,
  327. 0x26f0, 0x26f7, 0x26ff, 0x26ff, 0x2740, 0x2743, 0x2748, 0x2749,
  328. 0x2750, 0x2756, 0x2760, 0x2760, 0x300c, 0x300e, 0x301c, 0x301d,
  329. 0x302a, 0x302a, 0x302c, 0x302d, 0x3030, 0x3031, 0x3034, 0x3036,
  330. 0x303c, 0x303c, 0x305e, 0x305f,
  331. ~0 /* sentinel */
  332. };
  333. #ifdef CONFIG_DEBUG_FS
  334. static void a3xx_show(struct msm_gpu *gpu, struct seq_file *m)
  335. {
  336. gpu->funcs->pm_resume(gpu);
  337. seq_printf(m, "status: %08x\n",
  338. gpu_read(gpu, REG_A3XX_RBBM_STATUS));
  339. gpu->funcs->pm_suspend(gpu);
  340. adreno_show(gpu, m);
  341. }
  342. #endif
  343. /* would be nice to not have to duplicate the _show() stuff with printk(): */
  344. static void a3xx_dump(struct msm_gpu *gpu)
  345. {
  346. printk("status: %08x\n",
  347. gpu_read(gpu, REG_A3XX_RBBM_STATUS));
  348. adreno_dump(gpu);
  349. }
  350. /* Register offset defines for A3XX */
  351. static const unsigned int a3xx_register_offsets[REG_ADRENO_REGISTER_MAX] = {
  352. REG_ADRENO_DEFINE(REG_ADRENO_CP_DEBUG, REG_AXXX_CP_DEBUG),
  353. REG_ADRENO_DEFINE(REG_ADRENO_CP_ME_RAM_WADDR, REG_AXXX_CP_ME_RAM_WADDR),
  354. REG_ADRENO_DEFINE(REG_ADRENO_CP_ME_RAM_DATA, REG_AXXX_CP_ME_RAM_DATA),
  355. REG_ADRENO_DEFINE(REG_ADRENO_CP_PFP_UCODE_DATA,
  356. REG_A3XX_CP_PFP_UCODE_DATA),
  357. REG_ADRENO_DEFINE(REG_ADRENO_CP_PFP_UCODE_ADDR,
  358. REG_A3XX_CP_PFP_UCODE_ADDR),
  359. REG_ADRENO_DEFINE(REG_ADRENO_CP_WFI_PEND_CTR, REG_A3XX_CP_WFI_PEND_CTR),
  360. REG_ADRENO_DEFINE(REG_ADRENO_CP_RB_BASE, REG_AXXX_CP_RB_BASE),
  361. REG_ADRENO_DEFINE(REG_ADRENO_CP_RB_RPTR_ADDR, REG_AXXX_CP_RB_RPTR_ADDR),
  362. REG_ADRENO_DEFINE(REG_ADRENO_CP_RB_RPTR, REG_AXXX_CP_RB_RPTR),
  363. REG_ADRENO_DEFINE(REG_ADRENO_CP_RB_WPTR, REG_AXXX_CP_RB_WPTR),
  364. REG_ADRENO_DEFINE(REG_ADRENO_CP_PROTECT_CTRL, REG_A3XX_CP_PROTECT_CTRL),
  365. REG_ADRENO_DEFINE(REG_ADRENO_CP_ME_CNTL, REG_AXXX_CP_ME_CNTL),
  366. REG_ADRENO_DEFINE(REG_ADRENO_CP_RB_CNTL, REG_AXXX_CP_RB_CNTL),
  367. REG_ADRENO_DEFINE(REG_ADRENO_CP_IB1_BASE, REG_AXXX_CP_IB1_BASE),
  368. REG_ADRENO_DEFINE(REG_ADRENO_CP_IB1_BUFSZ, REG_AXXX_CP_IB1_BUFSZ),
  369. REG_ADRENO_DEFINE(REG_ADRENO_CP_IB2_BASE, REG_AXXX_CP_IB2_BASE),
  370. REG_ADRENO_DEFINE(REG_ADRENO_CP_IB2_BUFSZ, REG_AXXX_CP_IB2_BUFSZ),
  371. REG_ADRENO_DEFINE(REG_ADRENO_CP_TIMESTAMP, REG_AXXX_CP_SCRATCH_REG0),
  372. REG_ADRENO_DEFINE(REG_ADRENO_CP_ME_RAM_RADDR, REG_AXXX_CP_ME_RAM_RADDR),
  373. REG_ADRENO_DEFINE(REG_ADRENO_SCRATCH_ADDR, REG_AXXX_SCRATCH_ADDR),
  374. REG_ADRENO_DEFINE(REG_ADRENO_SCRATCH_UMSK, REG_AXXX_SCRATCH_UMSK),
  375. REG_ADRENO_DEFINE(REG_ADRENO_CP_ROQ_ADDR, REG_A3XX_CP_ROQ_ADDR),
  376. REG_ADRENO_DEFINE(REG_ADRENO_CP_ROQ_DATA, REG_A3XX_CP_ROQ_DATA),
  377. REG_ADRENO_DEFINE(REG_ADRENO_CP_MERCIU_ADDR, REG_A3XX_CP_MERCIU_ADDR),
  378. REG_ADRENO_DEFINE(REG_ADRENO_CP_MERCIU_DATA, REG_A3XX_CP_MERCIU_DATA),
  379. REG_ADRENO_DEFINE(REG_ADRENO_CP_MERCIU_DATA2, REG_A3XX_CP_MERCIU_DATA2),
  380. REG_ADRENO_DEFINE(REG_ADRENO_CP_MEQ_ADDR, REG_A3XX_CP_MEQ_ADDR),
  381. REG_ADRENO_DEFINE(REG_ADRENO_CP_MEQ_DATA, REG_A3XX_CP_MEQ_DATA),
  382. REG_ADRENO_DEFINE(REG_ADRENO_CP_HW_FAULT, REG_A3XX_CP_HW_FAULT),
  383. REG_ADRENO_DEFINE(REG_ADRENO_CP_PROTECT_STATUS,
  384. REG_A3XX_CP_PROTECT_STATUS),
  385. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_STATUS, REG_A3XX_RBBM_STATUS),
  386. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_PERFCTR_CTL,
  387. REG_A3XX_RBBM_PERFCTR_CTL),
  388. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_PERFCTR_LOAD_CMD0,
  389. REG_A3XX_RBBM_PERFCTR_LOAD_CMD0),
  390. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_PERFCTR_LOAD_CMD1,
  391. REG_A3XX_RBBM_PERFCTR_LOAD_CMD1),
  392. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_PERFCTR_PWR_1_LO,
  393. REG_A3XX_RBBM_PERFCTR_PWR_1_LO),
  394. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_INT_0_MASK, REG_A3XX_RBBM_INT_0_MASK),
  395. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_INT_0_STATUS,
  396. REG_A3XX_RBBM_INT_0_STATUS),
  397. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_AHB_ERROR_STATUS,
  398. REG_A3XX_RBBM_AHB_ERROR_STATUS),
  399. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_AHB_CMD, REG_A3XX_RBBM_AHB_CMD),
  400. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_INT_CLEAR_CMD,
  401. REG_A3XX_RBBM_INT_CLEAR_CMD),
  402. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_CLOCK_CTL, REG_A3XX_RBBM_CLOCK_CTL),
  403. REG_ADRENO_DEFINE(REG_ADRENO_VPC_DEBUG_RAM_SEL,
  404. REG_A3XX_VPC_VPC_DEBUG_RAM_SEL),
  405. REG_ADRENO_DEFINE(REG_ADRENO_VPC_DEBUG_RAM_READ,
  406. REG_A3XX_VPC_VPC_DEBUG_RAM_READ),
  407. REG_ADRENO_DEFINE(REG_ADRENO_VSC_SIZE_ADDRESS,
  408. REG_A3XX_VSC_SIZE_ADDRESS),
  409. REG_ADRENO_DEFINE(REG_ADRENO_VFD_CONTROL_0, REG_A3XX_VFD_CONTROL_0),
  410. REG_ADRENO_DEFINE(REG_ADRENO_VFD_INDEX_MAX, REG_A3XX_VFD_INDEX_MAX),
  411. REG_ADRENO_DEFINE(REG_ADRENO_SP_VS_PVT_MEM_ADDR_REG,
  412. REG_A3XX_SP_VS_PVT_MEM_ADDR_REG),
  413. REG_ADRENO_DEFINE(REG_ADRENO_SP_FS_PVT_MEM_ADDR_REG,
  414. REG_A3XX_SP_FS_PVT_MEM_ADDR_REG),
  415. REG_ADRENO_DEFINE(REG_ADRENO_SP_VS_OBJ_START_REG,
  416. REG_A3XX_SP_VS_OBJ_START_REG),
  417. REG_ADRENO_DEFINE(REG_ADRENO_SP_FS_OBJ_START_REG,
  418. REG_A3XX_SP_FS_OBJ_START_REG),
  419. REG_ADRENO_DEFINE(REG_ADRENO_PA_SC_AA_CONFIG, REG_A3XX_PA_SC_AA_CONFIG),
  420. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_PM_OVERRIDE2,
  421. REG_A3XX_RBBM_PM_OVERRIDE2),
  422. REG_ADRENO_DEFINE(REG_ADRENO_SCRATCH_REG2, REG_AXXX_CP_SCRATCH_REG2),
  423. REG_ADRENO_DEFINE(REG_ADRENO_SQ_GPR_MANAGEMENT,
  424. REG_A3XX_SQ_GPR_MANAGEMENT),
  425. REG_ADRENO_DEFINE(REG_ADRENO_SQ_INST_STORE_MANAGMENT,
  426. REG_A3XX_SQ_INST_STORE_MANAGMENT),
  427. REG_ADRENO_DEFINE(REG_ADRENO_TP0_CHICKEN, REG_A3XX_TP0_CHICKEN),
  428. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_RBBM_CTL, REG_A3XX_RBBM_RBBM_CTL),
  429. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_SW_RESET_CMD,
  430. REG_A3XX_RBBM_SW_RESET_CMD),
  431. REG_ADRENO_DEFINE(REG_ADRENO_UCHE_INVALIDATE0,
  432. REG_A3XX_UCHE_CACHE_INVALIDATE0_REG),
  433. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_PERFCTR_LOAD_VALUE_LO,
  434. REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_LO),
  435. REG_ADRENO_DEFINE(REG_ADRENO_RBBM_PERFCTR_LOAD_VALUE_HI,
  436. REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_HI),
  437. };
  438. static const struct adreno_gpu_funcs funcs = {
  439. .base = {
  440. .get_param = adreno_get_param,
  441. .hw_init = a3xx_hw_init,
  442. .pm_suspend = msm_gpu_pm_suspend,
  443. .pm_resume = msm_gpu_pm_resume,
  444. .recover = a3xx_recover,
  445. .last_fence = adreno_last_fence,
  446. .submit = adreno_submit,
  447. .flush = adreno_flush,
  448. .idle = a3xx_idle,
  449. .irq = a3xx_irq,
  450. .destroy = a3xx_destroy,
  451. #ifdef CONFIG_DEBUG_FS
  452. .show = a3xx_show,
  453. #endif
  454. },
  455. };
  456. static const struct msm_gpu_perfcntr perfcntrs[] = {
  457. { REG_A3XX_SP_PERFCOUNTER6_SELECT, REG_A3XX_RBBM_PERFCTR_SP_6_LO,
  458. SP_ALU_ACTIVE_CYCLES, "ALUACTIVE" },
  459. { REG_A3XX_SP_PERFCOUNTER7_SELECT, REG_A3XX_RBBM_PERFCTR_SP_7_LO,
  460. SP_FS_FULL_ALU_INSTRUCTIONS, "ALUFULL" },
  461. };
  462. struct msm_gpu *a3xx_gpu_init(struct drm_device *dev)
  463. {
  464. struct a3xx_gpu *a3xx_gpu = NULL;
  465. struct adreno_gpu *adreno_gpu;
  466. struct msm_gpu *gpu;
  467. struct msm_drm_private *priv = dev->dev_private;
  468. struct platform_device *pdev = priv->gpu_pdev;
  469. int ret;
  470. if (!pdev) {
  471. dev_err(dev->dev, "no a3xx device\n");
  472. ret = -ENXIO;
  473. goto fail;
  474. }
  475. a3xx_gpu = kzalloc(sizeof(*a3xx_gpu), GFP_KERNEL);
  476. if (!a3xx_gpu) {
  477. ret = -ENOMEM;
  478. goto fail;
  479. }
  480. adreno_gpu = &a3xx_gpu->base;
  481. gpu = &adreno_gpu->base;
  482. a3xx_gpu->pdev = pdev;
  483. gpu->perfcntrs = perfcntrs;
  484. gpu->num_perfcntrs = ARRAY_SIZE(perfcntrs);
  485. adreno_gpu->registers = a3xx_registers;
  486. adreno_gpu->reg_offsets = a3xx_register_offsets;
  487. ret = adreno_gpu_init(dev, pdev, adreno_gpu, &funcs);
  488. if (ret)
  489. goto fail;
  490. /* if needed, allocate gmem: */
  491. if (adreno_is_a330(adreno_gpu)) {
  492. #ifdef CONFIG_MSM_OCMEM
  493. /* TODO this is different/missing upstream: */
  494. struct ocmem_buf *ocmem_hdl =
  495. ocmem_allocate(OCMEM_GRAPHICS, adreno_gpu->gmem);
  496. a3xx_gpu->ocmem_hdl = ocmem_hdl;
  497. a3xx_gpu->ocmem_base = ocmem_hdl->addr;
  498. adreno_gpu->gmem = ocmem_hdl->len;
  499. DBG("using %dK of OCMEM at 0x%08x", adreno_gpu->gmem / 1024,
  500. a3xx_gpu->ocmem_base);
  501. #endif
  502. }
  503. if (!gpu->mmu) {
  504. /* TODO we think it is possible to configure the GPU to
  505. * restrict access to VRAM carveout. But the required
  506. * registers are unknown. For now just bail out and
  507. * limp along with just modesetting. If it turns out
  508. * to not be possible to restrict access, then we must
  509. * implement a cmdstream validator.
  510. */
  511. dev_err(dev->dev, "No memory protection without IOMMU\n");
  512. ret = -ENXIO;
  513. goto fail;
  514. }
  515. return gpu;
  516. fail:
  517. if (a3xx_gpu)
  518. a3xx_destroy(&a3xx_gpu->base.base);
  519. return ERR_PTR(ret);
  520. }