intel_uncore.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #include "i915_drv.h"
  24. #include "intel_drv.h"
  25. #include "i915_vgpu.h"
  26. #include <linux/pm_runtime.h>
  27. #define FORCEWAKE_ACK_TIMEOUT_MS 2
  28. #define __raw_i915_read8(dev_priv__, reg__) readb((dev_priv__)->regs + (reg__))
  29. #define __raw_i915_write8(dev_priv__, reg__, val__) writeb(val__, (dev_priv__)->regs + (reg__))
  30. #define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
  31. #define __raw_i915_write16(dev_priv__, reg__, val__) writew(val__, (dev_priv__)->regs + (reg__))
  32. #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
  33. #define __raw_i915_write32(dev_priv__, reg__, val__) writel(val__, (dev_priv__)->regs + (reg__))
  34. #define __raw_i915_read64(dev_priv__, reg__) readq((dev_priv__)->regs + (reg__))
  35. #define __raw_i915_write64(dev_priv__, reg__, val__) writeq(val__, (dev_priv__)->regs + (reg__))
  36. #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32(dev_priv__, reg__)
  37. static const char * const forcewake_domain_names[] = {
  38. "render",
  39. "blitter",
  40. "media",
  41. };
  42. const char *
  43. intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
  44. {
  45. BUILD_BUG_ON((sizeof(forcewake_domain_names)/sizeof(const char *)) !=
  46. FW_DOMAIN_ID_COUNT);
  47. if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
  48. return forcewake_domain_names[id];
  49. WARN_ON(id);
  50. return "unknown";
  51. }
  52. static void
  53. assert_device_not_suspended(struct drm_i915_private *dev_priv)
  54. {
  55. WARN_ONCE(HAS_RUNTIME_PM(dev_priv->dev) && dev_priv->pm.suspended,
  56. "Device suspended\n");
  57. }
  58. static inline void
  59. fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
  60. {
  61. WARN_ON(d->reg_set == 0);
  62. __raw_i915_write32(d->i915, d->reg_set, d->val_reset);
  63. }
  64. static inline void
  65. fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
  66. {
  67. mod_timer_pinned(&d->timer, jiffies + 1);
  68. }
  69. static inline void
  70. fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
  71. {
  72. if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
  73. FORCEWAKE_KERNEL) == 0,
  74. FORCEWAKE_ACK_TIMEOUT_MS))
  75. DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
  76. intel_uncore_forcewake_domain_to_str(d->id));
  77. }
  78. static inline void
  79. fw_domain_get(const struct intel_uncore_forcewake_domain *d)
  80. {
  81. __raw_i915_write32(d->i915, d->reg_set, d->val_set);
  82. }
  83. static inline void
  84. fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
  85. {
  86. if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
  87. FORCEWAKE_KERNEL),
  88. FORCEWAKE_ACK_TIMEOUT_MS))
  89. DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
  90. intel_uncore_forcewake_domain_to_str(d->id));
  91. }
  92. static inline void
  93. fw_domain_put(const struct intel_uncore_forcewake_domain *d)
  94. {
  95. __raw_i915_write32(d->i915, d->reg_set, d->val_clear);
  96. }
  97. static inline void
  98. fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
  99. {
  100. /* something from same cacheline, but not from the set register */
  101. if (d->reg_post)
  102. __raw_posting_read(d->i915, d->reg_post);
  103. }
  104. static void
  105. fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  106. {
  107. struct intel_uncore_forcewake_domain *d;
  108. enum forcewake_domain_id id;
  109. for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
  110. fw_domain_wait_ack_clear(d);
  111. fw_domain_get(d);
  112. fw_domain_wait_ack(d);
  113. }
  114. }
  115. static void
  116. fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  117. {
  118. struct intel_uncore_forcewake_domain *d;
  119. enum forcewake_domain_id id;
  120. for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
  121. fw_domain_put(d);
  122. fw_domain_posting_read(d);
  123. }
  124. }
  125. static void
  126. fw_domains_posting_read(struct drm_i915_private *dev_priv)
  127. {
  128. struct intel_uncore_forcewake_domain *d;
  129. enum forcewake_domain_id id;
  130. /* No need to do for all, just do for first found */
  131. for_each_fw_domain(d, dev_priv, id) {
  132. fw_domain_posting_read(d);
  133. break;
  134. }
  135. }
  136. static void
  137. fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  138. {
  139. struct intel_uncore_forcewake_domain *d;
  140. enum forcewake_domain_id id;
  141. if (dev_priv->uncore.fw_domains == 0)
  142. return;
  143. for_each_fw_domain_mask(d, fw_domains, dev_priv, id)
  144. fw_domain_reset(d);
  145. fw_domains_posting_read(dev_priv);
  146. }
  147. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  148. {
  149. /* w/a for a sporadic read returning 0 by waiting for the GT
  150. * thread to wake up.
  151. */
  152. if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
  153. GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
  154. DRM_ERROR("GT thread status wait timed out\n");
  155. }
  156. static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
  157. enum forcewake_domains fw_domains)
  158. {
  159. fw_domains_get(dev_priv, fw_domains);
  160. /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
  161. __gen6_gt_wait_for_thread_c0(dev_priv);
  162. }
  163. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  164. {
  165. u32 gtfifodbg;
  166. gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
  167. if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
  168. __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
  169. }
  170. static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
  171. enum forcewake_domains fw_domains)
  172. {
  173. fw_domains_put(dev_priv, fw_domains);
  174. gen6_gt_check_fifodbg(dev_priv);
  175. }
  176. static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
  177. {
  178. u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
  179. return count & GT_FIFO_FREE_ENTRIES_MASK;
  180. }
  181. static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  182. {
  183. int ret = 0;
  184. /* On VLV, FIFO will be shared by both SW and HW.
  185. * So, we need to read the FREE_ENTRIES everytime */
  186. if (IS_VALLEYVIEW(dev_priv->dev))
  187. dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
  188. if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  189. int loop = 500;
  190. u32 fifo = fifo_free_entries(dev_priv);
  191. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  192. udelay(10);
  193. fifo = fifo_free_entries(dev_priv);
  194. }
  195. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  196. ++ret;
  197. dev_priv->uncore.fifo_count = fifo;
  198. }
  199. dev_priv->uncore.fifo_count--;
  200. return ret;
  201. }
  202. static void intel_uncore_fw_release_timer(unsigned long arg)
  203. {
  204. struct intel_uncore_forcewake_domain *domain = (void *)arg;
  205. unsigned long irqflags;
  206. assert_device_not_suspended(domain->i915);
  207. spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
  208. if (WARN_ON(domain->wake_count == 0))
  209. domain->wake_count++;
  210. if (--domain->wake_count == 0)
  211. domain->i915->uncore.funcs.force_wake_put(domain->i915,
  212. 1 << domain->id);
  213. spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
  214. }
  215. void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
  216. {
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. unsigned long irqflags;
  219. struct intel_uncore_forcewake_domain *domain;
  220. int retry_count = 100;
  221. enum forcewake_domain_id id;
  222. enum forcewake_domains fw = 0, active_domains;
  223. /* Hold uncore.lock across reset to prevent any register access
  224. * with forcewake not set correctly. Wait until all pending
  225. * timers are run before holding.
  226. */
  227. while (1) {
  228. active_domains = 0;
  229. for_each_fw_domain(domain, dev_priv, id) {
  230. if (del_timer_sync(&domain->timer) == 0)
  231. continue;
  232. intel_uncore_fw_release_timer((unsigned long)domain);
  233. }
  234. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  235. for_each_fw_domain(domain, dev_priv, id) {
  236. if (timer_pending(&domain->timer))
  237. active_domains |= (1 << id);
  238. }
  239. if (active_domains == 0)
  240. break;
  241. if (--retry_count == 0) {
  242. DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
  243. break;
  244. }
  245. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  246. cond_resched();
  247. }
  248. WARN_ON(active_domains);
  249. for_each_fw_domain(domain, dev_priv, id)
  250. if (domain->wake_count)
  251. fw |= 1 << id;
  252. if (fw)
  253. dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
  254. fw_domains_reset(dev_priv, FORCEWAKE_ALL);
  255. if (restore) { /* If reset with a user forcewake, try to restore */
  256. if (fw)
  257. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
  258. if (IS_GEN6(dev) || IS_GEN7(dev))
  259. dev_priv->uncore.fifo_count =
  260. fifo_free_entries(dev_priv);
  261. }
  262. if (!restore)
  263. assert_forcewakes_inactive(dev_priv);
  264. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  265. }
  266. static void intel_uncore_ellc_detect(struct drm_device *dev)
  267. {
  268. struct drm_i915_private *dev_priv = dev->dev_private;
  269. if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
  270. INTEL_INFO(dev)->gen >= 9) &&
  271. (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
  272. /* The docs do not explain exactly how the calculation can be
  273. * made. It is somewhat guessable, but for now, it's always
  274. * 128MB.
  275. * NB: We can't write IDICR yet because we do not have gt funcs
  276. * set up */
  277. dev_priv->ellc_size = 128;
  278. DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
  279. }
  280. }
  281. static void __intel_uncore_early_sanitize(struct drm_device *dev,
  282. bool restore_forcewake)
  283. {
  284. struct drm_i915_private *dev_priv = dev->dev_private;
  285. if (HAS_FPGA_DBG_UNCLAIMED(dev))
  286. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  287. /* clear out old GT FIFO errors */
  288. if (IS_GEN6(dev) || IS_GEN7(dev))
  289. __raw_i915_write32(dev_priv, GTFIFODBG,
  290. __raw_i915_read32(dev_priv, GTFIFODBG));
  291. /* WaDisableShadowRegForCpd:chv */
  292. if (IS_CHERRYVIEW(dev)) {
  293. __raw_i915_write32(dev_priv, GTFIFOCTL,
  294. __raw_i915_read32(dev_priv, GTFIFOCTL) |
  295. GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
  296. GT_FIFO_CTL_RC6_POLICY_STALL);
  297. }
  298. intel_uncore_forcewake_reset(dev, restore_forcewake);
  299. }
  300. void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
  301. {
  302. __intel_uncore_early_sanitize(dev, restore_forcewake);
  303. i915_check_and_clear_faults(dev);
  304. }
  305. void intel_uncore_sanitize(struct drm_device *dev)
  306. {
  307. /* BIOS often leaves RC6 enabled, but disable it for hw init */
  308. intel_disable_gt_powersave(dev);
  309. }
  310. /**
  311. * intel_uncore_forcewake_get - grab forcewake domain references
  312. * @dev_priv: i915 device instance
  313. * @fw_domains: forcewake domains to get reference on
  314. *
  315. * This function can be used get GT's forcewake domain references.
  316. * Normal register access will handle the forcewake domains automatically.
  317. * However if some sequence requires the GT to not power down a particular
  318. * forcewake domains this function should be called at the beginning of the
  319. * sequence. And subsequently the reference should be dropped by symmetric
  320. * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
  321. * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
  322. */
  323. void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  324. enum forcewake_domains fw_domains)
  325. {
  326. unsigned long irqflags;
  327. struct intel_uncore_forcewake_domain *domain;
  328. enum forcewake_domain_id id;
  329. if (!dev_priv->uncore.funcs.force_wake_get)
  330. return;
  331. WARN_ON(dev_priv->pm.suspended);
  332. fw_domains &= dev_priv->uncore.fw_domains;
  333. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  334. for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
  335. if (domain->wake_count++)
  336. fw_domains &= ~(1 << id);
  337. }
  338. if (fw_domains)
  339. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  340. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  341. }
  342. /**
  343. * intel_uncore_forcewake_put - release a forcewake domain reference
  344. * @dev_priv: i915 device instance
  345. * @fw_domains: forcewake domains to put references
  346. *
  347. * This function drops the device-level forcewakes for specified
  348. * domains obtained by intel_uncore_forcewake_get().
  349. */
  350. void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  351. enum forcewake_domains fw_domains)
  352. {
  353. unsigned long irqflags;
  354. struct intel_uncore_forcewake_domain *domain;
  355. enum forcewake_domain_id id;
  356. if (!dev_priv->uncore.funcs.force_wake_put)
  357. return;
  358. fw_domains &= dev_priv->uncore.fw_domains;
  359. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  360. for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
  361. if (WARN_ON(domain->wake_count == 0))
  362. continue;
  363. if (--domain->wake_count)
  364. continue;
  365. domain->wake_count++;
  366. fw_domain_arm_timer(domain);
  367. }
  368. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  369. }
  370. void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
  371. {
  372. struct intel_uncore_forcewake_domain *domain;
  373. enum forcewake_domain_id id;
  374. if (!dev_priv->uncore.funcs.force_wake_get)
  375. return;
  376. for_each_fw_domain(domain, dev_priv, id)
  377. WARN_ON(domain->wake_count);
  378. }
  379. /* We give fast paths for the really cool registers */
  380. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  381. ((reg) < 0x40000 && (reg) != FORCEWAKE)
  382. #define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
  383. #define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
  384. (REG_RANGE((reg), 0x2000, 0x4000) || \
  385. REG_RANGE((reg), 0x5000, 0x8000) || \
  386. REG_RANGE((reg), 0xB000, 0x12000) || \
  387. REG_RANGE((reg), 0x2E000, 0x30000))
  388. #define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
  389. (REG_RANGE((reg), 0x12000, 0x14000) || \
  390. REG_RANGE((reg), 0x22000, 0x24000) || \
  391. REG_RANGE((reg), 0x30000, 0x40000))
  392. #define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
  393. (REG_RANGE((reg), 0x2000, 0x4000) || \
  394. REG_RANGE((reg), 0x5200, 0x8000) || \
  395. REG_RANGE((reg), 0x8300, 0x8500) || \
  396. REG_RANGE((reg), 0xB000, 0xB480) || \
  397. REG_RANGE((reg), 0xE000, 0xE800))
  398. #define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
  399. (REG_RANGE((reg), 0x8800, 0x8900) || \
  400. REG_RANGE((reg), 0xD000, 0xD800) || \
  401. REG_RANGE((reg), 0x12000, 0x14000) || \
  402. REG_RANGE((reg), 0x1A000, 0x1C000) || \
  403. REG_RANGE((reg), 0x1E800, 0x1EA00) || \
  404. REG_RANGE((reg), 0x30000, 0x38000))
  405. #define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
  406. (REG_RANGE((reg), 0x4000, 0x5000) || \
  407. REG_RANGE((reg), 0x8000, 0x8300) || \
  408. REG_RANGE((reg), 0x8500, 0x8600) || \
  409. REG_RANGE((reg), 0x9000, 0xB000) || \
  410. REG_RANGE((reg), 0xF000, 0x10000))
  411. #define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
  412. REG_RANGE((reg), 0xB00, 0x2000)
  413. #define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
  414. (REG_RANGE((reg), 0x2000, 0x2700) || \
  415. REG_RANGE((reg), 0x3000, 0x4000) || \
  416. REG_RANGE((reg), 0x5200, 0x8000) || \
  417. REG_RANGE((reg), 0x8140, 0x8160) || \
  418. REG_RANGE((reg), 0x8300, 0x8500) || \
  419. REG_RANGE((reg), 0x8C00, 0x8D00) || \
  420. REG_RANGE((reg), 0xB000, 0xB480) || \
  421. REG_RANGE((reg), 0xE000, 0xE900) || \
  422. REG_RANGE((reg), 0x24400, 0x24800))
  423. #define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
  424. (REG_RANGE((reg), 0x8130, 0x8140) || \
  425. REG_RANGE((reg), 0x8800, 0x8A00) || \
  426. REG_RANGE((reg), 0xD000, 0xD800) || \
  427. REG_RANGE((reg), 0x12000, 0x14000) || \
  428. REG_RANGE((reg), 0x1A000, 0x1EA00) || \
  429. REG_RANGE((reg), 0x30000, 0x40000))
  430. #define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
  431. REG_RANGE((reg), 0x9400, 0x9800)
  432. #define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
  433. ((reg) < 0x40000 &&\
  434. !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
  435. !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
  436. !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
  437. !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))
  438. static void
  439. ilk_dummy_write(struct drm_i915_private *dev_priv)
  440. {
  441. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  442. * the chip from rc6 before touching it for real. MI_MODE is masked,
  443. * hence harmless to write 0 into. */
  444. __raw_i915_write32(dev_priv, MI_MODE, 0);
  445. }
  446. static void
  447. hsw_unclaimed_reg_debug(struct drm_i915_private *dev_priv, u32 reg, bool read,
  448. bool before)
  449. {
  450. const char *op = read ? "reading" : "writing to";
  451. const char *when = before ? "before" : "after";
  452. if (!i915.mmio_debug)
  453. return;
  454. if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
  455. WARN(1, "Unclaimed register detected %s %s register 0x%x\n",
  456. when, op, reg);
  457. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  458. i915.mmio_debug--; /* Only report the first N failures */
  459. }
  460. }
  461. static void
  462. hsw_unclaimed_reg_detect(struct drm_i915_private *dev_priv)
  463. {
  464. static bool mmio_debug_once = true;
  465. if (i915.mmio_debug || !mmio_debug_once)
  466. return;
  467. if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
  468. DRM_DEBUG("Unclaimed register detected, "
  469. "enabling oneshot unclaimed register reporting. "
  470. "Please use i915.mmio_debug=N for more information.\n");
  471. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  472. i915.mmio_debug = mmio_debug_once--;
  473. }
  474. }
  475. #define GEN2_READ_HEADER(x) \
  476. u##x val = 0; \
  477. assert_device_not_suspended(dev_priv);
  478. #define GEN2_READ_FOOTER \
  479. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  480. return val
  481. #define __gen2_read(x) \
  482. static u##x \
  483. gen2_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  484. GEN2_READ_HEADER(x); \
  485. val = __raw_i915_read##x(dev_priv, reg); \
  486. GEN2_READ_FOOTER; \
  487. }
  488. #define __gen5_read(x) \
  489. static u##x \
  490. gen5_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  491. GEN2_READ_HEADER(x); \
  492. ilk_dummy_write(dev_priv); \
  493. val = __raw_i915_read##x(dev_priv, reg); \
  494. GEN2_READ_FOOTER; \
  495. }
  496. __gen5_read(8)
  497. __gen5_read(16)
  498. __gen5_read(32)
  499. __gen5_read(64)
  500. __gen2_read(8)
  501. __gen2_read(16)
  502. __gen2_read(32)
  503. __gen2_read(64)
  504. #undef __gen5_read
  505. #undef __gen2_read
  506. #undef GEN2_READ_FOOTER
  507. #undef GEN2_READ_HEADER
  508. #define GEN6_READ_HEADER(x) \
  509. unsigned long irqflags; \
  510. u##x val = 0; \
  511. assert_device_not_suspended(dev_priv); \
  512. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
  513. #define GEN6_READ_FOOTER \
  514. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  515. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  516. return val
  517. static inline void __force_wake_get(struct drm_i915_private *dev_priv,
  518. enum forcewake_domains fw_domains)
  519. {
  520. struct intel_uncore_forcewake_domain *domain;
  521. enum forcewake_domain_id id;
  522. if (WARN_ON(!fw_domains))
  523. return;
  524. /* Ideally GCC would be constant-fold and eliminate this loop */
  525. for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
  526. if (domain->wake_count) {
  527. fw_domains &= ~(1 << id);
  528. continue;
  529. }
  530. domain->wake_count++;
  531. fw_domain_arm_timer(domain);
  532. }
  533. if (fw_domains)
  534. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  535. }
  536. #define __vgpu_read(x) \
  537. static u##x \
  538. vgpu_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  539. GEN6_READ_HEADER(x); \
  540. val = __raw_i915_read##x(dev_priv, reg); \
  541. GEN6_READ_FOOTER; \
  542. }
  543. #define __gen6_read(x) \
  544. static u##x \
  545. gen6_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  546. GEN6_READ_HEADER(x); \
  547. hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
  548. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) \
  549. __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
  550. val = __raw_i915_read##x(dev_priv, reg); \
  551. hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
  552. GEN6_READ_FOOTER; \
  553. }
  554. #define __vlv_read(x) \
  555. static u##x \
  556. vlv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  557. GEN6_READ_HEADER(x); \
  558. if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg)) \
  559. __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
  560. else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)) \
  561. __force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
  562. val = __raw_i915_read##x(dev_priv, reg); \
  563. GEN6_READ_FOOTER; \
  564. }
  565. #define __chv_read(x) \
  566. static u##x \
  567. chv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  568. GEN6_READ_HEADER(x); \
  569. if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
  570. __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
  571. else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
  572. __force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
  573. else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
  574. __force_wake_get(dev_priv, \
  575. FORCEWAKE_RENDER | FORCEWAKE_MEDIA); \
  576. val = __raw_i915_read##x(dev_priv, reg); \
  577. GEN6_READ_FOOTER; \
  578. }
  579. #define SKL_NEEDS_FORCE_WAKE(dev_priv, reg) \
  580. ((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))
  581. #define __gen9_read(x) \
  582. static u##x \
  583. gen9_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  584. enum forcewake_domains fw_engine; \
  585. GEN6_READ_HEADER(x); \
  586. if (!SKL_NEEDS_FORCE_WAKE((dev_priv), (reg))) \
  587. fw_engine = 0; \
  588. else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg)) \
  589. fw_engine = FORCEWAKE_RENDER; \
  590. else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
  591. fw_engine = FORCEWAKE_MEDIA; \
  592. else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
  593. fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
  594. else \
  595. fw_engine = FORCEWAKE_BLITTER; \
  596. if (fw_engine) \
  597. __force_wake_get(dev_priv, fw_engine); \
  598. val = __raw_i915_read##x(dev_priv, reg); \
  599. GEN6_READ_FOOTER; \
  600. }
  601. __vgpu_read(8)
  602. __vgpu_read(16)
  603. __vgpu_read(32)
  604. __vgpu_read(64)
  605. __gen9_read(8)
  606. __gen9_read(16)
  607. __gen9_read(32)
  608. __gen9_read(64)
  609. __chv_read(8)
  610. __chv_read(16)
  611. __chv_read(32)
  612. __chv_read(64)
  613. __vlv_read(8)
  614. __vlv_read(16)
  615. __vlv_read(32)
  616. __vlv_read(64)
  617. __gen6_read(8)
  618. __gen6_read(16)
  619. __gen6_read(32)
  620. __gen6_read(64)
  621. #undef __gen9_read
  622. #undef __chv_read
  623. #undef __vlv_read
  624. #undef __gen6_read
  625. #undef __vgpu_read
  626. #undef GEN6_READ_FOOTER
  627. #undef GEN6_READ_HEADER
  628. #define GEN2_WRITE_HEADER \
  629. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  630. assert_device_not_suspended(dev_priv); \
  631. #define GEN2_WRITE_FOOTER
  632. #define __gen2_write(x) \
  633. static void \
  634. gen2_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  635. GEN2_WRITE_HEADER; \
  636. __raw_i915_write##x(dev_priv, reg, val); \
  637. GEN2_WRITE_FOOTER; \
  638. }
  639. #define __gen5_write(x) \
  640. static void \
  641. gen5_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  642. GEN2_WRITE_HEADER; \
  643. ilk_dummy_write(dev_priv); \
  644. __raw_i915_write##x(dev_priv, reg, val); \
  645. GEN2_WRITE_FOOTER; \
  646. }
  647. __gen5_write(8)
  648. __gen5_write(16)
  649. __gen5_write(32)
  650. __gen5_write(64)
  651. __gen2_write(8)
  652. __gen2_write(16)
  653. __gen2_write(32)
  654. __gen2_write(64)
  655. #undef __gen5_write
  656. #undef __gen2_write
  657. #undef GEN2_WRITE_FOOTER
  658. #undef GEN2_WRITE_HEADER
  659. #define GEN6_WRITE_HEADER \
  660. unsigned long irqflags; \
  661. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  662. assert_device_not_suspended(dev_priv); \
  663. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
  664. #define GEN6_WRITE_FOOTER \
  665. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
  666. #define __gen6_write(x) \
  667. static void \
  668. gen6_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  669. u32 __fifo_ret = 0; \
  670. GEN6_WRITE_HEADER; \
  671. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  672. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  673. } \
  674. __raw_i915_write##x(dev_priv, reg, val); \
  675. if (unlikely(__fifo_ret)) { \
  676. gen6_gt_check_fifodbg(dev_priv); \
  677. } \
  678. GEN6_WRITE_FOOTER; \
  679. }
  680. #define __hsw_write(x) \
  681. static void \
  682. hsw_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  683. u32 __fifo_ret = 0; \
  684. GEN6_WRITE_HEADER; \
  685. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  686. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  687. } \
  688. hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
  689. __raw_i915_write##x(dev_priv, reg, val); \
  690. if (unlikely(__fifo_ret)) { \
  691. gen6_gt_check_fifodbg(dev_priv); \
  692. } \
  693. hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
  694. hsw_unclaimed_reg_detect(dev_priv); \
  695. GEN6_WRITE_FOOTER; \
  696. }
  697. #define __vgpu_write(x) \
  698. static void vgpu_write##x(struct drm_i915_private *dev_priv, \
  699. off_t reg, u##x val, bool trace) { \
  700. GEN6_WRITE_HEADER; \
  701. __raw_i915_write##x(dev_priv, reg, val); \
  702. GEN6_WRITE_FOOTER; \
  703. }
  704. static const u32 gen8_shadowed_regs[] = {
  705. FORCEWAKE_MT,
  706. GEN6_RPNSWREQ,
  707. GEN6_RC_VIDEO_FREQ,
  708. RING_TAIL(RENDER_RING_BASE),
  709. RING_TAIL(GEN6_BSD_RING_BASE),
  710. RING_TAIL(VEBOX_RING_BASE),
  711. RING_TAIL(BLT_RING_BASE),
  712. /* TODO: Other registers are not yet used */
  713. };
  714. static bool is_gen8_shadowed(struct drm_i915_private *dev_priv, u32 reg)
  715. {
  716. int i;
  717. for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
  718. if (reg == gen8_shadowed_regs[i])
  719. return true;
  720. return false;
  721. }
  722. #define __gen8_write(x) \
  723. static void \
  724. gen8_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  725. GEN6_WRITE_HEADER; \
  726. hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
  727. if (reg < 0x40000 && !is_gen8_shadowed(dev_priv, reg)) \
  728. __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
  729. __raw_i915_write##x(dev_priv, reg, val); \
  730. hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
  731. hsw_unclaimed_reg_detect(dev_priv); \
  732. GEN6_WRITE_FOOTER; \
  733. }
  734. #define __chv_write(x) \
  735. static void \
  736. chv_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  737. bool shadowed = is_gen8_shadowed(dev_priv, reg); \
  738. GEN6_WRITE_HEADER; \
  739. if (!shadowed) { \
  740. if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
  741. __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
  742. else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
  743. __force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
  744. else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
  745. __force_wake_get(dev_priv, FORCEWAKE_RENDER | FORCEWAKE_MEDIA); \
  746. } \
  747. __raw_i915_write##x(dev_priv, reg, val); \
  748. GEN6_WRITE_FOOTER; \
  749. }
  750. static const u32 gen9_shadowed_regs[] = {
  751. RING_TAIL(RENDER_RING_BASE),
  752. RING_TAIL(GEN6_BSD_RING_BASE),
  753. RING_TAIL(VEBOX_RING_BASE),
  754. RING_TAIL(BLT_RING_BASE),
  755. FORCEWAKE_BLITTER_GEN9,
  756. FORCEWAKE_RENDER_GEN9,
  757. FORCEWAKE_MEDIA_GEN9,
  758. GEN6_RPNSWREQ,
  759. GEN6_RC_VIDEO_FREQ,
  760. /* TODO: Other registers are not yet used */
  761. };
  762. static bool is_gen9_shadowed(struct drm_i915_private *dev_priv, u32 reg)
  763. {
  764. int i;
  765. for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
  766. if (reg == gen9_shadowed_regs[i])
  767. return true;
  768. return false;
  769. }
  770. #define __gen9_write(x) \
  771. static void \
  772. gen9_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, \
  773. bool trace) { \
  774. enum forcewake_domains fw_engine; \
  775. GEN6_WRITE_HEADER; \
  776. if (!SKL_NEEDS_FORCE_WAKE((dev_priv), (reg)) || \
  777. is_gen9_shadowed(dev_priv, reg)) \
  778. fw_engine = 0; \
  779. else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg)) \
  780. fw_engine = FORCEWAKE_RENDER; \
  781. else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
  782. fw_engine = FORCEWAKE_MEDIA; \
  783. else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
  784. fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
  785. else \
  786. fw_engine = FORCEWAKE_BLITTER; \
  787. if (fw_engine) \
  788. __force_wake_get(dev_priv, fw_engine); \
  789. __raw_i915_write##x(dev_priv, reg, val); \
  790. GEN6_WRITE_FOOTER; \
  791. }
  792. __gen9_write(8)
  793. __gen9_write(16)
  794. __gen9_write(32)
  795. __gen9_write(64)
  796. __chv_write(8)
  797. __chv_write(16)
  798. __chv_write(32)
  799. __chv_write(64)
  800. __gen8_write(8)
  801. __gen8_write(16)
  802. __gen8_write(32)
  803. __gen8_write(64)
  804. __hsw_write(8)
  805. __hsw_write(16)
  806. __hsw_write(32)
  807. __hsw_write(64)
  808. __gen6_write(8)
  809. __gen6_write(16)
  810. __gen6_write(32)
  811. __gen6_write(64)
  812. __vgpu_write(8)
  813. __vgpu_write(16)
  814. __vgpu_write(32)
  815. __vgpu_write(64)
  816. #undef __gen9_write
  817. #undef __chv_write
  818. #undef __gen8_write
  819. #undef __hsw_write
  820. #undef __gen6_write
  821. #undef __vgpu_write
  822. #undef GEN6_WRITE_FOOTER
  823. #undef GEN6_WRITE_HEADER
  824. #define ASSIGN_WRITE_MMIO_VFUNCS(x) \
  825. do { \
  826. dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
  827. dev_priv->uncore.funcs.mmio_writew = x##_write16; \
  828. dev_priv->uncore.funcs.mmio_writel = x##_write32; \
  829. dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
  830. } while (0)
  831. #define ASSIGN_READ_MMIO_VFUNCS(x) \
  832. do { \
  833. dev_priv->uncore.funcs.mmio_readb = x##_read8; \
  834. dev_priv->uncore.funcs.mmio_readw = x##_read16; \
  835. dev_priv->uncore.funcs.mmio_readl = x##_read32; \
  836. dev_priv->uncore.funcs.mmio_readq = x##_read64; \
  837. } while (0)
  838. static void fw_domain_init(struct drm_i915_private *dev_priv,
  839. enum forcewake_domain_id domain_id,
  840. u32 reg_set, u32 reg_ack)
  841. {
  842. struct intel_uncore_forcewake_domain *d;
  843. if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
  844. return;
  845. d = &dev_priv->uncore.fw_domain[domain_id];
  846. WARN_ON(d->wake_count);
  847. d->wake_count = 0;
  848. d->reg_set = reg_set;
  849. d->reg_ack = reg_ack;
  850. if (IS_GEN6(dev_priv)) {
  851. d->val_reset = 0;
  852. d->val_set = FORCEWAKE_KERNEL;
  853. d->val_clear = 0;
  854. } else {
  855. /* WaRsClearFWBitsAtReset:bdw,skl */
  856. d->val_reset = _MASKED_BIT_DISABLE(0xffff);
  857. d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
  858. d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
  859. }
  860. if (IS_VALLEYVIEW(dev_priv))
  861. d->reg_post = FORCEWAKE_ACK_VLV;
  862. else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
  863. d->reg_post = ECOBUS;
  864. else
  865. d->reg_post = 0;
  866. d->i915 = dev_priv;
  867. d->id = domain_id;
  868. setup_timer(&d->timer, intel_uncore_fw_release_timer, (unsigned long)d);
  869. dev_priv->uncore.fw_domains |= (1 << domain_id);
  870. fw_domain_reset(d);
  871. }
  872. static void intel_uncore_fw_domains_init(struct drm_device *dev)
  873. {
  874. struct drm_i915_private *dev_priv = dev->dev_private;
  875. if (INTEL_INFO(dev_priv->dev)->gen <= 5)
  876. return;
  877. if (IS_GEN9(dev)) {
  878. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  879. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  880. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  881. FORCEWAKE_RENDER_GEN9,
  882. FORCEWAKE_ACK_RENDER_GEN9);
  883. fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
  884. FORCEWAKE_BLITTER_GEN9,
  885. FORCEWAKE_ACK_BLITTER_GEN9);
  886. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  887. FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
  888. } else if (IS_VALLEYVIEW(dev)) {
  889. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  890. if (!IS_CHERRYVIEW(dev))
  891. dev_priv->uncore.funcs.force_wake_put =
  892. fw_domains_put_with_fifo;
  893. else
  894. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  895. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  896. FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
  897. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  898. FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
  899. } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  900. dev_priv->uncore.funcs.force_wake_get =
  901. fw_domains_get_with_thread_status;
  902. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  903. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  904. FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
  905. } else if (IS_IVYBRIDGE(dev)) {
  906. u32 ecobus;
  907. /* IVB configs may use multi-threaded forcewake */
  908. /* A small trick here - if the bios hasn't configured
  909. * MT forcewake, and if the device is in RC6, then
  910. * force_wake_mt_get will not wake the device and the
  911. * ECOBUS read will return zero. Which will be
  912. * (correctly) interpreted by the test below as MT
  913. * forcewake being disabled.
  914. */
  915. dev_priv->uncore.funcs.force_wake_get =
  916. fw_domains_get_with_thread_status;
  917. dev_priv->uncore.funcs.force_wake_put =
  918. fw_domains_put_with_fifo;
  919. /* We need to init first for ECOBUS access and then
  920. * determine later if we want to reinit, in case of MT access is
  921. * not working. In this stage we don't know which flavour this
  922. * ivb is, so it is better to reset also the gen6 fw registers
  923. * before the ecobus check.
  924. */
  925. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  926. __raw_posting_read(dev_priv, ECOBUS);
  927. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  928. FORCEWAKE_MT, FORCEWAKE_MT_ACK);
  929. mutex_lock(&dev->struct_mutex);
  930. fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
  931. ecobus = __raw_i915_read32(dev_priv, ECOBUS);
  932. fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
  933. mutex_unlock(&dev->struct_mutex);
  934. if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
  935. DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
  936. DRM_INFO("when using vblank-synced partial screen updates.\n");
  937. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  938. FORCEWAKE, FORCEWAKE_ACK);
  939. }
  940. } else if (IS_GEN6(dev)) {
  941. dev_priv->uncore.funcs.force_wake_get =
  942. fw_domains_get_with_thread_status;
  943. dev_priv->uncore.funcs.force_wake_put =
  944. fw_domains_put_with_fifo;
  945. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  946. FORCEWAKE, FORCEWAKE_ACK);
  947. }
  948. /* All future platforms are expected to require complex power gating */
  949. WARN_ON(dev_priv->uncore.fw_domains == 0);
  950. }
  951. void intel_uncore_init(struct drm_device *dev)
  952. {
  953. struct drm_i915_private *dev_priv = dev->dev_private;
  954. i915_check_vgpu(dev);
  955. intel_uncore_ellc_detect(dev);
  956. intel_uncore_fw_domains_init(dev);
  957. __intel_uncore_early_sanitize(dev, false);
  958. switch (INTEL_INFO(dev)->gen) {
  959. default:
  960. MISSING_CASE(INTEL_INFO(dev)->gen);
  961. return;
  962. case 9:
  963. ASSIGN_WRITE_MMIO_VFUNCS(gen9);
  964. ASSIGN_READ_MMIO_VFUNCS(gen9);
  965. break;
  966. case 8:
  967. if (IS_CHERRYVIEW(dev)) {
  968. ASSIGN_WRITE_MMIO_VFUNCS(chv);
  969. ASSIGN_READ_MMIO_VFUNCS(chv);
  970. } else {
  971. ASSIGN_WRITE_MMIO_VFUNCS(gen8);
  972. ASSIGN_READ_MMIO_VFUNCS(gen6);
  973. }
  974. break;
  975. case 7:
  976. case 6:
  977. if (IS_HASWELL(dev)) {
  978. ASSIGN_WRITE_MMIO_VFUNCS(hsw);
  979. } else {
  980. ASSIGN_WRITE_MMIO_VFUNCS(gen6);
  981. }
  982. if (IS_VALLEYVIEW(dev)) {
  983. ASSIGN_READ_MMIO_VFUNCS(vlv);
  984. } else {
  985. ASSIGN_READ_MMIO_VFUNCS(gen6);
  986. }
  987. break;
  988. case 5:
  989. ASSIGN_WRITE_MMIO_VFUNCS(gen5);
  990. ASSIGN_READ_MMIO_VFUNCS(gen5);
  991. break;
  992. case 4:
  993. case 3:
  994. case 2:
  995. ASSIGN_WRITE_MMIO_VFUNCS(gen2);
  996. ASSIGN_READ_MMIO_VFUNCS(gen2);
  997. break;
  998. }
  999. if (intel_vgpu_active(dev)) {
  1000. ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
  1001. ASSIGN_READ_MMIO_VFUNCS(vgpu);
  1002. }
  1003. i915_check_and_clear_faults(dev);
  1004. }
  1005. #undef ASSIGN_WRITE_MMIO_VFUNCS
  1006. #undef ASSIGN_READ_MMIO_VFUNCS
  1007. void intel_uncore_fini(struct drm_device *dev)
  1008. {
  1009. /* Paranoia: make sure we have disabled everything before we exit. */
  1010. intel_uncore_sanitize(dev);
  1011. intel_uncore_forcewake_reset(dev, false);
  1012. }
  1013. #define GEN_RANGE(l, h) GENMASK(h, l)
  1014. static const struct register_whitelist {
  1015. uint64_t offset;
  1016. uint32_t size;
  1017. /* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1018. uint32_t gen_bitmask;
  1019. } whitelist[] = {
  1020. { RING_TIMESTAMP(RENDER_RING_BASE), 8, GEN_RANGE(4, 9) },
  1021. };
  1022. int i915_reg_read_ioctl(struct drm_device *dev,
  1023. void *data, struct drm_file *file)
  1024. {
  1025. struct drm_i915_private *dev_priv = dev->dev_private;
  1026. struct drm_i915_reg_read *reg = data;
  1027. struct register_whitelist const *entry = whitelist;
  1028. int i, ret = 0;
  1029. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1030. if (entry->offset == reg->offset &&
  1031. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1032. break;
  1033. }
  1034. if (i == ARRAY_SIZE(whitelist))
  1035. return -EINVAL;
  1036. intel_runtime_pm_get(dev_priv);
  1037. switch (entry->size) {
  1038. case 8:
  1039. reg->val = I915_READ64(reg->offset);
  1040. break;
  1041. case 4:
  1042. reg->val = I915_READ(reg->offset);
  1043. break;
  1044. case 2:
  1045. reg->val = I915_READ16(reg->offset);
  1046. break;
  1047. case 1:
  1048. reg->val = I915_READ8(reg->offset);
  1049. break;
  1050. default:
  1051. MISSING_CASE(entry->size);
  1052. ret = -EINVAL;
  1053. goto out;
  1054. }
  1055. out:
  1056. intel_runtime_pm_put(dev_priv);
  1057. return ret;
  1058. }
  1059. int i915_get_reset_stats_ioctl(struct drm_device *dev,
  1060. void *data, struct drm_file *file)
  1061. {
  1062. struct drm_i915_private *dev_priv = dev->dev_private;
  1063. struct drm_i915_reset_stats *args = data;
  1064. struct i915_ctx_hang_stats *hs;
  1065. struct intel_context *ctx;
  1066. int ret;
  1067. if (args->flags || args->pad)
  1068. return -EINVAL;
  1069. if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
  1070. return -EPERM;
  1071. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1072. if (ret)
  1073. return ret;
  1074. ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
  1075. if (IS_ERR(ctx)) {
  1076. mutex_unlock(&dev->struct_mutex);
  1077. return PTR_ERR(ctx);
  1078. }
  1079. hs = &ctx->hang_stats;
  1080. if (capable(CAP_SYS_ADMIN))
  1081. args->reset_count = i915_reset_count(&dev_priv->gpu_error);
  1082. else
  1083. args->reset_count = 0;
  1084. args->batch_active = hs->batch_active;
  1085. args->batch_pending = hs->batch_pending;
  1086. mutex_unlock(&dev->struct_mutex);
  1087. return 0;
  1088. }
  1089. static int i915_reset_complete(struct drm_device *dev)
  1090. {
  1091. u8 gdrst;
  1092. pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
  1093. return (gdrst & GRDOM_RESET_STATUS) == 0;
  1094. }
  1095. static int i915_do_reset(struct drm_device *dev)
  1096. {
  1097. /* assert reset for at least 20 usec */
  1098. pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1099. udelay(20);
  1100. pci_write_config_byte(dev->pdev, I915_GDRST, 0);
  1101. return wait_for(i915_reset_complete(dev), 500);
  1102. }
  1103. static int g4x_reset_complete(struct drm_device *dev)
  1104. {
  1105. u8 gdrst;
  1106. pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
  1107. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  1108. }
  1109. static int g33_do_reset(struct drm_device *dev)
  1110. {
  1111. pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1112. return wait_for(g4x_reset_complete(dev), 500);
  1113. }
  1114. static int g4x_do_reset(struct drm_device *dev)
  1115. {
  1116. struct drm_i915_private *dev_priv = dev->dev_private;
  1117. int ret;
  1118. pci_write_config_byte(dev->pdev, I915_GDRST,
  1119. GRDOM_RENDER | GRDOM_RESET_ENABLE);
  1120. ret = wait_for(g4x_reset_complete(dev), 500);
  1121. if (ret)
  1122. return ret;
  1123. /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1124. I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
  1125. POSTING_READ(VDECCLK_GATE_D);
  1126. pci_write_config_byte(dev->pdev, I915_GDRST,
  1127. GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  1128. ret = wait_for(g4x_reset_complete(dev), 500);
  1129. if (ret)
  1130. return ret;
  1131. /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1132. I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
  1133. POSTING_READ(VDECCLK_GATE_D);
  1134. pci_write_config_byte(dev->pdev, I915_GDRST, 0);
  1135. return 0;
  1136. }
  1137. static int ironlake_do_reset(struct drm_device *dev)
  1138. {
  1139. struct drm_i915_private *dev_priv = dev->dev_private;
  1140. int ret;
  1141. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  1142. ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
  1143. ret = wait_for((I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) &
  1144. ILK_GRDOM_RESET_ENABLE) == 0, 500);
  1145. if (ret)
  1146. return ret;
  1147. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  1148. ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
  1149. ret = wait_for((I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) &
  1150. ILK_GRDOM_RESET_ENABLE) == 0, 500);
  1151. if (ret)
  1152. return ret;
  1153. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, 0);
  1154. return 0;
  1155. }
  1156. static int gen6_do_reset(struct drm_device *dev)
  1157. {
  1158. struct drm_i915_private *dev_priv = dev->dev_private;
  1159. int ret;
  1160. /* Reset the chip */
  1161. /* GEN6_GDRST is not in the gt power well, no need to check
  1162. * for fifo space for the write or forcewake the chip for
  1163. * the read
  1164. */
  1165. __raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
  1166. /* Spin waiting for the device to ack the reset request */
  1167. ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  1168. intel_uncore_forcewake_reset(dev, true);
  1169. return ret;
  1170. }
  1171. int intel_gpu_reset(struct drm_device *dev)
  1172. {
  1173. if (INTEL_INFO(dev)->gen >= 6)
  1174. return gen6_do_reset(dev);
  1175. else if (IS_GEN5(dev))
  1176. return ironlake_do_reset(dev);
  1177. else if (IS_G4X(dev))
  1178. return g4x_do_reset(dev);
  1179. else if (IS_G33(dev))
  1180. return g33_do_reset(dev);
  1181. else if (INTEL_INFO(dev)->gen >= 3)
  1182. return i915_do_reset(dev);
  1183. else
  1184. return -ENODEV;
  1185. }
  1186. void intel_uncore_check_errors(struct drm_device *dev)
  1187. {
  1188. struct drm_i915_private *dev_priv = dev->dev_private;
  1189. if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
  1190. (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  1191. DRM_ERROR("Unclaimed register before interrupt\n");
  1192. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  1193. }
  1194. }