intel_overlay.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/i915_drm.h>
  30. #include "i915_drv.h"
  31. #include "i915_reg.h"
  32. #include "intel_drv.h"
  33. /* Limits for overlay size. According to intel doc, the real limits are:
  34. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  35. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  36. * the mininum of both. */
  37. #define IMAGE_MAX_WIDTH 2048
  38. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  39. /* on 830 and 845 these large limits result in the card hanging */
  40. #define IMAGE_MAX_WIDTH_LEGACY 1024
  41. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  42. /* overlay register definitions */
  43. /* OCMD register */
  44. #define OCMD_TILED_SURFACE (0x1<<19)
  45. #define OCMD_MIRROR_MASK (0x3<<17)
  46. #define OCMD_MIRROR_MODE (0x3<<17)
  47. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  48. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  49. #define OCMD_MIRROR_BOTH (0x3<<17)
  50. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  51. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  52. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  53. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  54. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  55. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  56. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  58. #define OCMD_YUV_422_PACKED (0x8<<10)
  59. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  60. #define OCMD_YUV_420_PLANAR (0xc<<10)
  61. #define OCMD_YUV_422_PLANAR (0xd<<10)
  62. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  63. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  64. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  65. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  66. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  67. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  68. #define OCMD_TEST_MODE (0x1<<4)
  69. #define OCMD_BUFFER_SELECT (0x3<<2)
  70. #define OCMD_BUFFER0 (0x0<<2)
  71. #define OCMD_BUFFER1 (0x1<<2)
  72. #define OCMD_FIELD_SELECT (0x1<<2)
  73. #define OCMD_FIELD0 (0x0<<1)
  74. #define OCMD_FIELD1 (0x1<<1)
  75. #define OCMD_ENABLE (0x1<<0)
  76. /* OCONFIG register */
  77. #define OCONF_PIPE_MASK (0x1<<18)
  78. #define OCONF_PIPE_A (0x0<<18)
  79. #define OCONF_PIPE_B (0x1<<18)
  80. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  81. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  82. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  83. #define OCONF_CSC_BYPASS (0x1<<4)
  84. #define OCONF_CC_OUT_8BIT (0x1<<3)
  85. #define OCONF_TEST_MODE (0x1<<2)
  86. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  87. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  88. /* DCLRKM (dst-key) register */
  89. #define DST_KEY_ENABLE (0x1<<31)
  90. #define CLK_RGB24_MASK 0x0
  91. #define CLK_RGB16_MASK 0x070307
  92. #define CLK_RGB15_MASK 0x070707
  93. #define CLK_RGB8I_MASK 0xffffff
  94. #define RGB16_TO_COLORKEY(c) \
  95. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  96. #define RGB15_TO_COLORKEY(c) \
  97. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  98. /* overlay flip addr flag */
  99. #define OFC_UPDATE 0x1
  100. /* polyphase filter coefficients */
  101. #define N_HORIZ_Y_TAPS 5
  102. #define N_VERT_Y_TAPS 3
  103. #define N_HORIZ_UV_TAPS 3
  104. #define N_VERT_UV_TAPS 3
  105. #define N_PHASES 17
  106. #define MAX_TAPS 5
  107. /* memory bufferd overlay registers */
  108. struct overlay_registers {
  109. u32 OBUF_0Y;
  110. u32 OBUF_1Y;
  111. u32 OBUF_0U;
  112. u32 OBUF_0V;
  113. u32 OBUF_1U;
  114. u32 OBUF_1V;
  115. u32 OSTRIDE;
  116. u32 YRGB_VPH;
  117. u32 UV_VPH;
  118. u32 HORZ_PH;
  119. u32 INIT_PHS;
  120. u32 DWINPOS;
  121. u32 DWINSZ;
  122. u32 SWIDTH;
  123. u32 SWIDTHSW;
  124. u32 SHEIGHT;
  125. u32 YRGBSCALE;
  126. u32 UVSCALE;
  127. u32 OCLRC0;
  128. u32 OCLRC1;
  129. u32 DCLRKV;
  130. u32 DCLRKM;
  131. u32 SCLRKVH;
  132. u32 SCLRKVL;
  133. u32 SCLRKEN;
  134. u32 OCONFIG;
  135. u32 OCMD;
  136. u32 RESERVED1; /* 0x6C */
  137. u32 OSTART_0Y;
  138. u32 OSTART_1Y;
  139. u32 OSTART_0U;
  140. u32 OSTART_0V;
  141. u32 OSTART_1U;
  142. u32 OSTART_1V;
  143. u32 OTILEOFF_0Y;
  144. u32 OTILEOFF_1Y;
  145. u32 OTILEOFF_0U;
  146. u32 OTILEOFF_0V;
  147. u32 OTILEOFF_1U;
  148. u32 OTILEOFF_1V;
  149. u32 FASTHSCALE; /* 0xA0 */
  150. u32 UVSCALEV; /* 0xA4 */
  151. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  152. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  153. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  154. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  155. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  156. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  157. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  158. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  159. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  160. };
  161. struct intel_overlay {
  162. struct drm_device *dev;
  163. struct intel_crtc *crtc;
  164. struct drm_i915_gem_object *vid_bo;
  165. struct drm_i915_gem_object *old_vid_bo;
  166. int active;
  167. int pfit_active;
  168. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  169. u32 color_key;
  170. u32 brightness, contrast, saturation;
  171. u32 old_xscale, old_yscale;
  172. /* register access */
  173. u32 flip_addr;
  174. struct drm_i915_gem_object *reg_bo;
  175. /* flip handling */
  176. struct drm_i915_gem_request *last_flip_req;
  177. void (*flip_tail)(struct intel_overlay *);
  178. };
  179. static struct overlay_registers __iomem *
  180. intel_overlay_map_regs(struct intel_overlay *overlay)
  181. {
  182. struct drm_i915_private *dev_priv = overlay->dev->dev_private;
  183. struct overlay_registers __iomem *regs;
  184. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  185. regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
  186. else
  187. regs = io_mapping_map_wc(dev_priv->gtt.mappable,
  188. i915_gem_obj_ggtt_offset(overlay->reg_bo));
  189. return regs;
  190. }
  191. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  192. struct overlay_registers __iomem *regs)
  193. {
  194. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  195. io_mapping_unmap(regs);
  196. }
  197. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  198. void (*tail)(struct intel_overlay *))
  199. {
  200. struct drm_device *dev = overlay->dev;
  201. struct drm_i915_private *dev_priv = dev->dev_private;
  202. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  203. int ret;
  204. BUG_ON(overlay->last_flip_req);
  205. i915_gem_request_assign(&overlay->last_flip_req,
  206. ring->outstanding_lazy_request);
  207. ret = i915_add_request(ring);
  208. if (ret)
  209. return ret;
  210. overlay->flip_tail = tail;
  211. ret = i915_wait_request(overlay->last_flip_req);
  212. if (ret)
  213. return ret;
  214. i915_gem_retire_requests(dev);
  215. i915_gem_request_assign(&overlay->last_flip_req, NULL);
  216. return 0;
  217. }
  218. /* overlay needs to be disable in OCMD reg */
  219. static int intel_overlay_on(struct intel_overlay *overlay)
  220. {
  221. struct drm_device *dev = overlay->dev;
  222. struct drm_i915_private *dev_priv = dev->dev_private;
  223. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  224. int ret;
  225. BUG_ON(overlay->active);
  226. overlay->active = 1;
  227. WARN_ON(IS_I830(dev) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
  228. ret = intel_ring_begin(ring, 4);
  229. if (ret)
  230. return ret;
  231. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  232. intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
  233. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  234. intel_ring_emit(ring, MI_NOOP);
  235. intel_ring_advance(ring);
  236. return intel_overlay_do_wait_request(overlay, NULL);
  237. }
  238. /* overlay needs to be enabled in OCMD reg */
  239. static int intel_overlay_continue(struct intel_overlay *overlay,
  240. bool load_polyphase_filter)
  241. {
  242. struct drm_device *dev = overlay->dev;
  243. struct drm_i915_private *dev_priv = dev->dev_private;
  244. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  245. u32 flip_addr = overlay->flip_addr;
  246. u32 tmp;
  247. int ret;
  248. BUG_ON(!overlay->active);
  249. if (load_polyphase_filter)
  250. flip_addr |= OFC_UPDATE;
  251. /* check for underruns */
  252. tmp = I915_READ(DOVSTA);
  253. if (tmp & (1 << 17))
  254. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  255. ret = intel_ring_begin(ring, 2);
  256. if (ret)
  257. return ret;
  258. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  259. intel_ring_emit(ring, flip_addr);
  260. intel_ring_advance(ring);
  261. WARN_ON(overlay->last_flip_req);
  262. i915_gem_request_assign(&overlay->last_flip_req,
  263. ring->outstanding_lazy_request);
  264. return i915_add_request(ring);
  265. }
  266. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  267. {
  268. struct drm_i915_gem_object *obj = overlay->old_vid_bo;
  269. i915_gem_object_ggtt_unpin(obj);
  270. drm_gem_object_unreference(&obj->base);
  271. overlay->old_vid_bo = NULL;
  272. }
  273. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  274. {
  275. struct drm_i915_gem_object *obj = overlay->vid_bo;
  276. /* never have the overlay hw on without showing a frame */
  277. BUG_ON(!overlay->vid_bo);
  278. i915_gem_object_ggtt_unpin(obj);
  279. drm_gem_object_unreference(&obj->base);
  280. overlay->vid_bo = NULL;
  281. overlay->crtc->overlay = NULL;
  282. overlay->crtc = NULL;
  283. overlay->active = 0;
  284. }
  285. /* overlay needs to be disabled in OCMD reg */
  286. static int intel_overlay_off(struct intel_overlay *overlay)
  287. {
  288. struct drm_device *dev = overlay->dev;
  289. struct drm_i915_private *dev_priv = dev->dev_private;
  290. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  291. u32 flip_addr = overlay->flip_addr;
  292. int ret;
  293. BUG_ON(!overlay->active);
  294. /* According to intel docs the overlay hw may hang (when switching
  295. * off) without loading the filter coeffs. It is however unclear whether
  296. * this applies to the disabling of the overlay or to the switching off
  297. * of the hw. Do it in both cases */
  298. flip_addr |= OFC_UPDATE;
  299. ret = intel_ring_begin(ring, 6);
  300. if (ret)
  301. return ret;
  302. /* wait for overlay to go idle */
  303. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  304. intel_ring_emit(ring, flip_addr);
  305. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  306. /* turn overlay off */
  307. if (IS_I830(dev)) {
  308. /* Workaround: Don't disable the overlay fully, since otherwise
  309. * it dies on the next OVERLAY_ON cmd. */
  310. intel_ring_emit(ring, MI_NOOP);
  311. intel_ring_emit(ring, MI_NOOP);
  312. intel_ring_emit(ring, MI_NOOP);
  313. } else {
  314. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  315. intel_ring_emit(ring, flip_addr);
  316. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  317. }
  318. intel_ring_advance(ring);
  319. return intel_overlay_do_wait_request(overlay, intel_overlay_off_tail);
  320. }
  321. /* recover from an interruption due to a signal
  322. * We have to be careful not to repeat work forever an make forward progess. */
  323. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
  324. {
  325. int ret;
  326. if (overlay->last_flip_req == NULL)
  327. return 0;
  328. ret = i915_wait_request(overlay->last_flip_req);
  329. if (ret)
  330. return ret;
  331. i915_gem_retire_requests(overlay->dev);
  332. if (overlay->flip_tail)
  333. overlay->flip_tail(overlay);
  334. i915_gem_request_assign(&overlay->last_flip_req, NULL);
  335. return 0;
  336. }
  337. /* Wait for pending overlay flip and release old frame.
  338. * Needs to be called before the overlay register are changed
  339. * via intel_overlay_(un)map_regs
  340. */
  341. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  342. {
  343. struct drm_device *dev = overlay->dev;
  344. struct drm_i915_private *dev_priv = dev->dev_private;
  345. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  346. int ret;
  347. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  348. /* Only wait if there is actually an old frame to release to
  349. * guarantee forward progress.
  350. */
  351. if (!overlay->old_vid_bo)
  352. return 0;
  353. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  354. /* synchronous slowpath */
  355. ret = intel_ring_begin(ring, 2);
  356. if (ret)
  357. return ret;
  358. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  359. intel_ring_emit(ring, MI_NOOP);
  360. intel_ring_advance(ring);
  361. ret = intel_overlay_do_wait_request(overlay,
  362. intel_overlay_release_old_vid_tail);
  363. if (ret)
  364. return ret;
  365. }
  366. intel_overlay_release_old_vid_tail(overlay);
  367. i915_gem_track_fb(overlay->old_vid_bo, NULL,
  368. INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
  369. return 0;
  370. }
  371. void intel_overlay_reset(struct drm_i915_private *dev_priv)
  372. {
  373. struct intel_overlay *overlay = dev_priv->overlay;
  374. if (!overlay)
  375. return;
  376. intel_overlay_release_old_vid(overlay);
  377. overlay->last_flip_req = NULL;
  378. overlay->old_xscale = 0;
  379. overlay->old_yscale = 0;
  380. overlay->crtc = NULL;
  381. overlay->active = false;
  382. }
  383. struct put_image_params {
  384. int format;
  385. short dst_x;
  386. short dst_y;
  387. short dst_w;
  388. short dst_h;
  389. short src_w;
  390. short src_scan_h;
  391. short src_scan_w;
  392. short src_h;
  393. short stride_Y;
  394. short stride_UV;
  395. int offset_Y;
  396. int offset_U;
  397. int offset_V;
  398. };
  399. static int packed_depth_bytes(u32 format)
  400. {
  401. switch (format & I915_OVERLAY_DEPTH_MASK) {
  402. case I915_OVERLAY_YUV422:
  403. return 4;
  404. case I915_OVERLAY_YUV411:
  405. /* return 6; not implemented */
  406. default:
  407. return -EINVAL;
  408. }
  409. }
  410. static int packed_width_bytes(u32 format, short width)
  411. {
  412. switch (format & I915_OVERLAY_DEPTH_MASK) {
  413. case I915_OVERLAY_YUV422:
  414. return width << 1;
  415. default:
  416. return -EINVAL;
  417. }
  418. }
  419. static int uv_hsubsampling(u32 format)
  420. {
  421. switch (format & I915_OVERLAY_DEPTH_MASK) {
  422. case I915_OVERLAY_YUV422:
  423. case I915_OVERLAY_YUV420:
  424. return 2;
  425. case I915_OVERLAY_YUV411:
  426. case I915_OVERLAY_YUV410:
  427. return 4;
  428. default:
  429. return -EINVAL;
  430. }
  431. }
  432. static int uv_vsubsampling(u32 format)
  433. {
  434. switch (format & I915_OVERLAY_DEPTH_MASK) {
  435. case I915_OVERLAY_YUV420:
  436. case I915_OVERLAY_YUV410:
  437. return 2;
  438. case I915_OVERLAY_YUV422:
  439. case I915_OVERLAY_YUV411:
  440. return 1;
  441. default:
  442. return -EINVAL;
  443. }
  444. }
  445. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  446. {
  447. u32 mask, shift, ret;
  448. if (IS_GEN2(dev)) {
  449. mask = 0x1f;
  450. shift = 5;
  451. } else {
  452. mask = 0x3f;
  453. shift = 6;
  454. }
  455. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  456. if (!IS_GEN2(dev))
  457. ret <<= 1;
  458. ret -= 1;
  459. return ret << 2;
  460. }
  461. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  462. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  463. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  464. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  465. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  466. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  467. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  468. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  469. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  470. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  471. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  472. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  473. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  474. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  475. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  476. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  477. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  478. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  479. };
  480. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  481. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  482. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  483. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  484. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  485. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  486. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  487. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  488. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  489. 0x3000, 0x0800, 0x3000
  490. };
  491. static void update_polyphase_filter(struct overlay_registers __iomem *regs)
  492. {
  493. memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  494. memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
  495. sizeof(uv_static_hcoeffs));
  496. }
  497. static bool update_scaling_factors(struct intel_overlay *overlay,
  498. struct overlay_registers __iomem *regs,
  499. struct put_image_params *params)
  500. {
  501. /* fixed point with a 12 bit shift */
  502. u32 xscale, yscale, xscale_UV, yscale_UV;
  503. #define FP_SHIFT 12
  504. #define FRACT_MASK 0xfff
  505. bool scale_changed = false;
  506. int uv_hscale = uv_hsubsampling(params->format);
  507. int uv_vscale = uv_vsubsampling(params->format);
  508. if (params->dst_w > 1)
  509. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  510. /(params->dst_w);
  511. else
  512. xscale = 1 << FP_SHIFT;
  513. if (params->dst_h > 1)
  514. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  515. /(params->dst_h);
  516. else
  517. yscale = 1 << FP_SHIFT;
  518. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  519. xscale_UV = xscale/uv_hscale;
  520. yscale_UV = yscale/uv_vscale;
  521. /* make the Y scale to UV scale ratio an exact multiply */
  522. xscale = xscale_UV * uv_hscale;
  523. yscale = yscale_UV * uv_vscale;
  524. /*} else {
  525. xscale_UV = 0;
  526. yscale_UV = 0;
  527. }*/
  528. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  529. scale_changed = true;
  530. overlay->old_xscale = xscale;
  531. overlay->old_yscale = yscale;
  532. iowrite32(((yscale & FRACT_MASK) << 20) |
  533. ((xscale >> FP_SHIFT) << 16) |
  534. ((xscale & FRACT_MASK) << 3),
  535. &regs->YRGBSCALE);
  536. iowrite32(((yscale_UV & FRACT_MASK) << 20) |
  537. ((xscale_UV >> FP_SHIFT) << 16) |
  538. ((xscale_UV & FRACT_MASK) << 3),
  539. &regs->UVSCALE);
  540. iowrite32((((yscale >> FP_SHIFT) << 16) |
  541. ((yscale_UV >> FP_SHIFT) << 0)),
  542. &regs->UVSCALEV);
  543. if (scale_changed)
  544. update_polyphase_filter(regs);
  545. return scale_changed;
  546. }
  547. static void update_colorkey(struct intel_overlay *overlay,
  548. struct overlay_registers __iomem *regs)
  549. {
  550. u32 key = overlay->color_key;
  551. switch (overlay->crtc->base.primary->fb->bits_per_pixel) {
  552. case 8:
  553. iowrite32(0, &regs->DCLRKV);
  554. iowrite32(CLK_RGB8I_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  555. break;
  556. case 16:
  557. if (overlay->crtc->base.primary->fb->depth == 15) {
  558. iowrite32(RGB15_TO_COLORKEY(key), &regs->DCLRKV);
  559. iowrite32(CLK_RGB15_MASK | DST_KEY_ENABLE,
  560. &regs->DCLRKM);
  561. } else {
  562. iowrite32(RGB16_TO_COLORKEY(key), &regs->DCLRKV);
  563. iowrite32(CLK_RGB16_MASK | DST_KEY_ENABLE,
  564. &regs->DCLRKM);
  565. }
  566. break;
  567. case 24:
  568. case 32:
  569. iowrite32(key, &regs->DCLRKV);
  570. iowrite32(CLK_RGB24_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  571. break;
  572. }
  573. }
  574. static u32 overlay_cmd_reg(struct put_image_params *params)
  575. {
  576. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  577. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  578. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  579. case I915_OVERLAY_YUV422:
  580. cmd |= OCMD_YUV_422_PLANAR;
  581. break;
  582. case I915_OVERLAY_YUV420:
  583. cmd |= OCMD_YUV_420_PLANAR;
  584. break;
  585. case I915_OVERLAY_YUV411:
  586. case I915_OVERLAY_YUV410:
  587. cmd |= OCMD_YUV_410_PLANAR;
  588. break;
  589. }
  590. } else { /* YUV packed */
  591. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  592. case I915_OVERLAY_YUV422:
  593. cmd |= OCMD_YUV_422_PACKED;
  594. break;
  595. case I915_OVERLAY_YUV411:
  596. cmd |= OCMD_YUV_411_PACKED;
  597. break;
  598. }
  599. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  600. case I915_OVERLAY_NO_SWAP:
  601. break;
  602. case I915_OVERLAY_UV_SWAP:
  603. cmd |= OCMD_UV_SWAP;
  604. break;
  605. case I915_OVERLAY_Y_SWAP:
  606. cmd |= OCMD_Y_SWAP;
  607. break;
  608. case I915_OVERLAY_Y_AND_UV_SWAP:
  609. cmd |= OCMD_Y_AND_UV_SWAP;
  610. break;
  611. }
  612. }
  613. return cmd;
  614. }
  615. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  616. struct drm_i915_gem_object *new_bo,
  617. struct put_image_params *params)
  618. {
  619. int ret, tmp_width;
  620. struct overlay_registers __iomem *regs;
  621. bool scale_changed = false;
  622. struct drm_device *dev = overlay->dev;
  623. u32 swidth, swidthsw, sheight, ostride;
  624. enum pipe pipe = overlay->crtc->pipe;
  625. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  626. BUG_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  627. BUG_ON(!overlay);
  628. ret = intel_overlay_release_old_vid(overlay);
  629. if (ret != 0)
  630. return ret;
  631. ret = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL,
  632. &i915_ggtt_view_normal);
  633. if (ret != 0)
  634. return ret;
  635. ret = i915_gem_object_put_fence(new_bo);
  636. if (ret)
  637. goto out_unpin;
  638. if (!overlay->active) {
  639. u32 oconfig;
  640. regs = intel_overlay_map_regs(overlay);
  641. if (!regs) {
  642. ret = -ENOMEM;
  643. goto out_unpin;
  644. }
  645. oconfig = OCONF_CC_OUT_8BIT;
  646. if (IS_GEN4(overlay->dev))
  647. oconfig |= OCONF_CSC_MODE_BT709;
  648. oconfig |= pipe == 0 ?
  649. OCONF_PIPE_A : OCONF_PIPE_B;
  650. iowrite32(oconfig, &regs->OCONFIG);
  651. intel_overlay_unmap_regs(overlay, regs);
  652. ret = intel_overlay_on(overlay);
  653. if (ret != 0)
  654. goto out_unpin;
  655. }
  656. regs = intel_overlay_map_regs(overlay);
  657. if (!regs) {
  658. ret = -ENOMEM;
  659. goto out_unpin;
  660. }
  661. iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
  662. iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
  663. if (params->format & I915_OVERLAY_YUV_PACKED)
  664. tmp_width = packed_width_bytes(params->format, params->src_w);
  665. else
  666. tmp_width = params->src_w;
  667. swidth = params->src_w;
  668. swidthsw = calc_swidthsw(overlay->dev, params->offset_Y, tmp_width);
  669. sheight = params->src_h;
  670. iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_Y, &regs->OBUF_0Y);
  671. ostride = params->stride_Y;
  672. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  673. int uv_hscale = uv_hsubsampling(params->format);
  674. int uv_vscale = uv_vsubsampling(params->format);
  675. u32 tmp_U, tmp_V;
  676. swidth |= (params->src_w/uv_hscale) << 16;
  677. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  678. params->src_w/uv_hscale);
  679. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  680. params->src_w/uv_hscale);
  681. swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
  682. sheight |= (params->src_h/uv_vscale) << 16;
  683. iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_U, &regs->OBUF_0U);
  684. iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_V, &regs->OBUF_0V);
  685. ostride |= params->stride_UV << 16;
  686. }
  687. iowrite32(swidth, &regs->SWIDTH);
  688. iowrite32(swidthsw, &regs->SWIDTHSW);
  689. iowrite32(sheight, &regs->SHEIGHT);
  690. iowrite32(ostride, &regs->OSTRIDE);
  691. scale_changed = update_scaling_factors(overlay, regs, params);
  692. update_colorkey(overlay, regs);
  693. iowrite32(overlay_cmd_reg(params), &regs->OCMD);
  694. intel_overlay_unmap_regs(overlay, regs);
  695. ret = intel_overlay_continue(overlay, scale_changed);
  696. if (ret)
  697. goto out_unpin;
  698. i915_gem_track_fb(overlay->vid_bo, new_bo,
  699. INTEL_FRONTBUFFER_OVERLAY(pipe));
  700. overlay->old_vid_bo = overlay->vid_bo;
  701. overlay->vid_bo = new_bo;
  702. intel_frontbuffer_flip(dev,
  703. INTEL_FRONTBUFFER_OVERLAY(pipe));
  704. return 0;
  705. out_unpin:
  706. i915_gem_object_ggtt_unpin(new_bo);
  707. return ret;
  708. }
  709. int intel_overlay_switch_off(struct intel_overlay *overlay)
  710. {
  711. struct overlay_registers __iomem *regs;
  712. struct drm_device *dev = overlay->dev;
  713. int ret;
  714. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  715. BUG_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  716. ret = intel_overlay_recover_from_interrupt(overlay);
  717. if (ret != 0)
  718. return ret;
  719. if (!overlay->active)
  720. return 0;
  721. ret = intel_overlay_release_old_vid(overlay);
  722. if (ret != 0)
  723. return ret;
  724. regs = intel_overlay_map_regs(overlay);
  725. iowrite32(0, &regs->OCMD);
  726. intel_overlay_unmap_regs(overlay, regs);
  727. ret = intel_overlay_off(overlay);
  728. if (ret != 0)
  729. return ret;
  730. intel_overlay_off_tail(overlay);
  731. return 0;
  732. }
  733. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  734. struct intel_crtc *crtc)
  735. {
  736. if (!crtc->active)
  737. return -EINVAL;
  738. /* can't use the overlay with double wide pipe */
  739. if (crtc->config->double_wide)
  740. return -EINVAL;
  741. return 0;
  742. }
  743. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  744. {
  745. struct drm_device *dev = overlay->dev;
  746. struct drm_i915_private *dev_priv = dev->dev_private;
  747. u32 pfit_control = I915_READ(PFIT_CONTROL);
  748. u32 ratio;
  749. /* XXX: This is not the same logic as in the xorg driver, but more in
  750. * line with the intel documentation for the i965
  751. */
  752. if (INTEL_INFO(dev)->gen >= 4) {
  753. /* on i965 use the PGM reg to read out the autoscaler values */
  754. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  755. } else {
  756. if (pfit_control & VERT_AUTO_SCALE)
  757. ratio = I915_READ(PFIT_AUTO_RATIOS);
  758. else
  759. ratio = I915_READ(PFIT_PGM_RATIOS);
  760. ratio >>= PFIT_VERT_SCALE_SHIFT;
  761. }
  762. overlay->pfit_vscale_ratio = ratio;
  763. }
  764. static int check_overlay_dst(struct intel_overlay *overlay,
  765. struct drm_intel_overlay_put_image *rec)
  766. {
  767. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  768. if (rec->dst_x < mode->hdisplay &&
  769. rec->dst_x + rec->dst_width <= mode->hdisplay &&
  770. rec->dst_y < mode->vdisplay &&
  771. rec->dst_y + rec->dst_height <= mode->vdisplay)
  772. return 0;
  773. else
  774. return -EINVAL;
  775. }
  776. static int check_overlay_scaling(struct put_image_params *rec)
  777. {
  778. u32 tmp;
  779. /* downscaling limit is 8.0 */
  780. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  781. if (tmp > 7)
  782. return -EINVAL;
  783. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  784. if (tmp > 7)
  785. return -EINVAL;
  786. return 0;
  787. }
  788. static int check_overlay_src(struct drm_device *dev,
  789. struct drm_intel_overlay_put_image *rec,
  790. struct drm_i915_gem_object *new_bo)
  791. {
  792. int uv_hscale = uv_hsubsampling(rec->flags);
  793. int uv_vscale = uv_vsubsampling(rec->flags);
  794. u32 stride_mask;
  795. int depth;
  796. u32 tmp;
  797. /* check src dimensions */
  798. if (IS_845G(dev) || IS_I830(dev)) {
  799. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  800. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  801. return -EINVAL;
  802. } else {
  803. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  804. rec->src_width > IMAGE_MAX_WIDTH)
  805. return -EINVAL;
  806. }
  807. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  808. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  809. rec->src_width < N_HORIZ_Y_TAPS*4)
  810. return -EINVAL;
  811. /* check alignment constraints */
  812. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  813. case I915_OVERLAY_RGB:
  814. /* not implemented */
  815. return -EINVAL;
  816. case I915_OVERLAY_YUV_PACKED:
  817. if (uv_vscale != 1)
  818. return -EINVAL;
  819. depth = packed_depth_bytes(rec->flags);
  820. if (depth < 0)
  821. return depth;
  822. /* ignore UV planes */
  823. rec->stride_UV = 0;
  824. rec->offset_U = 0;
  825. rec->offset_V = 0;
  826. /* check pixel alignment */
  827. if (rec->offset_Y % depth)
  828. return -EINVAL;
  829. break;
  830. case I915_OVERLAY_YUV_PLANAR:
  831. if (uv_vscale < 0 || uv_hscale < 0)
  832. return -EINVAL;
  833. /* no offset restrictions for planar formats */
  834. break;
  835. default:
  836. return -EINVAL;
  837. }
  838. if (rec->src_width % uv_hscale)
  839. return -EINVAL;
  840. /* stride checking */
  841. if (IS_I830(dev) || IS_845G(dev))
  842. stride_mask = 255;
  843. else
  844. stride_mask = 63;
  845. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  846. return -EINVAL;
  847. if (IS_GEN4(dev) && rec->stride_Y < 512)
  848. return -EINVAL;
  849. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  850. 4096 : 8192;
  851. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  852. return -EINVAL;
  853. /* check buffer dimensions */
  854. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  855. case I915_OVERLAY_RGB:
  856. case I915_OVERLAY_YUV_PACKED:
  857. /* always 4 Y values per depth pixels */
  858. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  859. return -EINVAL;
  860. tmp = rec->stride_Y*rec->src_height;
  861. if (rec->offset_Y + tmp > new_bo->base.size)
  862. return -EINVAL;
  863. break;
  864. case I915_OVERLAY_YUV_PLANAR:
  865. if (rec->src_width > rec->stride_Y)
  866. return -EINVAL;
  867. if (rec->src_width/uv_hscale > rec->stride_UV)
  868. return -EINVAL;
  869. tmp = rec->stride_Y * rec->src_height;
  870. if (rec->offset_Y + tmp > new_bo->base.size)
  871. return -EINVAL;
  872. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  873. if (rec->offset_U + tmp > new_bo->base.size ||
  874. rec->offset_V + tmp > new_bo->base.size)
  875. return -EINVAL;
  876. break;
  877. }
  878. return 0;
  879. }
  880. /**
  881. * Return the pipe currently connected to the panel fitter,
  882. * or -1 if the panel fitter is not present or not in use
  883. */
  884. static int intel_panel_fitter_pipe(struct drm_device *dev)
  885. {
  886. struct drm_i915_private *dev_priv = dev->dev_private;
  887. u32 pfit_control;
  888. /* i830 doesn't have a panel fitter */
  889. if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
  890. return -1;
  891. pfit_control = I915_READ(PFIT_CONTROL);
  892. /* See if the panel fitter is in use */
  893. if ((pfit_control & PFIT_ENABLE) == 0)
  894. return -1;
  895. /* 965 can place panel fitter on either pipe */
  896. if (IS_GEN4(dev))
  897. return (pfit_control >> 29) & 0x3;
  898. /* older chips can only use pipe 1 */
  899. return 1;
  900. }
  901. int intel_overlay_put_image(struct drm_device *dev, void *data,
  902. struct drm_file *file_priv)
  903. {
  904. struct drm_intel_overlay_put_image *put_image_rec = data;
  905. struct drm_i915_private *dev_priv = dev->dev_private;
  906. struct intel_overlay *overlay;
  907. struct drm_crtc *drmmode_crtc;
  908. struct intel_crtc *crtc;
  909. struct drm_i915_gem_object *new_bo;
  910. struct put_image_params *params;
  911. int ret;
  912. overlay = dev_priv->overlay;
  913. if (!overlay) {
  914. DRM_DEBUG("userspace bug: no overlay\n");
  915. return -ENODEV;
  916. }
  917. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  918. drm_modeset_lock_all(dev);
  919. mutex_lock(&dev->struct_mutex);
  920. ret = intel_overlay_switch_off(overlay);
  921. mutex_unlock(&dev->struct_mutex);
  922. drm_modeset_unlock_all(dev);
  923. return ret;
  924. }
  925. params = kmalloc(sizeof(*params), GFP_KERNEL);
  926. if (!params)
  927. return -ENOMEM;
  928. drmmode_crtc = drm_crtc_find(dev, put_image_rec->crtc_id);
  929. if (!drmmode_crtc) {
  930. ret = -ENOENT;
  931. goto out_free;
  932. }
  933. crtc = to_intel_crtc(drmmode_crtc);
  934. new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
  935. put_image_rec->bo_handle));
  936. if (&new_bo->base == NULL) {
  937. ret = -ENOENT;
  938. goto out_free;
  939. }
  940. drm_modeset_lock_all(dev);
  941. mutex_lock(&dev->struct_mutex);
  942. if (new_bo->tiling_mode) {
  943. DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
  944. ret = -EINVAL;
  945. goto out_unlock;
  946. }
  947. ret = intel_overlay_recover_from_interrupt(overlay);
  948. if (ret != 0)
  949. goto out_unlock;
  950. if (overlay->crtc != crtc) {
  951. struct drm_display_mode *mode = &crtc->base.mode;
  952. ret = intel_overlay_switch_off(overlay);
  953. if (ret != 0)
  954. goto out_unlock;
  955. ret = check_overlay_possible_on_crtc(overlay, crtc);
  956. if (ret != 0)
  957. goto out_unlock;
  958. overlay->crtc = crtc;
  959. crtc->overlay = overlay;
  960. /* line too wide, i.e. one-line-mode */
  961. if (mode->hdisplay > 1024 &&
  962. intel_panel_fitter_pipe(dev) == crtc->pipe) {
  963. overlay->pfit_active = 1;
  964. update_pfit_vscale_ratio(overlay);
  965. } else
  966. overlay->pfit_active = 0;
  967. }
  968. ret = check_overlay_dst(overlay, put_image_rec);
  969. if (ret != 0)
  970. goto out_unlock;
  971. if (overlay->pfit_active) {
  972. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  973. overlay->pfit_vscale_ratio);
  974. /* shifting right rounds downwards, so add 1 */
  975. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  976. overlay->pfit_vscale_ratio) + 1;
  977. } else {
  978. params->dst_y = put_image_rec->dst_y;
  979. params->dst_h = put_image_rec->dst_height;
  980. }
  981. params->dst_x = put_image_rec->dst_x;
  982. params->dst_w = put_image_rec->dst_width;
  983. params->src_w = put_image_rec->src_width;
  984. params->src_h = put_image_rec->src_height;
  985. params->src_scan_w = put_image_rec->src_scan_width;
  986. params->src_scan_h = put_image_rec->src_scan_height;
  987. if (params->src_scan_h > params->src_h ||
  988. params->src_scan_w > params->src_w) {
  989. ret = -EINVAL;
  990. goto out_unlock;
  991. }
  992. ret = check_overlay_src(dev, put_image_rec, new_bo);
  993. if (ret != 0)
  994. goto out_unlock;
  995. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  996. params->stride_Y = put_image_rec->stride_Y;
  997. params->stride_UV = put_image_rec->stride_UV;
  998. params->offset_Y = put_image_rec->offset_Y;
  999. params->offset_U = put_image_rec->offset_U;
  1000. params->offset_V = put_image_rec->offset_V;
  1001. /* Check scaling after src size to prevent a divide-by-zero. */
  1002. ret = check_overlay_scaling(params);
  1003. if (ret != 0)
  1004. goto out_unlock;
  1005. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  1006. if (ret != 0)
  1007. goto out_unlock;
  1008. mutex_unlock(&dev->struct_mutex);
  1009. drm_modeset_unlock_all(dev);
  1010. kfree(params);
  1011. return 0;
  1012. out_unlock:
  1013. mutex_unlock(&dev->struct_mutex);
  1014. drm_modeset_unlock_all(dev);
  1015. drm_gem_object_unreference_unlocked(&new_bo->base);
  1016. out_free:
  1017. kfree(params);
  1018. return ret;
  1019. }
  1020. static void update_reg_attrs(struct intel_overlay *overlay,
  1021. struct overlay_registers __iomem *regs)
  1022. {
  1023. iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
  1024. &regs->OCLRC0);
  1025. iowrite32(overlay->saturation, &regs->OCLRC1);
  1026. }
  1027. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1028. {
  1029. int i;
  1030. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1031. return false;
  1032. for (i = 0; i < 3; i++) {
  1033. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1034. return false;
  1035. }
  1036. return true;
  1037. }
  1038. static bool check_gamma5_errata(u32 gamma5)
  1039. {
  1040. int i;
  1041. for (i = 0; i < 3; i++) {
  1042. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1043. return false;
  1044. }
  1045. return true;
  1046. }
  1047. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1048. {
  1049. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1050. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1051. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1052. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1053. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1054. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1055. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1056. return -EINVAL;
  1057. if (!check_gamma5_errata(attrs->gamma5))
  1058. return -EINVAL;
  1059. return 0;
  1060. }
  1061. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1062. struct drm_file *file_priv)
  1063. {
  1064. struct drm_intel_overlay_attrs *attrs = data;
  1065. struct drm_i915_private *dev_priv = dev->dev_private;
  1066. struct intel_overlay *overlay;
  1067. struct overlay_registers __iomem *regs;
  1068. int ret;
  1069. overlay = dev_priv->overlay;
  1070. if (!overlay) {
  1071. DRM_DEBUG("userspace bug: no overlay\n");
  1072. return -ENODEV;
  1073. }
  1074. drm_modeset_lock_all(dev);
  1075. mutex_lock(&dev->struct_mutex);
  1076. ret = -EINVAL;
  1077. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1078. attrs->color_key = overlay->color_key;
  1079. attrs->brightness = overlay->brightness;
  1080. attrs->contrast = overlay->contrast;
  1081. attrs->saturation = overlay->saturation;
  1082. if (!IS_GEN2(dev)) {
  1083. attrs->gamma0 = I915_READ(OGAMC0);
  1084. attrs->gamma1 = I915_READ(OGAMC1);
  1085. attrs->gamma2 = I915_READ(OGAMC2);
  1086. attrs->gamma3 = I915_READ(OGAMC3);
  1087. attrs->gamma4 = I915_READ(OGAMC4);
  1088. attrs->gamma5 = I915_READ(OGAMC5);
  1089. }
  1090. } else {
  1091. if (attrs->brightness < -128 || attrs->brightness > 127)
  1092. goto out_unlock;
  1093. if (attrs->contrast > 255)
  1094. goto out_unlock;
  1095. if (attrs->saturation > 1023)
  1096. goto out_unlock;
  1097. overlay->color_key = attrs->color_key;
  1098. overlay->brightness = attrs->brightness;
  1099. overlay->contrast = attrs->contrast;
  1100. overlay->saturation = attrs->saturation;
  1101. regs = intel_overlay_map_regs(overlay);
  1102. if (!regs) {
  1103. ret = -ENOMEM;
  1104. goto out_unlock;
  1105. }
  1106. update_reg_attrs(overlay, regs);
  1107. intel_overlay_unmap_regs(overlay, regs);
  1108. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1109. if (IS_GEN2(dev))
  1110. goto out_unlock;
  1111. if (overlay->active) {
  1112. ret = -EBUSY;
  1113. goto out_unlock;
  1114. }
  1115. ret = check_gamma(attrs);
  1116. if (ret)
  1117. goto out_unlock;
  1118. I915_WRITE(OGAMC0, attrs->gamma0);
  1119. I915_WRITE(OGAMC1, attrs->gamma1);
  1120. I915_WRITE(OGAMC2, attrs->gamma2);
  1121. I915_WRITE(OGAMC3, attrs->gamma3);
  1122. I915_WRITE(OGAMC4, attrs->gamma4);
  1123. I915_WRITE(OGAMC5, attrs->gamma5);
  1124. }
  1125. }
  1126. ret = 0;
  1127. out_unlock:
  1128. mutex_unlock(&dev->struct_mutex);
  1129. drm_modeset_unlock_all(dev);
  1130. return ret;
  1131. }
  1132. void intel_setup_overlay(struct drm_device *dev)
  1133. {
  1134. struct drm_i915_private *dev_priv = dev->dev_private;
  1135. struct intel_overlay *overlay;
  1136. struct drm_i915_gem_object *reg_bo;
  1137. struct overlay_registers __iomem *regs;
  1138. int ret;
  1139. if (!HAS_OVERLAY(dev))
  1140. return;
  1141. overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
  1142. if (!overlay)
  1143. return;
  1144. mutex_lock(&dev->struct_mutex);
  1145. if (WARN_ON(dev_priv->overlay))
  1146. goto out_free;
  1147. overlay->dev = dev;
  1148. reg_bo = NULL;
  1149. if (!OVERLAY_NEEDS_PHYSICAL(dev))
  1150. reg_bo = i915_gem_object_create_stolen(dev, PAGE_SIZE);
  1151. if (reg_bo == NULL)
  1152. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1153. if (reg_bo == NULL)
  1154. goto out_free;
  1155. overlay->reg_bo = reg_bo;
  1156. if (OVERLAY_NEEDS_PHYSICAL(dev)) {
  1157. ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
  1158. if (ret) {
  1159. DRM_ERROR("failed to attach phys overlay regs\n");
  1160. goto out_free_bo;
  1161. }
  1162. overlay->flip_addr = reg_bo->phys_handle->busaddr;
  1163. } else {
  1164. ret = i915_gem_obj_ggtt_pin(reg_bo, PAGE_SIZE, PIN_MAPPABLE);
  1165. if (ret) {
  1166. DRM_ERROR("failed to pin overlay register bo\n");
  1167. goto out_free_bo;
  1168. }
  1169. overlay->flip_addr = i915_gem_obj_ggtt_offset(reg_bo);
  1170. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1171. if (ret) {
  1172. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1173. goto out_unpin_bo;
  1174. }
  1175. }
  1176. /* init all values */
  1177. overlay->color_key = 0x0101fe;
  1178. overlay->brightness = -19;
  1179. overlay->contrast = 75;
  1180. overlay->saturation = 146;
  1181. regs = intel_overlay_map_regs(overlay);
  1182. if (!regs)
  1183. goto out_unpin_bo;
  1184. memset_io(regs, 0, sizeof(struct overlay_registers));
  1185. update_polyphase_filter(regs);
  1186. update_reg_attrs(overlay, regs);
  1187. intel_overlay_unmap_regs(overlay, regs);
  1188. dev_priv->overlay = overlay;
  1189. mutex_unlock(&dev->struct_mutex);
  1190. DRM_INFO("initialized overlay support\n");
  1191. return;
  1192. out_unpin_bo:
  1193. if (!OVERLAY_NEEDS_PHYSICAL(dev))
  1194. i915_gem_object_ggtt_unpin(reg_bo);
  1195. out_free_bo:
  1196. drm_gem_object_unreference(&reg_bo->base);
  1197. out_free:
  1198. mutex_unlock(&dev->struct_mutex);
  1199. kfree(overlay);
  1200. return;
  1201. }
  1202. void intel_cleanup_overlay(struct drm_device *dev)
  1203. {
  1204. struct drm_i915_private *dev_priv = dev->dev_private;
  1205. if (!dev_priv->overlay)
  1206. return;
  1207. /* The bo's should be free'd by the generic code already.
  1208. * Furthermore modesetting teardown happens beforehand so the
  1209. * hardware should be off already */
  1210. BUG_ON(dev_priv->overlay->active);
  1211. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1212. kfree(dev_priv->overlay);
  1213. }
  1214. struct intel_overlay_error_state {
  1215. struct overlay_registers regs;
  1216. unsigned long base;
  1217. u32 dovsta;
  1218. u32 isr;
  1219. };
  1220. static struct overlay_registers __iomem *
  1221. intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  1222. {
  1223. struct drm_i915_private *dev_priv = overlay->dev->dev_private;
  1224. struct overlay_registers __iomem *regs;
  1225. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1226. /* Cast to make sparse happy, but it's wc memory anyway, so
  1227. * equivalent to the wc io mapping on X86. */
  1228. regs = (struct overlay_registers __iomem *)
  1229. overlay->reg_bo->phys_handle->vaddr;
  1230. else
  1231. regs = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  1232. i915_gem_obj_ggtt_offset(overlay->reg_bo));
  1233. return regs;
  1234. }
  1235. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  1236. struct overlay_registers __iomem *regs)
  1237. {
  1238. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1239. io_mapping_unmap_atomic(regs);
  1240. }
  1241. struct intel_overlay_error_state *
  1242. intel_overlay_capture_error_state(struct drm_device *dev)
  1243. {
  1244. struct drm_i915_private *dev_priv = dev->dev_private;
  1245. struct intel_overlay *overlay = dev_priv->overlay;
  1246. struct intel_overlay_error_state *error;
  1247. struct overlay_registers __iomem *regs;
  1248. if (!overlay || !overlay->active)
  1249. return NULL;
  1250. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1251. if (error == NULL)
  1252. return NULL;
  1253. error->dovsta = I915_READ(DOVSTA);
  1254. error->isr = I915_READ(ISR);
  1255. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1256. error->base = (__force long)overlay->reg_bo->phys_handle->vaddr;
  1257. else
  1258. error->base = i915_gem_obj_ggtt_offset(overlay->reg_bo);
  1259. regs = intel_overlay_map_regs_atomic(overlay);
  1260. if (!regs)
  1261. goto err;
  1262. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1263. intel_overlay_unmap_regs_atomic(overlay, regs);
  1264. return error;
  1265. err:
  1266. kfree(error);
  1267. return NULL;
  1268. }
  1269. void
  1270. intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
  1271. struct intel_overlay_error_state *error)
  1272. {
  1273. i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1274. error->dovsta, error->isr);
  1275. i915_error_printf(m, " Register file at 0x%08lx:\n",
  1276. error->base);
  1277. #define P(x) i915_error_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1278. P(OBUF_0Y);
  1279. P(OBUF_1Y);
  1280. P(OBUF_0U);
  1281. P(OBUF_0V);
  1282. P(OBUF_1U);
  1283. P(OBUF_1V);
  1284. P(OSTRIDE);
  1285. P(YRGB_VPH);
  1286. P(UV_VPH);
  1287. P(HORZ_PH);
  1288. P(INIT_PHS);
  1289. P(DWINPOS);
  1290. P(DWINSZ);
  1291. P(SWIDTH);
  1292. P(SWIDTHSW);
  1293. P(SHEIGHT);
  1294. P(YRGBSCALE);
  1295. P(UVSCALE);
  1296. P(OCLRC0);
  1297. P(OCLRC1);
  1298. P(DCLRKV);
  1299. P(DCLRKM);
  1300. P(SCLRKVH);
  1301. P(SCLRKVL);
  1302. P(SCLRKEN);
  1303. P(OCONFIG);
  1304. P(OCMD);
  1305. P(OSTART_0Y);
  1306. P(OSTART_1Y);
  1307. P(OSTART_0U);
  1308. P(OSTART_0V);
  1309. P(OSTART_1U);
  1310. P(OSTART_1V);
  1311. P(OTILEOFF_0Y);
  1312. P(OTILEOFF_1Y);
  1313. P(OTILEOFF_0U);
  1314. P(OTILEOFF_0V);
  1315. P(OTILEOFF_1U);
  1316. P(OTILEOFF_1V);
  1317. P(FASTHSCALE);
  1318. P(UVSCALEV);
  1319. #undef P
  1320. }