i915_sysfs.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Ben Widawsky <ben@bwidawsk.net>
  25. *
  26. */
  27. #include <linux/device.h>
  28. #include <linux/module.h>
  29. #include <linux/stat.h>
  30. #include <linux/sysfs.h>
  31. #include "intel_drv.h"
  32. #include "i915_drv.h"
  33. #define dev_to_drm_minor(d) dev_get_drvdata((d))
  34. #ifdef CONFIG_PM
  35. static u32 calc_residency(struct drm_device *dev, const u32 reg)
  36. {
  37. struct drm_i915_private *dev_priv = dev->dev_private;
  38. u64 raw_time; /* 32b value may overflow during fixed point math */
  39. u64 units = 128ULL, div = 100000ULL, bias = 100ULL;
  40. u32 ret;
  41. if (!intel_enable_rc6(dev))
  42. return 0;
  43. intel_runtime_pm_get(dev_priv);
  44. /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
  45. if (IS_VALLEYVIEW(dev)) {
  46. u32 clk_reg, czcount_30ns;
  47. if (IS_CHERRYVIEW(dev))
  48. clk_reg = CHV_CLK_CTL1;
  49. else
  50. clk_reg = VLV_CLK_CTL2;
  51. czcount_30ns = I915_READ(clk_reg) >> CLK_CTL2_CZCOUNT_30NS_SHIFT;
  52. if (!czcount_30ns) {
  53. WARN(!czcount_30ns, "bogus CZ count value");
  54. ret = 0;
  55. goto out;
  56. }
  57. units = 0;
  58. div = 1000000ULL;
  59. if (IS_CHERRYVIEW(dev)) {
  60. /* Special case for 320Mhz */
  61. if (czcount_30ns == 1) {
  62. div = 10000000ULL;
  63. units = 3125ULL;
  64. } else {
  65. /* chv counts are one less */
  66. czcount_30ns += 1;
  67. }
  68. }
  69. if (units == 0)
  70. units = DIV_ROUND_UP_ULL(30ULL * bias,
  71. (u64)czcount_30ns);
  72. if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
  73. units <<= 8;
  74. div = div * bias;
  75. }
  76. raw_time = I915_READ(reg) * units;
  77. ret = DIV_ROUND_UP_ULL(raw_time, div);
  78. out:
  79. intel_runtime_pm_put(dev_priv);
  80. return ret;
  81. }
  82. static ssize_t
  83. show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf)
  84. {
  85. struct drm_minor *dminor = dev_to_drm_minor(kdev);
  86. return snprintf(buf, PAGE_SIZE, "%x\n", intel_enable_rc6(dminor->dev));
  87. }
  88. static ssize_t
  89. show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
  90. {
  91. struct drm_minor *dminor = dev_get_drvdata(kdev);
  92. u32 rc6_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6);
  93. return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
  94. }
  95. static ssize_t
  96. show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf)
  97. {
  98. struct drm_minor *dminor = dev_to_drm_minor(kdev);
  99. u32 rc6p_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6p);
  100. return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency);
  101. }
  102. static ssize_t
  103. show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf)
  104. {
  105. struct drm_minor *dminor = dev_to_drm_minor(kdev);
  106. u32 rc6pp_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6pp);
  107. return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency);
  108. }
  109. static ssize_t
  110. show_media_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
  111. {
  112. struct drm_minor *dminor = dev_get_drvdata(kdev);
  113. u32 rc6_residency = calc_residency(dminor->dev, VLV_GT_MEDIA_RC6);
  114. return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
  115. }
  116. static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL);
  117. static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL);
  118. static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL);
  119. static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL);
  120. static DEVICE_ATTR(media_rc6_residency_ms, S_IRUGO, show_media_rc6_ms, NULL);
  121. static struct attribute *rc6_attrs[] = {
  122. &dev_attr_rc6_enable.attr,
  123. &dev_attr_rc6_residency_ms.attr,
  124. NULL
  125. };
  126. static struct attribute_group rc6_attr_group = {
  127. .name = power_group_name,
  128. .attrs = rc6_attrs
  129. };
  130. static struct attribute *rc6p_attrs[] = {
  131. &dev_attr_rc6p_residency_ms.attr,
  132. &dev_attr_rc6pp_residency_ms.attr,
  133. NULL
  134. };
  135. static struct attribute_group rc6p_attr_group = {
  136. .name = power_group_name,
  137. .attrs = rc6p_attrs
  138. };
  139. static struct attribute *media_rc6_attrs[] = {
  140. &dev_attr_media_rc6_residency_ms.attr,
  141. NULL
  142. };
  143. static struct attribute_group media_rc6_attr_group = {
  144. .name = power_group_name,
  145. .attrs = media_rc6_attrs
  146. };
  147. #endif
  148. static int l3_access_valid(struct drm_device *dev, loff_t offset)
  149. {
  150. if (!HAS_L3_DPF(dev))
  151. return -EPERM;
  152. if (offset % 4 != 0)
  153. return -EINVAL;
  154. if (offset >= GEN7_L3LOG_SIZE)
  155. return -ENXIO;
  156. return 0;
  157. }
  158. static ssize_t
  159. i915_l3_read(struct file *filp, struct kobject *kobj,
  160. struct bin_attribute *attr, char *buf,
  161. loff_t offset, size_t count)
  162. {
  163. struct device *dev = container_of(kobj, struct device, kobj);
  164. struct drm_minor *dminor = dev_to_drm_minor(dev);
  165. struct drm_device *drm_dev = dminor->dev;
  166. struct drm_i915_private *dev_priv = drm_dev->dev_private;
  167. int slice = (int)(uintptr_t)attr->private;
  168. int ret;
  169. count = round_down(count, 4);
  170. ret = l3_access_valid(drm_dev, offset);
  171. if (ret)
  172. return ret;
  173. count = min_t(size_t, GEN7_L3LOG_SIZE - offset, count);
  174. ret = i915_mutex_lock_interruptible(drm_dev);
  175. if (ret)
  176. return ret;
  177. if (dev_priv->l3_parity.remap_info[slice])
  178. memcpy(buf,
  179. dev_priv->l3_parity.remap_info[slice] + (offset/4),
  180. count);
  181. else
  182. memset(buf, 0, count);
  183. mutex_unlock(&drm_dev->struct_mutex);
  184. return count;
  185. }
  186. static ssize_t
  187. i915_l3_write(struct file *filp, struct kobject *kobj,
  188. struct bin_attribute *attr, char *buf,
  189. loff_t offset, size_t count)
  190. {
  191. struct device *dev = container_of(kobj, struct device, kobj);
  192. struct drm_minor *dminor = dev_to_drm_minor(dev);
  193. struct drm_device *drm_dev = dminor->dev;
  194. struct drm_i915_private *dev_priv = drm_dev->dev_private;
  195. struct intel_context *ctx;
  196. u32 *temp = NULL; /* Just here to make handling failures easy */
  197. int slice = (int)(uintptr_t)attr->private;
  198. int ret;
  199. if (!HAS_HW_CONTEXTS(drm_dev))
  200. return -ENXIO;
  201. ret = l3_access_valid(drm_dev, offset);
  202. if (ret)
  203. return ret;
  204. ret = i915_mutex_lock_interruptible(drm_dev);
  205. if (ret)
  206. return ret;
  207. if (!dev_priv->l3_parity.remap_info[slice]) {
  208. temp = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL);
  209. if (!temp) {
  210. mutex_unlock(&drm_dev->struct_mutex);
  211. return -ENOMEM;
  212. }
  213. }
  214. ret = i915_gpu_idle(drm_dev);
  215. if (ret) {
  216. kfree(temp);
  217. mutex_unlock(&drm_dev->struct_mutex);
  218. return ret;
  219. }
  220. /* TODO: Ideally we really want a GPU reset here to make sure errors
  221. * aren't propagated. Since I cannot find a stable way to reset the GPU
  222. * at this point it is left as a TODO.
  223. */
  224. if (temp)
  225. dev_priv->l3_parity.remap_info[slice] = temp;
  226. memcpy(dev_priv->l3_parity.remap_info[slice] + (offset/4), buf, count);
  227. /* NB: We defer the remapping until we switch to the context */
  228. list_for_each_entry(ctx, &dev_priv->context_list, link)
  229. ctx->remap_slice |= (1<<slice);
  230. mutex_unlock(&drm_dev->struct_mutex);
  231. return count;
  232. }
  233. static struct bin_attribute dpf_attrs = {
  234. .attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)},
  235. .size = GEN7_L3LOG_SIZE,
  236. .read = i915_l3_read,
  237. .write = i915_l3_write,
  238. .mmap = NULL,
  239. .private = (void *)0
  240. };
  241. static struct bin_attribute dpf_attrs_1 = {
  242. .attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)},
  243. .size = GEN7_L3LOG_SIZE,
  244. .read = i915_l3_read,
  245. .write = i915_l3_write,
  246. .mmap = NULL,
  247. .private = (void *)1
  248. };
  249. static ssize_t gt_act_freq_mhz_show(struct device *kdev,
  250. struct device_attribute *attr, char *buf)
  251. {
  252. struct drm_minor *minor = dev_to_drm_minor(kdev);
  253. struct drm_device *dev = minor->dev;
  254. struct drm_i915_private *dev_priv = dev->dev_private;
  255. int ret;
  256. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  257. intel_runtime_pm_get(dev_priv);
  258. mutex_lock(&dev_priv->rps.hw_lock);
  259. if (IS_VALLEYVIEW(dev_priv->dev)) {
  260. u32 freq;
  261. freq = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  262. ret = intel_gpu_freq(dev_priv, (freq >> 8) & 0xff);
  263. } else {
  264. u32 rpstat = I915_READ(GEN6_RPSTAT1);
  265. if (IS_GEN9(dev_priv))
  266. ret = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
  267. else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  268. ret = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  269. else
  270. ret = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  271. ret = intel_gpu_freq(dev_priv, ret);
  272. }
  273. mutex_unlock(&dev_priv->rps.hw_lock);
  274. intel_runtime_pm_put(dev_priv);
  275. return snprintf(buf, PAGE_SIZE, "%d\n", ret);
  276. }
  277. static ssize_t gt_cur_freq_mhz_show(struct device *kdev,
  278. struct device_attribute *attr, char *buf)
  279. {
  280. struct drm_minor *minor = dev_to_drm_minor(kdev);
  281. struct drm_device *dev = minor->dev;
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. int ret;
  284. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  285. intel_runtime_pm_get(dev_priv);
  286. mutex_lock(&dev_priv->rps.hw_lock);
  287. ret = intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq);
  288. mutex_unlock(&dev_priv->rps.hw_lock);
  289. intel_runtime_pm_put(dev_priv);
  290. return snprintf(buf, PAGE_SIZE, "%d\n", ret);
  291. }
  292. static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev,
  293. struct device_attribute *attr, char *buf)
  294. {
  295. struct drm_minor *minor = dev_to_drm_minor(kdev);
  296. struct drm_device *dev = minor->dev;
  297. struct drm_i915_private *dev_priv = dev->dev_private;
  298. return snprintf(buf, PAGE_SIZE,
  299. "%d\n",
  300. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
  301. }
  302. static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
  303. {
  304. struct drm_minor *minor = dev_to_drm_minor(kdev);
  305. struct drm_device *dev = minor->dev;
  306. struct drm_i915_private *dev_priv = dev->dev_private;
  307. int ret;
  308. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  309. mutex_lock(&dev_priv->rps.hw_lock);
  310. ret = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
  311. mutex_unlock(&dev_priv->rps.hw_lock);
  312. return snprintf(buf, PAGE_SIZE, "%d\n", ret);
  313. }
  314. static ssize_t gt_max_freq_mhz_store(struct device *kdev,
  315. struct device_attribute *attr,
  316. const char *buf, size_t count)
  317. {
  318. struct drm_minor *minor = dev_to_drm_minor(kdev);
  319. struct drm_device *dev = minor->dev;
  320. struct drm_i915_private *dev_priv = dev->dev_private;
  321. u32 val;
  322. ssize_t ret;
  323. ret = kstrtou32(buf, 0, &val);
  324. if (ret)
  325. return ret;
  326. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  327. mutex_lock(&dev_priv->rps.hw_lock);
  328. val = intel_freq_opcode(dev_priv, val);
  329. if (val < dev_priv->rps.min_freq ||
  330. val > dev_priv->rps.max_freq ||
  331. val < dev_priv->rps.min_freq_softlimit) {
  332. mutex_unlock(&dev_priv->rps.hw_lock);
  333. return -EINVAL;
  334. }
  335. if (val > dev_priv->rps.rp0_freq)
  336. DRM_DEBUG("User requested overclocking to %d\n",
  337. intel_gpu_freq(dev_priv, val));
  338. dev_priv->rps.max_freq_softlimit = val;
  339. val = clamp_t(int, dev_priv->rps.cur_freq,
  340. dev_priv->rps.min_freq_softlimit,
  341. dev_priv->rps.max_freq_softlimit);
  342. /* We still need *_set_rps to process the new max_delay and
  343. * update the interrupt limits and PMINTRMSK even though
  344. * frequency request may be unchanged. */
  345. intel_set_rps(dev, val);
  346. mutex_unlock(&dev_priv->rps.hw_lock);
  347. return count;
  348. }
  349. static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
  350. {
  351. struct drm_minor *minor = dev_to_drm_minor(kdev);
  352. struct drm_device *dev = minor->dev;
  353. struct drm_i915_private *dev_priv = dev->dev_private;
  354. int ret;
  355. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  356. mutex_lock(&dev_priv->rps.hw_lock);
  357. ret = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
  358. mutex_unlock(&dev_priv->rps.hw_lock);
  359. return snprintf(buf, PAGE_SIZE, "%d\n", ret);
  360. }
  361. static ssize_t gt_min_freq_mhz_store(struct device *kdev,
  362. struct device_attribute *attr,
  363. const char *buf, size_t count)
  364. {
  365. struct drm_minor *minor = dev_to_drm_minor(kdev);
  366. struct drm_device *dev = minor->dev;
  367. struct drm_i915_private *dev_priv = dev->dev_private;
  368. u32 val;
  369. ssize_t ret;
  370. ret = kstrtou32(buf, 0, &val);
  371. if (ret)
  372. return ret;
  373. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  374. mutex_lock(&dev_priv->rps.hw_lock);
  375. val = intel_freq_opcode(dev_priv, val);
  376. if (val < dev_priv->rps.min_freq ||
  377. val > dev_priv->rps.max_freq ||
  378. val > dev_priv->rps.max_freq_softlimit) {
  379. mutex_unlock(&dev_priv->rps.hw_lock);
  380. return -EINVAL;
  381. }
  382. dev_priv->rps.min_freq_softlimit = val;
  383. val = clamp_t(int, dev_priv->rps.cur_freq,
  384. dev_priv->rps.min_freq_softlimit,
  385. dev_priv->rps.max_freq_softlimit);
  386. /* We still need *_set_rps to process the new min_delay and
  387. * update the interrupt limits and PMINTRMSK even though
  388. * frequency request may be unchanged. */
  389. intel_set_rps(dev, val);
  390. mutex_unlock(&dev_priv->rps.hw_lock);
  391. return count;
  392. }
  393. static DEVICE_ATTR(gt_act_freq_mhz, S_IRUGO, gt_act_freq_mhz_show, NULL);
  394. static DEVICE_ATTR(gt_cur_freq_mhz, S_IRUGO, gt_cur_freq_mhz_show, NULL);
  395. static DEVICE_ATTR(gt_max_freq_mhz, S_IRUGO | S_IWUSR, gt_max_freq_mhz_show, gt_max_freq_mhz_store);
  396. static DEVICE_ATTR(gt_min_freq_mhz, S_IRUGO | S_IWUSR, gt_min_freq_mhz_show, gt_min_freq_mhz_store);
  397. static DEVICE_ATTR(vlv_rpe_freq_mhz, S_IRUGO, vlv_rpe_freq_mhz_show, NULL);
  398. static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf);
  399. static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
  400. static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
  401. static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
  402. /* For now we have a static number of RP states */
  403. static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
  404. {
  405. struct drm_minor *minor = dev_to_drm_minor(kdev);
  406. struct drm_device *dev = minor->dev;
  407. struct drm_i915_private *dev_priv = dev->dev_private;
  408. u32 val;
  409. if (attr == &dev_attr_gt_RP0_freq_mhz)
  410. val = intel_gpu_freq(dev_priv, dev_priv->rps.rp0_freq);
  411. else if (attr == &dev_attr_gt_RP1_freq_mhz)
  412. val = intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq);
  413. else if (attr == &dev_attr_gt_RPn_freq_mhz)
  414. val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq);
  415. else
  416. BUG();
  417. return snprintf(buf, PAGE_SIZE, "%d\n", val);
  418. }
  419. static const struct attribute *gen6_attrs[] = {
  420. &dev_attr_gt_act_freq_mhz.attr,
  421. &dev_attr_gt_cur_freq_mhz.attr,
  422. &dev_attr_gt_max_freq_mhz.attr,
  423. &dev_attr_gt_min_freq_mhz.attr,
  424. &dev_attr_gt_RP0_freq_mhz.attr,
  425. &dev_attr_gt_RP1_freq_mhz.attr,
  426. &dev_attr_gt_RPn_freq_mhz.attr,
  427. NULL,
  428. };
  429. static const struct attribute *vlv_attrs[] = {
  430. &dev_attr_gt_act_freq_mhz.attr,
  431. &dev_attr_gt_cur_freq_mhz.attr,
  432. &dev_attr_gt_max_freq_mhz.attr,
  433. &dev_attr_gt_min_freq_mhz.attr,
  434. &dev_attr_gt_RP0_freq_mhz.attr,
  435. &dev_attr_gt_RP1_freq_mhz.attr,
  436. &dev_attr_gt_RPn_freq_mhz.attr,
  437. &dev_attr_vlv_rpe_freq_mhz.attr,
  438. NULL,
  439. };
  440. static ssize_t error_state_read(struct file *filp, struct kobject *kobj,
  441. struct bin_attribute *attr, char *buf,
  442. loff_t off, size_t count)
  443. {
  444. struct device *kdev = container_of(kobj, struct device, kobj);
  445. struct drm_minor *minor = dev_to_drm_minor(kdev);
  446. struct drm_device *dev = minor->dev;
  447. struct i915_error_state_file_priv error_priv;
  448. struct drm_i915_error_state_buf error_str;
  449. ssize_t ret_count = 0;
  450. int ret;
  451. memset(&error_priv, 0, sizeof(error_priv));
  452. ret = i915_error_state_buf_init(&error_str, to_i915(dev), count, off);
  453. if (ret)
  454. return ret;
  455. error_priv.dev = dev;
  456. i915_error_state_get(dev, &error_priv);
  457. ret = i915_error_state_to_str(&error_str, &error_priv);
  458. if (ret)
  459. goto out;
  460. ret_count = count < error_str.bytes ? count : error_str.bytes;
  461. memcpy(buf, error_str.buf, ret_count);
  462. out:
  463. i915_error_state_put(&error_priv);
  464. i915_error_state_buf_release(&error_str);
  465. return ret ?: ret_count;
  466. }
  467. static ssize_t error_state_write(struct file *file, struct kobject *kobj,
  468. struct bin_attribute *attr, char *buf,
  469. loff_t off, size_t count)
  470. {
  471. struct device *kdev = container_of(kobj, struct device, kobj);
  472. struct drm_minor *minor = dev_to_drm_minor(kdev);
  473. struct drm_device *dev = minor->dev;
  474. int ret;
  475. DRM_DEBUG_DRIVER("Resetting error state\n");
  476. ret = mutex_lock_interruptible(&dev->struct_mutex);
  477. if (ret)
  478. return ret;
  479. i915_destroy_error_state(dev);
  480. mutex_unlock(&dev->struct_mutex);
  481. return count;
  482. }
  483. static struct bin_attribute error_state_attr = {
  484. .attr.name = "error",
  485. .attr.mode = S_IRUSR | S_IWUSR,
  486. .size = 0,
  487. .read = error_state_read,
  488. .write = error_state_write,
  489. };
  490. void i915_setup_sysfs(struct drm_device *dev)
  491. {
  492. int ret;
  493. #ifdef CONFIG_PM
  494. if (HAS_RC6(dev)) {
  495. ret = sysfs_merge_group(&dev->primary->kdev->kobj,
  496. &rc6_attr_group);
  497. if (ret)
  498. DRM_ERROR("RC6 residency sysfs setup failed\n");
  499. }
  500. if (HAS_RC6p(dev)) {
  501. ret = sysfs_merge_group(&dev->primary->kdev->kobj,
  502. &rc6p_attr_group);
  503. if (ret)
  504. DRM_ERROR("RC6p residency sysfs setup failed\n");
  505. }
  506. if (IS_VALLEYVIEW(dev)) {
  507. ret = sysfs_merge_group(&dev->primary->kdev->kobj,
  508. &media_rc6_attr_group);
  509. if (ret)
  510. DRM_ERROR("Media RC6 residency sysfs setup failed\n");
  511. }
  512. #endif
  513. if (HAS_L3_DPF(dev)) {
  514. ret = device_create_bin_file(dev->primary->kdev, &dpf_attrs);
  515. if (ret)
  516. DRM_ERROR("l3 parity sysfs setup failed\n");
  517. if (NUM_L3_SLICES(dev) > 1) {
  518. ret = device_create_bin_file(dev->primary->kdev,
  519. &dpf_attrs_1);
  520. if (ret)
  521. DRM_ERROR("l3 parity slice 1 setup failed\n");
  522. }
  523. }
  524. ret = 0;
  525. if (IS_VALLEYVIEW(dev))
  526. ret = sysfs_create_files(&dev->primary->kdev->kobj, vlv_attrs);
  527. else if (INTEL_INFO(dev)->gen >= 6)
  528. ret = sysfs_create_files(&dev->primary->kdev->kobj, gen6_attrs);
  529. if (ret)
  530. DRM_ERROR("RPS sysfs setup failed\n");
  531. ret = sysfs_create_bin_file(&dev->primary->kdev->kobj,
  532. &error_state_attr);
  533. if (ret)
  534. DRM_ERROR("error_state sysfs setup failed\n");
  535. }
  536. void i915_teardown_sysfs(struct drm_device *dev)
  537. {
  538. sysfs_remove_bin_file(&dev->primary->kdev->kobj, &error_state_attr);
  539. if (IS_VALLEYVIEW(dev))
  540. sysfs_remove_files(&dev->primary->kdev->kobj, vlv_attrs);
  541. else
  542. sysfs_remove_files(&dev->primary->kdev->kobj, gen6_attrs);
  543. device_remove_bin_file(dev->primary->kdev, &dpf_attrs_1);
  544. device_remove_bin_file(dev->primary->kdev, &dpf_attrs);
  545. #ifdef CONFIG_PM
  546. sysfs_unmerge_group(&dev->primary->kdev->kobj, &rc6_attr_group);
  547. sysfs_unmerge_group(&dev->primary->kdev->kobj, &rc6p_attr_group);
  548. #endif
  549. }