i915_reg.h 276 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
  27. #define _PLANE(plane, a, b) _PIPE(plane, a, b)
  28. #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
  29. #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
  30. #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
  31. (pipe) == PIPE_B ? (b) : (c))
  32. #define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
  33. (port) == PORT_B ? (b) : (c))
  34. #define _MASKED_FIELD(mask, value) ({ \
  35. if (__builtin_constant_p(mask)) \
  36. BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
  37. if (__builtin_constant_p(value)) \
  38. BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
  39. if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
  40. BUILD_BUG_ON_MSG((value) & ~(mask), \
  41. "Incorrect value for mask"); \
  42. (mask) << 16 | (value); })
  43. #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
  44. #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
  45. /* PCI config space */
  46. #define HPLLCC 0xc0 /* 855 only */
  47. #define GC_CLOCK_CONTROL_MASK (0xf << 0)
  48. #define GC_CLOCK_133_200 (0 << 0)
  49. #define GC_CLOCK_100_200 (1 << 0)
  50. #define GC_CLOCK_100_133 (2 << 0)
  51. #define GC_CLOCK_166_250 (3 << 0)
  52. #define GCFGC2 0xda
  53. #define GCFGC 0xf0 /* 915+ only */
  54. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  55. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  56. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  57. #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
  58. #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
  59. #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
  60. #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
  61. #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
  62. #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
  63. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  64. #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
  65. #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
  66. #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
  67. #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
  68. #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
  69. #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
  70. #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
  71. #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
  72. #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
  73. #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
  74. #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
  75. #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  76. #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  77. #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
  78. #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
  79. #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
  80. #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  81. #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  82. #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
  83. #define GCDGMBUS 0xcc
  84. #define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
  85. /* Graphics reset regs */
  86. #define I915_GDRST 0xc0 /* PCI config register */
  87. #define GRDOM_FULL (0<<2)
  88. #define GRDOM_RENDER (1<<2)
  89. #define GRDOM_MEDIA (3<<2)
  90. #define GRDOM_MASK (3<<2)
  91. #define GRDOM_RESET_STATUS (1<<1)
  92. #define GRDOM_RESET_ENABLE (1<<0)
  93. #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
  94. #define ILK_GRDOM_FULL (0<<1)
  95. #define ILK_GRDOM_RENDER (1<<1)
  96. #define ILK_GRDOM_MEDIA (3<<1)
  97. #define ILK_GRDOM_MASK (3<<1)
  98. #define ILK_GRDOM_RESET_ENABLE (1<<0)
  99. #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
  100. #define GEN6_MBC_SNPCR_SHIFT 21
  101. #define GEN6_MBC_SNPCR_MASK (3<<21)
  102. #define GEN6_MBC_SNPCR_MAX (0<<21)
  103. #define GEN6_MBC_SNPCR_MED (1<<21)
  104. #define GEN6_MBC_SNPCR_LOW (2<<21)
  105. #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
  106. #define VLV_G3DCTL 0x9024
  107. #define VLV_GSCKGCTL 0x9028
  108. #define GEN6_MBCTL 0x0907c
  109. #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
  110. #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
  111. #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
  112. #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
  113. #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
  114. #define GEN6_GDRST 0x941c
  115. #define GEN6_GRDOM_FULL (1 << 0)
  116. #define GEN6_GRDOM_RENDER (1 << 1)
  117. #define GEN6_GRDOM_MEDIA (1 << 2)
  118. #define GEN6_GRDOM_BLT (1 << 3)
  119. #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
  120. #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
  121. #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
  122. #define PP_DIR_DCLV_2G 0xffffffff
  123. #define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
  124. #define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
  125. #define GEN8_R_PWR_CLK_STATE 0x20C8
  126. #define GEN8_RPCS_ENABLE (1 << 31)
  127. #define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
  128. #define GEN8_RPCS_S_CNT_SHIFT 15
  129. #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
  130. #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
  131. #define GEN8_RPCS_SS_CNT_SHIFT 8
  132. #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
  133. #define GEN8_RPCS_EU_MAX_SHIFT 4
  134. #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
  135. #define GEN8_RPCS_EU_MIN_SHIFT 0
  136. #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
  137. #define GAM_ECOCHK 0x4090
  138. #define BDW_DISABLE_HDC_INVALIDATION (1<<25)
  139. #define ECOCHK_SNB_BIT (1<<10)
  140. #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
  141. #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
  142. #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
  143. #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
  144. #define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
  145. #define ECOCHK_PPGTT_UC_HSW (0x1<<3)
  146. #define ECOCHK_PPGTT_WT_HSW (0x2<<3)
  147. #define ECOCHK_PPGTT_WB_HSW (0x3<<3)
  148. #define GAC_ECO_BITS 0x14090
  149. #define ECOBITS_SNB_BIT (1<<13)
  150. #define ECOBITS_PPGTT_CACHE64B (3<<8)
  151. #define ECOBITS_PPGTT_CACHE4B (0<<8)
  152. #define GAB_CTL 0x24000
  153. #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
  154. #define GEN7_BIOS_RESERVED 0x1082C0
  155. #define GEN7_BIOS_RESERVED_1M (0 << 5)
  156. #define GEN7_BIOS_RESERVED_256K (1 << 5)
  157. #define GEN8_BIOS_RESERVED_SHIFT 7
  158. #define GEN7_BIOS_RESERVED_MASK 0x1
  159. #define GEN8_BIOS_RESERVED_MASK 0x3
  160. /* VGA stuff */
  161. #define VGA_ST01_MDA 0x3ba
  162. #define VGA_ST01_CGA 0x3da
  163. #define VGA_MSR_WRITE 0x3c2
  164. #define VGA_MSR_READ 0x3cc
  165. #define VGA_MSR_MEM_EN (1<<1)
  166. #define VGA_MSR_CGA_MODE (1<<0)
  167. #define VGA_SR_INDEX 0x3c4
  168. #define SR01 1
  169. #define VGA_SR_DATA 0x3c5
  170. #define VGA_AR_INDEX 0x3c0
  171. #define VGA_AR_VID_EN (1<<5)
  172. #define VGA_AR_DATA_WRITE 0x3c0
  173. #define VGA_AR_DATA_READ 0x3c1
  174. #define VGA_GR_INDEX 0x3ce
  175. #define VGA_GR_DATA 0x3cf
  176. /* GR05 */
  177. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  178. #define VGA_GR_MEM_READ_MODE_PLANE 1
  179. /* GR06 */
  180. #define VGA_GR_MEM_MODE_MASK 0xc
  181. #define VGA_GR_MEM_MODE_SHIFT 2
  182. #define VGA_GR_MEM_A0000_AFFFF 0
  183. #define VGA_GR_MEM_A0000_BFFFF 1
  184. #define VGA_GR_MEM_B0000_B7FFF 2
  185. #define VGA_GR_MEM_B0000_BFFFF 3
  186. #define VGA_DACMASK 0x3c6
  187. #define VGA_DACRX 0x3c7
  188. #define VGA_DACWX 0x3c8
  189. #define VGA_DACDATA 0x3c9
  190. #define VGA_CR_INDEX_MDA 0x3b4
  191. #define VGA_CR_DATA_MDA 0x3b5
  192. #define VGA_CR_INDEX_CGA 0x3d4
  193. #define VGA_CR_DATA_CGA 0x3d5
  194. /*
  195. * Instruction field definitions used by the command parser
  196. */
  197. #define INSTR_CLIENT_SHIFT 29
  198. #define INSTR_CLIENT_MASK 0xE0000000
  199. #define INSTR_MI_CLIENT 0x0
  200. #define INSTR_BC_CLIENT 0x2
  201. #define INSTR_RC_CLIENT 0x3
  202. #define INSTR_SUBCLIENT_SHIFT 27
  203. #define INSTR_SUBCLIENT_MASK 0x18000000
  204. #define INSTR_MEDIA_SUBCLIENT 0x2
  205. #define INSTR_26_TO_24_MASK 0x7000000
  206. #define INSTR_26_TO_24_SHIFT 24
  207. /*
  208. * Memory interface instructions used by the kernel
  209. */
  210. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  211. /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
  212. #define MI_GLOBAL_GTT (1<<22)
  213. #define MI_NOOP MI_INSTR(0, 0)
  214. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  215. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  216. #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
  217. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  218. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  219. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  220. #define MI_FLUSH MI_INSTR(0x04, 0)
  221. #define MI_READ_FLUSH (1 << 0)
  222. #define MI_EXE_FLUSH (1 << 1)
  223. #define MI_NO_WRITE_FLUSH (1 << 2)
  224. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  225. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  226. #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
  227. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  228. #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
  229. #define MI_ARB_ENABLE (1<<0)
  230. #define MI_ARB_DISABLE (0<<0)
  231. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  232. #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
  233. #define MI_SUSPEND_FLUSH_EN (1<<0)
  234. #define MI_SET_APPID MI_INSTR(0x0e, 0)
  235. #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
  236. #define MI_OVERLAY_CONTINUE (0x0<<21)
  237. #define MI_OVERLAY_ON (0x1<<21)
  238. #define MI_OVERLAY_OFF (0x2<<21)
  239. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  240. #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
  241. #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
  242. #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
  243. /* IVB has funny definitions for which plane to flip. */
  244. #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
  245. #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
  246. #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
  247. #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
  248. #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
  249. #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
  250. /* SKL ones */
  251. #define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
  252. #define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
  253. #define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
  254. #define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
  255. #define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
  256. #define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
  257. #define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
  258. #define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
  259. #define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
  260. #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
  261. #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
  262. #define MI_SEMAPHORE_UPDATE (1<<21)
  263. #define MI_SEMAPHORE_COMPARE (1<<20)
  264. #define MI_SEMAPHORE_REGISTER (1<<18)
  265. #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
  266. #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
  267. #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
  268. #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
  269. #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
  270. #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
  271. #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
  272. #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
  273. #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
  274. #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
  275. #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
  276. #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
  277. #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
  278. #define MI_SEMAPHORE_SYNC_MASK (3<<16)
  279. #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
  280. #define MI_MM_SPACE_GTT (1<<8)
  281. #define MI_MM_SPACE_PHYSICAL (0<<8)
  282. #define MI_SAVE_EXT_STATE_EN (1<<3)
  283. #define MI_RESTORE_EXT_STATE_EN (1<<2)
  284. #define MI_FORCE_RESTORE (1<<1)
  285. #define MI_RESTORE_INHIBIT (1<<0)
  286. #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
  287. #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
  288. #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
  289. #define MI_SEMAPHORE_POLL (1<<15)
  290. #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
  291. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  292. #define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
  293. #define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
  294. #define MI_USE_GGTT (1 << 22) /* g4x+ */
  295. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  296. #define MI_STORE_DWORD_INDEX_SHIFT 2
  297. /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
  298. * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
  299. * simply ignores the register load under certain conditions.
  300. * - One can actually load arbitrary many arbitrary registers: Simply issue x
  301. * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
  302. */
  303. #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
  304. #define MI_LRI_FORCE_POSTED (1<<12)
  305. #define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
  306. #define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
  307. #define MI_SRM_LRM_GLOBAL_GTT (1<<22)
  308. #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
  309. #define MI_FLUSH_DW_STORE_INDEX (1<<21)
  310. #define MI_INVALIDATE_TLB (1<<18)
  311. #define MI_FLUSH_DW_OP_STOREDW (1<<14)
  312. #define MI_FLUSH_DW_OP_MASK (3<<14)
  313. #define MI_FLUSH_DW_NOTIFY (1<<8)
  314. #define MI_INVALIDATE_BSD (1<<7)
  315. #define MI_FLUSH_DW_USE_GTT (1<<2)
  316. #define MI_FLUSH_DW_USE_PPGTT (0<<2)
  317. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  318. #define MI_BATCH_NON_SECURE (1)
  319. /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
  320. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  321. #define MI_BATCH_PPGTT_HSW (1<<8)
  322. #define MI_BATCH_NON_SECURE_HSW (1<<13)
  323. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  324. #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
  325. #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
  326. #define MI_PREDICATE_SRC0 (0x2400)
  327. #define MI_PREDICATE_SRC1 (0x2408)
  328. #define MI_PREDICATE_RESULT_2 (0x2214)
  329. #define LOWER_SLICE_ENABLED (1<<0)
  330. #define LOWER_SLICE_DISABLED (0<<0)
  331. /*
  332. * 3D instructions used by the kernel
  333. */
  334. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  335. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  336. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  337. #define SC_UPDATE_SCISSOR (0x1<<1)
  338. #define SC_ENABLE_MASK (0x1<<0)
  339. #define SC_ENABLE (0x1<<0)
  340. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  341. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  342. #define SCI_YMIN_MASK (0xffff<<16)
  343. #define SCI_XMIN_MASK (0xffff<<0)
  344. #define SCI_YMAX_MASK (0xffff<<16)
  345. #define SCI_XMAX_MASK (0xffff<<0)
  346. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  347. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  348. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  349. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  350. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  351. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  352. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  353. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  354. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  355. #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
  356. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  357. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  358. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  359. #define BLT_WRITE_A (2<<20)
  360. #define BLT_WRITE_RGB (1<<20)
  361. #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
  362. #define BLT_DEPTH_8 (0<<24)
  363. #define BLT_DEPTH_16_565 (1<<24)
  364. #define BLT_DEPTH_16_1555 (2<<24)
  365. #define BLT_DEPTH_32 (3<<24)
  366. #define BLT_ROP_SRC_COPY (0xcc<<16)
  367. #define BLT_ROP_COLOR_COPY (0xf0<<16)
  368. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  369. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  370. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  371. #define ASYNC_FLIP (1<<22)
  372. #define DISPLAY_PLANE_A (0<<20)
  373. #define DISPLAY_PLANE_B (1<<20)
  374. #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
  375. #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
  376. #define PIPE_CONTROL_MMIO_WRITE (1<<23)
  377. #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
  378. #define PIPE_CONTROL_CS_STALL (1<<20)
  379. #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
  380. #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
  381. #define PIPE_CONTROL_QW_WRITE (1<<14)
  382. #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
  383. #define PIPE_CONTROL_DEPTH_STALL (1<<13)
  384. #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
  385. #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
  386. #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
  387. #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
  388. #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
  389. #define PIPE_CONTROL_NOTIFY (1<<8)
  390. #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
  391. #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
  392. #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
  393. #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
  394. #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
  395. #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
  396. #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
  397. /*
  398. * Commands used only by the command parser
  399. */
  400. #define MI_SET_PREDICATE MI_INSTR(0x01, 0)
  401. #define MI_ARB_CHECK MI_INSTR(0x05, 0)
  402. #define MI_RS_CONTROL MI_INSTR(0x06, 0)
  403. #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
  404. #define MI_PREDICATE MI_INSTR(0x0C, 0)
  405. #define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
  406. #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
  407. #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
  408. #define MI_URB_CLEAR MI_INSTR(0x19, 0)
  409. #define MI_UPDATE_GTT MI_INSTR(0x23, 0)
  410. #define MI_CLFLUSH MI_INSTR(0x27, 0)
  411. #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
  412. #define MI_REPORT_PERF_COUNT_GGTT (1<<0)
  413. #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
  414. #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
  415. #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
  416. #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
  417. #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
  418. #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
  419. #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
  420. #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
  421. #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
  422. #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
  423. #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
  424. #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
  425. #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
  426. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
  427. #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
  428. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
  429. #define GFX_OP_3DSTATE_SO_DECL_LIST \
  430. ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
  431. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
  432. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
  433. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
  434. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
  435. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
  436. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
  437. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
  438. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
  439. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
  440. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
  441. #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
  442. #define COLOR_BLT ((0x2<<29)|(0x40<<22))
  443. #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
  444. /*
  445. * Registers used only by the command parser
  446. */
  447. #define BCS_SWCTRL 0x22200
  448. #define GPGPU_THREADS_DISPATCHED 0x2290
  449. #define HS_INVOCATION_COUNT 0x2300
  450. #define DS_INVOCATION_COUNT 0x2308
  451. #define IA_VERTICES_COUNT 0x2310
  452. #define IA_PRIMITIVES_COUNT 0x2318
  453. #define VS_INVOCATION_COUNT 0x2320
  454. #define GS_INVOCATION_COUNT 0x2328
  455. #define GS_PRIMITIVES_COUNT 0x2330
  456. #define CL_INVOCATION_COUNT 0x2338
  457. #define CL_PRIMITIVES_COUNT 0x2340
  458. #define PS_INVOCATION_COUNT 0x2348
  459. #define PS_DEPTH_COUNT 0x2350
  460. /* There are the 4 64-bit counter registers, one for each stream output */
  461. #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
  462. #define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
  463. #define GEN7_3DPRIM_END_OFFSET 0x2420
  464. #define GEN7_3DPRIM_START_VERTEX 0x2430
  465. #define GEN7_3DPRIM_VERTEX_COUNT 0x2434
  466. #define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
  467. #define GEN7_3DPRIM_START_INSTANCE 0x243C
  468. #define GEN7_3DPRIM_BASE_VERTEX 0x2440
  469. #define OACONTROL 0x2360
  470. #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
  471. #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
  472. #define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
  473. _GEN7_PIPEA_DE_LOAD_SL, \
  474. _GEN7_PIPEB_DE_LOAD_SL)
  475. /*
  476. * Reset registers
  477. */
  478. #define DEBUG_RESET_I830 0x6070
  479. #define DEBUG_RESET_FULL (1<<7)
  480. #define DEBUG_RESET_RENDER (1<<8)
  481. #define DEBUG_RESET_DISPLAY (1<<9)
  482. /*
  483. * IOSF sideband
  484. */
  485. #define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
  486. #define IOSF_DEVFN_SHIFT 24
  487. #define IOSF_OPCODE_SHIFT 16
  488. #define IOSF_PORT_SHIFT 8
  489. #define IOSF_BYTE_ENABLES_SHIFT 4
  490. #define IOSF_BAR_SHIFT 1
  491. #define IOSF_SB_BUSY (1<<0)
  492. #define IOSF_PORT_BUNIT 0x3
  493. #define IOSF_PORT_PUNIT 0x4
  494. #define IOSF_PORT_NC 0x11
  495. #define IOSF_PORT_DPIO 0x12
  496. #define IOSF_PORT_DPIO_2 0x1a
  497. #define IOSF_PORT_GPIO_NC 0x13
  498. #define IOSF_PORT_CCK 0x14
  499. #define IOSF_PORT_CCU 0xA9
  500. #define IOSF_PORT_GPS_CORE 0x48
  501. #define IOSF_PORT_FLISDSI 0x1B
  502. #define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
  503. #define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
  504. /* See configdb bunit SB addr map */
  505. #define BUNIT_REG_BISOC 0x11
  506. #define PUNIT_REG_DSPFREQ 0x36
  507. #define DSPFREQSTAT_SHIFT_CHV 24
  508. #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
  509. #define DSPFREQGUAR_SHIFT_CHV 8
  510. #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
  511. #define DSPFREQSTAT_SHIFT 30
  512. #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
  513. #define DSPFREQGUAR_SHIFT 14
  514. #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
  515. #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
  516. #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
  517. #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
  518. #define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
  519. #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
  520. #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
  521. #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
  522. #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
  523. #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
  524. #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
  525. #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
  526. #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
  527. #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
  528. #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
  529. #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
  530. /* See the PUNIT HAS v0.8 for the below bits */
  531. enum punit_power_well {
  532. PUNIT_POWER_WELL_RENDER = 0,
  533. PUNIT_POWER_WELL_MEDIA = 1,
  534. PUNIT_POWER_WELL_DISP2D = 3,
  535. PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
  536. PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
  537. PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
  538. PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
  539. PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
  540. PUNIT_POWER_WELL_DPIO_RX0 = 10,
  541. PUNIT_POWER_WELL_DPIO_RX1 = 11,
  542. PUNIT_POWER_WELL_DPIO_CMN_D = 12,
  543. /* FIXME: guesswork below */
  544. PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
  545. PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
  546. PUNIT_POWER_WELL_DPIO_RX2 = 15,
  547. PUNIT_POWER_WELL_NUM,
  548. };
  549. enum skl_disp_power_wells {
  550. SKL_DISP_PW_MISC_IO,
  551. SKL_DISP_PW_DDI_A_E,
  552. SKL_DISP_PW_DDI_B,
  553. SKL_DISP_PW_DDI_C,
  554. SKL_DISP_PW_DDI_D,
  555. SKL_DISP_PW_1 = 14,
  556. SKL_DISP_PW_2,
  557. };
  558. #define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
  559. #define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
  560. #define PUNIT_REG_PWRGT_CTRL 0x60
  561. #define PUNIT_REG_PWRGT_STATUS 0x61
  562. #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
  563. #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
  564. #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
  565. #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
  566. #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
  567. #define PUNIT_REG_GPU_LFM 0xd3
  568. #define PUNIT_REG_GPU_FREQ_REQ 0xd4
  569. #define PUNIT_REG_GPU_FREQ_STS 0xd8
  570. #define GPLLENABLE (1<<4)
  571. #define GENFREQSTATUS (1<<0)
  572. #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
  573. #define PUNIT_REG_CZ_TIMESTAMP 0xce
  574. #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
  575. #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
  576. #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
  577. #define FB_GFX_FREQ_FUSE_MASK 0xff
  578. #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
  579. #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
  580. #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
  581. #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
  582. #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
  583. #define PUNIT_REG_DDR_SETUP2 0x139
  584. #define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
  585. #define FORCE_DDR_LOW_FREQ (1 << 1)
  586. #define FORCE_DDR_HIGH_FREQ (1 << 0)
  587. #define PUNIT_GPU_STATUS_REG 0xdb
  588. #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
  589. #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
  590. #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
  591. #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
  592. #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
  593. #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
  594. #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
  595. #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
  596. #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
  597. #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
  598. #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
  599. #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
  600. #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
  601. #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
  602. #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
  603. #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
  604. #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
  605. #define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
  606. #define VLV_RP_UP_EI_THRESHOLD 90
  607. #define VLV_RP_DOWN_EI_THRESHOLD 70
  608. /* vlv2 north clock has */
  609. #define CCK_FUSE_REG 0x8
  610. #define CCK_FUSE_HPLL_FREQ_MASK 0x3
  611. #define CCK_REG_DSI_PLL_FUSE 0x44
  612. #define CCK_REG_DSI_PLL_CONTROL 0x48
  613. #define DSI_PLL_VCO_EN (1 << 31)
  614. #define DSI_PLL_LDO_GATE (1 << 30)
  615. #define DSI_PLL_P1_POST_DIV_SHIFT 17
  616. #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
  617. #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
  618. #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
  619. #define DSI_PLL_MUX_MASK (3 << 9)
  620. #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
  621. #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
  622. #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
  623. #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
  624. #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
  625. #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
  626. #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
  627. #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
  628. #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
  629. #define DSI_PLL_LOCK (1 << 0)
  630. #define CCK_REG_DSI_PLL_DIVIDER 0x4c
  631. #define DSI_PLL_LFSR (1 << 31)
  632. #define DSI_PLL_FRACTION_EN (1 << 30)
  633. #define DSI_PLL_FRAC_COUNTER_SHIFT 27
  634. #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
  635. #define DSI_PLL_USYNC_CNT_SHIFT 18
  636. #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
  637. #define DSI_PLL_N1_DIV_SHIFT 16
  638. #define DSI_PLL_N1_DIV_MASK (3 << 16)
  639. #define DSI_PLL_M1_DIV_SHIFT 0
  640. #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
  641. #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
  642. #define DISPLAY_TRUNK_FORCE_ON (1 << 17)
  643. #define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
  644. #define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
  645. #define DISPLAY_FREQUENCY_STATUS_SHIFT 8
  646. #define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
  647. /**
  648. * DOC: DPIO
  649. *
  650. * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
  651. * ports. DPIO is the name given to such a display PHY. These PHYs
  652. * don't follow the standard programming model using direct MMIO
  653. * registers, and instead their registers must be accessed trough IOSF
  654. * sideband. VLV has one such PHY for driving ports B and C, and CHV
  655. * adds another PHY for driving port D. Each PHY responds to specific
  656. * IOSF-SB port.
  657. *
  658. * Each display PHY is made up of one or two channels. Each channel
  659. * houses a common lane part which contains the PLL and other common
  660. * logic. CH0 common lane also contains the IOSF-SB logic for the
  661. * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
  662. * must be running when any DPIO registers are accessed.
  663. *
  664. * In addition to having their own registers, the PHYs are also
  665. * controlled through some dedicated signals from the display
  666. * controller. These include PLL reference clock enable, PLL enable,
  667. * and CRI clock selection, for example.
  668. *
  669. * Eeach channel also has two splines (also called data lanes), and
  670. * each spline is made up of one Physical Access Coding Sub-Layer
  671. * (PCS) block and two TX lanes. So each channel has two PCS blocks
  672. * and four TX lanes. The TX lanes are used as DP lanes or TMDS
  673. * data/clock pairs depending on the output type.
  674. *
  675. * Additionally the PHY also contains an AUX lane with AUX blocks
  676. * for each channel. This is used for DP AUX communication, but
  677. * this fact isn't really relevant for the driver since AUX is
  678. * controlled from the display controller side. No DPIO registers
  679. * need to be accessed during AUX communication,
  680. *
  681. * Generally the common lane corresponds to the pipe and
  682. * the spline (PCS/TX) corresponds to the port.
  683. *
  684. * For dual channel PHY (VLV/CHV):
  685. *
  686. * pipe A == CMN/PLL/REF CH0
  687. *
  688. * pipe B == CMN/PLL/REF CH1
  689. *
  690. * port B == PCS/TX CH0
  691. *
  692. * port C == PCS/TX CH1
  693. *
  694. * This is especially important when we cross the streams
  695. * ie. drive port B with pipe B, or port C with pipe A.
  696. *
  697. * For single channel PHY (CHV):
  698. *
  699. * pipe C == CMN/PLL/REF CH0
  700. *
  701. * port D == PCS/TX CH0
  702. *
  703. * Note: digital port B is DDI0, digital port C is DDI1,
  704. * digital port D is DDI2
  705. */
  706. /*
  707. * Dual channel PHY (VLV/CHV)
  708. * ---------------------------------
  709. * | CH0 | CH1 |
  710. * | CMN/PLL/REF | CMN/PLL/REF |
  711. * |---------------|---------------| Display PHY
  712. * | PCS01 | PCS23 | PCS01 | PCS23 |
  713. * |-------|-------|-------|-------|
  714. * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
  715. * ---------------------------------
  716. * | DDI0 | DDI1 | DP/HDMI ports
  717. * ---------------------------------
  718. *
  719. * Single channel PHY (CHV)
  720. * -----------------
  721. * | CH0 |
  722. * | CMN/PLL/REF |
  723. * |---------------| Display PHY
  724. * | PCS01 | PCS23 |
  725. * |-------|-------|
  726. * |TX0|TX1|TX2|TX3|
  727. * -----------------
  728. * | DDI2 | DP/HDMI port
  729. * -----------------
  730. */
  731. #define DPIO_DEVFN 0
  732. #define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
  733. #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
  734. #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
  735. #define DPIO_SFR_BYPASS (1<<1)
  736. #define DPIO_CMNRST (1<<0)
  737. #define DPIO_PHY(pipe) ((pipe) >> 1)
  738. #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
  739. /*
  740. * Per pipe/PLL DPIO regs
  741. */
  742. #define _VLV_PLL_DW3_CH0 0x800c
  743. #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
  744. #define DPIO_POST_DIV_DAC 0
  745. #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
  746. #define DPIO_POST_DIV_LVDS1 2
  747. #define DPIO_POST_DIV_LVDS2 3
  748. #define DPIO_K_SHIFT (24) /* 4 bits */
  749. #define DPIO_P1_SHIFT (21) /* 3 bits */
  750. #define DPIO_P2_SHIFT (16) /* 5 bits */
  751. #define DPIO_N_SHIFT (12) /* 4 bits */
  752. #define DPIO_ENABLE_CALIBRATION (1<<11)
  753. #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
  754. #define DPIO_M2DIV_MASK 0xff
  755. #define _VLV_PLL_DW3_CH1 0x802c
  756. #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
  757. #define _VLV_PLL_DW5_CH0 0x8014
  758. #define DPIO_REFSEL_OVERRIDE 27
  759. #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
  760. #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
  761. #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
  762. #define DPIO_PLL_REFCLK_SEL_MASK 3
  763. #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
  764. #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
  765. #define _VLV_PLL_DW5_CH1 0x8034
  766. #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
  767. #define _VLV_PLL_DW7_CH0 0x801c
  768. #define _VLV_PLL_DW7_CH1 0x803c
  769. #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
  770. #define _VLV_PLL_DW8_CH0 0x8040
  771. #define _VLV_PLL_DW8_CH1 0x8060
  772. #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
  773. #define VLV_PLL_DW9_BCAST 0xc044
  774. #define _VLV_PLL_DW9_CH0 0x8044
  775. #define _VLV_PLL_DW9_CH1 0x8064
  776. #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
  777. #define _VLV_PLL_DW10_CH0 0x8048
  778. #define _VLV_PLL_DW10_CH1 0x8068
  779. #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
  780. #define _VLV_PLL_DW11_CH0 0x804c
  781. #define _VLV_PLL_DW11_CH1 0x806c
  782. #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
  783. /* Spec for ref block start counts at DW10 */
  784. #define VLV_REF_DW13 0x80ac
  785. #define VLV_CMN_DW0 0x8100
  786. /*
  787. * Per DDI channel DPIO regs
  788. */
  789. #define _VLV_PCS_DW0_CH0 0x8200
  790. #define _VLV_PCS_DW0_CH1 0x8400
  791. #define DPIO_PCS_TX_LANE2_RESET (1<<16)
  792. #define DPIO_PCS_TX_LANE1_RESET (1<<7)
  793. #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
  794. #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
  795. #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
  796. #define _VLV_PCS01_DW0_CH0 0x200
  797. #define _VLV_PCS23_DW0_CH0 0x400
  798. #define _VLV_PCS01_DW0_CH1 0x2600
  799. #define _VLV_PCS23_DW0_CH1 0x2800
  800. #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
  801. #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
  802. #define _VLV_PCS_DW1_CH0 0x8204
  803. #define _VLV_PCS_DW1_CH1 0x8404
  804. #define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
  805. #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
  806. #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
  807. #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
  808. #define DPIO_PCS_CLK_SOFT_RESET (1<<5)
  809. #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
  810. #define _VLV_PCS01_DW1_CH0 0x204
  811. #define _VLV_PCS23_DW1_CH0 0x404
  812. #define _VLV_PCS01_DW1_CH1 0x2604
  813. #define _VLV_PCS23_DW1_CH1 0x2804
  814. #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
  815. #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
  816. #define _VLV_PCS_DW8_CH0 0x8220
  817. #define _VLV_PCS_DW8_CH1 0x8420
  818. #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
  819. #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
  820. #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
  821. #define _VLV_PCS01_DW8_CH0 0x0220
  822. #define _VLV_PCS23_DW8_CH0 0x0420
  823. #define _VLV_PCS01_DW8_CH1 0x2620
  824. #define _VLV_PCS23_DW8_CH1 0x2820
  825. #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
  826. #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
  827. #define _VLV_PCS_DW9_CH0 0x8224
  828. #define _VLV_PCS_DW9_CH1 0x8424
  829. #define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
  830. #define DPIO_PCS_TX2MARGIN_000 (0<<13)
  831. #define DPIO_PCS_TX2MARGIN_101 (1<<13)
  832. #define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
  833. #define DPIO_PCS_TX1MARGIN_000 (0<<10)
  834. #define DPIO_PCS_TX1MARGIN_101 (1<<10)
  835. #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
  836. #define _VLV_PCS01_DW9_CH0 0x224
  837. #define _VLV_PCS23_DW9_CH0 0x424
  838. #define _VLV_PCS01_DW9_CH1 0x2624
  839. #define _VLV_PCS23_DW9_CH1 0x2824
  840. #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
  841. #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
  842. #define _CHV_PCS_DW10_CH0 0x8228
  843. #define _CHV_PCS_DW10_CH1 0x8428
  844. #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
  845. #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
  846. #define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
  847. #define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
  848. #define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
  849. #define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
  850. #define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
  851. #define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
  852. #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
  853. #define _VLV_PCS01_DW10_CH0 0x0228
  854. #define _VLV_PCS23_DW10_CH0 0x0428
  855. #define _VLV_PCS01_DW10_CH1 0x2628
  856. #define _VLV_PCS23_DW10_CH1 0x2828
  857. #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
  858. #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
  859. #define _VLV_PCS_DW11_CH0 0x822c
  860. #define _VLV_PCS_DW11_CH1 0x842c
  861. #define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
  862. #define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
  863. #define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
  864. #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
  865. #define _VLV_PCS01_DW11_CH0 0x022c
  866. #define _VLV_PCS23_DW11_CH0 0x042c
  867. #define _VLV_PCS01_DW11_CH1 0x262c
  868. #define _VLV_PCS23_DW11_CH1 0x282c
  869. #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
  870. #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
  871. #define _VLV_PCS_DW12_CH0 0x8230
  872. #define _VLV_PCS_DW12_CH1 0x8430
  873. #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
  874. #define _VLV_PCS_DW14_CH0 0x8238
  875. #define _VLV_PCS_DW14_CH1 0x8438
  876. #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
  877. #define _VLV_PCS_DW23_CH0 0x825c
  878. #define _VLV_PCS_DW23_CH1 0x845c
  879. #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
  880. #define _VLV_TX_DW2_CH0 0x8288
  881. #define _VLV_TX_DW2_CH1 0x8488
  882. #define DPIO_SWING_MARGIN000_SHIFT 16
  883. #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
  884. #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
  885. #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
  886. #define _VLV_TX_DW3_CH0 0x828c
  887. #define _VLV_TX_DW3_CH1 0x848c
  888. /* The following bit for CHV phy */
  889. #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
  890. #define DPIO_SWING_MARGIN101_SHIFT 16
  891. #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
  892. #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
  893. #define _VLV_TX_DW4_CH0 0x8290
  894. #define _VLV_TX_DW4_CH1 0x8490
  895. #define DPIO_SWING_DEEMPH9P5_SHIFT 24
  896. #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
  897. #define DPIO_SWING_DEEMPH6P0_SHIFT 16
  898. #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
  899. #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
  900. #define _VLV_TX3_DW4_CH0 0x690
  901. #define _VLV_TX3_DW4_CH1 0x2a90
  902. #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
  903. #define _VLV_TX_DW5_CH0 0x8294
  904. #define _VLV_TX_DW5_CH1 0x8494
  905. #define DPIO_TX_OCALINIT_EN (1<<31)
  906. #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
  907. #define _VLV_TX_DW11_CH0 0x82ac
  908. #define _VLV_TX_DW11_CH1 0x84ac
  909. #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
  910. #define _VLV_TX_DW14_CH0 0x82b8
  911. #define _VLV_TX_DW14_CH1 0x84b8
  912. #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
  913. /* CHV dpPhy registers */
  914. #define _CHV_PLL_DW0_CH0 0x8000
  915. #define _CHV_PLL_DW0_CH1 0x8180
  916. #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
  917. #define _CHV_PLL_DW1_CH0 0x8004
  918. #define _CHV_PLL_DW1_CH1 0x8184
  919. #define DPIO_CHV_N_DIV_SHIFT 8
  920. #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
  921. #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
  922. #define _CHV_PLL_DW2_CH0 0x8008
  923. #define _CHV_PLL_DW2_CH1 0x8188
  924. #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
  925. #define _CHV_PLL_DW3_CH0 0x800c
  926. #define _CHV_PLL_DW3_CH1 0x818c
  927. #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
  928. #define DPIO_CHV_FIRST_MOD (0 << 8)
  929. #define DPIO_CHV_SECOND_MOD (1 << 8)
  930. #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
  931. #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
  932. #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
  933. #define _CHV_PLL_DW6_CH0 0x8018
  934. #define _CHV_PLL_DW6_CH1 0x8198
  935. #define DPIO_CHV_GAIN_CTRL_SHIFT 16
  936. #define DPIO_CHV_INT_COEFF_SHIFT 8
  937. #define DPIO_CHV_PROP_COEFF_SHIFT 0
  938. #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
  939. #define _CHV_PLL_DW8_CH0 0x8020
  940. #define _CHV_PLL_DW8_CH1 0x81A0
  941. #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
  942. #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
  943. #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
  944. #define _CHV_PLL_DW9_CH0 0x8024
  945. #define _CHV_PLL_DW9_CH1 0x81A4
  946. #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
  947. #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
  948. #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
  949. #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
  950. #define _CHV_CMN_DW5_CH0 0x8114
  951. #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
  952. #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
  953. #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
  954. #define CHV_BUFRIGHTENA1_MASK (3 << 20)
  955. #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
  956. #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
  957. #define CHV_BUFLEFTENA1_FORCE (3 << 22)
  958. #define CHV_BUFLEFTENA1_MASK (3 << 22)
  959. #define _CHV_CMN_DW13_CH0 0x8134
  960. #define _CHV_CMN_DW0_CH1 0x8080
  961. #define DPIO_CHV_S1_DIV_SHIFT 21
  962. #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
  963. #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
  964. #define DPIO_CHV_K_DIV_SHIFT 4
  965. #define DPIO_PLL_FREQLOCK (1 << 1)
  966. #define DPIO_PLL_LOCK (1 << 0)
  967. #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
  968. #define _CHV_CMN_DW14_CH0 0x8138
  969. #define _CHV_CMN_DW1_CH1 0x8084
  970. #define DPIO_AFC_RECAL (1 << 14)
  971. #define DPIO_DCLKP_EN (1 << 13)
  972. #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
  973. #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
  974. #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
  975. #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
  976. #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
  977. #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
  978. #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
  979. #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
  980. #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
  981. #define _CHV_CMN_DW19_CH0 0x814c
  982. #define _CHV_CMN_DW6_CH1 0x8098
  983. #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
  984. #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
  985. #define CHV_CMN_DW30 0x8178
  986. #define DPIO_LRC_BYPASS (1 << 3)
  987. #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
  988. (lane) * 0x200 + (offset))
  989. #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
  990. #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
  991. #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
  992. #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
  993. #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
  994. #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
  995. #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
  996. #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
  997. #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
  998. #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
  999. #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
  1000. #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
  1001. #define DPIO_FRC_LATENCY_SHFIT 8
  1002. #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
  1003. #define DPIO_UPAR_SHIFT 30
  1004. /*
  1005. * Fence registers
  1006. */
  1007. #define FENCE_REG_830_0 0x2000
  1008. #define FENCE_REG_945_8 0x3000
  1009. #define I830_FENCE_START_MASK 0x07f80000
  1010. #define I830_FENCE_TILING_Y_SHIFT 12
  1011. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  1012. #define I830_FENCE_PITCH_SHIFT 4
  1013. #define I830_FENCE_REG_VALID (1<<0)
  1014. #define I915_FENCE_MAX_PITCH_VAL 4
  1015. #define I830_FENCE_MAX_PITCH_VAL 6
  1016. #define I830_FENCE_MAX_SIZE_VAL (1<<8)
  1017. #define I915_FENCE_START_MASK 0x0ff00000
  1018. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  1019. #define FENCE_REG_965_0 0x03000
  1020. #define I965_FENCE_PITCH_SHIFT 2
  1021. #define I965_FENCE_TILING_Y_SHIFT 1
  1022. #define I965_FENCE_REG_VALID (1<<0)
  1023. #define I965_FENCE_MAX_PITCH_VAL 0x0400
  1024. #define FENCE_REG_SANDYBRIDGE_0 0x100000
  1025. #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
  1026. #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
  1027. /* control register for cpu gtt access */
  1028. #define TILECTL 0x101000
  1029. #define TILECTL_SWZCTL (1 << 0)
  1030. #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
  1031. #define TILECTL_BACKSNOOP_DIS (1 << 3)
  1032. /*
  1033. * Instruction and interrupt control regs
  1034. */
  1035. #define PGTBL_CTL 0x02020
  1036. #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
  1037. #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
  1038. #define PGTBL_ER 0x02024
  1039. #define PRB0_BASE (0x2030-0x30)
  1040. #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
  1041. #define PRB2_BASE (0x2050-0x30) /* gen3 */
  1042. #define SRB0_BASE (0x2100-0x30) /* gen2 */
  1043. #define SRB1_BASE (0x2110-0x30) /* gen2 */
  1044. #define SRB2_BASE (0x2120-0x30) /* 830 */
  1045. #define SRB3_BASE (0x2130-0x30) /* 830 */
  1046. #define RENDER_RING_BASE 0x02000
  1047. #define BSD_RING_BASE 0x04000
  1048. #define GEN6_BSD_RING_BASE 0x12000
  1049. #define GEN8_BSD2_RING_BASE 0x1c000
  1050. #define VEBOX_RING_BASE 0x1a000
  1051. #define BLT_RING_BASE 0x22000
  1052. #define RING_TAIL(base) ((base)+0x30)
  1053. #define RING_HEAD(base) ((base)+0x34)
  1054. #define RING_START(base) ((base)+0x38)
  1055. #define RING_CTL(base) ((base)+0x3c)
  1056. #define RING_SYNC_0(base) ((base)+0x40)
  1057. #define RING_SYNC_1(base) ((base)+0x44)
  1058. #define RING_SYNC_2(base) ((base)+0x48)
  1059. #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
  1060. #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
  1061. #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
  1062. #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
  1063. #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
  1064. #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
  1065. #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
  1066. #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
  1067. #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
  1068. #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
  1069. #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
  1070. #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
  1071. #define GEN6_NOSYNC 0
  1072. #define RING_PSMI_CTL(base) ((base)+0x50)
  1073. #define RING_MAX_IDLE(base) ((base)+0x54)
  1074. #define RING_HWS_PGA(base) ((base)+0x80)
  1075. #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
  1076. #define GEN7_WR_WATERMARK 0x4028
  1077. #define GEN7_GFX_PRIO_CTRL 0x402C
  1078. #define ARB_MODE 0x4030
  1079. #define ARB_MODE_SWIZZLE_SNB (1<<4)
  1080. #define ARB_MODE_SWIZZLE_IVB (1<<5)
  1081. #define GEN7_GFX_PEND_TLB0 0x4034
  1082. #define GEN7_GFX_PEND_TLB1 0x4038
  1083. /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
  1084. #define GEN7_LRA_LIMITS_BASE 0x403C
  1085. #define GEN7_LRA_LIMITS_REG_NUM 13
  1086. #define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
  1087. #define GEN7_GFX_MAX_REQ_COUNT 0x4074
  1088. #define GAMTARBMODE 0x04a08
  1089. #define ARB_MODE_BWGTLB_DISABLE (1<<9)
  1090. #define ARB_MODE_SWIZZLE_BDW (1<<1)
  1091. #define RENDER_HWS_PGA_GEN7 (0x04080)
  1092. #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
  1093. #define RING_FAULT_GTTSEL_MASK (1<<11)
  1094. #define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
  1095. #define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
  1096. #define RING_FAULT_VALID (1<<0)
  1097. #define DONE_REG 0x40b0
  1098. #define GEN8_PRIVATE_PAT 0x40e0
  1099. #define BSD_HWS_PGA_GEN7 (0x04180)
  1100. #define BLT_HWS_PGA_GEN7 (0x04280)
  1101. #define VEBOX_HWS_PGA_GEN7 (0x04380)
  1102. #define RING_ACTHD(base) ((base)+0x74)
  1103. #define RING_ACTHD_UDW(base) ((base)+0x5c)
  1104. #define RING_NOPID(base) ((base)+0x94)
  1105. #define RING_IMR(base) ((base)+0xa8)
  1106. #define RING_HWSTAM(base) ((base)+0x98)
  1107. #define RING_TIMESTAMP(base) ((base)+0x358)
  1108. #define TAIL_ADDR 0x001FFFF8
  1109. #define HEAD_WRAP_COUNT 0xFFE00000
  1110. #define HEAD_WRAP_ONE 0x00200000
  1111. #define HEAD_ADDR 0x001FFFFC
  1112. #define RING_NR_PAGES 0x001FF000
  1113. #define RING_REPORT_MASK 0x00000006
  1114. #define RING_REPORT_64K 0x00000002
  1115. #define RING_REPORT_128K 0x00000004
  1116. #define RING_NO_REPORT 0x00000000
  1117. #define RING_VALID_MASK 0x00000001
  1118. #define RING_VALID 0x00000001
  1119. #define RING_INVALID 0x00000000
  1120. #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
  1121. #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
  1122. #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
  1123. #define GEN7_TLB_RD_ADDR 0x4700
  1124. #if 0
  1125. #define PRB0_TAIL 0x02030
  1126. #define PRB0_HEAD 0x02034
  1127. #define PRB0_START 0x02038
  1128. #define PRB0_CTL 0x0203c
  1129. #define PRB1_TAIL 0x02040 /* 915+ only */
  1130. #define PRB1_HEAD 0x02044 /* 915+ only */
  1131. #define PRB1_START 0x02048 /* 915+ only */
  1132. #define PRB1_CTL 0x0204c /* 915+ only */
  1133. #endif
  1134. #define IPEIR_I965 0x02064
  1135. #define IPEHR_I965 0x02068
  1136. #define INSTDONE_I965 0x0206c
  1137. #define GEN7_INSTDONE_1 0x0206c
  1138. #define GEN7_SC_INSTDONE 0x07100
  1139. #define GEN7_SAMPLER_INSTDONE 0x0e160
  1140. #define GEN7_ROW_INSTDONE 0x0e164
  1141. #define I915_NUM_INSTDONE_REG 4
  1142. #define RING_IPEIR(base) ((base)+0x64)
  1143. #define RING_IPEHR(base) ((base)+0x68)
  1144. #define RING_INSTDONE(base) ((base)+0x6c)
  1145. #define RING_INSTPS(base) ((base)+0x70)
  1146. #define RING_DMA_FADD(base) ((base)+0x78)
  1147. #define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
  1148. #define RING_INSTPM(base) ((base)+0xc0)
  1149. #define RING_MI_MODE(base) ((base)+0x9c)
  1150. #define INSTPS 0x02070 /* 965+ only */
  1151. #define INSTDONE1 0x0207c /* 965+ only */
  1152. #define ACTHD_I965 0x02074
  1153. #define HWS_PGA 0x02080
  1154. #define HWS_ADDRESS_MASK 0xfffff000
  1155. #define HWS_START_ADDRESS_SHIFT 4
  1156. #define PWRCTXA 0x2088 /* 965GM+ only */
  1157. #define PWRCTX_EN (1<<0)
  1158. #define IPEIR 0x02088
  1159. #define IPEHR 0x0208c
  1160. #define INSTDONE 0x02090
  1161. #define NOPID 0x02094
  1162. #define HWSTAM 0x02098
  1163. #define DMA_FADD_I8XX 0x020d0
  1164. #define RING_BBSTATE(base) ((base)+0x110)
  1165. #define RING_BBADDR(base) ((base)+0x140)
  1166. #define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
  1167. #define ERROR_GEN6 0x040a0
  1168. #define GEN7_ERR_INT 0x44040
  1169. #define ERR_INT_POISON (1<<31)
  1170. #define ERR_INT_MMIO_UNCLAIMED (1<<13)
  1171. #define ERR_INT_PIPE_CRC_DONE_C (1<<8)
  1172. #define ERR_INT_FIFO_UNDERRUN_C (1<<6)
  1173. #define ERR_INT_PIPE_CRC_DONE_B (1<<5)
  1174. #define ERR_INT_FIFO_UNDERRUN_B (1<<3)
  1175. #define ERR_INT_PIPE_CRC_DONE_A (1<<2)
  1176. #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
  1177. #define ERR_INT_FIFO_UNDERRUN_A (1<<0)
  1178. #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
  1179. #define GEN8_FAULT_TLB_DATA0 0x04b10
  1180. #define GEN8_FAULT_TLB_DATA1 0x04b14
  1181. #define FPGA_DBG 0x42300
  1182. #define FPGA_DBG_RM_NOCLAIM (1<<31)
  1183. #define DERRMR 0x44050
  1184. /* Note that HBLANK events are reserved on bdw+ */
  1185. #define DERRMR_PIPEA_SCANLINE (1<<0)
  1186. #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
  1187. #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
  1188. #define DERRMR_PIPEA_VBLANK (1<<3)
  1189. #define DERRMR_PIPEA_HBLANK (1<<5)
  1190. #define DERRMR_PIPEB_SCANLINE (1<<8)
  1191. #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
  1192. #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
  1193. #define DERRMR_PIPEB_VBLANK (1<<11)
  1194. #define DERRMR_PIPEB_HBLANK (1<<13)
  1195. /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
  1196. #define DERRMR_PIPEC_SCANLINE (1<<14)
  1197. #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
  1198. #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
  1199. #define DERRMR_PIPEC_VBLANK (1<<21)
  1200. #define DERRMR_PIPEC_HBLANK (1<<22)
  1201. /* GM45+ chicken bits -- debug workaround bits that may be required
  1202. * for various sorts of correct behavior. The top 16 bits of each are
  1203. * the enables for writing to the corresponding low bit.
  1204. */
  1205. #define _3D_CHICKEN 0x02084
  1206. #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
  1207. #define _3D_CHICKEN2 0x0208c
  1208. /* Disables pipelining of read flushes past the SF-WIZ interface.
  1209. * Required on all Ironlake steppings according to the B-Spec, but the
  1210. * particular danger of not doing so is not specified.
  1211. */
  1212. # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
  1213. #define _3D_CHICKEN3 0x02090
  1214. #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
  1215. #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
  1216. #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
  1217. #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
  1218. #define MI_MODE 0x0209c
  1219. # define VS_TIMER_DISPATCH (1 << 6)
  1220. # define MI_FLUSH_ENABLE (1 << 12)
  1221. # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
  1222. # define MODE_IDLE (1 << 9)
  1223. # define STOP_RING (1 << 8)
  1224. #define GEN6_GT_MODE 0x20d0
  1225. #define GEN7_GT_MODE 0x7008
  1226. #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
  1227. #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
  1228. #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
  1229. #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
  1230. #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
  1231. #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
  1232. #define GEN9_IZ_HASHING_MASK(slice) (0x3 << (slice * 2))
  1233. #define GEN9_IZ_HASHING(slice, val) ((val) << (slice * 2))
  1234. #define GFX_MODE 0x02520
  1235. #define GFX_MODE_GEN7 0x0229c
  1236. #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
  1237. #define GFX_RUN_LIST_ENABLE (1<<15)
  1238. #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
  1239. #define GFX_SURFACE_FAULT_ENABLE (1<<12)
  1240. #define GFX_REPLAY_MODE (1<<11)
  1241. #define GFX_PSMI_GRANULARITY (1<<10)
  1242. #define GFX_PPGTT_ENABLE (1<<9)
  1243. #define VLV_DISPLAY_BASE 0x180000
  1244. #define VLV_MIPI_BASE VLV_DISPLAY_BASE
  1245. #define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
  1246. #define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
  1247. #define SCPD0 0x0209c /* 915+ only */
  1248. #define IER 0x020a0
  1249. #define IIR 0x020a4
  1250. #define IMR 0x020a8
  1251. #define ISR 0x020ac
  1252. #define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
  1253. #define GINT_DIS (1<<22)
  1254. #define GCFG_DIS (1<<8)
  1255. #define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
  1256. #define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
  1257. #define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
  1258. #define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
  1259. #define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
  1260. #define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
  1261. #define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
  1262. #define VLV_PCBR_ADDR_SHIFT 12
  1263. #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
  1264. #define EIR 0x020b0
  1265. #define EMR 0x020b4
  1266. #define ESR 0x020b8
  1267. #define GM45_ERROR_PAGE_TABLE (1<<5)
  1268. #define GM45_ERROR_MEM_PRIV (1<<4)
  1269. #define I915_ERROR_PAGE_TABLE (1<<4)
  1270. #define GM45_ERROR_CP_PRIV (1<<3)
  1271. #define I915_ERROR_MEMORY_REFRESH (1<<1)
  1272. #define I915_ERROR_INSTRUCTION (1<<0)
  1273. #define INSTPM 0x020c0
  1274. #define INSTPM_SELF_EN (1<<12) /* 915GM only */
  1275. #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
  1276. will not assert AGPBUSY# and will only
  1277. be delivered when out of C3. */
  1278. #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
  1279. #define INSTPM_TLB_INVALIDATE (1<<9)
  1280. #define INSTPM_SYNC_FLUSH (1<<5)
  1281. #define ACTHD 0x020c8
  1282. #define MEM_MODE 0x020cc
  1283. #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
  1284. #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
  1285. #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
  1286. #define FW_BLC 0x020d8
  1287. #define FW_BLC2 0x020dc
  1288. #define FW_BLC_SELF 0x020e0 /* 915+ only */
  1289. #define FW_BLC_SELF_EN_MASK (1<<31)
  1290. #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
  1291. #define FW_BLC_SELF_EN (1<<15) /* 945 only */
  1292. #define MM_BURST_LENGTH 0x00700000
  1293. #define MM_FIFO_WATERMARK 0x0001F000
  1294. #define LM_BURST_LENGTH 0x00000700
  1295. #define LM_FIFO_WATERMARK 0x0000001F
  1296. #define MI_ARB_STATE 0x020e4 /* 915+ only */
  1297. /* Make render/texture TLB fetches lower priorty than associated data
  1298. * fetches. This is not turned on by default
  1299. */
  1300. #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
  1301. /* Isoch request wait on GTT enable (Display A/B/C streams).
  1302. * Make isoch requests stall on the TLB update. May cause
  1303. * display underruns (test mode only)
  1304. */
  1305. #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
  1306. /* Block grant count for isoch requests when block count is
  1307. * set to a finite value.
  1308. */
  1309. #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
  1310. #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
  1311. #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
  1312. #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
  1313. #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
  1314. /* Enable render writes to complete in C2/C3/C4 power states.
  1315. * If this isn't enabled, render writes are prevented in low
  1316. * power states. That seems bad to me.
  1317. */
  1318. #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
  1319. /* This acknowledges an async flip immediately instead
  1320. * of waiting for 2TLB fetches.
  1321. */
  1322. #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
  1323. /* Enables non-sequential data reads through arbiter
  1324. */
  1325. #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
  1326. /* Disable FSB snooping of cacheable write cycles from binner/render
  1327. * command stream
  1328. */
  1329. #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
  1330. /* Arbiter time slice for non-isoch streams */
  1331. #define MI_ARB_TIME_SLICE_MASK (7 << 5)
  1332. #define MI_ARB_TIME_SLICE_1 (0 << 5)
  1333. #define MI_ARB_TIME_SLICE_2 (1 << 5)
  1334. #define MI_ARB_TIME_SLICE_4 (2 << 5)
  1335. #define MI_ARB_TIME_SLICE_6 (3 << 5)
  1336. #define MI_ARB_TIME_SLICE_8 (4 << 5)
  1337. #define MI_ARB_TIME_SLICE_10 (5 << 5)
  1338. #define MI_ARB_TIME_SLICE_14 (6 << 5)
  1339. #define MI_ARB_TIME_SLICE_16 (7 << 5)
  1340. /* Low priority grace period page size */
  1341. #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
  1342. #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
  1343. /* Disable display A/B trickle feed */
  1344. #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
  1345. /* Set display plane priority */
  1346. #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
  1347. #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
  1348. #define MI_STATE 0x020e4 /* gen2 only */
  1349. #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
  1350. #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
  1351. #define CACHE_MODE_0 0x02120 /* 915+ only */
  1352. #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
  1353. #define CM0_IZ_OPT_DISABLE (1<<6)
  1354. #define CM0_ZR_OPT_DISABLE (1<<5)
  1355. #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
  1356. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  1357. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  1358. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  1359. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  1360. #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
  1361. #define GFX_FLSH_CNTL_GEN6 0x101008
  1362. #define GFX_FLSH_CNTL_EN (1<<0)
  1363. #define ECOSKPD 0x021d0
  1364. #define ECO_GATING_CX_ONLY (1<<3)
  1365. #define ECO_FLIP_DONE (1<<0)
  1366. #define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
  1367. #define RC_OP_FLUSH_ENABLE (1<<0)
  1368. #define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
  1369. #define CACHE_MODE_1 0x7004 /* IVB+ */
  1370. #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
  1371. #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
  1372. #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
  1373. #define GEN6_BLITTER_ECOSKPD 0x221d0
  1374. #define GEN6_BLITTER_LOCK_SHIFT 16
  1375. #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
  1376. #define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
  1377. #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
  1378. #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
  1379. #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
  1380. /* Fuse readout registers for GT */
  1381. #define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
  1382. #define CHV_FGT_DISABLE_SS0 (1 << 10)
  1383. #define CHV_FGT_DISABLE_SS1 (1 << 11)
  1384. #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
  1385. #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
  1386. #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
  1387. #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
  1388. #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
  1389. #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
  1390. #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
  1391. #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
  1392. #define GEN8_FUSE2 0x9120
  1393. #define GEN8_F2_S_ENA_SHIFT 25
  1394. #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
  1395. #define GEN9_F2_SS_DIS_SHIFT 20
  1396. #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
  1397. #define GEN8_EU_DISABLE0 0x9134
  1398. #define GEN8_EU_DISABLE1 0x9138
  1399. #define GEN8_EU_DISABLE2 0x913c
  1400. #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
  1401. #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
  1402. #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
  1403. #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
  1404. #define GEN6_BSD_GO_INDICATOR (1 << 4)
  1405. /* On modern GEN architectures interrupt control consists of two sets
  1406. * of registers. The first set pertains to the ring generating the
  1407. * interrupt. The second control is for the functional block generating the
  1408. * interrupt. These are PM, GT, DE, etc.
  1409. *
  1410. * Luckily *knocks on wood* all the ring interrupt bits match up with the
  1411. * GT interrupt bits, so we don't need to duplicate the defines.
  1412. *
  1413. * These defines should cover us well from SNB->HSW with minor exceptions
  1414. * it can also work on ILK.
  1415. */
  1416. #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
  1417. #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
  1418. #define GT_BLT_USER_INTERRUPT (1 << 22)
  1419. #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
  1420. #define GT_BSD_USER_INTERRUPT (1 << 12)
  1421. #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
  1422. #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
  1423. #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
  1424. #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
  1425. #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
  1426. #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
  1427. #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
  1428. #define GT_RENDER_USER_INTERRUPT (1 << 0)
  1429. #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
  1430. #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
  1431. #define GT_PARITY_ERROR(dev) \
  1432. (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
  1433. (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
  1434. /* These are all the "old" interrupts */
  1435. #define ILK_BSD_USER_INTERRUPT (1<<5)
  1436. #define I915_PM_INTERRUPT (1<<31)
  1437. #define I915_ISP_INTERRUPT (1<<22)
  1438. #define I915_LPE_PIPE_B_INTERRUPT (1<<21)
  1439. #define I915_LPE_PIPE_A_INTERRUPT (1<<20)
  1440. #define I915_MIPIC_INTERRUPT (1<<19)
  1441. #define I915_MIPIA_INTERRUPT (1<<18)
  1442. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  1443. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  1444. #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
  1445. #define I915_MASTER_ERROR_INTERRUPT (1<<15)
  1446. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  1447. #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
  1448. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
  1449. #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
  1450. #define I915_HWB_OOM_INTERRUPT (1<<13)
  1451. #define I915_LPE_PIPE_C_INTERRUPT (1<<12)
  1452. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  1453. #define I915_MISC_INTERRUPT (1<<11)
  1454. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  1455. #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
  1456. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  1457. #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
  1458. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  1459. #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
  1460. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  1461. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  1462. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  1463. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  1464. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  1465. #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
  1466. #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
  1467. #define I915_DEBUG_INTERRUPT (1<<2)
  1468. #define I915_WINVALID_INTERRUPT (1<<1)
  1469. #define I915_USER_INTERRUPT (1<<1)
  1470. #define I915_ASLE_INTERRUPT (1<<0)
  1471. #define I915_BSD_USER_INTERRUPT (1<<25)
  1472. #define GEN6_BSD_RNCID 0x12198
  1473. #define GEN7_FF_THREAD_MODE 0x20a0
  1474. #define GEN7_FF_SCHED_MASK 0x0077070
  1475. #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
  1476. #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
  1477. #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
  1478. #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
  1479. #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
  1480. #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
  1481. #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
  1482. #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
  1483. #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
  1484. #define GEN7_FF_VS_SCHED_HW (0x0<<12)
  1485. #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
  1486. #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
  1487. #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
  1488. #define GEN7_FF_DS_SCHED_HW (0x0<<4)
  1489. /*
  1490. * Framebuffer compression (915+ only)
  1491. */
  1492. #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
  1493. #define FBC_LL_BASE 0x03204 /* 4k page aligned */
  1494. #define FBC_CONTROL 0x03208
  1495. #define FBC_CTL_EN (1<<31)
  1496. #define FBC_CTL_PERIODIC (1<<30)
  1497. #define FBC_CTL_INTERVAL_SHIFT (16)
  1498. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  1499. #define FBC_CTL_C3_IDLE (1<<13)
  1500. #define FBC_CTL_STRIDE_SHIFT (5)
  1501. #define FBC_CTL_FENCENO_SHIFT (0)
  1502. #define FBC_COMMAND 0x0320c
  1503. #define FBC_CMD_COMPRESS (1<<0)
  1504. #define FBC_STATUS 0x03210
  1505. #define FBC_STAT_COMPRESSING (1<<31)
  1506. #define FBC_STAT_COMPRESSED (1<<30)
  1507. #define FBC_STAT_MODIFIED (1<<29)
  1508. #define FBC_STAT_CURRENT_LINE_SHIFT (0)
  1509. #define FBC_CONTROL2 0x03214
  1510. #define FBC_CTL_FENCE_DBL (0<<4)
  1511. #define FBC_CTL_IDLE_IMM (0<<2)
  1512. #define FBC_CTL_IDLE_FULL (1<<2)
  1513. #define FBC_CTL_IDLE_LINE (2<<2)
  1514. #define FBC_CTL_IDLE_DEBUG (3<<2)
  1515. #define FBC_CTL_CPU_FENCE (1<<1)
  1516. #define FBC_CTL_PLANE(plane) ((plane)<<0)
  1517. #define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
  1518. #define FBC_TAG 0x03300
  1519. #define FBC_LL_SIZE (1536)
  1520. /* Framebuffer compression for GM45+ */
  1521. #define DPFC_CB_BASE 0x3200
  1522. #define DPFC_CONTROL 0x3208
  1523. #define DPFC_CTL_EN (1<<31)
  1524. #define DPFC_CTL_PLANE(plane) ((plane)<<30)
  1525. #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
  1526. #define DPFC_CTL_FENCE_EN (1<<29)
  1527. #define IVB_DPFC_CTL_FENCE_EN (1<<28)
  1528. #define DPFC_CTL_PERSISTENT_MODE (1<<25)
  1529. #define DPFC_SR_EN (1<<10)
  1530. #define DPFC_CTL_LIMIT_1X (0<<6)
  1531. #define DPFC_CTL_LIMIT_2X (1<<6)
  1532. #define DPFC_CTL_LIMIT_4X (2<<6)
  1533. #define DPFC_RECOMP_CTL 0x320c
  1534. #define DPFC_RECOMP_STALL_EN (1<<27)
  1535. #define DPFC_RECOMP_STALL_WM_SHIFT (16)
  1536. #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
  1537. #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
  1538. #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
  1539. #define DPFC_STATUS 0x3210
  1540. #define DPFC_INVAL_SEG_SHIFT (16)
  1541. #define DPFC_INVAL_SEG_MASK (0x07ff0000)
  1542. #define DPFC_COMP_SEG_SHIFT (0)
  1543. #define DPFC_COMP_SEG_MASK (0x000003ff)
  1544. #define DPFC_STATUS2 0x3214
  1545. #define DPFC_FENCE_YOFF 0x3218
  1546. #define DPFC_CHICKEN 0x3224
  1547. #define DPFC_HT_MODIFY (1<<31)
  1548. /* Framebuffer compression for Ironlake */
  1549. #define ILK_DPFC_CB_BASE 0x43200
  1550. #define ILK_DPFC_CONTROL 0x43208
  1551. #define FBC_CTL_FALSE_COLOR (1<<10)
  1552. /* The bit 28-8 is reserved */
  1553. #define DPFC_RESERVED (0x1FFFFF00)
  1554. #define ILK_DPFC_RECOMP_CTL 0x4320c
  1555. #define ILK_DPFC_STATUS 0x43210
  1556. #define ILK_DPFC_FENCE_YOFF 0x43218
  1557. #define ILK_DPFC_CHICKEN 0x43224
  1558. #define ILK_FBC_RT_BASE 0x2128
  1559. #define ILK_FBC_RT_VALID (1<<0)
  1560. #define SNB_FBC_FRONT_BUFFER (1<<1)
  1561. #define ILK_DISPLAY_CHICKEN1 0x42000
  1562. #define ILK_FBCQ_DIS (1<<22)
  1563. #define ILK_PABSTRETCH_DIS (1<<21)
  1564. /*
  1565. * Framebuffer compression for Sandybridge
  1566. *
  1567. * The following two registers are of type GTTMMADR
  1568. */
  1569. #define SNB_DPFC_CTL_SA 0x100100
  1570. #define SNB_CPU_FENCE_ENABLE (1<<29)
  1571. #define DPFC_CPU_FENCE_OFFSET 0x100104
  1572. /* Framebuffer compression for Ivybridge */
  1573. #define IVB_FBC_RT_BASE 0x7020
  1574. #define IPS_CTL 0x43408
  1575. #define IPS_ENABLE (1 << 31)
  1576. #define MSG_FBC_REND_STATE 0x50380
  1577. #define FBC_REND_NUKE (1<<2)
  1578. #define FBC_REND_CACHE_CLEAN (1<<1)
  1579. /*
  1580. * GPIO regs
  1581. */
  1582. #define GPIOA 0x5010
  1583. #define GPIOB 0x5014
  1584. #define GPIOC 0x5018
  1585. #define GPIOD 0x501c
  1586. #define GPIOE 0x5020
  1587. #define GPIOF 0x5024
  1588. #define GPIOG 0x5028
  1589. #define GPIOH 0x502c
  1590. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  1591. # define GPIO_CLOCK_DIR_IN (0 << 1)
  1592. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  1593. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  1594. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  1595. # define GPIO_CLOCK_VAL_IN (1 << 4)
  1596. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  1597. # define GPIO_DATA_DIR_MASK (1 << 8)
  1598. # define GPIO_DATA_DIR_IN (0 << 9)
  1599. # define GPIO_DATA_DIR_OUT (1 << 9)
  1600. # define GPIO_DATA_VAL_MASK (1 << 10)
  1601. # define GPIO_DATA_VAL_OUT (1 << 11)
  1602. # define GPIO_DATA_VAL_IN (1 << 12)
  1603. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  1604. #define GMBUS0 0x5100 /* clock/port select */
  1605. #define GMBUS_RATE_100KHZ (0<<8)
  1606. #define GMBUS_RATE_50KHZ (1<<8)
  1607. #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
  1608. #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
  1609. #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
  1610. #define GMBUS_PORT_DISABLED 0
  1611. #define GMBUS_PORT_SSC 1
  1612. #define GMBUS_PORT_VGADDC 2
  1613. #define GMBUS_PORT_PANEL 3
  1614. #define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
  1615. #define GMBUS_PORT_DPC 4 /* HDMIC */
  1616. #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
  1617. #define GMBUS_PORT_DPD 6 /* HDMID */
  1618. #define GMBUS_PORT_RESERVED 7 /* 7 reserved */
  1619. #define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
  1620. #define GMBUS1 0x5104 /* command/status */
  1621. #define GMBUS_SW_CLR_INT (1<<31)
  1622. #define GMBUS_SW_RDY (1<<30)
  1623. #define GMBUS_ENT (1<<29) /* enable timeout */
  1624. #define GMBUS_CYCLE_NONE (0<<25)
  1625. #define GMBUS_CYCLE_WAIT (1<<25)
  1626. #define GMBUS_CYCLE_INDEX (2<<25)
  1627. #define GMBUS_CYCLE_STOP (4<<25)
  1628. #define GMBUS_BYTE_COUNT_SHIFT 16
  1629. #define GMBUS_BYTE_COUNT_MAX 256U
  1630. #define GMBUS_SLAVE_INDEX_SHIFT 8
  1631. #define GMBUS_SLAVE_ADDR_SHIFT 1
  1632. #define GMBUS_SLAVE_READ (1<<0)
  1633. #define GMBUS_SLAVE_WRITE (0<<0)
  1634. #define GMBUS2 0x5108 /* status */
  1635. #define GMBUS_INUSE (1<<15)
  1636. #define GMBUS_HW_WAIT_PHASE (1<<14)
  1637. #define GMBUS_STALL_TIMEOUT (1<<13)
  1638. #define GMBUS_INT (1<<12)
  1639. #define GMBUS_HW_RDY (1<<11)
  1640. #define GMBUS_SATOER (1<<10)
  1641. #define GMBUS_ACTIVE (1<<9)
  1642. #define GMBUS3 0x510c /* data buffer bytes 3-0 */
  1643. #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
  1644. #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
  1645. #define GMBUS_NAK_EN (1<<3)
  1646. #define GMBUS_IDLE_EN (1<<2)
  1647. #define GMBUS_HW_WAIT_EN (1<<1)
  1648. #define GMBUS_HW_RDY_EN (1<<0)
  1649. #define GMBUS5 0x5120 /* byte index */
  1650. #define GMBUS_2BYTE_INDEX_EN (1<<31)
  1651. /*
  1652. * Clock control & power management
  1653. */
  1654. #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
  1655. #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
  1656. #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
  1657. #define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
  1658. #define VGA0 0x6000
  1659. #define VGA1 0x6004
  1660. #define VGA_PD 0x6010
  1661. #define VGA0_PD_P2_DIV_4 (1 << 7)
  1662. #define VGA0_PD_P1_DIV_2 (1 << 5)
  1663. #define VGA0_PD_P1_SHIFT 0
  1664. #define VGA0_PD_P1_MASK (0x1f << 0)
  1665. #define VGA1_PD_P2_DIV_4 (1 << 15)
  1666. #define VGA1_PD_P1_DIV_2 (1 << 13)
  1667. #define VGA1_PD_P1_SHIFT 8
  1668. #define VGA1_PD_P1_MASK (0x1f << 8)
  1669. #define DPLL_VCO_ENABLE (1 << 31)
  1670. #define DPLL_SDVO_HIGH_SPEED (1 << 30)
  1671. #define DPLL_DVO_2X_MODE (1 << 30)
  1672. #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
  1673. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  1674. #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
  1675. #define DPLL_VGA_MODE_DIS (1 << 28)
  1676. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  1677. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  1678. #define DPLL_MODE_MASK (3 << 26)
  1679. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  1680. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  1681. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  1682. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  1683. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  1684. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  1685. #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
  1686. #define DPLL_LOCK_VLV (1<<15)
  1687. #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
  1688. #define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
  1689. #define DPLL_SSC_REF_CLOCK_CHV (1<<13)
  1690. #define DPLL_PORTC_READY_MASK (0xf << 4)
  1691. #define DPLL_PORTB_READY_MASK (0xf)
  1692. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  1693. /* Additional CHV pll/phy registers */
  1694. #define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
  1695. #define DPLL_PORTD_READY_MASK (0xf)
  1696. #define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
  1697. #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
  1698. #define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
  1699. #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
  1700. /*
  1701. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  1702. * this field (only one bit may be set).
  1703. */
  1704. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  1705. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  1706. #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
  1707. /* i830, required in DVO non-gang */
  1708. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  1709. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  1710. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  1711. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  1712. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  1713. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  1714. #define PLL_REF_INPUT_MASK (3 << 13)
  1715. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  1716. /* Ironlake */
  1717. # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
  1718. # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
  1719. # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
  1720. # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
  1721. # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
  1722. /*
  1723. * Parallel to Serial Load Pulse phase selection.
  1724. * Selects the phase for the 10X DPLL clock for the PCIe
  1725. * digital display port. The range is 4 to 13; 10 or more
  1726. * is just a flip delay. The default is 6
  1727. */
  1728. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  1729. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  1730. /*
  1731. * SDVO multiplier for 945G/GM. Not used on 965.
  1732. */
  1733. #define SDVO_MULTIPLIER_MASK 0x000000ff
  1734. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  1735. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  1736. #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
  1737. #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
  1738. #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
  1739. #define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
  1740. /*
  1741. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  1742. *
  1743. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  1744. */
  1745. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  1746. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  1747. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  1748. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  1749. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  1750. /*
  1751. * SDVO/UDI pixel multiplier.
  1752. *
  1753. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  1754. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  1755. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  1756. * dummy bytes in the datastream at an increased clock rate, with both sides of
  1757. * the link knowing how many bytes are fill.
  1758. *
  1759. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  1760. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  1761. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  1762. * through an SDVO command.
  1763. *
  1764. * This register field has values of multiplication factor minus 1, with
  1765. * a maximum multiplier of 5 for SDVO.
  1766. */
  1767. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  1768. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  1769. /*
  1770. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  1771. * This best be set to the default value (3) or the CRT won't work. No,
  1772. * I don't entirely understand what this does...
  1773. */
  1774. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  1775. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  1776. #define _FPA0 0x06040
  1777. #define _FPA1 0x06044
  1778. #define _FPB0 0x06048
  1779. #define _FPB1 0x0604c
  1780. #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
  1781. #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
  1782. #define FP_N_DIV_MASK 0x003f0000
  1783. #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
  1784. #define FP_N_DIV_SHIFT 16
  1785. #define FP_M1_DIV_MASK 0x00003f00
  1786. #define FP_M1_DIV_SHIFT 8
  1787. #define FP_M2_DIV_MASK 0x0000003f
  1788. #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
  1789. #define FP_M2_DIV_SHIFT 0
  1790. #define DPLL_TEST 0x606c
  1791. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  1792. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  1793. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  1794. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  1795. #define DPLLB_TEST_N_BYPASS (1 << 19)
  1796. #define DPLLB_TEST_M_BYPASS (1 << 18)
  1797. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  1798. #define DPLLA_TEST_N_BYPASS (1 << 3)
  1799. #define DPLLA_TEST_M_BYPASS (1 << 2)
  1800. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  1801. #define D_STATE 0x6104
  1802. #define DSTATE_GFX_RESET_I830 (1<<6)
  1803. #define DSTATE_PLL_D3_OFF (1<<3)
  1804. #define DSTATE_GFX_CLOCK_GATING (1<<1)
  1805. #define DSTATE_DOT_CLOCK_GATING (1<<0)
  1806. #define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
  1807. # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
  1808. # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
  1809. # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
  1810. # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
  1811. # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
  1812. # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
  1813. # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
  1814. # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
  1815. # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
  1816. # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
  1817. # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
  1818. # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
  1819. # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
  1820. # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
  1821. # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
  1822. # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
  1823. # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
  1824. # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
  1825. # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
  1826. # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
  1827. # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
  1828. # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  1829. # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
  1830. # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
  1831. # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
  1832. # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
  1833. # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
  1834. # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
  1835. /*
  1836. * This bit must be set on the 830 to prevent hangs when turning off the
  1837. * overlay scaler.
  1838. */
  1839. # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
  1840. # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
  1841. # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
  1842. # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
  1843. # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
  1844. #define RENCLK_GATE_D1 0x6204
  1845. # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
  1846. # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
  1847. # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
  1848. # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
  1849. # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
  1850. # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
  1851. # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
  1852. # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
  1853. # define MAG_CLOCK_GATE_DISABLE (1 << 5)
  1854. /* This bit must be unset on 855,865 */
  1855. # define MECI_CLOCK_GATE_DISABLE (1 << 4)
  1856. # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
  1857. # define MEC_CLOCK_GATE_DISABLE (1 << 2)
  1858. # define MECO_CLOCK_GATE_DISABLE (1 << 1)
  1859. /* This bit must be set on 855,865. */
  1860. # define SV_CLOCK_GATE_DISABLE (1 << 0)
  1861. # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
  1862. # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
  1863. # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
  1864. # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
  1865. # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
  1866. # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
  1867. # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
  1868. # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
  1869. # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
  1870. # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
  1871. # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
  1872. # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
  1873. # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
  1874. # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
  1875. # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
  1876. # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
  1877. # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
  1878. # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
  1879. /* This bit must always be set on 965G/965GM */
  1880. # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
  1881. # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
  1882. # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
  1883. # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
  1884. # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
  1885. # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
  1886. /* This bit must always be set on 965G */
  1887. # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
  1888. # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
  1889. # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
  1890. # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
  1891. # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
  1892. # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
  1893. # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
  1894. # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
  1895. # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
  1896. # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
  1897. # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
  1898. # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
  1899. # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
  1900. # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
  1901. # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
  1902. # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
  1903. # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
  1904. # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
  1905. # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
  1906. #define RENCLK_GATE_D2 0x6208
  1907. #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
  1908. #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
  1909. #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
  1910. #define VDECCLK_GATE_D 0x620C /* g4x only */
  1911. #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
  1912. #define RAMCLK_GATE_D 0x6210 /* CRL only */
  1913. #define DEUC 0x6214 /* CRL only */
  1914. #define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
  1915. #define FW_CSPWRDWNEN (1<<15)
  1916. #define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
  1917. #define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
  1918. #define CDCLK_FREQ_SHIFT 4
  1919. #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
  1920. #define CZCLK_FREQ_MASK 0xf
  1921. #define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
  1922. #define PFI_CREDIT_63 (9 << 28) /* chv only */
  1923. #define PFI_CREDIT_31 (8 << 28) /* chv only */
  1924. #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
  1925. #define PFI_CREDIT_RESEND (1 << 27)
  1926. #define VGA_FAST_MODE_DISABLE (1 << 14)
  1927. #define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
  1928. /*
  1929. * Palette regs
  1930. */
  1931. #define PALETTE_A_OFFSET 0xa000
  1932. #define PALETTE_B_OFFSET 0xa800
  1933. #define CHV_PALETTE_C_OFFSET 0xc000
  1934. #define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
  1935. dev_priv->info.display_mmio_offset)
  1936. /* MCH MMIO space */
  1937. /*
  1938. * MCHBAR mirror.
  1939. *
  1940. * This mirrors the MCHBAR MMIO space whose location is determined by
  1941. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  1942. * every way. It is not accessible from the CP register read instructions.
  1943. *
  1944. * Starting from Haswell, you can't write registers using the MCHBAR mirror,
  1945. * just read.
  1946. */
  1947. #define MCHBAR_MIRROR_BASE 0x10000
  1948. #define MCHBAR_MIRROR_BASE_SNB 0x140000
  1949. /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
  1950. #define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
  1951. /* 915-945 and GM965 MCH register controlling DRAM channel access */
  1952. #define DCC 0x10200
  1953. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  1954. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  1955. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  1956. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  1957. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  1958. #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
  1959. #define DCC2 0x10204
  1960. #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
  1961. /* Pineview MCH register contains DDR3 setting */
  1962. #define CSHRDDR3CTL 0x101a8
  1963. #define CSHRDDR3CTL_DDR3 (1 << 2)
  1964. /* 965 MCH register controlling DRAM channel configuration */
  1965. #define C0DRB3 0x10206
  1966. #define C1DRB3 0x10606
  1967. /* snb MCH registers for reading the DRAM channel configuration */
  1968. #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
  1969. #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
  1970. #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
  1971. #define MAD_DIMM_ECC_MASK (0x3 << 24)
  1972. #define MAD_DIMM_ECC_OFF (0x0 << 24)
  1973. #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
  1974. #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
  1975. #define MAD_DIMM_ECC_ON (0x3 << 24)
  1976. #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
  1977. #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
  1978. #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
  1979. #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
  1980. #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
  1981. #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
  1982. #define MAD_DIMM_A_SELECT (0x1 << 16)
  1983. /* DIMM sizes are in multiples of 256mb. */
  1984. #define MAD_DIMM_B_SIZE_SHIFT 8
  1985. #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
  1986. #define MAD_DIMM_A_SIZE_SHIFT 0
  1987. #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
  1988. /* snb MCH registers for priority tuning */
  1989. #define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
  1990. #define MCH_SSKPD_WM0_MASK 0x3f
  1991. #define MCH_SSKPD_WM0_VAL 0xc
  1992. #define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
  1993. /* Clocking configuration register */
  1994. #define CLKCFG 0x10c00
  1995. #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
  1996. #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
  1997. #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
  1998. #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
  1999. #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
  2000. #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
  2001. /* Note, below two are guess */
  2002. #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
  2003. #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
  2004. #define CLKCFG_FSB_MASK (7 << 0)
  2005. #define CLKCFG_MEM_533 (1 << 4)
  2006. #define CLKCFG_MEM_667 (2 << 4)
  2007. #define CLKCFG_MEM_800 (3 << 4)
  2008. #define CLKCFG_MEM_MASK (7 << 4)
  2009. #define TSC1 0x11001
  2010. #define TSE (1<<0)
  2011. #define TR1 0x11006
  2012. #define TSFS 0x11020
  2013. #define TSFS_SLOPE_MASK 0x0000ff00
  2014. #define TSFS_SLOPE_SHIFT 8
  2015. #define TSFS_INTR_MASK 0x000000ff
  2016. #define CRSTANDVID 0x11100
  2017. #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
  2018. #define PXVFREQ_PX_MASK 0x7f000000
  2019. #define PXVFREQ_PX_SHIFT 24
  2020. #define VIDFREQ_BASE 0x11110
  2021. #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
  2022. #define VIDFREQ2 0x11114
  2023. #define VIDFREQ3 0x11118
  2024. #define VIDFREQ4 0x1111c
  2025. #define VIDFREQ_P0_MASK 0x1f000000
  2026. #define VIDFREQ_P0_SHIFT 24
  2027. #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
  2028. #define VIDFREQ_P0_CSCLK_SHIFT 20
  2029. #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
  2030. #define VIDFREQ_P0_CRCLK_SHIFT 16
  2031. #define VIDFREQ_P1_MASK 0x00001f00
  2032. #define VIDFREQ_P1_SHIFT 8
  2033. #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
  2034. #define VIDFREQ_P1_CSCLK_SHIFT 4
  2035. #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
  2036. #define INTTOEXT_BASE_ILK 0x11300
  2037. #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
  2038. #define INTTOEXT_MAP3_SHIFT 24
  2039. #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
  2040. #define INTTOEXT_MAP2_SHIFT 16
  2041. #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
  2042. #define INTTOEXT_MAP1_SHIFT 8
  2043. #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
  2044. #define INTTOEXT_MAP0_SHIFT 0
  2045. #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
  2046. #define MEMSWCTL 0x11170 /* Ironlake only */
  2047. #define MEMCTL_CMD_MASK 0xe000
  2048. #define MEMCTL_CMD_SHIFT 13
  2049. #define MEMCTL_CMD_RCLK_OFF 0
  2050. #define MEMCTL_CMD_RCLK_ON 1
  2051. #define MEMCTL_CMD_CHFREQ 2
  2052. #define MEMCTL_CMD_CHVID 3
  2053. #define MEMCTL_CMD_VMMOFF 4
  2054. #define MEMCTL_CMD_VMMON 5
  2055. #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
  2056. when command complete */
  2057. #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
  2058. #define MEMCTL_FREQ_SHIFT 8
  2059. #define MEMCTL_SFCAVM (1<<7)
  2060. #define MEMCTL_TGT_VID_MASK 0x007f
  2061. #define MEMIHYST 0x1117c
  2062. #define MEMINTREN 0x11180 /* 16 bits */
  2063. #define MEMINT_RSEXIT_EN (1<<8)
  2064. #define MEMINT_CX_SUPR_EN (1<<7)
  2065. #define MEMINT_CONT_BUSY_EN (1<<6)
  2066. #define MEMINT_AVG_BUSY_EN (1<<5)
  2067. #define MEMINT_EVAL_CHG_EN (1<<4)
  2068. #define MEMINT_MON_IDLE_EN (1<<3)
  2069. #define MEMINT_UP_EVAL_EN (1<<2)
  2070. #define MEMINT_DOWN_EVAL_EN (1<<1)
  2071. #define MEMINT_SW_CMD_EN (1<<0)
  2072. #define MEMINTRSTR 0x11182 /* 16 bits */
  2073. #define MEM_RSEXIT_MASK 0xc000
  2074. #define MEM_RSEXIT_SHIFT 14
  2075. #define MEM_CONT_BUSY_MASK 0x3000
  2076. #define MEM_CONT_BUSY_SHIFT 12
  2077. #define MEM_AVG_BUSY_MASK 0x0c00
  2078. #define MEM_AVG_BUSY_SHIFT 10
  2079. #define MEM_EVAL_CHG_MASK 0x0300
  2080. #define MEM_EVAL_BUSY_SHIFT 8
  2081. #define MEM_MON_IDLE_MASK 0x00c0
  2082. #define MEM_MON_IDLE_SHIFT 6
  2083. #define MEM_UP_EVAL_MASK 0x0030
  2084. #define MEM_UP_EVAL_SHIFT 4
  2085. #define MEM_DOWN_EVAL_MASK 0x000c
  2086. #define MEM_DOWN_EVAL_SHIFT 2
  2087. #define MEM_SW_CMD_MASK 0x0003
  2088. #define MEM_INT_STEER_GFX 0
  2089. #define MEM_INT_STEER_CMR 1
  2090. #define MEM_INT_STEER_SMI 2
  2091. #define MEM_INT_STEER_SCI 3
  2092. #define MEMINTRSTS 0x11184
  2093. #define MEMINT_RSEXIT (1<<7)
  2094. #define MEMINT_CONT_BUSY (1<<6)
  2095. #define MEMINT_AVG_BUSY (1<<5)
  2096. #define MEMINT_EVAL_CHG (1<<4)
  2097. #define MEMINT_MON_IDLE (1<<3)
  2098. #define MEMINT_UP_EVAL (1<<2)
  2099. #define MEMINT_DOWN_EVAL (1<<1)
  2100. #define MEMINT_SW_CMD (1<<0)
  2101. #define MEMMODECTL 0x11190
  2102. #define MEMMODE_BOOST_EN (1<<31)
  2103. #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
  2104. #define MEMMODE_BOOST_FREQ_SHIFT 24
  2105. #define MEMMODE_IDLE_MODE_MASK 0x00030000
  2106. #define MEMMODE_IDLE_MODE_SHIFT 16
  2107. #define MEMMODE_IDLE_MODE_EVAL 0
  2108. #define MEMMODE_IDLE_MODE_CONT 1
  2109. #define MEMMODE_HWIDLE_EN (1<<15)
  2110. #define MEMMODE_SWMODE_EN (1<<14)
  2111. #define MEMMODE_RCLK_GATE (1<<13)
  2112. #define MEMMODE_HW_UPDATE (1<<12)
  2113. #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
  2114. #define MEMMODE_FSTART_SHIFT 8
  2115. #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
  2116. #define MEMMODE_FMAX_SHIFT 4
  2117. #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
  2118. #define RCBMAXAVG 0x1119c
  2119. #define MEMSWCTL2 0x1119e /* Cantiga only */
  2120. #define SWMEMCMD_RENDER_OFF (0 << 13)
  2121. #define SWMEMCMD_RENDER_ON (1 << 13)
  2122. #define SWMEMCMD_SWFREQ (2 << 13)
  2123. #define SWMEMCMD_TARVID (3 << 13)
  2124. #define SWMEMCMD_VRM_OFF (4 << 13)
  2125. #define SWMEMCMD_VRM_ON (5 << 13)
  2126. #define CMDSTS (1<<12)
  2127. #define SFCAVM (1<<11)
  2128. #define SWFREQ_MASK 0x0380 /* P0-7 */
  2129. #define SWFREQ_SHIFT 7
  2130. #define TARVID_MASK 0x001f
  2131. #define MEMSTAT_CTG 0x111a0
  2132. #define RCBMINAVG 0x111a0
  2133. #define RCUPEI 0x111b0
  2134. #define RCDNEI 0x111b4
  2135. #define RSTDBYCTL 0x111b8
  2136. #define RS1EN (1<<31)
  2137. #define RS2EN (1<<30)
  2138. #define RS3EN (1<<29)
  2139. #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
  2140. #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
  2141. #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
  2142. #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
  2143. #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
  2144. #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
  2145. #define RSX_STATUS_MASK (7<<20)
  2146. #define RSX_STATUS_ON (0<<20)
  2147. #define RSX_STATUS_RC1 (1<<20)
  2148. #define RSX_STATUS_RC1E (2<<20)
  2149. #define RSX_STATUS_RS1 (3<<20)
  2150. #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
  2151. #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
  2152. #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
  2153. #define RSX_STATUS_RSVD2 (7<<20)
  2154. #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
  2155. #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
  2156. #define JRSC (1<<17) /* rsx coupled to cpu c-state */
  2157. #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
  2158. #define RS1CONTSAV_MASK (3<<14)
  2159. #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
  2160. #define RS1CONTSAV_RSVD (1<<14)
  2161. #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
  2162. #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
  2163. #define NORMSLEXLAT_MASK (3<<12)
  2164. #define SLOW_RS123 (0<<12)
  2165. #define SLOW_RS23 (1<<12)
  2166. #define SLOW_RS3 (2<<12)
  2167. #define NORMAL_RS123 (3<<12)
  2168. #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
  2169. #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
  2170. #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
  2171. #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
  2172. #define RS_CSTATE_MASK (3<<4)
  2173. #define RS_CSTATE_C367_RS1 (0<<4)
  2174. #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
  2175. #define RS_CSTATE_RSVD (2<<4)
  2176. #define RS_CSTATE_C367_RS2 (3<<4)
  2177. #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
  2178. #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
  2179. #define VIDCTL 0x111c0
  2180. #define VIDSTS 0x111c8
  2181. #define VIDSTART 0x111cc /* 8 bits */
  2182. #define MEMSTAT_ILK 0x111f8
  2183. #define MEMSTAT_VID_MASK 0x7f00
  2184. #define MEMSTAT_VID_SHIFT 8
  2185. #define MEMSTAT_PSTATE_MASK 0x00f8
  2186. #define MEMSTAT_PSTATE_SHIFT 3
  2187. #define MEMSTAT_MON_ACTV (1<<2)
  2188. #define MEMSTAT_SRC_CTL_MASK 0x0003
  2189. #define MEMSTAT_SRC_CTL_CORE 0
  2190. #define MEMSTAT_SRC_CTL_TRB 1
  2191. #define MEMSTAT_SRC_CTL_THM 2
  2192. #define MEMSTAT_SRC_CTL_STDBY 3
  2193. #define RCPREVBSYTUPAVG 0x113b8
  2194. #define RCPREVBSYTDNAVG 0x113bc
  2195. #define PMMISC 0x11214
  2196. #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
  2197. #define SDEW 0x1124c
  2198. #define CSIEW0 0x11250
  2199. #define CSIEW1 0x11254
  2200. #define CSIEW2 0x11258
  2201. #define PEW 0x1125c
  2202. #define DEW 0x11270
  2203. #define MCHAFE 0x112c0
  2204. #define CSIEC 0x112e0
  2205. #define DMIEC 0x112e4
  2206. #define DDREC 0x112e8
  2207. #define PEG0EC 0x112ec
  2208. #define PEG1EC 0x112f0
  2209. #define GFXEC 0x112f4
  2210. #define RPPREVBSYTUPAVG 0x113b8
  2211. #define RPPREVBSYTDNAVG 0x113bc
  2212. #define ECR 0x11600
  2213. #define ECR_GPFE (1<<31)
  2214. #define ECR_IMONE (1<<30)
  2215. #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
  2216. #define OGW0 0x11608
  2217. #define OGW1 0x1160c
  2218. #define EG0 0x11610
  2219. #define EG1 0x11614
  2220. #define EG2 0x11618
  2221. #define EG3 0x1161c
  2222. #define EG4 0x11620
  2223. #define EG5 0x11624
  2224. #define EG6 0x11628
  2225. #define EG7 0x1162c
  2226. #define PXW 0x11664
  2227. #define PXWL 0x11680
  2228. #define LCFUSE02 0x116c0
  2229. #define LCFUSE_HIV_MASK 0x000000ff
  2230. #define CSIPLL0 0x12c10
  2231. #define DDRMPLL1 0X12c20
  2232. #define PEG_BAND_GAP_DATA 0x14d68
  2233. #define GEN6_GT_THREAD_STATUS_REG 0x13805c
  2234. #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
  2235. #define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
  2236. #define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
  2237. #define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
  2238. #define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
  2239. #define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
  2240. #define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
  2241. INTERVAL_1_33_US(us) : \
  2242. INTERVAL_1_28_US(us))
  2243. /*
  2244. * Logical Context regs
  2245. */
  2246. #define CCID 0x2180
  2247. #define CCID_EN (1<<0)
  2248. /*
  2249. * Notes on SNB/IVB/VLV context size:
  2250. * - Power context is saved elsewhere (LLC or stolen)
  2251. * - Ring/execlist context is saved on SNB, not on IVB
  2252. * - Extended context size already includes render context size
  2253. * - We always need to follow the extended context size.
  2254. * SNB BSpec has comments indicating that we should use the
  2255. * render context size instead if execlists are disabled, but
  2256. * based on empirical testing that's just nonsense.
  2257. * - Pipelined/VF state is saved on SNB/IVB respectively
  2258. * - GT1 size just indicates how much of render context
  2259. * doesn't need saving on GT1
  2260. */
  2261. #define CXT_SIZE 0x21a0
  2262. #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
  2263. #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
  2264. #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
  2265. #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
  2266. #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
  2267. #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
  2268. GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
  2269. GEN6_CXT_PIPELINE_SIZE(cxt_reg))
  2270. #define GEN7_CXT_SIZE 0x21a8
  2271. #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
  2272. #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
  2273. #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
  2274. #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
  2275. #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
  2276. #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
  2277. #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
  2278. GEN7_CXT_VFSTATE_SIZE(ctx_reg))
  2279. /* Haswell does have the CXT_SIZE register however it does not appear to be
  2280. * valid. Now, docs explain in dwords what is in the context object. The full
  2281. * size is 70720 bytes, however, the power context and execlist context will
  2282. * never be saved (power context is stored elsewhere, and execlists don't work
  2283. * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
  2284. */
  2285. #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
  2286. /* Same as Haswell, but 72064 bytes now. */
  2287. #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
  2288. #define CHV_CLK_CTL1 0x101100
  2289. #define VLV_CLK_CTL2 0x101104
  2290. #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
  2291. /*
  2292. * Overlay regs
  2293. */
  2294. #define OVADD 0x30000
  2295. #define DOVSTA 0x30008
  2296. #define OC_BUF (0x3<<20)
  2297. #define OGAMC5 0x30010
  2298. #define OGAMC4 0x30014
  2299. #define OGAMC3 0x30018
  2300. #define OGAMC2 0x3001c
  2301. #define OGAMC1 0x30020
  2302. #define OGAMC0 0x30024
  2303. /*
  2304. * Display engine regs
  2305. */
  2306. /* Pipe A CRC regs */
  2307. #define _PIPE_CRC_CTL_A 0x60050
  2308. #define PIPE_CRC_ENABLE (1 << 31)
  2309. /* ivb+ source selection */
  2310. #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
  2311. #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
  2312. #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
  2313. /* ilk+ source selection */
  2314. #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
  2315. #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
  2316. #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
  2317. /* embedded DP port on the north display block, reserved on ivb */
  2318. #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
  2319. #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
  2320. /* vlv source selection */
  2321. #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
  2322. #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
  2323. #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
  2324. /* with DP port the pipe source is invalid */
  2325. #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
  2326. #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
  2327. #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
  2328. /* gen3+ source selection */
  2329. #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
  2330. #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
  2331. #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
  2332. /* with DP/TV port the pipe source is invalid */
  2333. #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
  2334. #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
  2335. #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
  2336. #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
  2337. #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
  2338. /* gen2 doesn't have source selection bits */
  2339. #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
  2340. #define _PIPE_CRC_RES_1_A_IVB 0x60064
  2341. #define _PIPE_CRC_RES_2_A_IVB 0x60068
  2342. #define _PIPE_CRC_RES_3_A_IVB 0x6006c
  2343. #define _PIPE_CRC_RES_4_A_IVB 0x60070
  2344. #define _PIPE_CRC_RES_5_A_IVB 0x60074
  2345. #define _PIPE_CRC_RES_RED_A 0x60060
  2346. #define _PIPE_CRC_RES_GREEN_A 0x60064
  2347. #define _PIPE_CRC_RES_BLUE_A 0x60068
  2348. #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
  2349. #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
  2350. /* Pipe B CRC regs */
  2351. #define _PIPE_CRC_RES_1_B_IVB 0x61064
  2352. #define _PIPE_CRC_RES_2_B_IVB 0x61068
  2353. #define _PIPE_CRC_RES_3_B_IVB 0x6106c
  2354. #define _PIPE_CRC_RES_4_B_IVB 0x61070
  2355. #define _PIPE_CRC_RES_5_B_IVB 0x61074
  2356. #define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
  2357. #define PIPE_CRC_RES_1_IVB(pipe) \
  2358. _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
  2359. #define PIPE_CRC_RES_2_IVB(pipe) \
  2360. _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
  2361. #define PIPE_CRC_RES_3_IVB(pipe) \
  2362. _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
  2363. #define PIPE_CRC_RES_4_IVB(pipe) \
  2364. _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
  2365. #define PIPE_CRC_RES_5_IVB(pipe) \
  2366. _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
  2367. #define PIPE_CRC_RES_RED(pipe) \
  2368. _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
  2369. #define PIPE_CRC_RES_GREEN(pipe) \
  2370. _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
  2371. #define PIPE_CRC_RES_BLUE(pipe) \
  2372. _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
  2373. #define PIPE_CRC_RES_RES1_I915(pipe) \
  2374. _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
  2375. #define PIPE_CRC_RES_RES2_G4X(pipe) \
  2376. _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
  2377. /* Pipe A timing regs */
  2378. #define _HTOTAL_A 0x60000
  2379. #define _HBLANK_A 0x60004
  2380. #define _HSYNC_A 0x60008
  2381. #define _VTOTAL_A 0x6000c
  2382. #define _VBLANK_A 0x60010
  2383. #define _VSYNC_A 0x60014
  2384. #define _PIPEASRC 0x6001c
  2385. #define _BCLRPAT_A 0x60020
  2386. #define _VSYNCSHIFT_A 0x60028
  2387. #define _PIPE_MULT_A 0x6002c
  2388. /* Pipe B timing regs */
  2389. #define _HTOTAL_B 0x61000
  2390. #define _HBLANK_B 0x61004
  2391. #define _HSYNC_B 0x61008
  2392. #define _VTOTAL_B 0x6100c
  2393. #define _VBLANK_B 0x61010
  2394. #define _VSYNC_B 0x61014
  2395. #define _PIPEBSRC 0x6101c
  2396. #define _BCLRPAT_B 0x61020
  2397. #define _VSYNCSHIFT_B 0x61028
  2398. #define _PIPE_MULT_B 0x6102c
  2399. #define TRANSCODER_A_OFFSET 0x60000
  2400. #define TRANSCODER_B_OFFSET 0x61000
  2401. #define TRANSCODER_C_OFFSET 0x62000
  2402. #define CHV_TRANSCODER_C_OFFSET 0x63000
  2403. #define TRANSCODER_EDP_OFFSET 0x6f000
  2404. #define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
  2405. dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
  2406. dev_priv->info.display_mmio_offset)
  2407. #define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
  2408. #define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
  2409. #define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
  2410. #define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
  2411. #define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
  2412. #define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
  2413. #define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
  2414. #define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
  2415. #define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
  2416. #define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
  2417. /* VLV eDP PSR registers */
  2418. #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
  2419. #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
  2420. #define VLV_EDP_PSR_ENABLE (1<<0)
  2421. #define VLV_EDP_PSR_RESET (1<<1)
  2422. #define VLV_EDP_PSR_MODE_MASK (7<<2)
  2423. #define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
  2424. #define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
  2425. #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
  2426. #define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
  2427. #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
  2428. #define VLV_EDP_PSR_DBL_FRAME (1<<10)
  2429. #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
  2430. #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
  2431. #define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
  2432. #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
  2433. #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
  2434. #define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
  2435. #define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
  2436. #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
  2437. #define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
  2438. #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
  2439. #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
  2440. #define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
  2441. #define VLV_EDP_PSR_CURR_STATE_MASK 7
  2442. #define VLV_EDP_PSR_DISABLED (0<<0)
  2443. #define VLV_EDP_PSR_INACTIVE (1<<0)
  2444. #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
  2445. #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
  2446. #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
  2447. #define VLV_EDP_PSR_EXIT (5<<0)
  2448. #define VLV_EDP_PSR_IN_TRANS (1<<7)
  2449. #define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
  2450. /* HSW+ eDP PSR registers */
  2451. #define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
  2452. #define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
  2453. #define EDP_PSR_ENABLE (1<<31)
  2454. #define BDW_PSR_SINGLE_FRAME (1<<30)
  2455. #define EDP_PSR_LINK_DISABLE (0<<27)
  2456. #define EDP_PSR_LINK_STANDBY (1<<27)
  2457. #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
  2458. #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
  2459. #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
  2460. #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
  2461. #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
  2462. #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
  2463. #define EDP_PSR_SKIP_AUX_EXIT (1<<12)
  2464. #define EDP_PSR_TP1_TP2_SEL (0<<11)
  2465. #define EDP_PSR_TP1_TP3_SEL (1<<11)
  2466. #define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
  2467. #define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
  2468. #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
  2469. #define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
  2470. #define EDP_PSR_TP1_TIME_500us (0<<4)
  2471. #define EDP_PSR_TP1_TIME_100us (1<<4)
  2472. #define EDP_PSR_TP1_TIME_2500us (2<<4)
  2473. #define EDP_PSR_TP1_TIME_0us (3<<4)
  2474. #define EDP_PSR_IDLE_FRAME_SHIFT 0
  2475. #define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
  2476. #define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
  2477. #define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
  2478. #define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
  2479. #define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
  2480. #define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
  2481. #define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
  2482. #define EDP_PSR_STATUS_STATE_MASK (7<<29)
  2483. #define EDP_PSR_STATUS_STATE_IDLE (0<<29)
  2484. #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
  2485. #define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
  2486. #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
  2487. #define EDP_PSR_STATUS_STATE_BUFON (4<<29)
  2488. #define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
  2489. #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
  2490. #define EDP_PSR_STATUS_LINK_MASK (3<<26)
  2491. #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
  2492. #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
  2493. #define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
  2494. #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
  2495. #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
  2496. #define EDP_PSR_STATUS_COUNT_SHIFT 16
  2497. #define EDP_PSR_STATUS_COUNT_MASK 0xf
  2498. #define EDP_PSR_STATUS_AUX_ERROR (1<<15)
  2499. #define EDP_PSR_STATUS_AUX_SENDING (1<<12)
  2500. #define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
  2501. #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
  2502. #define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
  2503. #define EDP_PSR_STATUS_IDLE_MASK 0xf
  2504. #define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
  2505. #define EDP_PSR_PERF_CNT_MASK 0xffffff
  2506. #define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
  2507. #define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
  2508. #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
  2509. #define EDP_PSR_DEBUG_MASK_HPD (1<<25)
  2510. /* VGA port control */
  2511. #define ADPA 0x61100
  2512. #define PCH_ADPA 0xe1100
  2513. #define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
  2514. #define ADPA_DAC_ENABLE (1<<31)
  2515. #define ADPA_DAC_DISABLE 0
  2516. #define ADPA_PIPE_SELECT_MASK (1<<30)
  2517. #define ADPA_PIPE_A_SELECT 0
  2518. #define ADPA_PIPE_B_SELECT (1<<30)
  2519. #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
  2520. /* CPT uses bits 29:30 for pch transcoder select */
  2521. #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
  2522. #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
  2523. #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
  2524. #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
  2525. #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
  2526. #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
  2527. #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
  2528. #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
  2529. #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
  2530. #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
  2531. #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
  2532. #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
  2533. #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
  2534. #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
  2535. #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
  2536. #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
  2537. #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
  2538. #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
  2539. #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
  2540. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  2541. #define ADPA_SETS_HVPOLARITY 0
  2542. #define ADPA_VSYNC_CNTL_DISABLE (1<<10)
  2543. #define ADPA_VSYNC_CNTL_ENABLE 0
  2544. #define ADPA_HSYNC_CNTL_DISABLE (1<<11)
  2545. #define ADPA_HSYNC_CNTL_ENABLE 0
  2546. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  2547. #define ADPA_VSYNC_ACTIVE_LOW 0
  2548. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  2549. #define ADPA_HSYNC_ACTIVE_LOW 0
  2550. #define ADPA_DPMS_MASK (~(3<<10))
  2551. #define ADPA_DPMS_ON (0<<10)
  2552. #define ADPA_DPMS_SUSPEND (1<<10)
  2553. #define ADPA_DPMS_STANDBY (2<<10)
  2554. #define ADPA_DPMS_OFF (3<<10)
  2555. /* Hotplug control (945+ only) */
  2556. #define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
  2557. #define PORTB_HOTPLUG_INT_EN (1 << 29)
  2558. #define PORTC_HOTPLUG_INT_EN (1 << 28)
  2559. #define PORTD_HOTPLUG_INT_EN (1 << 27)
  2560. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  2561. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  2562. #define TV_HOTPLUG_INT_EN (1 << 18)
  2563. #define CRT_HOTPLUG_INT_EN (1 << 9)
  2564. #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
  2565. PORTC_HOTPLUG_INT_EN | \
  2566. PORTD_HOTPLUG_INT_EN | \
  2567. SDVOC_HOTPLUG_INT_EN | \
  2568. SDVOB_HOTPLUG_INT_EN | \
  2569. CRT_HOTPLUG_INT_EN)
  2570. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  2571. #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
  2572. /* must use period 64 on GM45 according to docs */
  2573. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  2574. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  2575. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  2576. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  2577. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  2578. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  2579. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  2580. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  2581. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  2582. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  2583. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  2584. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  2585. #define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
  2586. /*
  2587. * HDMI/DP bits are gen4+
  2588. *
  2589. * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
  2590. * Please check the detailed lore in the commit message for for experimental
  2591. * evidence.
  2592. */
  2593. #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
  2594. #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
  2595. #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
  2596. /* VLV DP/HDMI bits again match Bspec */
  2597. #define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
  2598. #define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
  2599. #define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
  2600. #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
  2601. #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
  2602. #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
  2603. #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
  2604. #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
  2605. #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
  2606. #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
  2607. #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
  2608. #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
  2609. /* CRT/TV common between gen3+ */
  2610. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  2611. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  2612. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  2613. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  2614. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  2615. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  2616. #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
  2617. #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
  2618. #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
  2619. #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
  2620. /* SDVO is different across gen3/4 */
  2621. #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
  2622. #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
  2623. /*
  2624. * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
  2625. * since reality corrobates that they're the same as on gen3. But keep these
  2626. * bits here (and the comment!) to help any other lost wanderers back onto the
  2627. * right tracks.
  2628. */
  2629. #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
  2630. #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
  2631. #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
  2632. #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
  2633. #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
  2634. SDVOB_HOTPLUG_INT_STATUS_G4X | \
  2635. SDVOC_HOTPLUG_INT_STATUS_G4X | \
  2636. PORTB_HOTPLUG_INT_STATUS | \
  2637. PORTC_HOTPLUG_INT_STATUS | \
  2638. PORTD_HOTPLUG_INT_STATUS)
  2639. #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
  2640. SDVOB_HOTPLUG_INT_STATUS_I915 | \
  2641. SDVOC_HOTPLUG_INT_STATUS_I915 | \
  2642. PORTB_HOTPLUG_INT_STATUS | \
  2643. PORTC_HOTPLUG_INT_STATUS | \
  2644. PORTD_HOTPLUG_INT_STATUS)
  2645. /* SDVO and HDMI port control.
  2646. * The same register may be used for SDVO or HDMI */
  2647. #define GEN3_SDVOB 0x61140
  2648. #define GEN3_SDVOC 0x61160
  2649. #define GEN4_HDMIB GEN3_SDVOB
  2650. #define GEN4_HDMIC GEN3_SDVOC
  2651. #define CHV_HDMID 0x6116C
  2652. #define PCH_SDVOB 0xe1140
  2653. #define PCH_HDMIB PCH_SDVOB
  2654. #define PCH_HDMIC 0xe1150
  2655. #define PCH_HDMID 0xe1160
  2656. #define PORT_DFT_I9XX 0x61150
  2657. #define DC_BALANCE_RESET (1 << 25)
  2658. #define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
  2659. #define DC_BALANCE_RESET_VLV (1 << 31)
  2660. #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
  2661. #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
  2662. #define PIPE_B_SCRAMBLE_RESET (1 << 1)
  2663. #define PIPE_A_SCRAMBLE_RESET (1 << 0)
  2664. /* Gen 3 SDVO bits: */
  2665. #define SDVO_ENABLE (1 << 31)
  2666. #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
  2667. #define SDVO_PIPE_SEL_MASK (1 << 30)
  2668. #define SDVO_PIPE_B_SELECT (1 << 30)
  2669. #define SDVO_STALL_SELECT (1 << 29)
  2670. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  2671. /*
  2672. * 915G/GM SDVO pixel multiplier.
  2673. * Programmed value is multiplier - 1, up to 5x.
  2674. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  2675. */
  2676. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  2677. #define SDVO_PORT_MULTIPLY_SHIFT 23
  2678. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  2679. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  2680. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  2681. #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
  2682. #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
  2683. #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
  2684. #define SDVO_DETECTED (1 << 2)
  2685. /* Bits to be preserved when writing */
  2686. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
  2687. SDVO_INTERRUPT_ENABLE)
  2688. #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
  2689. /* Gen 4 SDVO/HDMI bits: */
  2690. #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
  2691. #define SDVO_COLOR_FORMAT_MASK (7 << 26)
  2692. #define SDVO_ENCODING_SDVO (0 << 10)
  2693. #define SDVO_ENCODING_HDMI (2 << 10)
  2694. #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
  2695. #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
  2696. #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
  2697. #define SDVO_AUDIO_ENABLE (1 << 6)
  2698. /* VSYNC/HSYNC bits new with 965, default is to be set */
  2699. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  2700. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  2701. /* Gen 5 (IBX) SDVO/HDMI bits: */
  2702. #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
  2703. #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
  2704. /* Gen 6 (CPT) SDVO/HDMI bits: */
  2705. #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
  2706. #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
  2707. /* CHV SDVO/HDMI bits: */
  2708. #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
  2709. #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
  2710. /* DVO port control */
  2711. #define DVOA 0x61120
  2712. #define DVOB 0x61140
  2713. #define DVOC 0x61160
  2714. #define DVO_ENABLE (1 << 31)
  2715. #define DVO_PIPE_B_SELECT (1 << 30)
  2716. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  2717. #define DVO_PIPE_STALL (1 << 28)
  2718. #define DVO_PIPE_STALL_TV (2 << 28)
  2719. #define DVO_PIPE_STALL_MASK (3 << 28)
  2720. #define DVO_USE_VGA_SYNC (1 << 15)
  2721. #define DVO_DATA_ORDER_I740 (0 << 14)
  2722. #define DVO_DATA_ORDER_FP (1 << 14)
  2723. #define DVO_VSYNC_DISABLE (1 << 11)
  2724. #define DVO_HSYNC_DISABLE (1 << 10)
  2725. #define DVO_VSYNC_TRISTATE (1 << 9)
  2726. #define DVO_HSYNC_TRISTATE (1 << 8)
  2727. #define DVO_BORDER_ENABLE (1 << 7)
  2728. #define DVO_DATA_ORDER_GBRG (1 << 6)
  2729. #define DVO_DATA_ORDER_RGGB (0 << 6)
  2730. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  2731. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  2732. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  2733. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  2734. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  2735. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  2736. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  2737. #define DVO_PRESERVE_MASK (0x7<<24)
  2738. #define DVOA_SRCDIM 0x61124
  2739. #define DVOB_SRCDIM 0x61144
  2740. #define DVOC_SRCDIM 0x61164
  2741. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  2742. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  2743. /* LVDS port control */
  2744. #define LVDS 0x61180
  2745. /*
  2746. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  2747. * the DPLL semantics change when the LVDS is assigned to that pipe.
  2748. */
  2749. #define LVDS_PORT_EN (1 << 31)
  2750. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  2751. #define LVDS_PIPEB_SELECT (1 << 30)
  2752. #define LVDS_PIPE_MASK (1 << 30)
  2753. #define LVDS_PIPE(pipe) ((pipe) << 30)
  2754. /* LVDS dithering flag on 965/g4x platform */
  2755. #define LVDS_ENABLE_DITHER (1 << 25)
  2756. /* LVDS sync polarity flags. Set to invert (i.e. negative) */
  2757. #define LVDS_VSYNC_POLARITY (1 << 21)
  2758. #define LVDS_HSYNC_POLARITY (1 << 20)
  2759. /* Enable border for unscaled (or aspect-scaled) display */
  2760. #define LVDS_BORDER_ENABLE (1 << 15)
  2761. /*
  2762. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  2763. * pixel.
  2764. */
  2765. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  2766. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  2767. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  2768. /*
  2769. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  2770. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  2771. * on.
  2772. */
  2773. #define LVDS_A3_POWER_MASK (3 << 6)
  2774. #define LVDS_A3_POWER_DOWN (0 << 6)
  2775. #define LVDS_A3_POWER_UP (3 << 6)
  2776. /*
  2777. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  2778. * is set.
  2779. */
  2780. #define LVDS_CLKB_POWER_MASK (3 << 4)
  2781. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  2782. #define LVDS_CLKB_POWER_UP (3 << 4)
  2783. /*
  2784. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  2785. * setting for whether we are in dual-channel mode. The B3 pair will
  2786. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  2787. */
  2788. #define LVDS_B0B3_POWER_MASK (3 << 2)
  2789. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  2790. #define LVDS_B0B3_POWER_UP (3 << 2)
  2791. /* Video Data Island Packet control */
  2792. #define VIDEO_DIP_DATA 0x61178
  2793. /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
  2794. * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
  2795. * of the infoframe structure specified by CEA-861. */
  2796. #define VIDEO_DIP_DATA_SIZE 32
  2797. #define VIDEO_DIP_VSC_DATA_SIZE 36
  2798. #define VIDEO_DIP_CTL 0x61170
  2799. /* Pre HSW: */
  2800. #define VIDEO_DIP_ENABLE (1 << 31)
  2801. #define VIDEO_DIP_PORT(port) ((port) << 29)
  2802. #define VIDEO_DIP_PORT_MASK (3 << 29)
  2803. #define VIDEO_DIP_ENABLE_GCP (1 << 25)
  2804. #define VIDEO_DIP_ENABLE_AVI (1 << 21)
  2805. #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
  2806. #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
  2807. #define VIDEO_DIP_ENABLE_SPD (8 << 21)
  2808. #define VIDEO_DIP_SELECT_AVI (0 << 19)
  2809. #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
  2810. #define VIDEO_DIP_SELECT_SPD (3 << 19)
  2811. #define VIDEO_DIP_SELECT_MASK (3 << 19)
  2812. #define VIDEO_DIP_FREQ_ONCE (0 << 16)
  2813. #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
  2814. #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
  2815. #define VIDEO_DIP_FREQ_MASK (3 << 16)
  2816. /* HSW and later: */
  2817. #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
  2818. #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
  2819. #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
  2820. #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
  2821. #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
  2822. #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
  2823. /* Panel power sequencing */
  2824. #define PP_STATUS 0x61200
  2825. #define PP_ON (1 << 31)
  2826. /*
  2827. * Indicates that all dependencies of the panel are on:
  2828. *
  2829. * - PLL enabled
  2830. * - pipe enabled
  2831. * - LVDS/DVOB/DVOC on
  2832. */
  2833. #define PP_READY (1 << 30)
  2834. #define PP_SEQUENCE_NONE (0 << 28)
  2835. #define PP_SEQUENCE_POWER_UP (1 << 28)
  2836. #define PP_SEQUENCE_POWER_DOWN (2 << 28)
  2837. #define PP_SEQUENCE_MASK (3 << 28)
  2838. #define PP_SEQUENCE_SHIFT 28
  2839. #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
  2840. #define PP_SEQUENCE_STATE_MASK 0x0000000f
  2841. #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
  2842. #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
  2843. #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
  2844. #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
  2845. #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
  2846. #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
  2847. #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
  2848. #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
  2849. #define PP_SEQUENCE_STATE_RESET (0xf << 0)
  2850. #define PP_CONTROL 0x61204
  2851. #define POWER_TARGET_ON (1 << 0)
  2852. #define PP_ON_DELAYS 0x61208
  2853. #define PP_OFF_DELAYS 0x6120c
  2854. #define PP_DIVISOR 0x61210
  2855. /* Panel fitting */
  2856. #define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
  2857. #define PFIT_ENABLE (1 << 31)
  2858. #define PFIT_PIPE_MASK (3 << 29)
  2859. #define PFIT_PIPE_SHIFT 29
  2860. #define VERT_INTERP_DISABLE (0 << 10)
  2861. #define VERT_INTERP_BILINEAR (1 << 10)
  2862. #define VERT_INTERP_MASK (3 << 10)
  2863. #define VERT_AUTO_SCALE (1 << 9)
  2864. #define HORIZ_INTERP_DISABLE (0 << 6)
  2865. #define HORIZ_INTERP_BILINEAR (1 << 6)
  2866. #define HORIZ_INTERP_MASK (3 << 6)
  2867. #define HORIZ_AUTO_SCALE (1 << 5)
  2868. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  2869. #define PFIT_FILTER_FUZZY (0 << 24)
  2870. #define PFIT_SCALING_AUTO (0 << 26)
  2871. #define PFIT_SCALING_PROGRAMMED (1 << 26)
  2872. #define PFIT_SCALING_PILLAR (2 << 26)
  2873. #define PFIT_SCALING_LETTER (3 << 26)
  2874. #define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
  2875. /* Pre-965 */
  2876. #define PFIT_VERT_SCALE_SHIFT 20
  2877. #define PFIT_VERT_SCALE_MASK 0xfff00000
  2878. #define PFIT_HORIZ_SCALE_SHIFT 4
  2879. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  2880. /* 965+ */
  2881. #define PFIT_VERT_SCALE_SHIFT_965 16
  2882. #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
  2883. #define PFIT_HORIZ_SCALE_SHIFT_965 0
  2884. #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
  2885. #define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
  2886. #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
  2887. #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
  2888. #define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
  2889. _VLV_BLC_PWM_CTL2_B)
  2890. #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
  2891. #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
  2892. #define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
  2893. _VLV_BLC_PWM_CTL_B)
  2894. #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
  2895. #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
  2896. #define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
  2897. _VLV_BLC_HIST_CTL_B)
  2898. /* Backlight control */
  2899. #define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
  2900. #define BLM_PWM_ENABLE (1 << 31)
  2901. #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
  2902. #define BLM_PIPE_SELECT (1 << 29)
  2903. #define BLM_PIPE_SELECT_IVB (3 << 29)
  2904. #define BLM_PIPE_A (0 << 29)
  2905. #define BLM_PIPE_B (1 << 29)
  2906. #define BLM_PIPE_C (2 << 29) /* ivb + */
  2907. #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
  2908. #define BLM_TRANSCODER_B BLM_PIPE_B
  2909. #define BLM_TRANSCODER_C BLM_PIPE_C
  2910. #define BLM_TRANSCODER_EDP (3 << 29)
  2911. #define BLM_PIPE(pipe) ((pipe) << 29)
  2912. #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
  2913. #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
  2914. #define BLM_PHASE_IN_ENABLE (1 << 25)
  2915. #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
  2916. #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
  2917. #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
  2918. #define BLM_PHASE_IN_COUNT_SHIFT (8)
  2919. #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
  2920. #define BLM_PHASE_IN_INCR_SHIFT (0)
  2921. #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
  2922. #define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
  2923. /*
  2924. * This is the most significant 15 bits of the number of backlight cycles in a
  2925. * complete cycle of the modulated backlight control.
  2926. *
  2927. * The actual value is this field multiplied by two.
  2928. */
  2929. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  2930. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  2931. #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
  2932. /*
  2933. * This is the number of cycles out of the backlight modulation cycle for which
  2934. * the backlight is on.
  2935. *
  2936. * This field must be no greater than the number of cycles in the complete
  2937. * backlight modulation cycle.
  2938. */
  2939. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  2940. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  2941. #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
  2942. #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
  2943. #define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
  2944. /* New registers for PCH-split platforms. Safe where new bits show up, the
  2945. * register layout machtes with gen4 BLC_PWM_CTL[12]. */
  2946. #define BLC_PWM_CPU_CTL2 0x48250
  2947. #define BLC_PWM_CPU_CTL 0x48254
  2948. #define HSW_BLC_PWM2_CTL 0x48350
  2949. /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
  2950. * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
  2951. #define BLC_PWM_PCH_CTL1 0xc8250
  2952. #define BLM_PCH_PWM_ENABLE (1 << 31)
  2953. #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
  2954. #define BLM_PCH_POLARITY (1 << 29)
  2955. #define BLC_PWM_PCH_CTL2 0xc8254
  2956. #define UTIL_PIN_CTL 0x48400
  2957. #define UTIL_PIN_ENABLE (1 << 31)
  2958. #define PCH_GTC_CTL 0xe7000
  2959. #define PCH_GTC_ENABLE (1 << 31)
  2960. /* TV port control */
  2961. #define TV_CTL 0x68000
  2962. /* Enables the TV encoder */
  2963. # define TV_ENC_ENABLE (1 << 31)
  2964. /* Sources the TV encoder input from pipe B instead of A. */
  2965. # define TV_ENC_PIPEB_SELECT (1 << 30)
  2966. /* Outputs composite video (DAC A only) */
  2967. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  2968. /* Outputs SVideo video (DAC B/C) */
  2969. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  2970. /* Outputs Component video (DAC A/B/C) */
  2971. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  2972. /* Outputs Composite and SVideo (DAC A/B/C) */
  2973. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  2974. # define TV_TRILEVEL_SYNC (1 << 21)
  2975. /* Enables slow sync generation (945GM only) */
  2976. # define TV_SLOW_SYNC (1 << 20)
  2977. /* Selects 4x oversampling for 480i and 576p */
  2978. # define TV_OVERSAMPLE_4X (0 << 18)
  2979. /* Selects 2x oversampling for 720p and 1080i */
  2980. # define TV_OVERSAMPLE_2X (1 << 18)
  2981. /* Selects no oversampling for 1080p */
  2982. # define TV_OVERSAMPLE_NONE (2 << 18)
  2983. /* Selects 8x oversampling */
  2984. # define TV_OVERSAMPLE_8X (3 << 18)
  2985. /* Selects progressive mode rather than interlaced */
  2986. # define TV_PROGRESSIVE (1 << 17)
  2987. /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  2988. # define TV_PAL_BURST (1 << 16)
  2989. /* Field for setting delay of Y compared to C */
  2990. # define TV_YC_SKEW_MASK (7 << 12)
  2991. /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
  2992. # define TV_ENC_SDP_FIX (1 << 11)
  2993. /*
  2994. * Enables a fix for the 915GM only.
  2995. *
  2996. * Not sure what it does.
  2997. */
  2998. # define TV_ENC_C0_FIX (1 << 10)
  2999. /* Bits that must be preserved by software */
  3000. # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
  3001. # define TV_FUSE_STATE_MASK (3 << 4)
  3002. /* Read-only state that reports all features enabled */
  3003. # define TV_FUSE_STATE_ENABLED (0 << 4)
  3004. /* Read-only state that reports that Macrovision is disabled in hardware*/
  3005. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  3006. /* Read-only state that reports that TV-out is disabled in hardware. */
  3007. # define TV_FUSE_STATE_DISABLED (2 << 4)
  3008. /* Normal operation */
  3009. # define TV_TEST_MODE_NORMAL (0 << 0)
  3010. /* Encoder test pattern 1 - combo pattern */
  3011. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  3012. /* Encoder test pattern 2 - full screen vertical 75% color bars */
  3013. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  3014. /* Encoder test pattern 3 - full screen horizontal 75% color bars */
  3015. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  3016. /* Encoder test pattern 4 - random noise */
  3017. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  3018. /* Encoder test pattern 5 - linear color ramps */
  3019. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  3020. /*
  3021. * This test mode forces the DACs to 50% of full output.
  3022. *
  3023. * This is used for load detection in combination with TVDAC_SENSE_MASK
  3024. */
  3025. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  3026. # define TV_TEST_MODE_MASK (7 << 0)
  3027. #define TV_DAC 0x68004
  3028. # define TV_DAC_SAVE 0x00ffff00
  3029. /*
  3030. * Reports that DAC state change logic has reported change (RO).
  3031. *
  3032. * This gets cleared when TV_DAC_STATE_EN is cleared
  3033. */
  3034. # define TVDAC_STATE_CHG (1 << 31)
  3035. # define TVDAC_SENSE_MASK (7 << 28)
  3036. /* Reports that DAC A voltage is above the detect threshold */
  3037. # define TVDAC_A_SENSE (1 << 30)
  3038. /* Reports that DAC B voltage is above the detect threshold */
  3039. # define TVDAC_B_SENSE (1 << 29)
  3040. /* Reports that DAC C voltage is above the detect threshold */
  3041. # define TVDAC_C_SENSE (1 << 28)
  3042. /*
  3043. * Enables DAC state detection logic, for load-based TV detection.
  3044. *
  3045. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  3046. * to off, for load detection to work.
  3047. */
  3048. # define TVDAC_STATE_CHG_EN (1 << 27)
  3049. /* Sets the DAC A sense value to high */
  3050. # define TVDAC_A_SENSE_CTL (1 << 26)
  3051. /* Sets the DAC B sense value to high */
  3052. # define TVDAC_B_SENSE_CTL (1 << 25)
  3053. /* Sets the DAC C sense value to high */
  3054. # define TVDAC_C_SENSE_CTL (1 << 24)
  3055. /* Overrides the ENC_ENABLE and DAC voltage levels */
  3056. # define DAC_CTL_OVERRIDE (1 << 7)
  3057. /* Sets the slew rate. Must be preserved in software */
  3058. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  3059. # define DAC_A_1_3_V (0 << 4)
  3060. # define DAC_A_1_1_V (1 << 4)
  3061. # define DAC_A_0_7_V (2 << 4)
  3062. # define DAC_A_MASK (3 << 4)
  3063. # define DAC_B_1_3_V (0 << 2)
  3064. # define DAC_B_1_1_V (1 << 2)
  3065. # define DAC_B_0_7_V (2 << 2)
  3066. # define DAC_B_MASK (3 << 2)
  3067. # define DAC_C_1_3_V (0 << 0)
  3068. # define DAC_C_1_1_V (1 << 0)
  3069. # define DAC_C_0_7_V (2 << 0)
  3070. # define DAC_C_MASK (3 << 0)
  3071. /*
  3072. * CSC coefficients are stored in a floating point format with 9 bits of
  3073. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  3074. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  3075. * -1 (0x3) being the only legal negative value.
  3076. */
  3077. #define TV_CSC_Y 0x68010
  3078. # define TV_RY_MASK 0x07ff0000
  3079. # define TV_RY_SHIFT 16
  3080. # define TV_GY_MASK 0x00000fff
  3081. # define TV_GY_SHIFT 0
  3082. #define TV_CSC_Y2 0x68014
  3083. # define TV_BY_MASK 0x07ff0000
  3084. # define TV_BY_SHIFT 16
  3085. /*
  3086. * Y attenuation for component video.
  3087. *
  3088. * Stored in 1.9 fixed point.
  3089. */
  3090. # define TV_AY_MASK 0x000003ff
  3091. # define TV_AY_SHIFT 0
  3092. #define TV_CSC_U 0x68018
  3093. # define TV_RU_MASK 0x07ff0000
  3094. # define TV_RU_SHIFT 16
  3095. # define TV_GU_MASK 0x000007ff
  3096. # define TV_GU_SHIFT 0
  3097. #define TV_CSC_U2 0x6801c
  3098. # define TV_BU_MASK 0x07ff0000
  3099. # define TV_BU_SHIFT 16
  3100. /*
  3101. * U attenuation for component video.
  3102. *
  3103. * Stored in 1.9 fixed point.
  3104. */
  3105. # define TV_AU_MASK 0x000003ff
  3106. # define TV_AU_SHIFT 0
  3107. #define TV_CSC_V 0x68020
  3108. # define TV_RV_MASK 0x0fff0000
  3109. # define TV_RV_SHIFT 16
  3110. # define TV_GV_MASK 0x000007ff
  3111. # define TV_GV_SHIFT 0
  3112. #define TV_CSC_V2 0x68024
  3113. # define TV_BV_MASK 0x07ff0000
  3114. # define TV_BV_SHIFT 16
  3115. /*
  3116. * V attenuation for component video.
  3117. *
  3118. * Stored in 1.9 fixed point.
  3119. */
  3120. # define TV_AV_MASK 0x000007ff
  3121. # define TV_AV_SHIFT 0
  3122. #define TV_CLR_KNOBS 0x68028
  3123. /* 2s-complement brightness adjustment */
  3124. # define TV_BRIGHTNESS_MASK 0xff000000
  3125. # define TV_BRIGHTNESS_SHIFT 24
  3126. /* Contrast adjustment, as a 2.6 unsigned floating point number */
  3127. # define TV_CONTRAST_MASK 0x00ff0000
  3128. # define TV_CONTRAST_SHIFT 16
  3129. /* Saturation adjustment, as a 2.6 unsigned floating point number */
  3130. # define TV_SATURATION_MASK 0x0000ff00
  3131. # define TV_SATURATION_SHIFT 8
  3132. /* Hue adjustment, as an integer phase angle in degrees */
  3133. # define TV_HUE_MASK 0x000000ff
  3134. # define TV_HUE_SHIFT 0
  3135. #define TV_CLR_LEVEL 0x6802c
  3136. /* Controls the DAC level for black */
  3137. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  3138. # define TV_BLACK_LEVEL_SHIFT 16
  3139. /* Controls the DAC level for blanking */
  3140. # define TV_BLANK_LEVEL_MASK 0x000001ff
  3141. # define TV_BLANK_LEVEL_SHIFT 0
  3142. #define TV_H_CTL_1 0x68030
  3143. /* Number of pixels in the hsync. */
  3144. # define TV_HSYNC_END_MASK 0x1fff0000
  3145. # define TV_HSYNC_END_SHIFT 16
  3146. /* Total number of pixels minus one in the line (display and blanking). */
  3147. # define TV_HTOTAL_MASK 0x00001fff
  3148. # define TV_HTOTAL_SHIFT 0
  3149. #define TV_H_CTL_2 0x68034
  3150. /* Enables the colorburst (needed for non-component color) */
  3151. # define TV_BURST_ENA (1 << 31)
  3152. /* Offset of the colorburst from the start of hsync, in pixels minus one. */
  3153. # define TV_HBURST_START_SHIFT 16
  3154. # define TV_HBURST_START_MASK 0x1fff0000
  3155. /* Length of the colorburst */
  3156. # define TV_HBURST_LEN_SHIFT 0
  3157. # define TV_HBURST_LEN_MASK 0x0001fff
  3158. #define TV_H_CTL_3 0x68038
  3159. /* End of hblank, measured in pixels minus one from start of hsync */
  3160. # define TV_HBLANK_END_SHIFT 16
  3161. # define TV_HBLANK_END_MASK 0x1fff0000
  3162. /* Start of hblank, measured in pixels minus one from start of hsync */
  3163. # define TV_HBLANK_START_SHIFT 0
  3164. # define TV_HBLANK_START_MASK 0x0001fff
  3165. #define TV_V_CTL_1 0x6803c
  3166. /* XXX */
  3167. # define TV_NBR_END_SHIFT 16
  3168. # define TV_NBR_END_MASK 0x07ff0000
  3169. /* XXX */
  3170. # define TV_VI_END_F1_SHIFT 8
  3171. # define TV_VI_END_F1_MASK 0x00003f00
  3172. /* XXX */
  3173. # define TV_VI_END_F2_SHIFT 0
  3174. # define TV_VI_END_F2_MASK 0x0000003f
  3175. #define TV_V_CTL_2 0x68040
  3176. /* Length of vsync, in half lines */
  3177. # define TV_VSYNC_LEN_MASK 0x07ff0000
  3178. # define TV_VSYNC_LEN_SHIFT 16
  3179. /* Offset of the start of vsync in field 1, measured in one less than the
  3180. * number of half lines.
  3181. */
  3182. # define TV_VSYNC_START_F1_MASK 0x00007f00
  3183. # define TV_VSYNC_START_F1_SHIFT 8
  3184. /*
  3185. * Offset of the start of vsync in field 2, measured in one less than the
  3186. * number of half lines.
  3187. */
  3188. # define TV_VSYNC_START_F2_MASK 0x0000007f
  3189. # define TV_VSYNC_START_F2_SHIFT 0
  3190. #define TV_V_CTL_3 0x68044
  3191. /* Enables generation of the equalization signal */
  3192. # define TV_EQUAL_ENA (1 << 31)
  3193. /* Length of vsync, in half lines */
  3194. # define TV_VEQ_LEN_MASK 0x007f0000
  3195. # define TV_VEQ_LEN_SHIFT 16
  3196. /* Offset of the start of equalization in field 1, measured in one less than
  3197. * the number of half lines.
  3198. */
  3199. # define TV_VEQ_START_F1_MASK 0x0007f00
  3200. # define TV_VEQ_START_F1_SHIFT 8
  3201. /*
  3202. * Offset of the start of equalization in field 2, measured in one less than
  3203. * the number of half lines.
  3204. */
  3205. # define TV_VEQ_START_F2_MASK 0x000007f
  3206. # define TV_VEQ_START_F2_SHIFT 0
  3207. #define TV_V_CTL_4 0x68048
  3208. /*
  3209. * Offset to start of vertical colorburst, measured in one less than the
  3210. * number of lines from vertical start.
  3211. */
  3212. # define TV_VBURST_START_F1_MASK 0x003f0000
  3213. # define TV_VBURST_START_F1_SHIFT 16
  3214. /*
  3215. * Offset to the end of vertical colorburst, measured in one less than the
  3216. * number of lines from the start of NBR.
  3217. */
  3218. # define TV_VBURST_END_F1_MASK 0x000000ff
  3219. # define TV_VBURST_END_F1_SHIFT 0
  3220. #define TV_V_CTL_5 0x6804c
  3221. /*
  3222. * Offset to start of vertical colorburst, measured in one less than the
  3223. * number of lines from vertical start.
  3224. */
  3225. # define TV_VBURST_START_F2_MASK 0x003f0000
  3226. # define TV_VBURST_START_F2_SHIFT 16
  3227. /*
  3228. * Offset to the end of vertical colorburst, measured in one less than the
  3229. * number of lines from the start of NBR.
  3230. */
  3231. # define TV_VBURST_END_F2_MASK 0x000000ff
  3232. # define TV_VBURST_END_F2_SHIFT 0
  3233. #define TV_V_CTL_6 0x68050
  3234. /*
  3235. * Offset to start of vertical colorburst, measured in one less than the
  3236. * number of lines from vertical start.
  3237. */
  3238. # define TV_VBURST_START_F3_MASK 0x003f0000
  3239. # define TV_VBURST_START_F3_SHIFT 16
  3240. /*
  3241. * Offset to the end of vertical colorburst, measured in one less than the
  3242. * number of lines from the start of NBR.
  3243. */
  3244. # define TV_VBURST_END_F3_MASK 0x000000ff
  3245. # define TV_VBURST_END_F3_SHIFT 0
  3246. #define TV_V_CTL_7 0x68054
  3247. /*
  3248. * Offset to start of vertical colorburst, measured in one less than the
  3249. * number of lines from vertical start.
  3250. */
  3251. # define TV_VBURST_START_F4_MASK 0x003f0000
  3252. # define TV_VBURST_START_F4_SHIFT 16
  3253. /*
  3254. * Offset to the end of vertical colorburst, measured in one less than the
  3255. * number of lines from the start of NBR.
  3256. */
  3257. # define TV_VBURST_END_F4_MASK 0x000000ff
  3258. # define TV_VBURST_END_F4_SHIFT 0
  3259. #define TV_SC_CTL_1 0x68060
  3260. /* Turns on the first subcarrier phase generation DDA */
  3261. # define TV_SC_DDA1_EN (1 << 31)
  3262. /* Turns on the first subcarrier phase generation DDA */
  3263. # define TV_SC_DDA2_EN (1 << 30)
  3264. /* Turns on the first subcarrier phase generation DDA */
  3265. # define TV_SC_DDA3_EN (1 << 29)
  3266. /* Sets the subcarrier DDA to reset frequency every other field */
  3267. # define TV_SC_RESET_EVERY_2 (0 << 24)
  3268. /* Sets the subcarrier DDA to reset frequency every fourth field */
  3269. # define TV_SC_RESET_EVERY_4 (1 << 24)
  3270. /* Sets the subcarrier DDA to reset frequency every eighth field */
  3271. # define TV_SC_RESET_EVERY_8 (2 << 24)
  3272. /* Sets the subcarrier DDA to never reset the frequency */
  3273. # define TV_SC_RESET_NEVER (3 << 24)
  3274. /* Sets the peak amplitude of the colorburst.*/
  3275. # define TV_BURST_LEVEL_MASK 0x00ff0000
  3276. # define TV_BURST_LEVEL_SHIFT 16
  3277. /* Sets the increment of the first subcarrier phase generation DDA */
  3278. # define TV_SCDDA1_INC_MASK 0x00000fff
  3279. # define TV_SCDDA1_INC_SHIFT 0
  3280. #define TV_SC_CTL_2 0x68064
  3281. /* Sets the rollover for the second subcarrier phase generation DDA */
  3282. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  3283. # define TV_SCDDA2_SIZE_SHIFT 16
  3284. /* Sets the increent of the second subcarrier phase generation DDA */
  3285. # define TV_SCDDA2_INC_MASK 0x00007fff
  3286. # define TV_SCDDA2_INC_SHIFT 0
  3287. #define TV_SC_CTL_3 0x68068
  3288. /* Sets the rollover for the third subcarrier phase generation DDA */
  3289. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  3290. # define TV_SCDDA3_SIZE_SHIFT 16
  3291. /* Sets the increent of the third subcarrier phase generation DDA */
  3292. # define TV_SCDDA3_INC_MASK 0x00007fff
  3293. # define TV_SCDDA3_INC_SHIFT 0
  3294. #define TV_WIN_POS 0x68070
  3295. /* X coordinate of the display from the start of horizontal active */
  3296. # define TV_XPOS_MASK 0x1fff0000
  3297. # define TV_XPOS_SHIFT 16
  3298. /* Y coordinate of the display from the start of vertical active (NBR) */
  3299. # define TV_YPOS_MASK 0x00000fff
  3300. # define TV_YPOS_SHIFT 0
  3301. #define TV_WIN_SIZE 0x68074
  3302. /* Horizontal size of the display window, measured in pixels*/
  3303. # define TV_XSIZE_MASK 0x1fff0000
  3304. # define TV_XSIZE_SHIFT 16
  3305. /*
  3306. * Vertical size of the display window, measured in pixels.
  3307. *
  3308. * Must be even for interlaced modes.
  3309. */
  3310. # define TV_YSIZE_MASK 0x00000fff
  3311. # define TV_YSIZE_SHIFT 0
  3312. #define TV_FILTER_CTL_1 0x68080
  3313. /*
  3314. * Enables automatic scaling calculation.
  3315. *
  3316. * If set, the rest of the registers are ignored, and the calculated values can
  3317. * be read back from the register.
  3318. */
  3319. # define TV_AUTO_SCALE (1 << 31)
  3320. /*
  3321. * Disables the vertical filter.
  3322. *
  3323. * This is required on modes more than 1024 pixels wide */
  3324. # define TV_V_FILTER_BYPASS (1 << 29)
  3325. /* Enables adaptive vertical filtering */
  3326. # define TV_VADAPT (1 << 28)
  3327. # define TV_VADAPT_MODE_MASK (3 << 26)
  3328. /* Selects the least adaptive vertical filtering mode */
  3329. # define TV_VADAPT_MODE_LEAST (0 << 26)
  3330. /* Selects the moderately adaptive vertical filtering mode */
  3331. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  3332. /* Selects the most adaptive vertical filtering mode */
  3333. # define TV_VADAPT_MODE_MOST (3 << 26)
  3334. /*
  3335. * Sets the horizontal scaling factor.
  3336. *
  3337. * This should be the fractional part of the horizontal scaling factor divided
  3338. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  3339. *
  3340. * (src width - 1) / ((oversample * dest width) - 1)
  3341. */
  3342. # define TV_HSCALE_FRAC_MASK 0x00003fff
  3343. # define TV_HSCALE_FRAC_SHIFT 0
  3344. #define TV_FILTER_CTL_2 0x68084
  3345. /*
  3346. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  3347. *
  3348. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  3349. */
  3350. # define TV_VSCALE_INT_MASK 0x00038000
  3351. # define TV_VSCALE_INT_SHIFT 15
  3352. /*
  3353. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  3354. *
  3355. * \sa TV_VSCALE_INT_MASK
  3356. */
  3357. # define TV_VSCALE_FRAC_MASK 0x00007fff
  3358. # define TV_VSCALE_FRAC_SHIFT 0
  3359. #define TV_FILTER_CTL_3 0x68088
  3360. /*
  3361. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  3362. *
  3363. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  3364. *
  3365. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  3366. */
  3367. # define TV_VSCALE_IP_INT_MASK 0x00038000
  3368. # define TV_VSCALE_IP_INT_SHIFT 15
  3369. /*
  3370. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  3371. *
  3372. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  3373. *
  3374. * \sa TV_VSCALE_IP_INT_MASK
  3375. */
  3376. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  3377. # define TV_VSCALE_IP_FRAC_SHIFT 0
  3378. #define TV_CC_CONTROL 0x68090
  3379. # define TV_CC_ENABLE (1 << 31)
  3380. /*
  3381. * Specifies which field to send the CC data in.
  3382. *
  3383. * CC data is usually sent in field 0.
  3384. */
  3385. # define TV_CC_FID_MASK (1 << 27)
  3386. # define TV_CC_FID_SHIFT 27
  3387. /* Sets the horizontal position of the CC data. Usually 135. */
  3388. # define TV_CC_HOFF_MASK 0x03ff0000
  3389. # define TV_CC_HOFF_SHIFT 16
  3390. /* Sets the vertical position of the CC data. Usually 21 */
  3391. # define TV_CC_LINE_MASK 0x0000003f
  3392. # define TV_CC_LINE_SHIFT 0
  3393. #define TV_CC_DATA 0x68094
  3394. # define TV_CC_RDY (1 << 31)
  3395. /* Second word of CC data to be transmitted. */
  3396. # define TV_CC_DATA_2_MASK 0x007f0000
  3397. # define TV_CC_DATA_2_SHIFT 16
  3398. /* First word of CC data to be transmitted. */
  3399. # define TV_CC_DATA_1_MASK 0x0000007f
  3400. # define TV_CC_DATA_1_SHIFT 0
  3401. #define TV_H_LUMA_0 0x68100
  3402. #define TV_H_LUMA_59 0x681ec
  3403. #define TV_H_CHROMA_0 0x68200
  3404. #define TV_H_CHROMA_59 0x682ec
  3405. #define TV_V_LUMA_0 0x68300
  3406. #define TV_V_LUMA_42 0x683a8
  3407. #define TV_V_CHROMA_0 0x68400
  3408. #define TV_V_CHROMA_42 0x684a8
  3409. /* Display Port */
  3410. #define DP_A 0x64000 /* eDP */
  3411. #define DP_B 0x64100
  3412. #define DP_C 0x64200
  3413. #define DP_D 0x64300
  3414. #define DP_PORT_EN (1 << 31)
  3415. #define DP_PIPEB_SELECT (1 << 30)
  3416. #define DP_PIPE_MASK (1 << 30)
  3417. #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
  3418. #define DP_PIPE_MASK_CHV (3 << 16)
  3419. /* Link training mode - select a suitable mode for each stage */
  3420. #define DP_LINK_TRAIN_PAT_1 (0 << 28)
  3421. #define DP_LINK_TRAIN_PAT_2 (1 << 28)
  3422. #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
  3423. #define DP_LINK_TRAIN_OFF (3 << 28)
  3424. #define DP_LINK_TRAIN_MASK (3 << 28)
  3425. #define DP_LINK_TRAIN_SHIFT 28
  3426. #define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
  3427. #define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
  3428. /* CPT Link training mode */
  3429. #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
  3430. #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
  3431. #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
  3432. #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
  3433. #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
  3434. #define DP_LINK_TRAIN_SHIFT_CPT 8
  3435. /* Signal voltages. These are mostly controlled by the other end */
  3436. #define DP_VOLTAGE_0_4 (0 << 25)
  3437. #define DP_VOLTAGE_0_6 (1 << 25)
  3438. #define DP_VOLTAGE_0_8 (2 << 25)
  3439. #define DP_VOLTAGE_1_2 (3 << 25)
  3440. #define DP_VOLTAGE_MASK (7 << 25)
  3441. #define DP_VOLTAGE_SHIFT 25
  3442. /* Signal pre-emphasis levels, like voltages, the other end tells us what
  3443. * they want
  3444. */
  3445. #define DP_PRE_EMPHASIS_0 (0 << 22)
  3446. #define DP_PRE_EMPHASIS_3_5 (1 << 22)
  3447. #define DP_PRE_EMPHASIS_6 (2 << 22)
  3448. #define DP_PRE_EMPHASIS_9_5 (3 << 22)
  3449. #define DP_PRE_EMPHASIS_MASK (7 << 22)
  3450. #define DP_PRE_EMPHASIS_SHIFT 22
  3451. /* How many wires to use. I guess 3 was too hard */
  3452. #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
  3453. #define DP_PORT_WIDTH_MASK (7 << 19)
  3454. /* Mystic DPCD version 1.1 special mode */
  3455. #define DP_ENHANCED_FRAMING (1 << 18)
  3456. /* eDP */
  3457. #define DP_PLL_FREQ_270MHZ (0 << 16)
  3458. #define DP_PLL_FREQ_160MHZ (1 << 16)
  3459. #define DP_PLL_FREQ_MASK (3 << 16)
  3460. /* locked once port is enabled */
  3461. #define DP_PORT_REVERSAL (1 << 15)
  3462. /* eDP */
  3463. #define DP_PLL_ENABLE (1 << 14)
  3464. /* sends the clock on lane 15 of the PEG for debug */
  3465. #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
  3466. #define DP_SCRAMBLING_DISABLE (1 << 12)
  3467. #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
  3468. /* limit RGB values to avoid confusing TVs */
  3469. #define DP_COLOR_RANGE_16_235 (1 << 8)
  3470. /* Turn on the audio link */
  3471. #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
  3472. /* vs and hs sync polarity */
  3473. #define DP_SYNC_VS_HIGH (1 << 4)
  3474. #define DP_SYNC_HS_HIGH (1 << 3)
  3475. /* A fantasy */
  3476. #define DP_DETECTED (1 << 2)
  3477. /* The aux channel provides a way to talk to the
  3478. * signal sink for DDC etc. Max packet size supported
  3479. * is 20 bytes in each direction, hence the 5 fixed
  3480. * data registers
  3481. */
  3482. #define DPA_AUX_CH_CTL 0x64010
  3483. #define DPA_AUX_CH_DATA1 0x64014
  3484. #define DPA_AUX_CH_DATA2 0x64018
  3485. #define DPA_AUX_CH_DATA3 0x6401c
  3486. #define DPA_AUX_CH_DATA4 0x64020
  3487. #define DPA_AUX_CH_DATA5 0x64024
  3488. #define DPB_AUX_CH_CTL 0x64110
  3489. #define DPB_AUX_CH_DATA1 0x64114
  3490. #define DPB_AUX_CH_DATA2 0x64118
  3491. #define DPB_AUX_CH_DATA3 0x6411c
  3492. #define DPB_AUX_CH_DATA4 0x64120
  3493. #define DPB_AUX_CH_DATA5 0x64124
  3494. #define DPC_AUX_CH_CTL 0x64210
  3495. #define DPC_AUX_CH_DATA1 0x64214
  3496. #define DPC_AUX_CH_DATA2 0x64218
  3497. #define DPC_AUX_CH_DATA3 0x6421c
  3498. #define DPC_AUX_CH_DATA4 0x64220
  3499. #define DPC_AUX_CH_DATA5 0x64224
  3500. #define DPD_AUX_CH_CTL 0x64310
  3501. #define DPD_AUX_CH_DATA1 0x64314
  3502. #define DPD_AUX_CH_DATA2 0x64318
  3503. #define DPD_AUX_CH_DATA3 0x6431c
  3504. #define DPD_AUX_CH_DATA4 0x64320
  3505. #define DPD_AUX_CH_DATA5 0x64324
  3506. #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
  3507. #define DP_AUX_CH_CTL_DONE (1 << 30)
  3508. #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
  3509. #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
  3510. #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
  3511. #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
  3512. #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
  3513. #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
  3514. #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
  3515. #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
  3516. #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
  3517. #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
  3518. #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
  3519. #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
  3520. #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
  3521. #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
  3522. #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
  3523. #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
  3524. #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
  3525. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
  3526. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
  3527. #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
  3528. #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
  3529. #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
  3530. #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
  3531. #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
  3532. #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
  3533. /*
  3534. * Computing GMCH M and N values for the Display Port link
  3535. *
  3536. * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
  3537. *
  3538. * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
  3539. *
  3540. * The GMCH value is used internally
  3541. *
  3542. * bytes_per_pixel is the number of bytes coming out of the plane,
  3543. * which is after the LUTs, so we want the bytes for our color format.
  3544. * For our current usage, this is always 3, one byte for R, G and B.
  3545. */
  3546. #define _PIPEA_DATA_M_G4X 0x70050
  3547. #define _PIPEB_DATA_M_G4X 0x71050
  3548. /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
  3549. #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
  3550. #define TU_SIZE_SHIFT 25
  3551. #define TU_SIZE_MASK (0x3f << 25)
  3552. #define DATA_LINK_M_N_MASK (0xffffff)
  3553. #define DATA_LINK_N_MAX (0x800000)
  3554. #define _PIPEA_DATA_N_G4X 0x70054
  3555. #define _PIPEB_DATA_N_G4X 0x71054
  3556. #define PIPE_GMCH_DATA_N_MASK (0xffffff)
  3557. /*
  3558. * Computing Link M and N values for the Display Port link
  3559. *
  3560. * Link M / N = pixel_clock / ls_clk
  3561. *
  3562. * (the DP spec calls pixel_clock the 'strm_clk')
  3563. *
  3564. * The Link value is transmitted in the Main Stream
  3565. * Attributes and VB-ID.
  3566. */
  3567. #define _PIPEA_LINK_M_G4X 0x70060
  3568. #define _PIPEB_LINK_M_G4X 0x71060
  3569. #define PIPEA_DP_LINK_M_MASK (0xffffff)
  3570. #define _PIPEA_LINK_N_G4X 0x70064
  3571. #define _PIPEB_LINK_N_G4X 0x71064
  3572. #define PIPEA_DP_LINK_N_MASK (0xffffff)
  3573. #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
  3574. #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
  3575. #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
  3576. #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
  3577. /* Display & cursor control */
  3578. /* Pipe A */
  3579. #define _PIPEADSL 0x70000
  3580. #define DSL_LINEMASK_GEN2 0x00000fff
  3581. #define DSL_LINEMASK_GEN3 0x00001fff
  3582. #define _PIPEACONF 0x70008
  3583. #define PIPECONF_ENABLE (1<<31)
  3584. #define PIPECONF_DISABLE 0
  3585. #define PIPECONF_DOUBLE_WIDE (1<<30)
  3586. #define I965_PIPECONF_ACTIVE (1<<30)
  3587. #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
  3588. #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
  3589. #define PIPECONF_SINGLE_WIDE 0
  3590. #define PIPECONF_PIPE_UNLOCKED 0
  3591. #define PIPECONF_PIPE_LOCKED (1<<25)
  3592. #define PIPECONF_PALETTE 0
  3593. #define PIPECONF_GAMMA (1<<24)
  3594. #define PIPECONF_FORCE_BORDER (1<<25)
  3595. #define PIPECONF_INTERLACE_MASK (7 << 21)
  3596. #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
  3597. /* Note that pre-gen3 does not support interlaced display directly. Panel
  3598. * fitting must be disabled on pre-ilk for interlaced. */
  3599. #define PIPECONF_PROGRESSIVE (0 << 21)
  3600. #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
  3601. #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
  3602. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  3603. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
  3604. /* Ironlake and later have a complete new set of values for interlaced. PFIT
  3605. * means panel fitter required, PF means progressive fetch, DBL means power
  3606. * saving pixel doubling. */
  3607. #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
  3608. #define PIPECONF_INTERLACED_ILK (3 << 21)
  3609. #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
  3610. #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
  3611. #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
  3612. #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
  3613. #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
  3614. #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
  3615. #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
  3616. #define PIPECONF_BPC_MASK (0x7 << 5)
  3617. #define PIPECONF_8BPC (0<<5)
  3618. #define PIPECONF_10BPC (1<<5)
  3619. #define PIPECONF_6BPC (2<<5)
  3620. #define PIPECONF_12BPC (3<<5)
  3621. #define PIPECONF_DITHER_EN (1<<4)
  3622. #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
  3623. #define PIPECONF_DITHER_TYPE_SP (0<<2)
  3624. #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
  3625. #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
  3626. #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
  3627. #define _PIPEASTAT 0x70024
  3628. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  3629. #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
  3630. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  3631. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  3632. #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
  3633. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  3634. #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
  3635. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  3636. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  3637. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  3638. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  3639. #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
  3640. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  3641. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  3642. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  3643. #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
  3644. #define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
  3645. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  3646. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  3647. #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
  3648. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  3649. #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
  3650. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  3651. #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
  3652. #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
  3653. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  3654. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  3655. #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
  3656. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  3657. #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
  3658. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  3659. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  3660. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  3661. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  3662. #define PIPE_A_PSR_STATUS_VLV (1UL<<6)
  3663. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  3664. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  3665. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  3666. #define PIPE_B_PSR_STATUS_VLV (1UL<<3)
  3667. #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
  3668. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  3669. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  3670. #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
  3671. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  3672. #define PIPE_HBLANK_INT_STATUS (1UL<<0)
  3673. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  3674. #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
  3675. #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
  3676. #define PIPE_A_OFFSET 0x70000
  3677. #define PIPE_B_OFFSET 0x71000
  3678. #define PIPE_C_OFFSET 0x72000
  3679. #define CHV_PIPE_C_OFFSET 0x74000
  3680. /*
  3681. * There's actually no pipe EDP. Some pipe registers have
  3682. * simply shifted from the pipe to the transcoder, while
  3683. * keeping their original offset. Thus we need PIPE_EDP_OFFSET
  3684. * to access such registers in transcoder EDP.
  3685. */
  3686. #define PIPE_EDP_OFFSET 0x7f000
  3687. #define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
  3688. dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
  3689. dev_priv->info.display_mmio_offset)
  3690. #define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
  3691. #define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
  3692. #define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
  3693. #define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
  3694. #define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
  3695. #define _PIPE_MISC_A 0x70030
  3696. #define _PIPE_MISC_B 0x71030
  3697. #define PIPEMISC_DITHER_BPC_MASK (7<<5)
  3698. #define PIPEMISC_DITHER_8_BPC (0<<5)
  3699. #define PIPEMISC_DITHER_10_BPC (1<<5)
  3700. #define PIPEMISC_DITHER_6_BPC (2<<5)
  3701. #define PIPEMISC_DITHER_12_BPC (3<<5)
  3702. #define PIPEMISC_DITHER_ENABLE (1<<4)
  3703. #define PIPEMISC_DITHER_TYPE_MASK (3<<2)
  3704. #define PIPEMISC_DITHER_TYPE_SP (0<<2)
  3705. #define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
  3706. #define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
  3707. #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
  3708. #define PIPEB_HLINE_INT_EN (1<<28)
  3709. #define PIPEB_VBLANK_INT_EN (1<<27)
  3710. #define SPRITED_FLIP_DONE_INT_EN (1<<26)
  3711. #define SPRITEC_FLIP_DONE_INT_EN (1<<25)
  3712. #define PLANEB_FLIP_DONE_INT_EN (1<<24)
  3713. #define PIPE_PSR_INT_EN (1<<22)
  3714. #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
  3715. #define PIPEA_HLINE_INT_EN (1<<20)
  3716. #define PIPEA_VBLANK_INT_EN (1<<19)
  3717. #define SPRITEB_FLIP_DONE_INT_EN (1<<18)
  3718. #define SPRITEA_FLIP_DONE_INT_EN (1<<17)
  3719. #define PLANEA_FLIPDONE_INT_EN (1<<16)
  3720. #define PIPEC_LINE_COMPARE_INT_EN (1<<13)
  3721. #define PIPEC_HLINE_INT_EN (1<<12)
  3722. #define PIPEC_VBLANK_INT_EN (1<<11)
  3723. #define SPRITEF_FLIPDONE_INT_EN (1<<10)
  3724. #define SPRITEE_FLIPDONE_INT_EN (1<<9)
  3725. #define PLANEC_FLIPDONE_INT_EN (1<<8)
  3726. #define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
  3727. #define SPRITEF_INVALID_GTT_INT_EN (1<<27)
  3728. #define SPRITEE_INVALID_GTT_INT_EN (1<<26)
  3729. #define PLANEC_INVALID_GTT_INT_EN (1<<25)
  3730. #define CURSORC_INVALID_GTT_INT_EN (1<<24)
  3731. #define CURSORB_INVALID_GTT_INT_EN (1<<23)
  3732. #define CURSORA_INVALID_GTT_INT_EN (1<<22)
  3733. #define SPRITED_INVALID_GTT_INT_EN (1<<21)
  3734. #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
  3735. #define PLANEB_INVALID_GTT_INT_EN (1<<19)
  3736. #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
  3737. #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
  3738. #define PLANEA_INVALID_GTT_INT_EN (1<<16)
  3739. #define DPINVGTT_EN_MASK 0xff0000
  3740. #define DPINVGTT_EN_MASK_CHV 0xfff0000
  3741. #define SPRITEF_INVALID_GTT_STATUS (1<<11)
  3742. #define SPRITEE_INVALID_GTT_STATUS (1<<10)
  3743. #define PLANEC_INVALID_GTT_STATUS (1<<9)
  3744. #define CURSORC_INVALID_GTT_STATUS (1<<8)
  3745. #define CURSORB_INVALID_GTT_STATUS (1<<7)
  3746. #define CURSORA_INVALID_GTT_STATUS (1<<6)
  3747. #define SPRITED_INVALID_GTT_STATUS (1<<5)
  3748. #define SPRITEC_INVALID_GTT_STATUS (1<<4)
  3749. #define PLANEB_INVALID_GTT_STATUS (1<<3)
  3750. #define SPRITEB_INVALID_GTT_STATUS (1<<2)
  3751. #define SPRITEA_INVALID_GTT_STATUS (1<<1)
  3752. #define PLANEA_INVALID_GTT_STATUS (1<<0)
  3753. #define DPINVGTT_STATUS_MASK 0xff
  3754. #define DPINVGTT_STATUS_MASK_CHV 0xfff
  3755. #define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
  3756. #define DSPARB_CSTART_MASK (0x7f << 7)
  3757. #define DSPARB_CSTART_SHIFT 7
  3758. #define DSPARB_BSTART_MASK (0x7f)
  3759. #define DSPARB_BSTART_SHIFT 0
  3760. #define DSPARB_BEND_SHIFT 9 /* on 855 */
  3761. #define DSPARB_AEND_SHIFT 0
  3762. #define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
  3763. #define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
  3764. /* pnv/gen4/g4x/vlv/chv */
  3765. #define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
  3766. #define DSPFW_SR_SHIFT 23
  3767. #define DSPFW_SR_MASK (0x1ff<<23)
  3768. #define DSPFW_CURSORB_SHIFT 16
  3769. #define DSPFW_CURSORB_MASK (0x3f<<16)
  3770. #define DSPFW_PLANEB_SHIFT 8
  3771. #define DSPFW_PLANEB_MASK (0x7f<<8)
  3772. #define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
  3773. #define DSPFW_PLANEA_SHIFT 0
  3774. #define DSPFW_PLANEA_MASK (0x7f<<0)
  3775. #define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
  3776. #define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
  3777. #define DSPFW_FBC_SR_EN (1<<31) /* g4x */
  3778. #define DSPFW_FBC_SR_SHIFT 28
  3779. #define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
  3780. #define DSPFW_FBC_HPLL_SR_SHIFT 24
  3781. #define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
  3782. #define DSPFW_SPRITEB_SHIFT (16)
  3783. #define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
  3784. #define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
  3785. #define DSPFW_CURSORA_SHIFT 8
  3786. #define DSPFW_CURSORA_MASK (0x3f<<8)
  3787. #define DSPFW_PLANEC_OLD_SHIFT 0
  3788. #define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
  3789. #define DSPFW_SPRITEA_SHIFT 0
  3790. #define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
  3791. #define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
  3792. #define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
  3793. #define DSPFW_HPLL_SR_EN (1<<31)
  3794. #define PINEVIEW_SELF_REFRESH_EN (1<<30)
  3795. #define DSPFW_CURSOR_SR_SHIFT 24
  3796. #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
  3797. #define DSPFW_HPLL_CURSOR_SHIFT 16
  3798. #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
  3799. #define DSPFW_HPLL_SR_SHIFT 0
  3800. #define DSPFW_HPLL_SR_MASK (0x1ff<<0)
  3801. /* vlv/chv */
  3802. #define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
  3803. #define DSPFW_SPRITEB_WM1_SHIFT 16
  3804. #define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
  3805. #define DSPFW_CURSORA_WM1_SHIFT 8
  3806. #define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
  3807. #define DSPFW_SPRITEA_WM1_SHIFT 0
  3808. #define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
  3809. #define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
  3810. #define DSPFW_PLANEB_WM1_SHIFT 24
  3811. #define DSPFW_PLANEB_WM1_MASK (0xff<<24)
  3812. #define DSPFW_PLANEA_WM1_SHIFT 16
  3813. #define DSPFW_PLANEA_WM1_MASK (0xff<<16)
  3814. #define DSPFW_CURSORB_WM1_SHIFT 8
  3815. #define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
  3816. #define DSPFW_CURSOR_SR_WM1_SHIFT 0
  3817. #define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
  3818. #define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
  3819. #define DSPFW_SR_WM1_SHIFT 0
  3820. #define DSPFW_SR_WM1_MASK (0x1ff<<0)
  3821. #define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
  3822. #define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
  3823. #define DSPFW_SPRITED_WM1_SHIFT 24
  3824. #define DSPFW_SPRITED_WM1_MASK (0xff<<24)
  3825. #define DSPFW_SPRITED_SHIFT 16
  3826. #define DSPFW_SPRITED_MASK_VLV (0xff<<16)
  3827. #define DSPFW_SPRITEC_WM1_SHIFT 8
  3828. #define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
  3829. #define DSPFW_SPRITEC_SHIFT 0
  3830. #define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
  3831. #define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
  3832. #define DSPFW_SPRITEF_WM1_SHIFT 24
  3833. #define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
  3834. #define DSPFW_SPRITEF_SHIFT 16
  3835. #define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
  3836. #define DSPFW_SPRITEE_WM1_SHIFT 8
  3837. #define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
  3838. #define DSPFW_SPRITEE_SHIFT 0
  3839. #define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
  3840. #define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
  3841. #define DSPFW_PLANEC_WM1_SHIFT 24
  3842. #define DSPFW_PLANEC_WM1_MASK (0xff<<24)
  3843. #define DSPFW_PLANEC_SHIFT 16
  3844. #define DSPFW_PLANEC_MASK_VLV (0xff<<16)
  3845. #define DSPFW_CURSORC_WM1_SHIFT 8
  3846. #define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
  3847. #define DSPFW_CURSORC_SHIFT 0
  3848. #define DSPFW_CURSORC_MASK (0x3f<<0)
  3849. /* vlv/chv high order bits */
  3850. #define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
  3851. #define DSPFW_SR_HI_SHIFT 24
  3852. #define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
  3853. #define DSPFW_SPRITEF_HI_SHIFT 23
  3854. #define DSPFW_SPRITEF_HI_MASK (1<<23)
  3855. #define DSPFW_SPRITEE_HI_SHIFT 22
  3856. #define DSPFW_SPRITEE_HI_MASK (1<<22)
  3857. #define DSPFW_PLANEC_HI_SHIFT 21
  3858. #define DSPFW_PLANEC_HI_MASK (1<<21)
  3859. #define DSPFW_SPRITED_HI_SHIFT 20
  3860. #define DSPFW_SPRITED_HI_MASK (1<<20)
  3861. #define DSPFW_SPRITEC_HI_SHIFT 16
  3862. #define DSPFW_SPRITEC_HI_MASK (1<<16)
  3863. #define DSPFW_PLANEB_HI_SHIFT 12
  3864. #define DSPFW_PLANEB_HI_MASK (1<<12)
  3865. #define DSPFW_SPRITEB_HI_SHIFT 8
  3866. #define DSPFW_SPRITEB_HI_MASK (1<<8)
  3867. #define DSPFW_SPRITEA_HI_SHIFT 4
  3868. #define DSPFW_SPRITEA_HI_MASK (1<<4)
  3869. #define DSPFW_PLANEA_HI_SHIFT 0
  3870. #define DSPFW_PLANEA_HI_MASK (1<<0)
  3871. #define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
  3872. #define DSPFW_SR_WM1_HI_SHIFT 24
  3873. #define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
  3874. #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
  3875. #define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
  3876. #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
  3877. #define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
  3878. #define DSPFW_PLANEC_WM1_HI_SHIFT 21
  3879. #define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
  3880. #define DSPFW_SPRITED_WM1_HI_SHIFT 20
  3881. #define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
  3882. #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
  3883. #define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
  3884. #define DSPFW_PLANEB_WM1_HI_SHIFT 12
  3885. #define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
  3886. #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
  3887. #define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
  3888. #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
  3889. #define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
  3890. #define DSPFW_PLANEA_WM1_HI_SHIFT 0
  3891. #define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
  3892. /* drain latency register values*/
  3893. #define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
  3894. #define DDL_CURSOR_SHIFT 24
  3895. #define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
  3896. #define DDL_PLANE_SHIFT 0
  3897. #define DDL_PRECISION_HIGH (1<<7)
  3898. #define DDL_PRECISION_LOW (0<<7)
  3899. #define DRAIN_LATENCY_MASK 0x7f
  3900. #define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
  3901. #define CBR_PND_DEADLINE_DISABLE (1<<31)
  3902. /* FIFO watermark sizes etc */
  3903. #define G4X_FIFO_LINE_SIZE 64
  3904. #define I915_FIFO_LINE_SIZE 64
  3905. #define I830_FIFO_LINE_SIZE 32
  3906. #define VALLEYVIEW_FIFO_SIZE 255
  3907. #define G4X_FIFO_SIZE 127
  3908. #define I965_FIFO_SIZE 512
  3909. #define I945_FIFO_SIZE 127
  3910. #define I915_FIFO_SIZE 95
  3911. #define I855GM_FIFO_SIZE 127 /* In cachelines */
  3912. #define I830_FIFO_SIZE 95
  3913. #define VALLEYVIEW_MAX_WM 0xff
  3914. #define G4X_MAX_WM 0x3f
  3915. #define I915_MAX_WM 0x3f
  3916. #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
  3917. #define PINEVIEW_FIFO_LINE_SIZE 64
  3918. #define PINEVIEW_MAX_WM 0x1ff
  3919. #define PINEVIEW_DFT_WM 0x3f
  3920. #define PINEVIEW_DFT_HPLLOFF_WM 0
  3921. #define PINEVIEW_GUARD_WM 10
  3922. #define PINEVIEW_CURSOR_FIFO 64
  3923. #define PINEVIEW_CURSOR_MAX_WM 0x3f
  3924. #define PINEVIEW_CURSOR_DFT_WM 0
  3925. #define PINEVIEW_CURSOR_GUARD_WM 5
  3926. #define VALLEYVIEW_CURSOR_MAX_WM 64
  3927. #define I965_CURSOR_FIFO 64
  3928. #define I965_CURSOR_MAX_WM 32
  3929. #define I965_CURSOR_DFT_WM 8
  3930. /* Watermark register definitions for SKL */
  3931. #define CUR_WM_A_0 0x70140
  3932. #define CUR_WM_B_0 0x71140
  3933. #define PLANE_WM_1_A_0 0x70240
  3934. #define PLANE_WM_1_B_0 0x71240
  3935. #define PLANE_WM_2_A_0 0x70340
  3936. #define PLANE_WM_2_B_0 0x71340
  3937. #define PLANE_WM_TRANS_1_A_0 0x70268
  3938. #define PLANE_WM_TRANS_1_B_0 0x71268
  3939. #define PLANE_WM_TRANS_2_A_0 0x70368
  3940. #define PLANE_WM_TRANS_2_B_0 0x71368
  3941. #define CUR_WM_TRANS_A_0 0x70168
  3942. #define CUR_WM_TRANS_B_0 0x71168
  3943. #define PLANE_WM_EN (1 << 31)
  3944. #define PLANE_WM_LINES_SHIFT 14
  3945. #define PLANE_WM_LINES_MASK 0x1f
  3946. #define PLANE_WM_BLOCKS_MASK 0x3ff
  3947. #define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
  3948. #define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
  3949. #define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
  3950. #define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
  3951. #define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
  3952. #define _PLANE_WM_BASE(pipe, plane) \
  3953. _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
  3954. #define PLANE_WM(pipe, plane, level) \
  3955. (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
  3956. #define _PLANE_WM_TRANS_1(pipe) \
  3957. _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
  3958. #define _PLANE_WM_TRANS_2(pipe) \
  3959. _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
  3960. #define PLANE_WM_TRANS(pipe, plane) \
  3961. _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
  3962. /* define the Watermark register on Ironlake */
  3963. #define WM0_PIPEA_ILK 0x45100
  3964. #define WM0_PIPE_PLANE_MASK (0xffff<<16)
  3965. #define WM0_PIPE_PLANE_SHIFT 16
  3966. #define WM0_PIPE_SPRITE_MASK (0xff<<8)
  3967. #define WM0_PIPE_SPRITE_SHIFT 8
  3968. #define WM0_PIPE_CURSOR_MASK (0xff)
  3969. #define WM0_PIPEB_ILK 0x45104
  3970. #define WM0_PIPEC_IVB 0x45200
  3971. #define WM1_LP_ILK 0x45108
  3972. #define WM1_LP_SR_EN (1<<31)
  3973. #define WM1_LP_LATENCY_SHIFT 24
  3974. #define WM1_LP_LATENCY_MASK (0x7f<<24)
  3975. #define WM1_LP_FBC_MASK (0xf<<20)
  3976. #define WM1_LP_FBC_SHIFT 20
  3977. #define WM1_LP_FBC_SHIFT_BDW 19
  3978. #define WM1_LP_SR_MASK (0x7ff<<8)
  3979. #define WM1_LP_SR_SHIFT 8
  3980. #define WM1_LP_CURSOR_MASK (0xff)
  3981. #define WM2_LP_ILK 0x4510c
  3982. #define WM2_LP_EN (1<<31)
  3983. #define WM3_LP_ILK 0x45110
  3984. #define WM3_LP_EN (1<<31)
  3985. #define WM1S_LP_ILK 0x45120
  3986. #define WM2S_LP_IVB 0x45124
  3987. #define WM3S_LP_IVB 0x45128
  3988. #define WM1S_LP_EN (1<<31)
  3989. #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
  3990. (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
  3991. ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
  3992. /* Memory latency timer register */
  3993. #define MLTR_ILK 0x11222
  3994. #define MLTR_WM1_SHIFT 0
  3995. #define MLTR_WM2_SHIFT 8
  3996. /* the unit of memory self-refresh latency time is 0.5us */
  3997. #define ILK_SRLT_MASK 0x3f
  3998. /* the address where we get all kinds of latency value */
  3999. #define SSKPD 0x5d10
  4000. #define SSKPD_WM_MASK 0x3f
  4001. #define SSKPD_WM0_SHIFT 0
  4002. #define SSKPD_WM1_SHIFT 8
  4003. #define SSKPD_WM2_SHIFT 16
  4004. #define SSKPD_WM3_SHIFT 24
  4005. /*
  4006. * The two pipe frame counter registers are not synchronized, so
  4007. * reading a stable value is somewhat tricky. The following code
  4008. * should work:
  4009. *
  4010. * do {
  4011. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  4012. * PIPE_FRAME_HIGH_SHIFT;
  4013. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  4014. * PIPE_FRAME_LOW_SHIFT);
  4015. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  4016. * PIPE_FRAME_HIGH_SHIFT);
  4017. * } while (high1 != high2);
  4018. * frame = (high1 << 8) | low1;
  4019. */
  4020. #define _PIPEAFRAMEHIGH 0x70040
  4021. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  4022. #define PIPE_FRAME_HIGH_SHIFT 0
  4023. #define _PIPEAFRAMEPIXEL 0x70044
  4024. #define PIPE_FRAME_LOW_MASK 0xff000000
  4025. #define PIPE_FRAME_LOW_SHIFT 24
  4026. #define PIPE_PIXEL_MASK 0x00ffffff
  4027. #define PIPE_PIXEL_SHIFT 0
  4028. /* GM45+ just has to be different */
  4029. #define _PIPEA_FRMCOUNT_GM45 0x70040
  4030. #define _PIPEA_FLIPCOUNT_GM45 0x70044
  4031. #define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
  4032. #define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
  4033. /* Cursor A & B regs */
  4034. #define _CURACNTR 0x70080
  4035. /* Old style CUR*CNTR flags (desktop 8xx) */
  4036. #define CURSOR_ENABLE 0x80000000
  4037. #define CURSOR_GAMMA_ENABLE 0x40000000
  4038. #define CURSOR_STRIDE_SHIFT 28
  4039. #define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
  4040. #define CURSOR_PIPE_CSC_ENABLE (1<<24)
  4041. #define CURSOR_FORMAT_SHIFT 24
  4042. #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
  4043. #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
  4044. #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
  4045. #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
  4046. #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
  4047. #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
  4048. /* New style CUR*CNTR flags */
  4049. #define CURSOR_MODE 0x27
  4050. #define CURSOR_MODE_DISABLE 0x00
  4051. #define CURSOR_MODE_128_32B_AX 0x02
  4052. #define CURSOR_MODE_256_32B_AX 0x03
  4053. #define CURSOR_MODE_64_32B_AX 0x07
  4054. #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
  4055. #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
  4056. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  4057. #define MCURSOR_PIPE_SELECT (1 << 28)
  4058. #define MCURSOR_PIPE_A 0x00
  4059. #define MCURSOR_PIPE_B (1 << 28)
  4060. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  4061. #define CURSOR_ROTATE_180 (1<<15)
  4062. #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
  4063. #define _CURABASE 0x70084
  4064. #define _CURAPOS 0x70088
  4065. #define CURSOR_POS_MASK 0x007FF
  4066. #define CURSOR_POS_SIGN 0x8000
  4067. #define CURSOR_X_SHIFT 0
  4068. #define CURSOR_Y_SHIFT 16
  4069. #define CURSIZE 0x700a0
  4070. #define _CURBCNTR 0x700c0
  4071. #define _CURBBASE 0x700c4
  4072. #define _CURBPOS 0x700c8
  4073. #define _CURBCNTR_IVB 0x71080
  4074. #define _CURBBASE_IVB 0x71084
  4075. #define _CURBPOS_IVB 0x71088
  4076. #define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
  4077. dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
  4078. dev_priv->info.display_mmio_offset)
  4079. #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
  4080. #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
  4081. #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
  4082. #define CURSOR_A_OFFSET 0x70080
  4083. #define CURSOR_B_OFFSET 0x700c0
  4084. #define CHV_CURSOR_C_OFFSET 0x700e0
  4085. #define IVB_CURSOR_B_OFFSET 0x71080
  4086. #define IVB_CURSOR_C_OFFSET 0x72080
  4087. /* Display A control */
  4088. #define _DSPACNTR 0x70180
  4089. #define DISPLAY_PLANE_ENABLE (1<<31)
  4090. #define DISPLAY_PLANE_DISABLE 0
  4091. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  4092. #define DISPPLANE_GAMMA_DISABLE 0
  4093. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  4094. #define DISPPLANE_YUV422 (0x0<<26)
  4095. #define DISPPLANE_8BPP (0x2<<26)
  4096. #define DISPPLANE_BGRA555 (0x3<<26)
  4097. #define DISPPLANE_BGRX555 (0x4<<26)
  4098. #define DISPPLANE_BGRX565 (0x5<<26)
  4099. #define DISPPLANE_BGRX888 (0x6<<26)
  4100. #define DISPPLANE_BGRA888 (0x7<<26)
  4101. #define DISPPLANE_RGBX101010 (0x8<<26)
  4102. #define DISPPLANE_RGBA101010 (0x9<<26)
  4103. #define DISPPLANE_BGRX101010 (0xa<<26)
  4104. #define DISPPLANE_RGBX161616 (0xc<<26)
  4105. #define DISPPLANE_RGBX888 (0xe<<26)
  4106. #define DISPPLANE_RGBA888 (0xf<<26)
  4107. #define DISPPLANE_STEREO_ENABLE (1<<25)
  4108. #define DISPPLANE_STEREO_DISABLE 0
  4109. #define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
  4110. #define DISPPLANE_SEL_PIPE_SHIFT 24
  4111. #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
  4112. #define DISPPLANE_SEL_PIPE_A 0
  4113. #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
  4114. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  4115. #define DISPPLANE_SRC_KEY_DISABLE 0
  4116. #define DISPPLANE_LINE_DOUBLE (1<<20)
  4117. #define DISPPLANE_NO_LINE_DOUBLE 0
  4118. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  4119. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  4120. #define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
  4121. #define DISPPLANE_ROTATE_180 (1<<15)
  4122. #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
  4123. #define DISPPLANE_TILED (1<<10)
  4124. #define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
  4125. #define _DSPAADDR 0x70184
  4126. #define _DSPASTRIDE 0x70188
  4127. #define _DSPAPOS 0x7018C /* reserved */
  4128. #define _DSPASIZE 0x70190
  4129. #define _DSPASURF 0x7019C /* 965+ only */
  4130. #define _DSPATILEOFF 0x701A4 /* 965+ only */
  4131. #define _DSPAOFFSET 0x701A4 /* HSW */
  4132. #define _DSPASURFLIVE 0x701AC
  4133. #define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
  4134. #define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
  4135. #define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
  4136. #define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
  4137. #define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
  4138. #define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
  4139. #define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
  4140. #define DSPLINOFF(plane) DSPADDR(plane)
  4141. #define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
  4142. #define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
  4143. /* CHV pipe B blender and primary plane */
  4144. #define _CHV_BLEND_A 0x60a00
  4145. #define CHV_BLEND_LEGACY (0<<30)
  4146. #define CHV_BLEND_ANDROID (1<<30)
  4147. #define CHV_BLEND_MPO (2<<30)
  4148. #define CHV_BLEND_MASK (3<<30)
  4149. #define _CHV_CANVAS_A 0x60a04
  4150. #define _PRIMPOS_A 0x60a08
  4151. #define _PRIMSIZE_A 0x60a0c
  4152. #define _PRIMCNSTALPHA_A 0x60a10
  4153. #define PRIM_CONST_ALPHA_ENABLE (1<<31)
  4154. #define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
  4155. #define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
  4156. #define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
  4157. #define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
  4158. #define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
  4159. /* Display/Sprite base address macros */
  4160. #define DISP_BASEADDR_MASK (0xfffff000)
  4161. #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
  4162. #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
  4163. /* VBIOS flags */
  4164. #define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
  4165. #define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
  4166. #define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
  4167. #define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
  4168. #define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
  4169. #define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
  4170. #define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
  4171. #define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
  4172. #define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
  4173. #define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
  4174. #define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
  4175. #define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
  4176. #define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
  4177. /* Pipe B */
  4178. #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
  4179. #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
  4180. #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
  4181. #define _PIPEBFRAMEHIGH 0x71040
  4182. #define _PIPEBFRAMEPIXEL 0x71044
  4183. #define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
  4184. #define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
  4185. /* Display B control */
  4186. #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
  4187. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  4188. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  4189. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  4190. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  4191. #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
  4192. #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
  4193. #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
  4194. #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
  4195. #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
  4196. #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
  4197. #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
  4198. #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
  4199. /* Sprite A control */
  4200. #define _DVSACNTR 0x72180
  4201. #define DVS_ENABLE (1<<31)
  4202. #define DVS_GAMMA_ENABLE (1<<30)
  4203. #define DVS_PIXFORMAT_MASK (3<<25)
  4204. #define DVS_FORMAT_YUV422 (0<<25)
  4205. #define DVS_FORMAT_RGBX101010 (1<<25)
  4206. #define DVS_FORMAT_RGBX888 (2<<25)
  4207. #define DVS_FORMAT_RGBX161616 (3<<25)
  4208. #define DVS_PIPE_CSC_ENABLE (1<<24)
  4209. #define DVS_SOURCE_KEY (1<<22)
  4210. #define DVS_RGB_ORDER_XBGR (1<<20)
  4211. #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
  4212. #define DVS_YUV_ORDER_YUYV (0<<16)
  4213. #define DVS_YUV_ORDER_UYVY (1<<16)
  4214. #define DVS_YUV_ORDER_YVYU (2<<16)
  4215. #define DVS_YUV_ORDER_VYUY (3<<16)
  4216. #define DVS_ROTATE_180 (1<<15)
  4217. #define DVS_DEST_KEY (1<<2)
  4218. #define DVS_TRICKLE_FEED_DISABLE (1<<14)
  4219. #define DVS_TILED (1<<10)
  4220. #define _DVSALINOFF 0x72184
  4221. #define _DVSASTRIDE 0x72188
  4222. #define _DVSAPOS 0x7218c
  4223. #define _DVSASIZE 0x72190
  4224. #define _DVSAKEYVAL 0x72194
  4225. #define _DVSAKEYMSK 0x72198
  4226. #define _DVSASURF 0x7219c
  4227. #define _DVSAKEYMAXVAL 0x721a0
  4228. #define _DVSATILEOFF 0x721a4
  4229. #define _DVSASURFLIVE 0x721ac
  4230. #define _DVSASCALE 0x72204
  4231. #define DVS_SCALE_ENABLE (1<<31)
  4232. #define DVS_FILTER_MASK (3<<29)
  4233. #define DVS_FILTER_MEDIUM (0<<29)
  4234. #define DVS_FILTER_ENHANCING (1<<29)
  4235. #define DVS_FILTER_SOFTENING (2<<29)
  4236. #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
  4237. #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
  4238. #define _DVSAGAMC 0x72300
  4239. #define _DVSBCNTR 0x73180
  4240. #define _DVSBLINOFF 0x73184
  4241. #define _DVSBSTRIDE 0x73188
  4242. #define _DVSBPOS 0x7318c
  4243. #define _DVSBSIZE 0x73190
  4244. #define _DVSBKEYVAL 0x73194
  4245. #define _DVSBKEYMSK 0x73198
  4246. #define _DVSBSURF 0x7319c
  4247. #define _DVSBKEYMAXVAL 0x731a0
  4248. #define _DVSBTILEOFF 0x731a4
  4249. #define _DVSBSURFLIVE 0x731ac
  4250. #define _DVSBSCALE 0x73204
  4251. #define _DVSBGAMC 0x73300
  4252. #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
  4253. #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
  4254. #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
  4255. #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
  4256. #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
  4257. #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
  4258. #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
  4259. #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
  4260. #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
  4261. #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
  4262. #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
  4263. #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
  4264. #define _SPRA_CTL 0x70280
  4265. #define SPRITE_ENABLE (1<<31)
  4266. #define SPRITE_GAMMA_ENABLE (1<<30)
  4267. #define SPRITE_PIXFORMAT_MASK (7<<25)
  4268. #define SPRITE_FORMAT_YUV422 (0<<25)
  4269. #define SPRITE_FORMAT_RGBX101010 (1<<25)
  4270. #define SPRITE_FORMAT_RGBX888 (2<<25)
  4271. #define SPRITE_FORMAT_RGBX161616 (3<<25)
  4272. #define SPRITE_FORMAT_YUV444 (4<<25)
  4273. #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
  4274. #define SPRITE_PIPE_CSC_ENABLE (1<<24)
  4275. #define SPRITE_SOURCE_KEY (1<<22)
  4276. #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
  4277. #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
  4278. #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
  4279. #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
  4280. #define SPRITE_YUV_ORDER_YUYV (0<<16)
  4281. #define SPRITE_YUV_ORDER_UYVY (1<<16)
  4282. #define SPRITE_YUV_ORDER_YVYU (2<<16)
  4283. #define SPRITE_YUV_ORDER_VYUY (3<<16)
  4284. #define SPRITE_ROTATE_180 (1<<15)
  4285. #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
  4286. #define SPRITE_INT_GAMMA_ENABLE (1<<13)
  4287. #define SPRITE_TILED (1<<10)
  4288. #define SPRITE_DEST_KEY (1<<2)
  4289. #define _SPRA_LINOFF 0x70284
  4290. #define _SPRA_STRIDE 0x70288
  4291. #define _SPRA_POS 0x7028c
  4292. #define _SPRA_SIZE 0x70290
  4293. #define _SPRA_KEYVAL 0x70294
  4294. #define _SPRA_KEYMSK 0x70298
  4295. #define _SPRA_SURF 0x7029c
  4296. #define _SPRA_KEYMAX 0x702a0
  4297. #define _SPRA_TILEOFF 0x702a4
  4298. #define _SPRA_OFFSET 0x702a4
  4299. #define _SPRA_SURFLIVE 0x702ac
  4300. #define _SPRA_SCALE 0x70304
  4301. #define SPRITE_SCALE_ENABLE (1<<31)
  4302. #define SPRITE_FILTER_MASK (3<<29)
  4303. #define SPRITE_FILTER_MEDIUM (0<<29)
  4304. #define SPRITE_FILTER_ENHANCING (1<<29)
  4305. #define SPRITE_FILTER_SOFTENING (2<<29)
  4306. #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
  4307. #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
  4308. #define _SPRA_GAMC 0x70400
  4309. #define _SPRB_CTL 0x71280
  4310. #define _SPRB_LINOFF 0x71284
  4311. #define _SPRB_STRIDE 0x71288
  4312. #define _SPRB_POS 0x7128c
  4313. #define _SPRB_SIZE 0x71290
  4314. #define _SPRB_KEYVAL 0x71294
  4315. #define _SPRB_KEYMSK 0x71298
  4316. #define _SPRB_SURF 0x7129c
  4317. #define _SPRB_KEYMAX 0x712a0
  4318. #define _SPRB_TILEOFF 0x712a4
  4319. #define _SPRB_OFFSET 0x712a4
  4320. #define _SPRB_SURFLIVE 0x712ac
  4321. #define _SPRB_SCALE 0x71304
  4322. #define _SPRB_GAMC 0x71400
  4323. #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
  4324. #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
  4325. #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
  4326. #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
  4327. #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
  4328. #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
  4329. #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
  4330. #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
  4331. #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
  4332. #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
  4333. #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
  4334. #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
  4335. #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
  4336. #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
  4337. #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
  4338. #define SP_ENABLE (1<<31)
  4339. #define SP_GAMMA_ENABLE (1<<30)
  4340. #define SP_PIXFORMAT_MASK (0xf<<26)
  4341. #define SP_FORMAT_YUV422 (0<<26)
  4342. #define SP_FORMAT_BGR565 (5<<26)
  4343. #define SP_FORMAT_BGRX8888 (6<<26)
  4344. #define SP_FORMAT_BGRA8888 (7<<26)
  4345. #define SP_FORMAT_RGBX1010102 (8<<26)
  4346. #define SP_FORMAT_RGBA1010102 (9<<26)
  4347. #define SP_FORMAT_RGBX8888 (0xe<<26)
  4348. #define SP_FORMAT_RGBA8888 (0xf<<26)
  4349. #define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
  4350. #define SP_SOURCE_KEY (1<<22)
  4351. #define SP_YUV_BYTE_ORDER_MASK (3<<16)
  4352. #define SP_YUV_ORDER_YUYV (0<<16)
  4353. #define SP_YUV_ORDER_UYVY (1<<16)
  4354. #define SP_YUV_ORDER_YVYU (2<<16)
  4355. #define SP_YUV_ORDER_VYUY (3<<16)
  4356. #define SP_ROTATE_180 (1<<15)
  4357. #define SP_TILED (1<<10)
  4358. #define SP_MIRROR (1<<8) /* CHV pipe B */
  4359. #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
  4360. #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
  4361. #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
  4362. #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
  4363. #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
  4364. #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
  4365. #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
  4366. #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
  4367. #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
  4368. #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
  4369. #define SP_CONST_ALPHA_ENABLE (1<<31)
  4370. #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
  4371. #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
  4372. #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
  4373. #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
  4374. #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
  4375. #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
  4376. #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
  4377. #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
  4378. #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
  4379. #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
  4380. #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
  4381. #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
  4382. #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
  4383. #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
  4384. #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
  4385. #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
  4386. #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
  4387. #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
  4388. #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
  4389. #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
  4390. #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
  4391. #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
  4392. #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
  4393. #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
  4394. #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
  4395. /*
  4396. * CHV pipe B sprite CSC
  4397. *
  4398. * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
  4399. * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
  4400. * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
  4401. */
  4402. #define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
  4403. #define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
  4404. #define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
  4405. #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
  4406. #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
  4407. #define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
  4408. #define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
  4409. #define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
  4410. #define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
  4411. #define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
  4412. #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
  4413. #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
  4414. #define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
  4415. #define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
  4416. #define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
  4417. #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
  4418. #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
  4419. #define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
  4420. #define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
  4421. #define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
  4422. #define SPCSC_OMAX(x) ((x) << 16) /* u10 */
  4423. #define SPCSC_OMIN(x) ((x) << 0) /* u10 */
  4424. /* Skylake plane registers */
  4425. #define _PLANE_CTL_1_A 0x70180
  4426. #define _PLANE_CTL_2_A 0x70280
  4427. #define _PLANE_CTL_3_A 0x70380
  4428. #define PLANE_CTL_ENABLE (1 << 31)
  4429. #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
  4430. #define PLANE_CTL_FORMAT_MASK (0xf << 24)
  4431. #define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
  4432. #define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
  4433. #define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
  4434. #define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
  4435. #define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
  4436. #define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
  4437. #define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
  4438. #define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
  4439. #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
  4440. #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
  4441. #define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
  4442. #define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
  4443. #define PLANE_CTL_ORDER_BGRX (0 << 20)
  4444. #define PLANE_CTL_ORDER_RGBX (1 << 20)
  4445. #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
  4446. #define PLANE_CTL_YUV422_YUYV ( 0 << 16)
  4447. #define PLANE_CTL_YUV422_UYVY ( 1 << 16)
  4448. #define PLANE_CTL_YUV422_YVYU ( 2 << 16)
  4449. #define PLANE_CTL_YUV422_VYUY ( 3 << 16)
  4450. #define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
  4451. #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
  4452. #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
  4453. #define PLANE_CTL_TILED_MASK (0x7 << 10)
  4454. #define PLANE_CTL_TILED_LINEAR ( 0 << 10)
  4455. #define PLANE_CTL_TILED_X ( 1 << 10)
  4456. #define PLANE_CTL_TILED_Y ( 4 << 10)
  4457. #define PLANE_CTL_TILED_YF ( 5 << 10)
  4458. #define PLANE_CTL_ALPHA_MASK (0x3 << 4)
  4459. #define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
  4460. #define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
  4461. #define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
  4462. #define PLANE_CTL_ROTATE_MASK 0x3
  4463. #define PLANE_CTL_ROTATE_0 0x0
  4464. #define PLANE_CTL_ROTATE_180 0x2
  4465. #define _PLANE_STRIDE_1_A 0x70188
  4466. #define _PLANE_STRIDE_2_A 0x70288
  4467. #define _PLANE_STRIDE_3_A 0x70388
  4468. #define _PLANE_POS_1_A 0x7018c
  4469. #define _PLANE_POS_2_A 0x7028c
  4470. #define _PLANE_POS_3_A 0x7038c
  4471. #define _PLANE_SIZE_1_A 0x70190
  4472. #define _PLANE_SIZE_2_A 0x70290
  4473. #define _PLANE_SIZE_3_A 0x70390
  4474. #define _PLANE_SURF_1_A 0x7019c
  4475. #define _PLANE_SURF_2_A 0x7029c
  4476. #define _PLANE_SURF_3_A 0x7039c
  4477. #define _PLANE_OFFSET_1_A 0x701a4
  4478. #define _PLANE_OFFSET_2_A 0x702a4
  4479. #define _PLANE_OFFSET_3_A 0x703a4
  4480. #define _PLANE_KEYVAL_1_A 0x70194
  4481. #define _PLANE_KEYVAL_2_A 0x70294
  4482. #define _PLANE_KEYMSK_1_A 0x70198
  4483. #define _PLANE_KEYMSK_2_A 0x70298
  4484. #define _PLANE_KEYMAX_1_A 0x701a0
  4485. #define _PLANE_KEYMAX_2_A 0x702a0
  4486. #define _PLANE_BUF_CFG_1_A 0x7027c
  4487. #define _PLANE_BUF_CFG_2_A 0x7037c
  4488. #define _PLANE_CTL_1_B 0x71180
  4489. #define _PLANE_CTL_2_B 0x71280
  4490. #define _PLANE_CTL_3_B 0x71380
  4491. #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
  4492. #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
  4493. #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
  4494. #define PLANE_CTL(pipe, plane) \
  4495. _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
  4496. #define _PLANE_STRIDE_1_B 0x71188
  4497. #define _PLANE_STRIDE_2_B 0x71288
  4498. #define _PLANE_STRIDE_3_B 0x71388
  4499. #define _PLANE_STRIDE_1(pipe) \
  4500. _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
  4501. #define _PLANE_STRIDE_2(pipe) \
  4502. _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
  4503. #define _PLANE_STRIDE_3(pipe) \
  4504. _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
  4505. #define PLANE_STRIDE(pipe, plane) \
  4506. _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
  4507. #define _PLANE_POS_1_B 0x7118c
  4508. #define _PLANE_POS_2_B 0x7128c
  4509. #define _PLANE_POS_3_B 0x7138c
  4510. #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
  4511. #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
  4512. #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
  4513. #define PLANE_POS(pipe, plane) \
  4514. _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
  4515. #define _PLANE_SIZE_1_B 0x71190
  4516. #define _PLANE_SIZE_2_B 0x71290
  4517. #define _PLANE_SIZE_3_B 0x71390
  4518. #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
  4519. #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
  4520. #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
  4521. #define PLANE_SIZE(pipe, plane) \
  4522. _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
  4523. #define _PLANE_SURF_1_B 0x7119c
  4524. #define _PLANE_SURF_2_B 0x7129c
  4525. #define _PLANE_SURF_3_B 0x7139c
  4526. #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
  4527. #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
  4528. #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
  4529. #define PLANE_SURF(pipe, plane) \
  4530. _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
  4531. #define _PLANE_OFFSET_1_B 0x711a4
  4532. #define _PLANE_OFFSET_2_B 0x712a4
  4533. #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
  4534. #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
  4535. #define PLANE_OFFSET(pipe, plane) \
  4536. _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
  4537. #define _PLANE_KEYVAL_1_B 0x71194
  4538. #define _PLANE_KEYVAL_2_B 0x71294
  4539. #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
  4540. #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
  4541. #define PLANE_KEYVAL(pipe, plane) \
  4542. _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
  4543. #define _PLANE_KEYMSK_1_B 0x71198
  4544. #define _PLANE_KEYMSK_2_B 0x71298
  4545. #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
  4546. #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
  4547. #define PLANE_KEYMSK(pipe, plane) \
  4548. _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
  4549. #define _PLANE_KEYMAX_1_B 0x711a0
  4550. #define _PLANE_KEYMAX_2_B 0x712a0
  4551. #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
  4552. #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
  4553. #define PLANE_KEYMAX(pipe, plane) \
  4554. _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
  4555. #define _PLANE_BUF_CFG_1_B 0x7127c
  4556. #define _PLANE_BUF_CFG_2_B 0x7137c
  4557. #define _PLANE_BUF_CFG_1(pipe) \
  4558. _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
  4559. #define _PLANE_BUF_CFG_2(pipe) \
  4560. _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
  4561. #define PLANE_BUF_CFG(pipe, plane) \
  4562. _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
  4563. /* SKL new cursor registers */
  4564. #define _CUR_BUF_CFG_A 0x7017c
  4565. #define _CUR_BUF_CFG_B 0x7117c
  4566. #define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
  4567. /* VBIOS regs */
  4568. #define VGACNTRL 0x71400
  4569. # define VGA_DISP_DISABLE (1 << 31)
  4570. # define VGA_2X_MODE (1 << 30)
  4571. # define VGA_PIPE_B_SELECT (1 << 29)
  4572. #define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
  4573. /* Ironlake */
  4574. #define CPU_VGACNTRL 0x41000
  4575. #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
  4576. #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
  4577. #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
  4578. #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
  4579. #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
  4580. #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
  4581. #define DIGITAL_PORTA_NO_DETECT (0 << 0)
  4582. #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
  4583. #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
  4584. /* refresh rate hardware control */
  4585. #define RR_HW_CTL 0x45300
  4586. #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
  4587. #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
  4588. #define FDI_PLL_BIOS_0 0x46000
  4589. #define FDI_PLL_FB_CLOCK_MASK 0xff
  4590. #define FDI_PLL_BIOS_1 0x46004
  4591. #define FDI_PLL_BIOS_2 0x46008
  4592. #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
  4593. #define DISPLAY_PORT_PLL_BIOS_1 0x46010
  4594. #define DISPLAY_PORT_PLL_BIOS_2 0x46014
  4595. #define PCH_3DCGDIS0 0x46020
  4596. # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
  4597. # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
  4598. #define PCH_3DCGDIS1 0x46024
  4599. # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
  4600. #define FDI_PLL_FREQ_CTL 0x46030
  4601. #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
  4602. #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
  4603. #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
  4604. #define _PIPEA_DATA_M1 0x60030
  4605. #define PIPE_DATA_M1_OFFSET 0
  4606. #define _PIPEA_DATA_N1 0x60034
  4607. #define PIPE_DATA_N1_OFFSET 0
  4608. #define _PIPEA_DATA_M2 0x60038
  4609. #define PIPE_DATA_M2_OFFSET 0
  4610. #define _PIPEA_DATA_N2 0x6003c
  4611. #define PIPE_DATA_N2_OFFSET 0
  4612. #define _PIPEA_LINK_M1 0x60040
  4613. #define PIPE_LINK_M1_OFFSET 0
  4614. #define _PIPEA_LINK_N1 0x60044
  4615. #define PIPE_LINK_N1_OFFSET 0
  4616. #define _PIPEA_LINK_M2 0x60048
  4617. #define PIPE_LINK_M2_OFFSET 0
  4618. #define _PIPEA_LINK_N2 0x6004c
  4619. #define PIPE_LINK_N2_OFFSET 0
  4620. /* PIPEB timing regs are same start from 0x61000 */
  4621. #define _PIPEB_DATA_M1 0x61030
  4622. #define _PIPEB_DATA_N1 0x61034
  4623. #define _PIPEB_DATA_M2 0x61038
  4624. #define _PIPEB_DATA_N2 0x6103c
  4625. #define _PIPEB_LINK_M1 0x61040
  4626. #define _PIPEB_LINK_N1 0x61044
  4627. #define _PIPEB_LINK_M2 0x61048
  4628. #define _PIPEB_LINK_N2 0x6104c
  4629. #define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
  4630. #define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
  4631. #define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
  4632. #define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
  4633. #define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
  4634. #define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
  4635. #define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
  4636. #define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
  4637. /* CPU panel fitter */
  4638. /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
  4639. #define _PFA_CTL_1 0x68080
  4640. #define _PFB_CTL_1 0x68880
  4641. #define PF_ENABLE (1<<31)
  4642. #define PF_PIPE_SEL_MASK_IVB (3<<29)
  4643. #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
  4644. #define PF_FILTER_MASK (3<<23)
  4645. #define PF_FILTER_PROGRAMMED (0<<23)
  4646. #define PF_FILTER_MED_3x3 (1<<23)
  4647. #define PF_FILTER_EDGE_ENHANCE (2<<23)
  4648. #define PF_FILTER_EDGE_SOFTEN (3<<23)
  4649. #define _PFA_WIN_SZ 0x68074
  4650. #define _PFB_WIN_SZ 0x68874
  4651. #define _PFA_WIN_POS 0x68070
  4652. #define _PFB_WIN_POS 0x68870
  4653. #define _PFA_VSCALE 0x68084
  4654. #define _PFB_VSCALE 0x68884
  4655. #define _PFA_HSCALE 0x68090
  4656. #define _PFB_HSCALE 0x68890
  4657. #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
  4658. #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
  4659. #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
  4660. #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
  4661. #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
  4662. #define _PSA_CTL 0x68180
  4663. #define _PSB_CTL 0x68980
  4664. #define PS_ENABLE (1<<31)
  4665. #define _PSA_WIN_SZ 0x68174
  4666. #define _PSB_WIN_SZ 0x68974
  4667. #define _PSA_WIN_POS 0x68170
  4668. #define _PSB_WIN_POS 0x68970
  4669. #define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
  4670. #define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
  4671. #define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
  4672. /* legacy palette */
  4673. #define _LGC_PALETTE_A 0x4a000
  4674. #define _LGC_PALETTE_B 0x4a800
  4675. #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
  4676. #define _GAMMA_MODE_A 0x4a480
  4677. #define _GAMMA_MODE_B 0x4ac80
  4678. #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
  4679. #define GAMMA_MODE_MODE_MASK (3 << 0)
  4680. #define GAMMA_MODE_MODE_8BIT (0 << 0)
  4681. #define GAMMA_MODE_MODE_10BIT (1 << 0)
  4682. #define GAMMA_MODE_MODE_12BIT (2 << 0)
  4683. #define GAMMA_MODE_MODE_SPLIT (3 << 0)
  4684. /* interrupts */
  4685. #define DE_MASTER_IRQ_CONTROL (1 << 31)
  4686. #define DE_SPRITEB_FLIP_DONE (1 << 29)
  4687. #define DE_SPRITEA_FLIP_DONE (1 << 28)
  4688. #define DE_PLANEB_FLIP_DONE (1 << 27)
  4689. #define DE_PLANEA_FLIP_DONE (1 << 26)
  4690. #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
  4691. #define DE_PCU_EVENT (1 << 25)
  4692. #define DE_GTT_FAULT (1 << 24)
  4693. #define DE_POISON (1 << 23)
  4694. #define DE_PERFORM_COUNTER (1 << 22)
  4695. #define DE_PCH_EVENT (1 << 21)
  4696. #define DE_AUX_CHANNEL_A (1 << 20)
  4697. #define DE_DP_A_HOTPLUG (1 << 19)
  4698. #define DE_GSE (1 << 18)
  4699. #define DE_PIPEB_VBLANK (1 << 15)
  4700. #define DE_PIPEB_EVEN_FIELD (1 << 14)
  4701. #define DE_PIPEB_ODD_FIELD (1 << 13)
  4702. #define DE_PIPEB_LINE_COMPARE (1 << 12)
  4703. #define DE_PIPEB_VSYNC (1 << 11)
  4704. #define DE_PIPEB_CRC_DONE (1 << 10)
  4705. #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
  4706. #define DE_PIPEA_VBLANK (1 << 7)
  4707. #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
  4708. #define DE_PIPEA_EVEN_FIELD (1 << 6)
  4709. #define DE_PIPEA_ODD_FIELD (1 << 5)
  4710. #define DE_PIPEA_LINE_COMPARE (1 << 4)
  4711. #define DE_PIPEA_VSYNC (1 << 3)
  4712. #define DE_PIPEA_CRC_DONE (1 << 2)
  4713. #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
  4714. #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
  4715. #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
  4716. /* More Ivybridge lolz */
  4717. #define DE_ERR_INT_IVB (1<<30)
  4718. #define DE_GSE_IVB (1<<29)
  4719. #define DE_PCH_EVENT_IVB (1<<28)
  4720. #define DE_DP_A_HOTPLUG_IVB (1<<27)
  4721. #define DE_AUX_CHANNEL_A_IVB (1<<26)
  4722. #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
  4723. #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
  4724. #define DE_PIPEC_VBLANK_IVB (1<<10)
  4725. #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
  4726. #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
  4727. #define DE_PIPEB_VBLANK_IVB (1<<5)
  4728. #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
  4729. #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
  4730. #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
  4731. #define DE_PIPEA_VBLANK_IVB (1<<0)
  4732. #define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
  4733. #define VLV_MASTER_IER 0x4400c /* Gunit master IER */
  4734. #define MASTER_INTERRUPT_ENABLE (1<<31)
  4735. #define DEISR 0x44000
  4736. #define DEIMR 0x44004
  4737. #define DEIIR 0x44008
  4738. #define DEIER 0x4400c
  4739. #define GTISR 0x44010
  4740. #define GTIMR 0x44014
  4741. #define GTIIR 0x44018
  4742. #define GTIER 0x4401c
  4743. #define GEN8_MASTER_IRQ 0x44200
  4744. #define GEN8_MASTER_IRQ_CONTROL (1<<31)
  4745. #define GEN8_PCU_IRQ (1<<30)
  4746. #define GEN8_DE_PCH_IRQ (1<<23)
  4747. #define GEN8_DE_MISC_IRQ (1<<22)
  4748. #define GEN8_DE_PORT_IRQ (1<<20)
  4749. #define GEN8_DE_PIPE_C_IRQ (1<<18)
  4750. #define GEN8_DE_PIPE_B_IRQ (1<<17)
  4751. #define GEN8_DE_PIPE_A_IRQ (1<<16)
  4752. #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
  4753. #define GEN8_GT_VECS_IRQ (1<<6)
  4754. #define GEN8_GT_PM_IRQ (1<<4)
  4755. #define GEN8_GT_VCS2_IRQ (1<<3)
  4756. #define GEN8_GT_VCS1_IRQ (1<<2)
  4757. #define GEN8_GT_BCS_IRQ (1<<1)
  4758. #define GEN8_GT_RCS_IRQ (1<<0)
  4759. #define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
  4760. #define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
  4761. #define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
  4762. #define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
  4763. #define GEN8_BCS_IRQ_SHIFT 16
  4764. #define GEN8_RCS_IRQ_SHIFT 0
  4765. #define GEN8_VCS2_IRQ_SHIFT 16
  4766. #define GEN8_VCS1_IRQ_SHIFT 0
  4767. #define GEN8_VECS_IRQ_SHIFT 0
  4768. #define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
  4769. #define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
  4770. #define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
  4771. #define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
  4772. #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
  4773. #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
  4774. #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
  4775. #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
  4776. #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
  4777. #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
  4778. #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
  4779. #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
  4780. #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
  4781. #define GEN8_PIPE_VSYNC (1 << 1)
  4782. #define GEN8_PIPE_VBLANK (1 << 0)
  4783. #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
  4784. #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
  4785. #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
  4786. #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
  4787. #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
  4788. #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
  4789. #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
  4790. #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
  4791. #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
  4792. (GEN8_PIPE_CURSOR_FAULT | \
  4793. GEN8_PIPE_SPRITE_FAULT | \
  4794. GEN8_PIPE_PRIMARY_FAULT)
  4795. #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
  4796. (GEN9_PIPE_CURSOR_FAULT | \
  4797. GEN9_PIPE_PLANE3_FAULT | \
  4798. GEN9_PIPE_PLANE2_FAULT | \
  4799. GEN9_PIPE_PLANE1_FAULT)
  4800. #define GEN8_DE_PORT_ISR 0x44440
  4801. #define GEN8_DE_PORT_IMR 0x44444
  4802. #define GEN8_DE_PORT_IIR 0x44448
  4803. #define GEN8_DE_PORT_IER 0x4444c
  4804. #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
  4805. #define GEN9_AUX_CHANNEL_D (1 << 27)
  4806. #define GEN9_AUX_CHANNEL_C (1 << 26)
  4807. #define GEN9_AUX_CHANNEL_B (1 << 25)
  4808. #define GEN8_AUX_CHANNEL_A (1 << 0)
  4809. #define GEN8_DE_MISC_ISR 0x44460
  4810. #define GEN8_DE_MISC_IMR 0x44464
  4811. #define GEN8_DE_MISC_IIR 0x44468
  4812. #define GEN8_DE_MISC_IER 0x4446c
  4813. #define GEN8_DE_MISC_GSE (1 << 27)
  4814. #define GEN8_PCU_ISR 0x444e0
  4815. #define GEN8_PCU_IMR 0x444e4
  4816. #define GEN8_PCU_IIR 0x444e8
  4817. #define GEN8_PCU_IER 0x444ec
  4818. #define ILK_DISPLAY_CHICKEN2 0x42004
  4819. /* Required on all Ironlake and Sandybridge according to the B-Spec. */
  4820. #define ILK_ELPIN_409_SELECT (1 << 25)
  4821. #define ILK_DPARB_GATE (1<<22)
  4822. #define ILK_VSDPFD_FULL (1<<21)
  4823. #define FUSE_STRAP 0x42014
  4824. #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
  4825. #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
  4826. #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
  4827. #define ILK_HDCP_DISABLE (1 << 25)
  4828. #define ILK_eDP_A_DISABLE (1 << 24)
  4829. #define HSW_CDCLK_LIMIT (1 << 24)
  4830. #define ILK_DESKTOP (1 << 23)
  4831. #define ILK_DSPCLK_GATE_D 0x42020
  4832. #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
  4833. #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  4834. #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
  4835. #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
  4836. #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
  4837. #define IVB_CHICKEN3 0x4200c
  4838. # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
  4839. # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
  4840. #define CHICKEN_PAR1_1 0x42080
  4841. #define DPA_MASK_VBLANK_SRD (1 << 15)
  4842. #define FORCE_ARB_IDLE_PLANES (1 << 14)
  4843. #define _CHICKEN_PIPESL_1_A 0x420b0
  4844. #define _CHICKEN_PIPESL_1_B 0x420b4
  4845. #define HSW_FBCQ_DIS (1 << 22)
  4846. #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
  4847. #define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
  4848. #define DISP_ARB_CTL 0x45000
  4849. #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
  4850. #define DISP_FBC_WM_DIS (1<<15)
  4851. #define DISP_ARB_CTL2 0x45004
  4852. #define DISP_DATA_PARTITION_5_6 (1<<6)
  4853. #define GEN7_MSG_CTL 0x45010
  4854. #define WAIT_FOR_PCH_RESET_ACK (1<<1)
  4855. #define WAIT_FOR_PCH_FLR_ACK (1<<0)
  4856. #define HSW_NDE_RSTWRN_OPT 0x46408
  4857. #define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
  4858. #define FF_SLICE_CS_CHICKEN2 0x02e4
  4859. #define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
  4860. /* GEN7 chicken */
  4861. #define GEN7_COMMON_SLICE_CHICKEN1 0x7010
  4862. # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
  4863. # define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
  4864. #define COMMON_SLICE_CHICKEN2 0x7014
  4865. # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
  4866. #define HIZ_CHICKEN 0x7018
  4867. # define CHV_HZ_8X8_MODE_IN_1X (1<<15)
  4868. # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
  4869. #define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
  4870. #define DISABLE_PIXEL_MASK_CAMMING (1<<14)
  4871. #define GEN7_L3SQCREG1 0xB010
  4872. #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
  4873. #define GEN7_L3CNTLREG1 0xB01C
  4874. #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
  4875. #define GEN7_L3AGDIS (1<<19)
  4876. #define GEN7_L3CNTLREG2 0xB020
  4877. #define GEN7_L3CNTLREG3 0xB024
  4878. #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
  4879. #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
  4880. #define GEN7_L3SQCREG4 0xb034
  4881. #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
  4882. #define GEN8_L3SQCREG4 0xb118
  4883. #define GEN8_LQSC_RO_PERF_DIS (1<<27)
  4884. /* GEN8 chicken */
  4885. #define HDC_CHICKEN0 0x7300
  4886. #define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
  4887. #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
  4888. #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
  4889. #define HDC_FORCE_NON_COHERENT (1<<4)
  4890. #define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
  4891. /* WaCatErrorRejectionIssue */
  4892. #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
  4893. #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
  4894. #define HSW_SCRATCH1 0xb038
  4895. #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
  4896. #define BDW_SCRATCH1 0xb11c
  4897. #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
  4898. /* PCH */
  4899. /* south display engine interrupt: IBX */
  4900. #define SDE_AUDIO_POWER_D (1 << 27)
  4901. #define SDE_AUDIO_POWER_C (1 << 26)
  4902. #define SDE_AUDIO_POWER_B (1 << 25)
  4903. #define SDE_AUDIO_POWER_SHIFT (25)
  4904. #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
  4905. #define SDE_GMBUS (1 << 24)
  4906. #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
  4907. #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
  4908. #define SDE_AUDIO_HDCP_MASK (3 << 22)
  4909. #define SDE_AUDIO_TRANSB (1 << 21)
  4910. #define SDE_AUDIO_TRANSA (1 << 20)
  4911. #define SDE_AUDIO_TRANS_MASK (3 << 20)
  4912. #define SDE_POISON (1 << 19)
  4913. /* 18 reserved */
  4914. #define SDE_FDI_RXB (1 << 17)
  4915. #define SDE_FDI_RXA (1 << 16)
  4916. #define SDE_FDI_MASK (3 << 16)
  4917. #define SDE_AUXD (1 << 15)
  4918. #define SDE_AUXC (1 << 14)
  4919. #define SDE_AUXB (1 << 13)
  4920. #define SDE_AUX_MASK (7 << 13)
  4921. /* 12 reserved */
  4922. #define SDE_CRT_HOTPLUG (1 << 11)
  4923. #define SDE_PORTD_HOTPLUG (1 << 10)
  4924. #define SDE_PORTC_HOTPLUG (1 << 9)
  4925. #define SDE_PORTB_HOTPLUG (1 << 8)
  4926. #define SDE_SDVOB_HOTPLUG (1 << 6)
  4927. #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
  4928. SDE_SDVOB_HOTPLUG | \
  4929. SDE_PORTB_HOTPLUG | \
  4930. SDE_PORTC_HOTPLUG | \
  4931. SDE_PORTD_HOTPLUG)
  4932. #define SDE_TRANSB_CRC_DONE (1 << 5)
  4933. #define SDE_TRANSB_CRC_ERR (1 << 4)
  4934. #define SDE_TRANSB_FIFO_UNDER (1 << 3)
  4935. #define SDE_TRANSA_CRC_DONE (1 << 2)
  4936. #define SDE_TRANSA_CRC_ERR (1 << 1)
  4937. #define SDE_TRANSA_FIFO_UNDER (1 << 0)
  4938. #define SDE_TRANS_MASK (0x3f)
  4939. /* south display engine interrupt: CPT/PPT */
  4940. #define SDE_AUDIO_POWER_D_CPT (1 << 31)
  4941. #define SDE_AUDIO_POWER_C_CPT (1 << 30)
  4942. #define SDE_AUDIO_POWER_B_CPT (1 << 29)
  4943. #define SDE_AUDIO_POWER_SHIFT_CPT 29
  4944. #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
  4945. #define SDE_AUXD_CPT (1 << 27)
  4946. #define SDE_AUXC_CPT (1 << 26)
  4947. #define SDE_AUXB_CPT (1 << 25)
  4948. #define SDE_AUX_MASK_CPT (7 << 25)
  4949. #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
  4950. #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
  4951. #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
  4952. #define SDE_CRT_HOTPLUG_CPT (1 << 19)
  4953. #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
  4954. #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
  4955. SDE_SDVOB_HOTPLUG_CPT | \
  4956. SDE_PORTD_HOTPLUG_CPT | \
  4957. SDE_PORTC_HOTPLUG_CPT | \
  4958. SDE_PORTB_HOTPLUG_CPT)
  4959. #define SDE_GMBUS_CPT (1 << 17)
  4960. #define SDE_ERROR_CPT (1 << 16)
  4961. #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
  4962. #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
  4963. #define SDE_FDI_RXC_CPT (1 << 8)
  4964. #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
  4965. #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
  4966. #define SDE_FDI_RXB_CPT (1 << 4)
  4967. #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
  4968. #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
  4969. #define SDE_FDI_RXA_CPT (1 << 0)
  4970. #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
  4971. SDE_AUDIO_CP_REQ_B_CPT | \
  4972. SDE_AUDIO_CP_REQ_A_CPT)
  4973. #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
  4974. SDE_AUDIO_CP_CHG_B_CPT | \
  4975. SDE_AUDIO_CP_CHG_A_CPT)
  4976. #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
  4977. SDE_FDI_RXB_CPT | \
  4978. SDE_FDI_RXA_CPT)
  4979. #define SDEISR 0xc4000
  4980. #define SDEIMR 0xc4004
  4981. #define SDEIIR 0xc4008
  4982. #define SDEIER 0xc400c
  4983. #define SERR_INT 0xc4040
  4984. #define SERR_INT_POISON (1<<31)
  4985. #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
  4986. #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
  4987. #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
  4988. #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
  4989. /* digital port hotplug */
  4990. #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
  4991. #define PORTD_HOTPLUG_ENABLE (1 << 20)
  4992. #define PORTD_PULSE_DURATION_2ms (0)
  4993. #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
  4994. #define PORTD_PULSE_DURATION_6ms (2 << 18)
  4995. #define PORTD_PULSE_DURATION_100ms (3 << 18)
  4996. #define PORTD_PULSE_DURATION_MASK (3 << 18)
  4997. #define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
  4998. #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
  4999. #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
  5000. #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
  5001. #define PORTC_HOTPLUG_ENABLE (1 << 12)
  5002. #define PORTC_PULSE_DURATION_2ms (0)
  5003. #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
  5004. #define PORTC_PULSE_DURATION_6ms (2 << 10)
  5005. #define PORTC_PULSE_DURATION_100ms (3 << 10)
  5006. #define PORTC_PULSE_DURATION_MASK (3 << 10)
  5007. #define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
  5008. #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
  5009. #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
  5010. #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
  5011. #define PORTB_HOTPLUG_ENABLE (1 << 4)
  5012. #define PORTB_PULSE_DURATION_2ms (0)
  5013. #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
  5014. #define PORTB_PULSE_DURATION_6ms (2 << 2)
  5015. #define PORTB_PULSE_DURATION_100ms (3 << 2)
  5016. #define PORTB_PULSE_DURATION_MASK (3 << 2)
  5017. #define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
  5018. #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
  5019. #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
  5020. #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
  5021. #define PCH_GPIOA 0xc5010
  5022. #define PCH_GPIOB 0xc5014
  5023. #define PCH_GPIOC 0xc5018
  5024. #define PCH_GPIOD 0xc501c
  5025. #define PCH_GPIOE 0xc5020
  5026. #define PCH_GPIOF 0xc5024
  5027. #define PCH_GMBUS0 0xc5100
  5028. #define PCH_GMBUS1 0xc5104
  5029. #define PCH_GMBUS2 0xc5108
  5030. #define PCH_GMBUS3 0xc510c
  5031. #define PCH_GMBUS4 0xc5110
  5032. #define PCH_GMBUS5 0xc5120
  5033. #define _PCH_DPLL_A 0xc6014
  5034. #define _PCH_DPLL_B 0xc6018
  5035. #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
  5036. #define _PCH_FPA0 0xc6040
  5037. #define FP_CB_TUNE (0x3<<22)
  5038. #define _PCH_FPA1 0xc6044
  5039. #define _PCH_FPB0 0xc6048
  5040. #define _PCH_FPB1 0xc604c
  5041. #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
  5042. #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
  5043. #define PCH_DPLL_TEST 0xc606c
  5044. #define PCH_DREF_CONTROL 0xC6200
  5045. #define DREF_CONTROL_MASK 0x7fc3
  5046. #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
  5047. #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
  5048. #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
  5049. #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
  5050. #define DREF_SSC_SOURCE_DISABLE (0<<11)
  5051. #define DREF_SSC_SOURCE_ENABLE (2<<11)
  5052. #define DREF_SSC_SOURCE_MASK (3<<11)
  5053. #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
  5054. #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
  5055. #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
  5056. #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
  5057. #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
  5058. #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
  5059. #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
  5060. #define DREF_SSC4_DOWNSPREAD (0<<6)
  5061. #define DREF_SSC4_CENTERSPREAD (1<<6)
  5062. #define DREF_SSC1_DISABLE (0<<1)
  5063. #define DREF_SSC1_ENABLE (1<<1)
  5064. #define DREF_SSC4_DISABLE (0)
  5065. #define DREF_SSC4_ENABLE (1)
  5066. #define PCH_RAWCLK_FREQ 0xc6204
  5067. #define FDL_TP1_TIMER_SHIFT 12
  5068. #define FDL_TP1_TIMER_MASK (3<<12)
  5069. #define FDL_TP2_TIMER_SHIFT 10
  5070. #define FDL_TP2_TIMER_MASK (3<<10)
  5071. #define RAWCLK_FREQ_MASK 0x3ff
  5072. #define PCH_DPLL_TMR_CFG 0xc6208
  5073. #define PCH_SSC4_PARMS 0xc6210
  5074. #define PCH_SSC4_AUX_PARMS 0xc6214
  5075. #define PCH_DPLL_SEL 0xc7000
  5076. #define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
  5077. #define TRANS_DPLLA_SEL(pipe) 0
  5078. #define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
  5079. /* transcoder */
  5080. #define _PCH_TRANS_HTOTAL_A 0xe0000
  5081. #define TRANS_HTOTAL_SHIFT 16
  5082. #define TRANS_HACTIVE_SHIFT 0
  5083. #define _PCH_TRANS_HBLANK_A 0xe0004
  5084. #define TRANS_HBLANK_END_SHIFT 16
  5085. #define TRANS_HBLANK_START_SHIFT 0
  5086. #define _PCH_TRANS_HSYNC_A 0xe0008
  5087. #define TRANS_HSYNC_END_SHIFT 16
  5088. #define TRANS_HSYNC_START_SHIFT 0
  5089. #define _PCH_TRANS_VTOTAL_A 0xe000c
  5090. #define TRANS_VTOTAL_SHIFT 16
  5091. #define TRANS_VACTIVE_SHIFT 0
  5092. #define _PCH_TRANS_VBLANK_A 0xe0010
  5093. #define TRANS_VBLANK_END_SHIFT 16
  5094. #define TRANS_VBLANK_START_SHIFT 0
  5095. #define _PCH_TRANS_VSYNC_A 0xe0014
  5096. #define TRANS_VSYNC_END_SHIFT 16
  5097. #define TRANS_VSYNC_START_SHIFT 0
  5098. #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
  5099. #define _PCH_TRANSA_DATA_M1 0xe0030
  5100. #define _PCH_TRANSA_DATA_N1 0xe0034
  5101. #define _PCH_TRANSA_DATA_M2 0xe0038
  5102. #define _PCH_TRANSA_DATA_N2 0xe003c
  5103. #define _PCH_TRANSA_LINK_M1 0xe0040
  5104. #define _PCH_TRANSA_LINK_N1 0xe0044
  5105. #define _PCH_TRANSA_LINK_M2 0xe0048
  5106. #define _PCH_TRANSA_LINK_N2 0xe004c
  5107. /* Per-transcoder DIP controls (PCH) */
  5108. #define _VIDEO_DIP_CTL_A 0xe0200
  5109. #define _VIDEO_DIP_DATA_A 0xe0208
  5110. #define _VIDEO_DIP_GCP_A 0xe0210
  5111. #define _VIDEO_DIP_CTL_B 0xe1200
  5112. #define _VIDEO_DIP_DATA_B 0xe1208
  5113. #define _VIDEO_DIP_GCP_B 0xe1210
  5114. #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
  5115. #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
  5116. #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
  5117. /* Per-transcoder DIP controls (VLV) */
  5118. #define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
  5119. #define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
  5120. #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
  5121. #define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
  5122. #define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
  5123. #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
  5124. #define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
  5125. #define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
  5126. #define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
  5127. #define VLV_TVIDEO_DIP_CTL(pipe) \
  5128. _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
  5129. VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
  5130. #define VLV_TVIDEO_DIP_DATA(pipe) \
  5131. _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
  5132. VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
  5133. #define VLV_TVIDEO_DIP_GCP(pipe) \
  5134. _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
  5135. VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
  5136. /* Haswell DIP controls */
  5137. #define HSW_VIDEO_DIP_CTL_A 0x60200
  5138. #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
  5139. #define HSW_VIDEO_DIP_VS_DATA_A 0x60260
  5140. #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
  5141. #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
  5142. #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
  5143. #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
  5144. #define HSW_VIDEO_DIP_VS_ECC_A 0x60280
  5145. #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
  5146. #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
  5147. #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
  5148. #define HSW_VIDEO_DIP_GCP_A 0x60210
  5149. #define HSW_VIDEO_DIP_CTL_B 0x61200
  5150. #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
  5151. #define HSW_VIDEO_DIP_VS_DATA_B 0x61260
  5152. #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
  5153. #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
  5154. #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
  5155. #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
  5156. #define HSW_VIDEO_DIP_VS_ECC_B 0x61280
  5157. #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
  5158. #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
  5159. #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
  5160. #define HSW_VIDEO_DIP_GCP_B 0x61210
  5161. #define HSW_TVIDEO_DIP_CTL(trans) \
  5162. _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
  5163. #define HSW_TVIDEO_DIP_AVI_DATA(trans) \
  5164. _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
  5165. #define HSW_TVIDEO_DIP_VS_DATA(trans) \
  5166. _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
  5167. #define HSW_TVIDEO_DIP_SPD_DATA(trans) \
  5168. _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
  5169. #define HSW_TVIDEO_DIP_GCP(trans) \
  5170. _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
  5171. #define HSW_TVIDEO_DIP_VSC_DATA(trans) \
  5172. _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
  5173. #define HSW_STEREO_3D_CTL_A 0x70020
  5174. #define S3D_ENABLE (1<<31)
  5175. #define HSW_STEREO_3D_CTL_B 0x71020
  5176. #define HSW_STEREO_3D_CTL(trans) \
  5177. _PIPE2(trans, HSW_STEREO_3D_CTL_A)
  5178. #define _PCH_TRANS_HTOTAL_B 0xe1000
  5179. #define _PCH_TRANS_HBLANK_B 0xe1004
  5180. #define _PCH_TRANS_HSYNC_B 0xe1008
  5181. #define _PCH_TRANS_VTOTAL_B 0xe100c
  5182. #define _PCH_TRANS_VBLANK_B 0xe1010
  5183. #define _PCH_TRANS_VSYNC_B 0xe1014
  5184. #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
  5185. #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
  5186. #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
  5187. #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
  5188. #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
  5189. #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
  5190. #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
  5191. #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
  5192. _PCH_TRANS_VSYNCSHIFT_B)
  5193. #define _PCH_TRANSB_DATA_M1 0xe1030
  5194. #define _PCH_TRANSB_DATA_N1 0xe1034
  5195. #define _PCH_TRANSB_DATA_M2 0xe1038
  5196. #define _PCH_TRANSB_DATA_N2 0xe103c
  5197. #define _PCH_TRANSB_LINK_M1 0xe1040
  5198. #define _PCH_TRANSB_LINK_N1 0xe1044
  5199. #define _PCH_TRANSB_LINK_M2 0xe1048
  5200. #define _PCH_TRANSB_LINK_N2 0xe104c
  5201. #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
  5202. #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
  5203. #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
  5204. #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
  5205. #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
  5206. #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
  5207. #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
  5208. #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
  5209. #define _PCH_TRANSACONF 0xf0008
  5210. #define _PCH_TRANSBCONF 0xf1008
  5211. #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
  5212. #define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
  5213. #define TRANS_DISABLE (0<<31)
  5214. #define TRANS_ENABLE (1<<31)
  5215. #define TRANS_STATE_MASK (1<<30)
  5216. #define TRANS_STATE_DISABLE (0<<30)
  5217. #define TRANS_STATE_ENABLE (1<<30)
  5218. #define TRANS_FSYNC_DELAY_HB1 (0<<27)
  5219. #define TRANS_FSYNC_DELAY_HB2 (1<<27)
  5220. #define TRANS_FSYNC_DELAY_HB3 (2<<27)
  5221. #define TRANS_FSYNC_DELAY_HB4 (3<<27)
  5222. #define TRANS_INTERLACE_MASK (7<<21)
  5223. #define TRANS_PROGRESSIVE (0<<21)
  5224. #define TRANS_INTERLACED (3<<21)
  5225. #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
  5226. #define TRANS_8BPC (0<<5)
  5227. #define TRANS_10BPC (1<<5)
  5228. #define TRANS_6BPC (2<<5)
  5229. #define TRANS_12BPC (3<<5)
  5230. #define _TRANSA_CHICKEN1 0xf0060
  5231. #define _TRANSB_CHICKEN1 0xf1060
  5232. #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
  5233. #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
  5234. #define _TRANSA_CHICKEN2 0xf0064
  5235. #define _TRANSB_CHICKEN2 0xf1064
  5236. #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
  5237. #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
  5238. #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
  5239. #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
  5240. #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
  5241. #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
  5242. #define SOUTH_CHICKEN1 0xc2000
  5243. #define FDIA_PHASE_SYNC_SHIFT_OVR 19
  5244. #define FDIA_PHASE_SYNC_SHIFT_EN 18
  5245. #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
  5246. #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
  5247. #define FDI_BC_BIFURCATION_SELECT (1 << 12)
  5248. #define SOUTH_CHICKEN2 0xc2004
  5249. #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
  5250. #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
  5251. #define DPLS_EDP_PPS_FIX_DIS (1<<0)
  5252. #define _FDI_RXA_CHICKEN 0xc200c
  5253. #define _FDI_RXB_CHICKEN 0xc2010
  5254. #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
  5255. #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
  5256. #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
  5257. #define SOUTH_DSPCLK_GATE_D 0xc2020
  5258. #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
  5259. #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
  5260. #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
  5261. #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
  5262. /* CPU: FDI_TX */
  5263. #define _FDI_TXA_CTL 0x60100
  5264. #define _FDI_TXB_CTL 0x61100
  5265. #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
  5266. #define FDI_TX_DISABLE (0<<31)
  5267. #define FDI_TX_ENABLE (1<<31)
  5268. #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
  5269. #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
  5270. #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
  5271. #define FDI_LINK_TRAIN_NONE (3<<28)
  5272. #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
  5273. #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
  5274. #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
  5275. #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
  5276. #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
  5277. #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
  5278. #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
  5279. #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
  5280. /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
  5281. SNB has different settings. */
  5282. /* SNB A-stepping */
  5283. #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  5284. #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  5285. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  5286. #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  5287. /* SNB B-stepping */
  5288. #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
  5289. #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
  5290. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
  5291. #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
  5292. #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
  5293. #define FDI_DP_PORT_WIDTH_SHIFT 19
  5294. #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
  5295. #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
  5296. #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
  5297. /* Ironlake: hardwired to 1 */
  5298. #define FDI_TX_PLL_ENABLE (1<<14)
  5299. /* Ivybridge has different bits for lolz */
  5300. #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
  5301. #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
  5302. #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
  5303. #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
  5304. /* both Tx and Rx */
  5305. #define FDI_COMPOSITE_SYNC (1<<11)
  5306. #define FDI_LINK_TRAIN_AUTO (1<<10)
  5307. #define FDI_SCRAMBLING_ENABLE (0<<7)
  5308. #define FDI_SCRAMBLING_DISABLE (1<<7)
  5309. /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
  5310. #define _FDI_RXA_CTL 0xf000c
  5311. #define _FDI_RXB_CTL 0xf100c
  5312. #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
  5313. #define FDI_RX_ENABLE (1<<31)
  5314. /* train, dp width same as FDI_TX */
  5315. #define FDI_FS_ERRC_ENABLE (1<<27)
  5316. #define FDI_FE_ERRC_ENABLE (1<<26)
  5317. #define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
  5318. #define FDI_8BPC (0<<16)
  5319. #define FDI_10BPC (1<<16)
  5320. #define FDI_6BPC (2<<16)
  5321. #define FDI_12BPC (3<<16)
  5322. #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
  5323. #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
  5324. #define FDI_RX_PLL_ENABLE (1<<13)
  5325. #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
  5326. #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
  5327. #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
  5328. #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
  5329. #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
  5330. #define FDI_PCDCLK (1<<4)
  5331. /* CPT */
  5332. #define FDI_AUTO_TRAINING (1<<10)
  5333. #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
  5334. #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
  5335. #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
  5336. #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
  5337. #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
  5338. #define _FDI_RXA_MISC 0xf0010
  5339. #define _FDI_RXB_MISC 0xf1010
  5340. #define FDI_RX_PWRDN_LANE1_MASK (3<<26)
  5341. #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
  5342. #define FDI_RX_PWRDN_LANE0_MASK (3<<24)
  5343. #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
  5344. #define FDI_RX_TP1_TO_TP2_48 (2<<20)
  5345. #define FDI_RX_TP1_TO_TP2_64 (3<<20)
  5346. #define FDI_RX_FDI_DELAY_90 (0x90<<0)
  5347. #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
  5348. #define _FDI_RXA_TUSIZE1 0xf0030
  5349. #define _FDI_RXA_TUSIZE2 0xf0038
  5350. #define _FDI_RXB_TUSIZE1 0xf1030
  5351. #define _FDI_RXB_TUSIZE2 0xf1038
  5352. #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
  5353. #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
  5354. /* FDI_RX interrupt register format */
  5355. #define FDI_RX_INTER_LANE_ALIGN (1<<10)
  5356. #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
  5357. #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
  5358. #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
  5359. #define FDI_RX_FS_CODE_ERR (1<<6)
  5360. #define FDI_RX_FE_CODE_ERR (1<<5)
  5361. #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
  5362. #define FDI_RX_HDCP_LINK_FAIL (1<<3)
  5363. #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
  5364. #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
  5365. #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
  5366. #define _FDI_RXA_IIR 0xf0014
  5367. #define _FDI_RXA_IMR 0xf0018
  5368. #define _FDI_RXB_IIR 0xf1014
  5369. #define _FDI_RXB_IMR 0xf1018
  5370. #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
  5371. #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
  5372. #define FDI_PLL_CTL_1 0xfe000
  5373. #define FDI_PLL_CTL_2 0xfe004
  5374. #define PCH_LVDS 0xe1180
  5375. #define LVDS_DETECTED (1 << 1)
  5376. /* vlv has 2 sets of panel control regs. */
  5377. #define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
  5378. #define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
  5379. #define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
  5380. #define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
  5381. #define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
  5382. #define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
  5383. #define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
  5384. #define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
  5385. #define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
  5386. #define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
  5387. #define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
  5388. #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
  5389. #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
  5390. #define VLV_PIPE_PP_ON_DELAYS(pipe) \
  5391. _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
  5392. #define VLV_PIPE_PP_OFF_DELAYS(pipe) \
  5393. _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
  5394. #define VLV_PIPE_PP_DIVISOR(pipe) \
  5395. _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
  5396. #define PCH_PP_STATUS 0xc7200
  5397. #define PCH_PP_CONTROL 0xc7204
  5398. #define PANEL_UNLOCK_REGS (0xabcd << 16)
  5399. #define PANEL_UNLOCK_MASK (0xffff << 16)
  5400. #define EDP_FORCE_VDD (1 << 3)
  5401. #define EDP_BLC_ENABLE (1 << 2)
  5402. #define PANEL_POWER_RESET (1 << 1)
  5403. #define PANEL_POWER_OFF (0 << 0)
  5404. #define PANEL_POWER_ON (1 << 0)
  5405. #define PCH_PP_ON_DELAYS 0xc7208
  5406. #define PANEL_PORT_SELECT_MASK (3 << 30)
  5407. #define PANEL_PORT_SELECT_LVDS (0 << 30)
  5408. #define PANEL_PORT_SELECT_DPA (1 << 30)
  5409. #define PANEL_PORT_SELECT_DPC (2 << 30)
  5410. #define PANEL_PORT_SELECT_DPD (3 << 30)
  5411. #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
  5412. #define PANEL_POWER_UP_DELAY_SHIFT 16
  5413. #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
  5414. #define PANEL_LIGHT_ON_DELAY_SHIFT 0
  5415. #define PCH_PP_OFF_DELAYS 0xc720c
  5416. #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
  5417. #define PANEL_POWER_DOWN_DELAY_SHIFT 16
  5418. #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
  5419. #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
  5420. #define PCH_PP_DIVISOR 0xc7210
  5421. #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
  5422. #define PP_REFERENCE_DIVIDER_SHIFT 8
  5423. #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
  5424. #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
  5425. #define PCH_DP_B 0xe4100
  5426. #define PCH_DPB_AUX_CH_CTL 0xe4110
  5427. #define PCH_DPB_AUX_CH_DATA1 0xe4114
  5428. #define PCH_DPB_AUX_CH_DATA2 0xe4118
  5429. #define PCH_DPB_AUX_CH_DATA3 0xe411c
  5430. #define PCH_DPB_AUX_CH_DATA4 0xe4120
  5431. #define PCH_DPB_AUX_CH_DATA5 0xe4124
  5432. #define PCH_DP_C 0xe4200
  5433. #define PCH_DPC_AUX_CH_CTL 0xe4210
  5434. #define PCH_DPC_AUX_CH_DATA1 0xe4214
  5435. #define PCH_DPC_AUX_CH_DATA2 0xe4218
  5436. #define PCH_DPC_AUX_CH_DATA3 0xe421c
  5437. #define PCH_DPC_AUX_CH_DATA4 0xe4220
  5438. #define PCH_DPC_AUX_CH_DATA5 0xe4224
  5439. #define PCH_DP_D 0xe4300
  5440. #define PCH_DPD_AUX_CH_CTL 0xe4310
  5441. #define PCH_DPD_AUX_CH_DATA1 0xe4314
  5442. #define PCH_DPD_AUX_CH_DATA2 0xe4318
  5443. #define PCH_DPD_AUX_CH_DATA3 0xe431c
  5444. #define PCH_DPD_AUX_CH_DATA4 0xe4320
  5445. #define PCH_DPD_AUX_CH_DATA5 0xe4324
  5446. /* CPT */
  5447. #define PORT_TRANS_A_SEL_CPT 0
  5448. #define PORT_TRANS_B_SEL_CPT (1<<29)
  5449. #define PORT_TRANS_C_SEL_CPT (2<<29)
  5450. #define PORT_TRANS_SEL_MASK (3<<29)
  5451. #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
  5452. #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
  5453. #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
  5454. #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
  5455. #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
  5456. #define TRANS_DP_CTL_A 0xe0300
  5457. #define TRANS_DP_CTL_B 0xe1300
  5458. #define TRANS_DP_CTL_C 0xe2300
  5459. #define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
  5460. #define TRANS_DP_OUTPUT_ENABLE (1<<31)
  5461. #define TRANS_DP_PORT_SEL_B (0<<29)
  5462. #define TRANS_DP_PORT_SEL_C (1<<29)
  5463. #define TRANS_DP_PORT_SEL_D (2<<29)
  5464. #define TRANS_DP_PORT_SEL_NONE (3<<29)
  5465. #define TRANS_DP_PORT_SEL_MASK (3<<29)
  5466. #define TRANS_DP_AUDIO_ONLY (1<<26)
  5467. #define TRANS_DP_ENH_FRAMING (1<<18)
  5468. #define TRANS_DP_8BPC (0<<9)
  5469. #define TRANS_DP_10BPC (1<<9)
  5470. #define TRANS_DP_6BPC (2<<9)
  5471. #define TRANS_DP_12BPC (3<<9)
  5472. #define TRANS_DP_BPC_MASK (3<<9)
  5473. #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
  5474. #define TRANS_DP_VSYNC_ACTIVE_LOW 0
  5475. #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
  5476. #define TRANS_DP_HSYNC_ACTIVE_LOW 0
  5477. #define TRANS_DP_SYNC_MASK (3<<3)
  5478. /* SNB eDP training params */
  5479. /* SNB A-stepping */
  5480. #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  5481. #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  5482. #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  5483. #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  5484. /* SNB B-stepping */
  5485. #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
  5486. #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
  5487. #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
  5488. #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
  5489. #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
  5490. #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
  5491. /* IVB */
  5492. #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
  5493. #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
  5494. #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
  5495. #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
  5496. #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
  5497. #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
  5498. #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
  5499. /* legacy values */
  5500. #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
  5501. #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
  5502. #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
  5503. #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
  5504. #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
  5505. #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
  5506. #define VLV_PMWGICZ 0x1300a4
  5507. #define FORCEWAKE 0xA18C
  5508. #define FORCEWAKE_VLV 0x1300b0
  5509. #define FORCEWAKE_ACK_VLV 0x1300b4
  5510. #define FORCEWAKE_MEDIA_VLV 0x1300b8
  5511. #define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
  5512. #define FORCEWAKE_ACK_HSW 0x130044
  5513. #define FORCEWAKE_ACK 0x130090
  5514. #define VLV_GTLC_WAKE_CTRL 0x130090
  5515. #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
  5516. #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
  5517. #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
  5518. #define VLV_GTLC_PW_STATUS 0x130094
  5519. #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
  5520. #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
  5521. #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
  5522. #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
  5523. #define FORCEWAKE_MT 0xa188 /* multi-threaded */
  5524. #define FORCEWAKE_MEDIA_GEN9 0xa270
  5525. #define FORCEWAKE_RENDER_GEN9 0xa278
  5526. #define FORCEWAKE_BLITTER_GEN9 0xa188
  5527. #define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
  5528. #define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
  5529. #define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
  5530. #define FORCEWAKE_KERNEL 0x1
  5531. #define FORCEWAKE_USER 0x2
  5532. #define FORCEWAKE_MT_ACK 0x130040
  5533. #define ECOBUS 0xa180
  5534. #define FORCEWAKE_MT_ENABLE (1<<5)
  5535. #define VLV_SPAREG2H 0xA194
  5536. #define GTFIFODBG 0x120000
  5537. #define GT_FIFO_SBDROPERR (1<<6)
  5538. #define GT_FIFO_BLOBDROPERR (1<<5)
  5539. #define GT_FIFO_SB_READ_ABORTERR (1<<4)
  5540. #define GT_FIFO_DROPERR (1<<3)
  5541. #define GT_FIFO_OVFERR (1<<2)
  5542. #define GT_FIFO_IAWRERR (1<<1)
  5543. #define GT_FIFO_IARDERR (1<<0)
  5544. #define GTFIFOCTL 0x120008
  5545. #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
  5546. #define GT_FIFO_NUM_RESERVED_ENTRIES 20
  5547. #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
  5548. #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
  5549. #define HSW_IDICR 0x9008
  5550. #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
  5551. #define HSW_EDRAM_PRESENT 0x120010
  5552. #define EDRAM_ENABLED 0x1
  5553. #define GEN6_UCGCTL1 0x9400
  5554. # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
  5555. # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
  5556. # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
  5557. #define GEN6_UCGCTL2 0x9404
  5558. # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
  5559. # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
  5560. # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
  5561. # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
  5562. # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
  5563. #define GEN6_UCGCTL3 0x9408
  5564. #define GEN7_UCGCTL4 0x940c
  5565. #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
  5566. #define GEN6_RCGCTL1 0x9410
  5567. #define GEN6_RCGCTL2 0x9414
  5568. #define GEN6_RSTCTL 0x9420
  5569. #define GEN8_UCGCTL6 0x9430
  5570. #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
  5571. #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
  5572. #define GEN6_GFXPAUSE 0xA000
  5573. #define GEN6_RPNSWREQ 0xA008
  5574. #define GEN6_TURBO_DISABLE (1<<31)
  5575. #define GEN6_FREQUENCY(x) ((x)<<25)
  5576. #define HSW_FREQUENCY(x) ((x)<<24)
  5577. #define GEN9_FREQUENCY(x) ((x)<<23)
  5578. #define GEN6_OFFSET(x) ((x)<<19)
  5579. #define GEN6_AGGRESSIVE_TURBO (0<<15)
  5580. #define GEN6_RC_VIDEO_FREQ 0xA00C
  5581. #define GEN6_RC_CONTROL 0xA090
  5582. #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
  5583. #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
  5584. #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
  5585. #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
  5586. #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
  5587. #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
  5588. #define GEN7_RC_CTL_TO_MODE (1<<28)
  5589. #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
  5590. #define GEN6_RC_CTL_HW_ENABLE (1<<31)
  5591. #define GEN6_RP_DOWN_TIMEOUT 0xA010
  5592. #define GEN6_RP_INTERRUPT_LIMITS 0xA014
  5593. #define GEN6_RPSTAT1 0xA01C
  5594. #define GEN6_CAGF_SHIFT 8
  5595. #define HSW_CAGF_SHIFT 7
  5596. #define GEN9_CAGF_SHIFT 23
  5597. #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
  5598. #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
  5599. #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
  5600. #define GEN6_RP_CONTROL 0xA024
  5601. #define GEN6_RP_MEDIA_TURBO (1<<11)
  5602. #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
  5603. #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
  5604. #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
  5605. #define GEN6_RP_MEDIA_HW_MODE (1<<9)
  5606. #define GEN6_RP_MEDIA_SW_MODE (0<<9)
  5607. #define GEN6_RP_MEDIA_IS_GFX (1<<8)
  5608. #define GEN6_RP_ENABLE (1<<7)
  5609. #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
  5610. #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
  5611. #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
  5612. #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
  5613. #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
  5614. #define GEN6_RP_UP_THRESHOLD 0xA02C
  5615. #define GEN6_RP_DOWN_THRESHOLD 0xA030
  5616. #define GEN6_RP_CUR_UP_EI 0xA050
  5617. #define GEN6_CURICONT_MASK 0xffffff
  5618. #define GEN6_RP_CUR_UP 0xA054
  5619. #define GEN6_CURBSYTAVG_MASK 0xffffff
  5620. #define GEN6_RP_PREV_UP 0xA058
  5621. #define GEN6_RP_CUR_DOWN_EI 0xA05C
  5622. #define GEN6_CURIAVG_MASK 0xffffff
  5623. #define GEN6_RP_CUR_DOWN 0xA060
  5624. #define GEN6_RP_PREV_DOWN 0xA064
  5625. #define GEN6_RP_UP_EI 0xA068
  5626. #define GEN6_RP_DOWN_EI 0xA06C
  5627. #define GEN6_RP_IDLE_HYSTERSIS 0xA070
  5628. #define GEN6_RPDEUHWTC 0xA080
  5629. #define GEN6_RPDEUC 0xA084
  5630. #define GEN6_RPDEUCSW 0xA088
  5631. #define GEN6_RC_STATE 0xA094
  5632. #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
  5633. #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
  5634. #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
  5635. #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
  5636. #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
  5637. #define GEN6_RC_SLEEP 0xA0B0
  5638. #define GEN6_RCUBMABDTMR 0xA0B0
  5639. #define GEN6_RC1e_THRESHOLD 0xA0B4
  5640. #define GEN6_RC6_THRESHOLD 0xA0B8
  5641. #define GEN6_RC6p_THRESHOLD 0xA0BC
  5642. #define VLV_RCEDATA 0xA0BC
  5643. #define GEN6_RC6pp_THRESHOLD 0xA0C0
  5644. #define GEN6_PMINTRMSK 0xA168
  5645. #define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
  5646. #define VLV_PWRDWNUPCTL 0xA294
  5647. #define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
  5648. #define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
  5649. #define GEN9_PG_ENABLE 0xA210
  5650. #define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
  5651. #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
  5652. #define PIXEL_OVERLAP_CNT_SHIFT 30
  5653. #define GEN6_PMISR 0x44020
  5654. #define GEN6_PMIMR 0x44024 /* rps_lock */
  5655. #define GEN6_PMIIR 0x44028
  5656. #define GEN6_PMIER 0x4402C
  5657. #define GEN6_PM_MBOX_EVENT (1<<25)
  5658. #define GEN6_PM_THERMAL_EVENT (1<<24)
  5659. #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
  5660. #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
  5661. #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
  5662. #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
  5663. #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
  5664. #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
  5665. GEN6_PM_RP_DOWN_THRESHOLD | \
  5666. GEN6_PM_RP_DOWN_TIMEOUT)
  5667. #define GEN7_GT_SCRATCH_BASE 0x4F100
  5668. #define GEN7_GT_SCRATCH_REG_NUM 8
  5669. #define VLV_GTLC_SURVIVABILITY_REG 0x130098
  5670. #define VLV_GFX_CLK_STATUS_BIT (1<<3)
  5671. #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
  5672. #define GEN6_GT_GFX_RC6_LOCKED 0x138104
  5673. #define VLV_COUNTER_CONTROL 0x138104
  5674. #define VLV_COUNT_RANGE_HIGH (1<<15)
  5675. #define VLV_MEDIA_RC0_COUNT_EN (1<<5)
  5676. #define VLV_RENDER_RC0_COUNT_EN (1<<4)
  5677. #define VLV_MEDIA_RC6_COUNT_EN (1<<1)
  5678. #define VLV_RENDER_RC6_COUNT_EN (1<<0)
  5679. #define GEN6_GT_GFX_RC6 0x138108
  5680. #define VLV_GT_RENDER_RC6 0x138108
  5681. #define VLV_GT_MEDIA_RC6 0x13810C
  5682. #define GEN6_GT_GFX_RC6p 0x13810C
  5683. #define GEN6_GT_GFX_RC6pp 0x138110
  5684. #define VLV_RENDER_C0_COUNT 0x138118
  5685. #define VLV_MEDIA_C0_COUNT 0x13811C
  5686. #define GEN6_PCODE_MAILBOX 0x138124
  5687. #define GEN6_PCODE_READY (1<<31)
  5688. #define GEN6_READ_OC_PARAMS 0xc
  5689. #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
  5690. #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
  5691. #define GEN6_PCODE_WRITE_RC6VIDS 0x4
  5692. #define GEN6_PCODE_READ_RC6VIDS 0x5
  5693. #define GEN6_PCODE_READ_D_COMP 0x10
  5694. #define GEN6_PCODE_WRITE_D_COMP 0x11
  5695. #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
  5696. #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
  5697. #define DISPLAY_IPS_CONTROL 0x19
  5698. #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
  5699. #define GEN6_PCODE_DATA 0x138128
  5700. #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
  5701. #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
  5702. #define GEN6_PCODE_DATA1 0x13812C
  5703. #define GEN9_PCODE_READ_MEM_LATENCY 0x6
  5704. #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
  5705. #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
  5706. #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
  5707. #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
  5708. #define GEN6_GT_CORE_STATUS 0x138060
  5709. #define GEN6_CORE_CPD_STATE_MASK (7<<4)
  5710. #define GEN6_RCn_MASK 7
  5711. #define GEN6_RC0 0
  5712. #define GEN6_RC3 2
  5713. #define GEN6_RC6 3
  5714. #define GEN6_RC7 4
  5715. #define CHV_POWER_SS0_SIG1 0xa720
  5716. #define CHV_POWER_SS1_SIG1 0xa728
  5717. #define CHV_SS_PG_ENABLE (1<<1)
  5718. #define CHV_EU08_PG_ENABLE (1<<9)
  5719. #define CHV_EU19_PG_ENABLE (1<<17)
  5720. #define CHV_EU210_PG_ENABLE (1<<25)
  5721. #define CHV_POWER_SS0_SIG2 0xa724
  5722. #define CHV_POWER_SS1_SIG2 0xa72c
  5723. #define CHV_EU311_PG_ENABLE (1<<1)
  5724. #define GEN9_SLICE0_PGCTL_ACK 0x804c
  5725. #define GEN9_SLICE1_PGCTL_ACK 0x8050
  5726. #define GEN9_SLICE2_PGCTL_ACK 0x8054
  5727. #define GEN9_PGCTL_SLICE_ACK (1 << 0)
  5728. #define GEN9_SLICE0_SS01_EU_PGCTL_ACK 0x805c
  5729. #define GEN9_SLICE0_SS23_EU_PGCTL_ACK 0x8060
  5730. #define GEN9_SLICE1_SS01_EU_PGCTL_ACK 0x8064
  5731. #define GEN9_SLICE1_SS23_EU_PGCTL_ACK 0x8068
  5732. #define GEN9_SLICE2_SS01_EU_PGCTL_ACK 0x806c
  5733. #define GEN9_SLICE2_SS23_EU_PGCTL_ACK 0x8070
  5734. #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
  5735. #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
  5736. #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
  5737. #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
  5738. #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
  5739. #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
  5740. #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
  5741. #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
  5742. #define GEN7_MISCCPCTL (0x9424)
  5743. #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
  5744. /* IVYBRIDGE DPF */
  5745. #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
  5746. #define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
  5747. #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
  5748. #define GEN7_PARITY_ERROR_VALID (1<<13)
  5749. #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
  5750. #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
  5751. #define GEN7_PARITY_ERROR_ROW(reg) \
  5752. ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
  5753. #define GEN7_PARITY_ERROR_BANK(reg) \
  5754. ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
  5755. #define GEN7_PARITY_ERROR_SUBBANK(reg) \
  5756. ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
  5757. #define GEN7_L3CDERRST1_ENABLE (1<<7)
  5758. #define GEN7_L3LOG_BASE 0xB070
  5759. #define HSW_L3LOG_BASE_SLICE1 0xB270
  5760. #define GEN7_L3LOG_SIZE 0x80
  5761. #define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
  5762. #define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
  5763. #define GEN7_MAX_PS_THREAD_DEP (8<<12)
  5764. #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
  5765. #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
  5766. #define GEN9_HALF_SLICE_CHICKEN5 0xe188
  5767. #define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
  5768. #define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
  5769. #define GEN8_ROW_CHICKEN 0xe4f0
  5770. #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
  5771. #define STALL_DOP_GATING_DISABLE (1<<5)
  5772. #define GEN7_ROW_CHICKEN2 0xe4f4
  5773. #define GEN7_ROW_CHICKEN2_GT2 0xf4f4
  5774. #define DOP_CLOCK_GATING_DISABLE (1<<0)
  5775. #define HSW_ROW_CHICKEN3 0xe49c
  5776. #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
  5777. #define HALF_SLICE_CHICKEN3 0xe184
  5778. #define HSW_SAMPLE_C_PERFORMANCE (1<<9)
  5779. #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
  5780. #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
  5781. #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
  5782. #define GEN9_HALF_SLICE_CHICKEN7 0xe194
  5783. #define GEN9_ENABLE_YV12_BUGFIX (1<<4)
  5784. /* Audio */
  5785. #define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
  5786. #define INTEL_AUDIO_DEVCL 0x808629FB
  5787. #define INTEL_AUDIO_DEVBLC 0x80862801
  5788. #define INTEL_AUDIO_DEVCTG 0x80862802
  5789. #define G4X_AUD_CNTL_ST 0x620B4
  5790. #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
  5791. #define G4X_ELDV_DEVCTG (1 << 14)
  5792. #define G4X_ELD_ADDR_MASK (0xf << 5)
  5793. #define G4X_ELD_ACK (1 << 4)
  5794. #define G4X_HDMIW_HDMIEDID 0x6210C
  5795. #define _IBX_HDMIW_HDMIEDID_A 0xE2050
  5796. #define _IBX_HDMIW_HDMIEDID_B 0xE2150
  5797. #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
  5798. _IBX_HDMIW_HDMIEDID_A, \
  5799. _IBX_HDMIW_HDMIEDID_B)
  5800. #define _IBX_AUD_CNTL_ST_A 0xE20B4
  5801. #define _IBX_AUD_CNTL_ST_B 0xE21B4
  5802. #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
  5803. _IBX_AUD_CNTL_ST_A, \
  5804. _IBX_AUD_CNTL_ST_B)
  5805. #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
  5806. #define IBX_ELD_ADDRESS_MASK (0x1f << 5)
  5807. #define IBX_ELD_ACK (1 << 4)
  5808. #define IBX_AUD_CNTL_ST2 0xE20C0
  5809. #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
  5810. #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
  5811. #define _CPT_HDMIW_HDMIEDID_A 0xE5050
  5812. #define _CPT_HDMIW_HDMIEDID_B 0xE5150
  5813. #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
  5814. _CPT_HDMIW_HDMIEDID_A, \
  5815. _CPT_HDMIW_HDMIEDID_B)
  5816. #define _CPT_AUD_CNTL_ST_A 0xE50B4
  5817. #define _CPT_AUD_CNTL_ST_B 0xE51B4
  5818. #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
  5819. _CPT_AUD_CNTL_ST_A, \
  5820. _CPT_AUD_CNTL_ST_B)
  5821. #define CPT_AUD_CNTRL_ST2 0xE50C0
  5822. #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
  5823. #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
  5824. #define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
  5825. _VLV_HDMIW_HDMIEDID_A, \
  5826. _VLV_HDMIW_HDMIEDID_B)
  5827. #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
  5828. #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
  5829. #define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
  5830. _VLV_AUD_CNTL_ST_A, \
  5831. _VLV_AUD_CNTL_ST_B)
  5832. #define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
  5833. /* These are the 4 32-bit write offset registers for each stream
  5834. * output buffer. It determines the offset from the
  5835. * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
  5836. */
  5837. #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
  5838. #define _IBX_AUD_CONFIG_A 0xe2000
  5839. #define _IBX_AUD_CONFIG_B 0xe2100
  5840. #define IBX_AUD_CFG(pipe) _PIPE(pipe, \
  5841. _IBX_AUD_CONFIG_A, \
  5842. _IBX_AUD_CONFIG_B)
  5843. #define _CPT_AUD_CONFIG_A 0xe5000
  5844. #define _CPT_AUD_CONFIG_B 0xe5100
  5845. #define CPT_AUD_CFG(pipe) _PIPE(pipe, \
  5846. _CPT_AUD_CONFIG_A, \
  5847. _CPT_AUD_CONFIG_B)
  5848. #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
  5849. #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
  5850. #define VLV_AUD_CFG(pipe) _PIPE(pipe, \
  5851. _VLV_AUD_CONFIG_A, \
  5852. _VLV_AUD_CONFIG_B)
  5853. #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
  5854. #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
  5855. #define AUD_CONFIG_UPPER_N_SHIFT 20
  5856. #define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
  5857. #define AUD_CONFIG_LOWER_N_SHIFT 4
  5858. #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
  5859. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
  5860. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
  5861. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
  5862. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
  5863. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
  5864. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
  5865. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
  5866. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
  5867. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
  5868. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
  5869. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
  5870. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
  5871. #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
  5872. /* HSW Audio */
  5873. #define _HSW_AUD_CONFIG_A 0x65000
  5874. #define _HSW_AUD_CONFIG_B 0x65100
  5875. #define HSW_AUD_CFG(pipe) _PIPE(pipe, \
  5876. _HSW_AUD_CONFIG_A, \
  5877. _HSW_AUD_CONFIG_B)
  5878. #define _HSW_AUD_MISC_CTRL_A 0x65010
  5879. #define _HSW_AUD_MISC_CTRL_B 0x65110
  5880. #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
  5881. _HSW_AUD_MISC_CTRL_A, \
  5882. _HSW_AUD_MISC_CTRL_B)
  5883. #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
  5884. #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
  5885. #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
  5886. _HSW_AUD_DIP_ELD_CTRL_ST_A, \
  5887. _HSW_AUD_DIP_ELD_CTRL_ST_B)
  5888. /* Audio Digital Converter */
  5889. #define _HSW_AUD_DIG_CNVT_1 0x65080
  5890. #define _HSW_AUD_DIG_CNVT_2 0x65180
  5891. #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
  5892. _HSW_AUD_DIG_CNVT_1, \
  5893. _HSW_AUD_DIG_CNVT_2)
  5894. #define DIP_PORT_SEL_MASK 0x3
  5895. #define _HSW_AUD_EDID_DATA_A 0x65050
  5896. #define _HSW_AUD_EDID_DATA_B 0x65150
  5897. #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
  5898. _HSW_AUD_EDID_DATA_A, \
  5899. _HSW_AUD_EDID_DATA_B)
  5900. #define HSW_AUD_PIPE_CONV_CFG 0x6507c
  5901. #define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
  5902. #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
  5903. #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
  5904. #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
  5905. #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
  5906. /* HSW Power Wells */
  5907. #define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
  5908. #define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
  5909. #define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
  5910. #define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
  5911. #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
  5912. #define HSW_PWR_WELL_STATE_ENABLED (1<<30)
  5913. #define HSW_PWR_WELL_CTL5 0x45410
  5914. #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
  5915. #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
  5916. #define HSW_PWR_WELL_FORCE_ON (1<<19)
  5917. #define HSW_PWR_WELL_CTL6 0x45414
  5918. /* SKL Fuse Status */
  5919. #define SKL_FUSE_STATUS 0x42000
  5920. #define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
  5921. #define SKL_FUSE_PG0_DIST_STATUS (1<<27)
  5922. #define SKL_FUSE_PG1_DIST_STATUS (1<<26)
  5923. #define SKL_FUSE_PG2_DIST_STATUS (1<<25)
  5924. /* Per-pipe DDI Function Control */
  5925. #define TRANS_DDI_FUNC_CTL_A 0x60400
  5926. #define TRANS_DDI_FUNC_CTL_B 0x61400
  5927. #define TRANS_DDI_FUNC_CTL_C 0x62400
  5928. #define TRANS_DDI_FUNC_CTL_EDP 0x6F400
  5929. #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
  5930. #define TRANS_DDI_FUNC_ENABLE (1<<31)
  5931. /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
  5932. #define TRANS_DDI_PORT_MASK (7<<28)
  5933. #define TRANS_DDI_PORT_SHIFT 28
  5934. #define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
  5935. #define TRANS_DDI_PORT_NONE (0<<28)
  5936. #define TRANS_DDI_MODE_SELECT_MASK (7<<24)
  5937. #define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
  5938. #define TRANS_DDI_MODE_SELECT_DVI (1<<24)
  5939. #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
  5940. #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
  5941. #define TRANS_DDI_MODE_SELECT_FDI (4<<24)
  5942. #define TRANS_DDI_BPC_MASK (7<<20)
  5943. #define TRANS_DDI_BPC_8 (0<<20)
  5944. #define TRANS_DDI_BPC_10 (1<<20)
  5945. #define TRANS_DDI_BPC_6 (2<<20)
  5946. #define TRANS_DDI_BPC_12 (3<<20)
  5947. #define TRANS_DDI_PVSYNC (1<<17)
  5948. #define TRANS_DDI_PHSYNC (1<<16)
  5949. #define TRANS_DDI_EDP_INPUT_MASK (7<<12)
  5950. #define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
  5951. #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
  5952. #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
  5953. #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
  5954. #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
  5955. #define TRANS_DDI_BFI_ENABLE (1<<4)
  5956. /* DisplayPort Transport Control */
  5957. #define DP_TP_CTL_A 0x64040
  5958. #define DP_TP_CTL_B 0x64140
  5959. #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
  5960. #define DP_TP_CTL_ENABLE (1<<31)
  5961. #define DP_TP_CTL_MODE_SST (0<<27)
  5962. #define DP_TP_CTL_MODE_MST (1<<27)
  5963. #define DP_TP_CTL_FORCE_ACT (1<<25)
  5964. #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
  5965. #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
  5966. #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
  5967. #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
  5968. #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
  5969. #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
  5970. #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
  5971. #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
  5972. #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
  5973. /* DisplayPort Transport Status */
  5974. #define DP_TP_STATUS_A 0x64044
  5975. #define DP_TP_STATUS_B 0x64144
  5976. #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
  5977. #define DP_TP_STATUS_IDLE_DONE (1<<25)
  5978. #define DP_TP_STATUS_ACT_SENT (1<<24)
  5979. #define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
  5980. #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
  5981. #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
  5982. #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
  5983. #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
  5984. /* DDI Buffer Control */
  5985. #define DDI_BUF_CTL_A 0x64000
  5986. #define DDI_BUF_CTL_B 0x64100
  5987. #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
  5988. #define DDI_BUF_CTL_ENABLE (1<<31)
  5989. #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
  5990. #define DDI_BUF_EMP_MASK (0xf<<24)
  5991. #define DDI_BUF_PORT_REVERSAL (1<<16)
  5992. #define DDI_BUF_IS_IDLE (1<<7)
  5993. #define DDI_A_4_LANES (1<<4)
  5994. #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
  5995. #define DDI_INIT_DISPLAY_DETECTED (1<<0)
  5996. /* DDI Buffer Translations */
  5997. #define DDI_BUF_TRANS_A 0x64E00
  5998. #define DDI_BUF_TRANS_B 0x64E60
  5999. #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
  6000. /* Sideband Interface (SBI) is programmed indirectly, via
  6001. * SBI_ADDR, which contains the register offset; and SBI_DATA,
  6002. * which contains the payload */
  6003. #define SBI_ADDR 0xC6000
  6004. #define SBI_DATA 0xC6004
  6005. #define SBI_CTL_STAT 0xC6008
  6006. #define SBI_CTL_DEST_ICLK (0x0<<16)
  6007. #define SBI_CTL_DEST_MPHY (0x1<<16)
  6008. #define SBI_CTL_OP_IORD (0x2<<8)
  6009. #define SBI_CTL_OP_IOWR (0x3<<8)
  6010. #define SBI_CTL_OP_CRRD (0x6<<8)
  6011. #define SBI_CTL_OP_CRWR (0x7<<8)
  6012. #define SBI_RESPONSE_FAIL (0x1<<1)
  6013. #define SBI_RESPONSE_SUCCESS (0x0<<1)
  6014. #define SBI_BUSY (0x1<<0)
  6015. #define SBI_READY (0x0<<0)
  6016. /* SBI offsets */
  6017. #define SBI_SSCDIVINTPHASE6 0x0600
  6018. #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
  6019. #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
  6020. #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
  6021. #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
  6022. #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
  6023. #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
  6024. #define SBI_SSCCTL 0x020c
  6025. #define SBI_SSCCTL6 0x060C
  6026. #define SBI_SSCCTL_PATHALT (1<<3)
  6027. #define SBI_SSCCTL_DISABLE (1<<0)
  6028. #define SBI_SSCAUXDIV6 0x0610
  6029. #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
  6030. #define SBI_DBUFF0 0x2a00
  6031. #define SBI_GEN0 0x1f00
  6032. #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
  6033. /* LPT PIXCLK_GATE */
  6034. #define PIXCLK_GATE 0xC6020
  6035. #define PIXCLK_GATE_UNGATE (1<<0)
  6036. #define PIXCLK_GATE_GATE (0<<0)
  6037. /* SPLL */
  6038. #define SPLL_CTL 0x46020
  6039. #define SPLL_PLL_ENABLE (1<<31)
  6040. #define SPLL_PLL_SSC (1<<28)
  6041. #define SPLL_PLL_NON_SSC (2<<28)
  6042. #define SPLL_PLL_LCPLL (3<<28)
  6043. #define SPLL_PLL_REF_MASK (3<<28)
  6044. #define SPLL_PLL_FREQ_810MHz (0<<26)
  6045. #define SPLL_PLL_FREQ_1350MHz (1<<26)
  6046. #define SPLL_PLL_FREQ_2700MHz (2<<26)
  6047. #define SPLL_PLL_FREQ_MASK (3<<26)
  6048. /* WRPLL */
  6049. #define WRPLL_CTL1 0x46040
  6050. #define WRPLL_CTL2 0x46060
  6051. #define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
  6052. #define WRPLL_PLL_ENABLE (1<<31)
  6053. #define WRPLL_PLL_SSC (1<<28)
  6054. #define WRPLL_PLL_NON_SSC (2<<28)
  6055. #define WRPLL_PLL_LCPLL (3<<28)
  6056. #define WRPLL_PLL_REF_MASK (3<<28)
  6057. /* WRPLL divider programming */
  6058. #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
  6059. #define WRPLL_DIVIDER_REF_MASK (0xff)
  6060. #define WRPLL_DIVIDER_POST(x) ((x)<<8)
  6061. #define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
  6062. #define WRPLL_DIVIDER_POST_SHIFT 8
  6063. #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
  6064. #define WRPLL_DIVIDER_FB_SHIFT 16
  6065. #define WRPLL_DIVIDER_FB_MASK (0xff<<16)
  6066. /* Port clock selection */
  6067. #define PORT_CLK_SEL_A 0x46100
  6068. #define PORT_CLK_SEL_B 0x46104
  6069. #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
  6070. #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
  6071. #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
  6072. #define PORT_CLK_SEL_LCPLL_810 (2<<29)
  6073. #define PORT_CLK_SEL_SPLL (3<<29)
  6074. #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
  6075. #define PORT_CLK_SEL_WRPLL1 (4<<29)
  6076. #define PORT_CLK_SEL_WRPLL2 (5<<29)
  6077. #define PORT_CLK_SEL_NONE (7<<29)
  6078. #define PORT_CLK_SEL_MASK (7<<29)
  6079. /* Transcoder clock selection */
  6080. #define TRANS_CLK_SEL_A 0x46140
  6081. #define TRANS_CLK_SEL_B 0x46144
  6082. #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
  6083. /* For each transcoder, we need to select the corresponding port clock */
  6084. #define TRANS_CLK_SEL_DISABLED (0x0<<29)
  6085. #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
  6086. #define TRANSA_MSA_MISC 0x60410
  6087. #define TRANSB_MSA_MISC 0x61410
  6088. #define TRANSC_MSA_MISC 0x62410
  6089. #define TRANS_EDP_MSA_MISC 0x6f410
  6090. #define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
  6091. #define TRANS_MSA_SYNC_CLK (1<<0)
  6092. #define TRANS_MSA_6_BPC (0<<5)
  6093. #define TRANS_MSA_8_BPC (1<<5)
  6094. #define TRANS_MSA_10_BPC (2<<5)
  6095. #define TRANS_MSA_12_BPC (3<<5)
  6096. #define TRANS_MSA_16_BPC (4<<5)
  6097. /* LCPLL Control */
  6098. #define LCPLL_CTL 0x130040
  6099. #define LCPLL_PLL_DISABLE (1<<31)
  6100. #define LCPLL_PLL_LOCK (1<<30)
  6101. #define LCPLL_CLK_FREQ_MASK (3<<26)
  6102. #define LCPLL_CLK_FREQ_450 (0<<26)
  6103. #define LCPLL_CLK_FREQ_54O_BDW (1<<26)
  6104. #define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
  6105. #define LCPLL_CLK_FREQ_675_BDW (3<<26)
  6106. #define LCPLL_CD_CLOCK_DISABLE (1<<25)
  6107. #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
  6108. #define LCPLL_POWER_DOWN_ALLOW (1<<22)
  6109. #define LCPLL_CD_SOURCE_FCLK (1<<21)
  6110. #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
  6111. /*
  6112. * SKL Clocks
  6113. */
  6114. /* CDCLK_CTL */
  6115. #define CDCLK_CTL 0x46000
  6116. #define CDCLK_FREQ_SEL_MASK (3<<26)
  6117. #define CDCLK_FREQ_450_432 (0<<26)
  6118. #define CDCLK_FREQ_540 (1<<26)
  6119. #define CDCLK_FREQ_337_308 (2<<26)
  6120. #define CDCLK_FREQ_675_617 (3<<26)
  6121. #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
  6122. /* LCPLL_CTL */
  6123. #define LCPLL1_CTL 0x46010
  6124. #define LCPLL2_CTL 0x46014
  6125. #define LCPLL_PLL_ENABLE (1<<31)
  6126. /* DPLL control1 */
  6127. #define DPLL_CTRL1 0x6C058
  6128. #define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
  6129. #define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
  6130. #define DPLL_CRTL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
  6131. #define DPLL_CRTL1_LINK_RATE_SHIFT(id) ((id)*6+1)
  6132. #define DPLL_CRTL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
  6133. #define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
  6134. #define DPLL_CRTL1_LINK_RATE_2700 0
  6135. #define DPLL_CRTL1_LINK_RATE_1350 1
  6136. #define DPLL_CRTL1_LINK_RATE_810 2
  6137. #define DPLL_CRTL1_LINK_RATE_1620 3
  6138. #define DPLL_CRTL1_LINK_RATE_1080 4
  6139. #define DPLL_CRTL1_LINK_RATE_2160 5
  6140. /* DPLL control2 */
  6141. #define DPLL_CTRL2 0x6C05C
  6142. #define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
  6143. #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
  6144. #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
  6145. #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
  6146. #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
  6147. /* DPLL Status */
  6148. #define DPLL_STATUS 0x6C060
  6149. #define DPLL_LOCK(id) (1<<((id)*8))
  6150. /* DPLL cfg */
  6151. #define DPLL1_CFGCR1 0x6C040
  6152. #define DPLL2_CFGCR1 0x6C048
  6153. #define DPLL3_CFGCR1 0x6C050
  6154. #define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
  6155. #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
  6156. #define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
  6157. #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
  6158. #define DPLL1_CFGCR2 0x6C044
  6159. #define DPLL2_CFGCR2 0x6C04C
  6160. #define DPLL3_CFGCR2 0x6C054
  6161. #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
  6162. #define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
  6163. #define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
  6164. #define DPLL_CFGCR2_KDIV_MASK (3<<5)
  6165. #define DPLL_CFGCR2_KDIV(x) (x<<5)
  6166. #define DPLL_CFGCR2_KDIV_5 (0<<5)
  6167. #define DPLL_CFGCR2_KDIV_2 (1<<5)
  6168. #define DPLL_CFGCR2_KDIV_3 (2<<5)
  6169. #define DPLL_CFGCR2_KDIV_1 (3<<5)
  6170. #define DPLL_CFGCR2_PDIV_MASK (7<<2)
  6171. #define DPLL_CFGCR2_PDIV(x) (x<<2)
  6172. #define DPLL_CFGCR2_PDIV_1 (0<<2)
  6173. #define DPLL_CFGCR2_PDIV_2 (1<<2)
  6174. #define DPLL_CFGCR2_PDIV_3 (2<<2)
  6175. #define DPLL_CFGCR2_PDIV_7 (4<<2)
  6176. #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
  6177. #define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
  6178. #define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
  6179. /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
  6180. * since on HSW we can't write to it using I915_WRITE. */
  6181. #define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
  6182. #define D_COMP_BDW 0x138144
  6183. #define D_COMP_RCOMP_IN_PROGRESS (1<<9)
  6184. #define D_COMP_COMP_FORCE (1<<8)
  6185. #define D_COMP_COMP_DISABLE (1<<0)
  6186. /* Pipe WM_LINETIME - watermark line time */
  6187. #define PIPE_WM_LINETIME_A 0x45270
  6188. #define PIPE_WM_LINETIME_B 0x45274
  6189. #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
  6190. PIPE_WM_LINETIME_B)
  6191. #define PIPE_WM_LINETIME_MASK (0x1ff)
  6192. #define PIPE_WM_LINETIME_TIME(x) ((x))
  6193. #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
  6194. #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
  6195. /* SFUSE_STRAP */
  6196. #define SFUSE_STRAP 0xc2014
  6197. #define SFUSE_STRAP_FUSE_LOCK (1<<13)
  6198. #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
  6199. #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
  6200. #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
  6201. #define SFUSE_STRAP_DDID_DETECTED (1<<0)
  6202. #define WM_MISC 0x45260
  6203. #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
  6204. #define WM_DBG 0x45280
  6205. #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
  6206. #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
  6207. #define WM_DBG_DISALLOW_SPRITE (1<<2)
  6208. /* pipe CSC */
  6209. #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
  6210. #define _PIPE_A_CSC_COEFF_BY 0x49014
  6211. #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
  6212. #define _PIPE_A_CSC_COEFF_BU 0x4901c
  6213. #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
  6214. #define _PIPE_A_CSC_COEFF_BV 0x49024
  6215. #define _PIPE_A_CSC_MODE 0x49028
  6216. #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
  6217. #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
  6218. #define CSC_MODE_YUV_TO_RGB (1 << 0)
  6219. #define _PIPE_A_CSC_PREOFF_HI 0x49030
  6220. #define _PIPE_A_CSC_PREOFF_ME 0x49034
  6221. #define _PIPE_A_CSC_PREOFF_LO 0x49038
  6222. #define _PIPE_A_CSC_POSTOFF_HI 0x49040
  6223. #define _PIPE_A_CSC_POSTOFF_ME 0x49044
  6224. #define _PIPE_A_CSC_POSTOFF_LO 0x49048
  6225. #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
  6226. #define _PIPE_B_CSC_COEFF_BY 0x49114
  6227. #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
  6228. #define _PIPE_B_CSC_COEFF_BU 0x4911c
  6229. #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
  6230. #define _PIPE_B_CSC_COEFF_BV 0x49124
  6231. #define _PIPE_B_CSC_MODE 0x49128
  6232. #define _PIPE_B_CSC_PREOFF_HI 0x49130
  6233. #define _PIPE_B_CSC_PREOFF_ME 0x49134
  6234. #define _PIPE_B_CSC_PREOFF_LO 0x49138
  6235. #define _PIPE_B_CSC_POSTOFF_HI 0x49140
  6236. #define _PIPE_B_CSC_POSTOFF_ME 0x49144
  6237. #define _PIPE_B_CSC_POSTOFF_LO 0x49148
  6238. #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
  6239. #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
  6240. #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
  6241. #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
  6242. #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
  6243. #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
  6244. #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
  6245. #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
  6246. #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
  6247. #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
  6248. #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
  6249. #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
  6250. #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
  6251. /* MIPI DSI registers */
  6252. #define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
  6253. #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
  6254. #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
  6255. #define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
  6256. #define DPI_ENABLE (1 << 31) /* A + C */
  6257. #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
  6258. #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
  6259. #define DUAL_LINK_MODE_SHIFT 26
  6260. #define DUAL_LINK_MODE_MASK (1 << 26)
  6261. #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
  6262. #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
  6263. #define DITHERING_ENABLE (1 << 25) /* A + C */
  6264. #define FLOPPED_HSTX (1 << 23)
  6265. #define DE_INVERT (1 << 19) /* XXX */
  6266. #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
  6267. #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
  6268. #define AFE_LATCHOUT (1 << 17)
  6269. #define LP_OUTPUT_HOLD (1 << 16)
  6270. #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
  6271. #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
  6272. #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
  6273. #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
  6274. #define CSB_SHIFT 9
  6275. #define CSB_MASK (3 << 9)
  6276. #define CSB_20MHZ (0 << 9)
  6277. #define CSB_10MHZ (1 << 9)
  6278. #define CSB_40MHZ (2 << 9)
  6279. #define BANDGAP_MASK (1 << 8)
  6280. #define BANDGAP_PNW_CIRCUIT (0 << 8)
  6281. #define BANDGAP_LNC_CIRCUIT (1 << 8)
  6282. #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
  6283. #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
  6284. #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
  6285. #define TEARING_EFFECT_SHIFT 2 /* A + C */
  6286. #define TEARING_EFFECT_MASK (3 << 2)
  6287. #define TEARING_EFFECT_OFF (0 << 2)
  6288. #define TEARING_EFFECT_DSI (1 << 2)
  6289. #define TEARING_EFFECT_GPIO (2 << 2)
  6290. #define LANE_CONFIGURATION_SHIFT 0
  6291. #define LANE_CONFIGURATION_MASK (3 << 0)
  6292. #define LANE_CONFIGURATION_4LANE (0 << 0)
  6293. #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
  6294. #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
  6295. #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
  6296. #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
  6297. #define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
  6298. _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
  6299. #define TEARING_EFFECT_DELAY_SHIFT 0
  6300. #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
  6301. /* XXX: all bits reserved */
  6302. #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
  6303. /* MIPI DSI Controller and D-PHY registers */
  6304. #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
  6305. #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
  6306. #define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
  6307. _MIPIC_DEVICE_READY)
  6308. #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
  6309. #define ULPS_STATE_MASK (3 << 1)
  6310. #define ULPS_STATE_ENTER (2 << 1)
  6311. #define ULPS_STATE_EXIT (1 << 1)
  6312. #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
  6313. #define DEVICE_READY (1 << 0)
  6314. #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
  6315. #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
  6316. #define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
  6317. _MIPIC_INTR_STAT)
  6318. #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
  6319. #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
  6320. #define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
  6321. _MIPIC_INTR_EN)
  6322. #define TEARING_EFFECT (1 << 31)
  6323. #define SPL_PKT_SENT_INTERRUPT (1 << 30)
  6324. #define GEN_READ_DATA_AVAIL (1 << 29)
  6325. #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
  6326. #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
  6327. #define RX_PROT_VIOLATION (1 << 26)
  6328. #define RX_INVALID_TX_LENGTH (1 << 25)
  6329. #define ACK_WITH_NO_ERROR (1 << 24)
  6330. #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
  6331. #define LP_RX_TIMEOUT (1 << 22)
  6332. #define HS_TX_TIMEOUT (1 << 21)
  6333. #define DPI_FIFO_UNDERRUN (1 << 20)
  6334. #define LOW_CONTENTION (1 << 19)
  6335. #define HIGH_CONTENTION (1 << 18)
  6336. #define TXDSI_VC_ID_INVALID (1 << 17)
  6337. #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
  6338. #define TXCHECKSUM_ERROR (1 << 15)
  6339. #define TXECC_MULTIBIT_ERROR (1 << 14)
  6340. #define TXECC_SINGLE_BIT_ERROR (1 << 13)
  6341. #define TXFALSE_CONTROL_ERROR (1 << 12)
  6342. #define RXDSI_VC_ID_INVALID (1 << 11)
  6343. #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
  6344. #define RXCHECKSUM_ERROR (1 << 9)
  6345. #define RXECC_MULTIBIT_ERROR (1 << 8)
  6346. #define RXECC_SINGLE_BIT_ERROR (1 << 7)
  6347. #define RXFALSE_CONTROL_ERROR (1 << 6)
  6348. #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
  6349. #define RX_LP_TX_SYNC_ERROR (1 << 4)
  6350. #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
  6351. #define RXEOT_SYNC_ERROR (1 << 2)
  6352. #define RXSOT_SYNC_ERROR (1 << 1)
  6353. #define RXSOT_ERROR (1 << 0)
  6354. #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
  6355. #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
  6356. #define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
  6357. _MIPIC_DSI_FUNC_PRG)
  6358. #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
  6359. #define CMD_MODE_NOT_SUPPORTED (0 << 13)
  6360. #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
  6361. #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
  6362. #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
  6363. #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
  6364. #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
  6365. #define VID_MODE_FORMAT_MASK (0xf << 7)
  6366. #define VID_MODE_NOT_SUPPORTED (0 << 7)
  6367. #define VID_MODE_FORMAT_RGB565 (1 << 7)
  6368. #define VID_MODE_FORMAT_RGB666 (2 << 7)
  6369. #define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
  6370. #define VID_MODE_FORMAT_RGB888 (4 << 7)
  6371. #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
  6372. #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
  6373. #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
  6374. #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
  6375. #define DATA_LANES_PRG_REG_SHIFT 0
  6376. #define DATA_LANES_PRG_REG_MASK (7 << 0)
  6377. #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
  6378. #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
  6379. #define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
  6380. _MIPIC_HS_TX_TIMEOUT)
  6381. #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
  6382. #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
  6383. #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
  6384. #define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
  6385. _MIPIC_LP_RX_TIMEOUT)
  6386. #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
  6387. #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
  6388. #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
  6389. #define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
  6390. _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
  6391. #define TURN_AROUND_TIMEOUT_MASK 0x3f
  6392. #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
  6393. #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
  6394. #define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
  6395. _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
  6396. #define DEVICE_RESET_TIMER_MASK 0xffff
  6397. #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
  6398. #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
  6399. #define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
  6400. _MIPIC_DPI_RESOLUTION)
  6401. #define VERTICAL_ADDRESS_SHIFT 16
  6402. #define VERTICAL_ADDRESS_MASK (0xffff << 16)
  6403. #define HORIZONTAL_ADDRESS_SHIFT 0
  6404. #define HORIZONTAL_ADDRESS_MASK 0xffff
  6405. #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
  6406. #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
  6407. #define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
  6408. _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
  6409. #define DBI_FIFO_EMPTY_HALF (0 << 0)
  6410. #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
  6411. #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
  6412. /* regs below are bits 15:0 */
  6413. #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
  6414. #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
  6415. #define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
  6416. _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
  6417. #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
  6418. #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
  6419. #define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
  6420. _MIPIC_HBP_COUNT)
  6421. #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
  6422. #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
  6423. #define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
  6424. _MIPIC_HFP_COUNT)
  6425. #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
  6426. #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
  6427. #define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
  6428. _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
  6429. #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
  6430. #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
  6431. #define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
  6432. _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
  6433. #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
  6434. #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
  6435. #define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
  6436. _MIPIC_VBP_COUNT)
  6437. #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
  6438. #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
  6439. #define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
  6440. _MIPIC_VFP_COUNT)
  6441. #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
  6442. #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
  6443. #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
  6444. _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
  6445. /* regs above are bits 15:0 */
  6446. #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
  6447. #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
  6448. #define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
  6449. _MIPIC_DPI_CONTROL)
  6450. #define DPI_LP_MODE (1 << 6)
  6451. #define BACKLIGHT_OFF (1 << 5)
  6452. #define BACKLIGHT_ON (1 << 4)
  6453. #define COLOR_MODE_OFF (1 << 3)
  6454. #define COLOR_MODE_ON (1 << 2)
  6455. #define TURN_ON (1 << 1)
  6456. #define SHUTDOWN (1 << 0)
  6457. #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
  6458. #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
  6459. #define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
  6460. _MIPIC_DPI_DATA)
  6461. #define COMMAND_BYTE_SHIFT 0
  6462. #define COMMAND_BYTE_MASK (0x3f << 0)
  6463. #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
  6464. #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
  6465. #define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
  6466. _MIPIC_INIT_COUNT)
  6467. #define MASTER_INIT_TIMER_SHIFT 0
  6468. #define MASTER_INIT_TIMER_MASK (0xffff << 0)
  6469. #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
  6470. #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
  6471. #define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
  6472. _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
  6473. #define MAX_RETURN_PKT_SIZE_SHIFT 0
  6474. #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
  6475. #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
  6476. #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
  6477. #define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
  6478. _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
  6479. #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
  6480. #define DISABLE_VIDEO_BTA (1 << 3)
  6481. #define IP_TG_CONFIG (1 << 2)
  6482. #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
  6483. #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
  6484. #define VIDEO_MODE_BURST (3 << 0)
  6485. #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
  6486. #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
  6487. #define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
  6488. _MIPIC_EOT_DISABLE)
  6489. #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
  6490. #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
  6491. #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
  6492. #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
  6493. #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
  6494. #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
  6495. #define CLOCKSTOP (1 << 1)
  6496. #define EOT_DISABLE (1 << 0)
  6497. #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
  6498. #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
  6499. #define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
  6500. _MIPIC_LP_BYTECLK)
  6501. #define LP_BYTECLK_SHIFT 0
  6502. #define LP_BYTECLK_MASK (0xffff << 0)
  6503. /* bits 31:0 */
  6504. #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
  6505. #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
  6506. #define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
  6507. _MIPIC_LP_GEN_DATA)
  6508. /* bits 31:0 */
  6509. #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
  6510. #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
  6511. #define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
  6512. _MIPIC_HS_GEN_DATA)
  6513. #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
  6514. #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
  6515. #define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
  6516. _MIPIC_LP_GEN_CTRL)
  6517. #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
  6518. #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
  6519. #define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
  6520. _MIPIC_HS_GEN_CTRL)
  6521. #define LONG_PACKET_WORD_COUNT_SHIFT 8
  6522. #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
  6523. #define SHORT_PACKET_PARAM_SHIFT 8
  6524. #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
  6525. #define VIRTUAL_CHANNEL_SHIFT 6
  6526. #define VIRTUAL_CHANNEL_MASK (3 << 6)
  6527. #define DATA_TYPE_SHIFT 0
  6528. #define DATA_TYPE_MASK (3f << 0)
  6529. /* data type values, see include/video/mipi_display.h */
  6530. #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
  6531. #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
  6532. #define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
  6533. _MIPIC_GEN_FIFO_STAT)
  6534. #define DPI_FIFO_EMPTY (1 << 28)
  6535. #define DBI_FIFO_EMPTY (1 << 27)
  6536. #define LP_CTRL_FIFO_EMPTY (1 << 26)
  6537. #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
  6538. #define LP_CTRL_FIFO_FULL (1 << 24)
  6539. #define HS_CTRL_FIFO_EMPTY (1 << 18)
  6540. #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
  6541. #define HS_CTRL_FIFO_FULL (1 << 16)
  6542. #define LP_DATA_FIFO_EMPTY (1 << 10)
  6543. #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
  6544. #define LP_DATA_FIFO_FULL (1 << 8)
  6545. #define HS_DATA_FIFO_EMPTY (1 << 2)
  6546. #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
  6547. #define HS_DATA_FIFO_FULL (1 << 0)
  6548. #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
  6549. #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
  6550. #define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
  6551. _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
  6552. #define DBI_HS_LP_MODE_MASK (1 << 0)
  6553. #define DBI_LP_MODE (1 << 0)
  6554. #define DBI_HS_MODE (0 << 0)
  6555. #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
  6556. #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
  6557. #define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
  6558. _MIPIC_DPHY_PARAM)
  6559. #define EXIT_ZERO_COUNT_SHIFT 24
  6560. #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
  6561. #define TRAIL_COUNT_SHIFT 16
  6562. #define TRAIL_COUNT_MASK (0x1f << 16)
  6563. #define CLK_ZERO_COUNT_SHIFT 8
  6564. #define CLK_ZERO_COUNT_MASK (0xff << 8)
  6565. #define PREPARE_COUNT_SHIFT 0
  6566. #define PREPARE_COUNT_MASK (0x3f << 0)
  6567. /* bits 31:0 */
  6568. #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
  6569. #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
  6570. #define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
  6571. _MIPIC_DBI_BW_CTRL)
  6572. #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
  6573. + 0xb088)
  6574. #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
  6575. + 0xb888)
  6576. #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
  6577. _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
  6578. #define LP_HS_SSW_CNT_SHIFT 16
  6579. #define LP_HS_SSW_CNT_MASK (0xffff << 16)
  6580. #define HS_LP_PWR_SW_CNT_SHIFT 0
  6581. #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
  6582. #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
  6583. #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
  6584. #define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
  6585. _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
  6586. #define STOP_STATE_STALL_COUNTER_SHIFT 0
  6587. #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
  6588. #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
  6589. #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
  6590. #define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
  6591. _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
  6592. #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
  6593. #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
  6594. #define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
  6595. _MIPIC_INTR_EN_REG_1)
  6596. #define RX_CONTENTION_DETECTED (1 << 0)
  6597. /* XXX: only pipe A ?!? */
  6598. #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
  6599. #define DBI_TYPEC_ENABLE (1 << 31)
  6600. #define DBI_TYPEC_WIP (1 << 30)
  6601. #define DBI_TYPEC_OPTION_SHIFT 28
  6602. #define DBI_TYPEC_OPTION_MASK (3 << 28)
  6603. #define DBI_TYPEC_FREQ_SHIFT 24
  6604. #define DBI_TYPEC_FREQ_MASK (0xf << 24)
  6605. #define DBI_TYPEC_OVERRIDE (1 << 8)
  6606. #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
  6607. #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
  6608. /* MIPI adapter registers */
  6609. #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
  6610. #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
  6611. #define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
  6612. _MIPIC_CTRL)
  6613. #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
  6614. #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
  6615. #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
  6616. #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
  6617. #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
  6618. #define READ_REQUEST_PRIORITY_SHIFT 3
  6619. #define READ_REQUEST_PRIORITY_MASK (3 << 3)
  6620. #define READ_REQUEST_PRIORITY_LOW (0 << 3)
  6621. #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
  6622. #define RGB_FLIP_TO_BGR (1 << 2)
  6623. #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
  6624. #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
  6625. #define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
  6626. _MIPIC_DATA_ADDRESS)
  6627. #define DATA_MEM_ADDRESS_SHIFT 5
  6628. #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
  6629. #define DATA_VALID (1 << 0)
  6630. #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
  6631. #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
  6632. #define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
  6633. _MIPIC_DATA_LENGTH)
  6634. #define DATA_LENGTH_SHIFT 0
  6635. #define DATA_LENGTH_MASK (0xfffff << 0)
  6636. #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
  6637. #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
  6638. #define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
  6639. _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
  6640. #define COMMAND_MEM_ADDRESS_SHIFT 5
  6641. #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
  6642. #define AUTO_PWG_ENABLE (1 << 2)
  6643. #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
  6644. #define COMMAND_VALID (1 << 0)
  6645. #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
  6646. #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
  6647. #define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
  6648. _MIPIC_COMMAND_LENGTH)
  6649. #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
  6650. #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
  6651. #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
  6652. #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
  6653. #define MIPI_READ_DATA_RETURN(port, n) \
  6654. (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
  6655. + 4 * (n)) /* n: 0...7 */
  6656. #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
  6657. #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
  6658. #define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
  6659. _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
  6660. #define READ_DATA_VALID(n) (1 << (n))
  6661. /* For UMS only (deprecated): */
  6662. #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
  6663. #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
  6664. #endif /* _I915_REG_H_ */