i915_gem_tiling.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include <linux/string.h>
  28. #include <linux/bitops.h>
  29. #include <drm/drmP.h>
  30. #include <drm/i915_drm.h>
  31. #include "i915_drv.h"
  32. /** @file i915_gem_tiling.c
  33. *
  34. * Support for managing tiling state of buffer objects.
  35. *
  36. * The idea behind tiling is to increase cache hit rates by rearranging
  37. * pixel data so that a group of pixel accesses are in the same cacheline.
  38. * Performance improvement from doing this on the back/depth buffer are on
  39. * the order of 30%.
  40. *
  41. * Intel architectures make this somewhat more complicated, though, by
  42. * adjustments made to addressing of data when the memory is in interleaved
  43. * mode (matched pairs of DIMMS) to improve memory bandwidth.
  44. * For interleaved memory, the CPU sends every sequential 64 bytes
  45. * to an alternate memory channel so it can get the bandwidth from both.
  46. *
  47. * The GPU also rearranges its accesses for increased bandwidth to interleaved
  48. * memory, and it matches what the CPU does for non-tiled. However, when tiled
  49. * it does it a little differently, since one walks addresses not just in the
  50. * X direction but also Y. So, along with alternating channels when bit
  51. * 6 of the address flips, it also alternates when other bits flip -- Bits 9
  52. * (every 512 bytes, an X tile scanline) and 10 (every two X tile scanlines)
  53. * are common to both the 915 and 965-class hardware.
  54. *
  55. * The CPU also sometimes XORs in higher bits as well, to improve
  56. * bandwidth doing strided access like we do so frequently in graphics. This
  57. * is called "Channel XOR Randomization" in the MCH documentation. The result
  58. * is that the CPU is XORing in either bit 11 or bit 17 to bit 6 of its address
  59. * decode.
  60. *
  61. * All of this bit 6 XORing has an effect on our memory management,
  62. * as we need to make sure that the 3d driver can correctly address object
  63. * contents.
  64. *
  65. * If we don't have interleaved memory, all tiling is safe and no swizzling is
  66. * required.
  67. *
  68. * When bit 17 is XORed in, we simply refuse to tile at all. Bit
  69. * 17 is not just a page offset, so as we page an objet out and back in,
  70. * individual pages in it will have different bit 17 addresses, resulting in
  71. * each 64 bytes being swapped with its neighbor!
  72. *
  73. * Otherwise, if interleaved, we have to tell the 3d driver what the address
  74. * swizzling it needs to do is, since it's writing with the CPU to the pages
  75. * (bit 6 and potentially bit 11 XORed in), and the GPU is reading from the
  76. * pages (bit 6, 9, and 10 XORed in), resulting in a cumulative bit swizzling
  77. * required by the CPU of XORing in bit 6, 9, 10, and potentially 11, in order
  78. * to match what the GPU expects.
  79. */
  80. /**
  81. * Detects bit 6 swizzling of address lookup between IGD access and CPU
  82. * access through main memory.
  83. */
  84. void
  85. i915_gem_detect_bit_6_swizzle(struct drm_device *dev)
  86. {
  87. struct drm_i915_private *dev_priv = dev->dev_private;
  88. uint32_t swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
  89. uint32_t swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
  90. if (INTEL_INFO(dev)->gen >= 8 || IS_VALLEYVIEW(dev)) {
  91. /*
  92. * On BDW+, swizzling is not used. We leave the CPU memory
  93. * controller in charge of optimizing memory accesses without
  94. * the extra address manipulation GPU side.
  95. *
  96. * VLV and CHV don't have GPU swizzling.
  97. */
  98. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  99. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  100. } else if (INTEL_INFO(dev)->gen >= 6) {
  101. if (dev_priv->preserve_bios_swizzle) {
  102. if (I915_READ(DISP_ARB_CTL) &
  103. DISP_TILE_SURFACE_SWIZZLING) {
  104. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  105. swizzle_y = I915_BIT_6_SWIZZLE_9;
  106. } else {
  107. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  108. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  109. }
  110. } else {
  111. uint32_t dimm_c0, dimm_c1;
  112. dimm_c0 = I915_READ(MAD_DIMM_C0);
  113. dimm_c1 = I915_READ(MAD_DIMM_C1);
  114. dimm_c0 &= MAD_DIMM_A_SIZE_MASK | MAD_DIMM_B_SIZE_MASK;
  115. dimm_c1 &= MAD_DIMM_A_SIZE_MASK | MAD_DIMM_B_SIZE_MASK;
  116. /* Enable swizzling when the channels are populated
  117. * with identically sized dimms. We don't need to check
  118. * the 3rd channel because no cpu with gpu attached
  119. * ships in that configuration. Also, swizzling only
  120. * makes sense for 2 channels anyway. */
  121. if (dimm_c0 == dimm_c1) {
  122. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  123. swizzle_y = I915_BIT_6_SWIZZLE_9;
  124. } else {
  125. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  126. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  127. }
  128. }
  129. } else if (IS_GEN5(dev)) {
  130. /* On Ironlake whatever DRAM config, GPU always do
  131. * same swizzling setup.
  132. */
  133. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  134. swizzle_y = I915_BIT_6_SWIZZLE_9;
  135. } else if (IS_GEN2(dev)) {
  136. /* As far as we know, the 865 doesn't have these bit 6
  137. * swizzling issues.
  138. */
  139. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  140. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  141. } else if (IS_MOBILE(dev) || (IS_GEN3(dev) && !IS_G33(dev))) {
  142. uint32_t dcc;
  143. /* On 9xx chipsets, channel interleave by the CPU is
  144. * determined by DCC. For single-channel, neither the CPU
  145. * nor the GPU do swizzling. For dual channel interleaved,
  146. * the GPU's interleave is bit 9 and 10 for X tiled, and bit
  147. * 9 for Y tiled. The CPU's interleave is independent, and
  148. * can be based on either bit 11 (haven't seen this yet) or
  149. * bit 17 (common).
  150. */
  151. dcc = I915_READ(DCC);
  152. switch (dcc & DCC_ADDRESSING_MODE_MASK) {
  153. case DCC_ADDRESSING_MODE_SINGLE_CHANNEL:
  154. case DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC:
  155. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  156. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  157. break;
  158. case DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED:
  159. if (dcc & DCC_CHANNEL_XOR_DISABLE) {
  160. /* This is the base swizzling by the GPU for
  161. * tiled buffers.
  162. */
  163. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  164. swizzle_y = I915_BIT_6_SWIZZLE_9;
  165. } else if ((dcc & DCC_CHANNEL_XOR_BIT_17) == 0) {
  166. /* Bit 11 swizzling by the CPU in addition. */
  167. swizzle_x = I915_BIT_6_SWIZZLE_9_10_11;
  168. swizzle_y = I915_BIT_6_SWIZZLE_9_11;
  169. } else {
  170. /* Bit 17 swizzling by the CPU in addition. */
  171. swizzle_x = I915_BIT_6_SWIZZLE_9_10_17;
  172. swizzle_y = I915_BIT_6_SWIZZLE_9_17;
  173. }
  174. break;
  175. }
  176. /* check for L-shaped memory aka modified enhanced addressing */
  177. if (IS_GEN4(dev)) {
  178. uint32_t ddc2 = I915_READ(DCC2);
  179. if (!(ddc2 & DCC2_MODIFIED_ENHANCED_DISABLE))
  180. dev_priv->quirks |= QUIRK_PIN_SWIZZLED_PAGES;
  181. }
  182. if (dcc == 0xffffffff) {
  183. DRM_ERROR("Couldn't read from MCHBAR. "
  184. "Disabling tiling.\n");
  185. swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
  186. swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
  187. }
  188. } else {
  189. /* The 965, G33, and newer, have a very flexible memory
  190. * configuration. It will enable dual-channel mode
  191. * (interleaving) on as much memory as it can, and the GPU
  192. * will additionally sometimes enable different bit 6
  193. * swizzling for tiled objects from the CPU.
  194. *
  195. * Here's what I found on the G965:
  196. * slot fill memory size swizzling
  197. * 0A 0B 1A 1B 1-ch 2-ch
  198. * 512 0 0 0 512 0 O
  199. * 512 0 512 0 16 1008 X
  200. * 512 0 0 512 16 1008 X
  201. * 0 512 0 512 16 1008 X
  202. * 1024 1024 1024 0 2048 1024 O
  203. *
  204. * We could probably detect this based on either the DRB
  205. * matching, which was the case for the swizzling required in
  206. * the table above, or from the 1-ch value being less than
  207. * the minimum size of a rank.
  208. */
  209. if (I915_READ16(C0DRB3) != I915_READ16(C1DRB3)) {
  210. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  211. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  212. } else {
  213. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  214. swizzle_y = I915_BIT_6_SWIZZLE_9;
  215. }
  216. }
  217. dev_priv->mm.bit_6_swizzle_x = swizzle_x;
  218. dev_priv->mm.bit_6_swizzle_y = swizzle_y;
  219. }
  220. /* Check pitch constriants for all chips & tiling formats */
  221. static bool
  222. i915_tiling_ok(struct drm_device *dev, int stride, int size, int tiling_mode)
  223. {
  224. int tile_width;
  225. /* Linear is always fine */
  226. if (tiling_mode == I915_TILING_NONE)
  227. return true;
  228. if (IS_GEN2(dev) ||
  229. (tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
  230. tile_width = 128;
  231. else
  232. tile_width = 512;
  233. /* check maximum stride & object size */
  234. /* i965+ stores the end address of the gtt mapping in the fence
  235. * reg, so dont bother to check the size */
  236. if (INTEL_INFO(dev)->gen >= 7) {
  237. if (stride / 128 > GEN7_FENCE_MAX_PITCH_VAL)
  238. return false;
  239. } else if (INTEL_INFO(dev)->gen >= 4) {
  240. if (stride / 128 > I965_FENCE_MAX_PITCH_VAL)
  241. return false;
  242. } else {
  243. if (stride > 8192)
  244. return false;
  245. if (IS_GEN3(dev)) {
  246. if (size > I830_FENCE_MAX_SIZE_VAL << 20)
  247. return false;
  248. } else {
  249. if (size > I830_FENCE_MAX_SIZE_VAL << 19)
  250. return false;
  251. }
  252. }
  253. if (stride < tile_width)
  254. return false;
  255. /* 965+ just needs multiples of tile width */
  256. if (INTEL_INFO(dev)->gen >= 4) {
  257. if (stride & (tile_width - 1))
  258. return false;
  259. return true;
  260. }
  261. /* Pre-965 needs power of two tile widths */
  262. if (stride & (stride - 1))
  263. return false;
  264. return true;
  265. }
  266. /* Is the current GTT allocation valid for the change in tiling? */
  267. static bool
  268. i915_gem_object_fence_ok(struct drm_i915_gem_object *obj, int tiling_mode)
  269. {
  270. u32 size;
  271. if (tiling_mode == I915_TILING_NONE)
  272. return true;
  273. if (INTEL_INFO(obj->base.dev)->gen >= 4)
  274. return true;
  275. if (INTEL_INFO(obj->base.dev)->gen == 3) {
  276. if (i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK)
  277. return false;
  278. } else {
  279. if (i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK)
  280. return false;
  281. }
  282. size = i915_gem_get_gtt_size(obj->base.dev, obj->base.size, tiling_mode);
  283. if (i915_gem_obj_ggtt_size(obj) != size)
  284. return false;
  285. if (i915_gem_obj_ggtt_offset(obj) & (size - 1))
  286. return false;
  287. return true;
  288. }
  289. /**
  290. * Sets the tiling mode of an object, returning the required swizzling of
  291. * bit 6 of addresses in the object.
  292. */
  293. int
  294. i915_gem_set_tiling(struct drm_device *dev, void *data,
  295. struct drm_file *file)
  296. {
  297. struct drm_i915_gem_set_tiling *args = data;
  298. struct drm_i915_private *dev_priv = dev->dev_private;
  299. struct drm_i915_gem_object *obj;
  300. int ret = 0;
  301. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  302. if (&obj->base == NULL)
  303. return -ENOENT;
  304. if (!i915_tiling_ok(dev,
  305. args->stride, obj->base.size, args->tiling_mode)) {
  306. drm_gem_object_unreference_unlocked(&obj->base);
  307. return -EINVAL;
  308. }
  309. mutex_lock(&dev->struct_mutex);
  310. if (i915_gem_obj_is_pinned(obj) || obj->framebuffer_references) {
  311. ret = -EBUSY;
  312. goto err;
  313. }
  314. if (args->tiling_mode == I915_TILING_NONE) {
  315. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  316. args->stride = 0;
  317. } else {
  318. if (args->tiling_mode == I915_TILING_X)
  319. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
  320. else
  321. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
  322. /* Hide bit 17 swizzling from the user. This prevents old Mesa
  323. * from aborting the application on sw fallbacks to bit 17,
  324. * and we use the pread/pwrite bit17 paths to swizzle for it.
  325. * If there was a user that was relying on the swizzle
  326. * information for drm_intel_bo_map()ed reads/writes this would
  327. * break it, but we don't have any of those.
  328. */
  329. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
  330. args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
  331. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
  332. args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
  333. /* If we can't handle the swizzling, make it untiled. */
  334. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_UNKNOWN) {
  335. args->tiling_mode = I915_TILING_NONE;
  336. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  337. args->stride = 0;
  338. }
  339. }
  340. if (args->tiling_mode != obj->tiling_mode ||
  341. args->stride != obj->stride) {
  342. /* We need to rebind the object if its current allocation
  343. * no longer meets the alignment restrictions for its new
  344. * tiling mode. Otherwise we can just leave it alone, but
  345. * need to ensure that any fence register is updated before
  346. * the next fenced (either through the GTT or by the BLT unit
  347. * on older GPUs) access.
  348. *
  349. * After updating the tiling parameters, we then flag whether
  350. * we need to update an associated fence register. Note this
  351. * has to also include the unfenced register the GPU uses
  352. * whilst executing a fenced command for an untiled object.
  353. */
  354. if (obj->map_and_fenceable &&
  355. !i915_gem_object_fence_ok(obj, args->tiling_mode))
  356. ret = i915_gem_object_ggtt_unbind(obj);
  357. if (ret == 0) {
  358. if (obj->pages &&
  359. obj->madv == I915_MADV_WILLNEED &&
  360. dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
  361. if (args->tiling_mode == I915_TILING_NONE)
  362. i915_gem_object_unpin_pages(obj);
  363. if (obj->tiling_mode == I915_TILING_NONE)
  364. i915_gem_object_pin_pages(obj);
  365. }
  366. obj->fence_dirty =
  367. obj->last_fenced_req ||
  368. obj->fence_reg != I915_FENCE_REG_NONE;
  369. obj->tiling_mode = args->tiling_mode;
  370. obj->stride = args->stride;
  371. /* Force the fence to be reacquired for GTT access */
  372. i915_gem_release_mmap(obj);
  373. }
  374. }
  375. /* we have to maintain this existing ABI... */
  376. args->stride = obj->stride;
  377. args->tiling_mode = obj->tiling_mode;
  378. /* Try to preallocate memory required to save swizzling on put-pages */
  379. if (i915_gem_object_needs_bit17_swizzle(obj)) {
  380. if (obj->bit_17 == NULL) {
  381. obj->bit_17 = kcalloc(BITS_TO_LONGS(obj->base.size >> PAGE_SHIFT),
  382. sizeof(long), GFP_KERNEL);
  383. }
  384. } else {
  385. kfree(obj->bit_17);
  386. obj->bit_17 = NULL;
  387. }
  388. err:
  389. drm_gem_object_unreference(&obj->base);
  390. mutex_unlock(&dev->struct_mutex);
  391. return ret;
  392. }
  393. /**
  394. * Returns the current tiling mode and required bit 6 swizzling for the object.
  395. */
  396. int
  397. i915_gem_get_tiling(struct drm_device *dev, void *data,
  398. struct drm_file *file)
  399. {
  400. struct drm_i915_gem_get_tiling *args = data;
  401. struct drm_i915_private *dev_priv = dev->dev_private;
  402. struct drm_i915_gem_object *obj;
  403. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  404. if (&obj->base == NULL)
  405. return -ENOENT;
  406. mutex_lock(&dev->struct_mutex);
  407. args->tiling_mode = obj->tiling_mode;
  408. switch (obj->tiling_mode) {
  409. case I915_TILING_X:
  410. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
  411. break;
  412. case I915_TILING_Y:
  413. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
  414. break;
  415. case I915_TILING_NONE:
  416. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  417. break;
  418. default:
  419. DRM_ERROR("unknown tiling mode\n");
  420. }
  421. /* Hide bit 17 from the user -- see comment in i915_gem_set_tiling */
  422. args->phys_swizzle_mode = args->swizzle_mode;
  423. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
  424. args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
  425. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
  426. args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
  427. drm_gem_object_unreference(&obj->base);
  428. mutex_unlock(&dev->struct_mutex);
  429. return 0;
  430. }
  431. /**
  432. * Swap every 64 bytes of this page around, to account for it having a new
  433. * bit 17 of its physical address and therefore being interpreted differently
  434. * by the GPU.
  435. */
  436. static void
  437. i915_gem_swizzle_page(struct page *page)
  438. {
  439. char temp[64];
  440. char *vaddr;
  441. int i;
  442. vaddr = kmap(page);
  443. for (i = 0; i < PAGE_SIZE; i += 128) {
  444. memcpy(temp, &vaddr[i], 64);
  445. memcpy(&vaddr[i], &vaddr[i + 64], 64);
  446. memcpy(&vaddr[i + 64], temp, 64);
  447. }
  448. kunmap(page);
  449. }
  450. void
  451. i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj)
  452. {
  453. struct sg_page_iter sg_iter;
  454. int i;
  455. if (obj->bit_17 == NULL)
  456. return;
  457. i = 0;
  458. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
  459. struct page *page = sg_page_iter_page(&sg_iter);
  460. char new_bit_17 = page_to_phys(page) >> 17;
  461. if ((new_bit_17 & 0x1) !=
  462. (test_bit(i, obj->bit_17) != 0)) {
  463. i915_gem_swizzle_page(page);
  464. set_page_dirty(page);
  465. }
  466. i++;
  467. }
  468. }
  469. void
  470. i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj)
  471. {
  472. struct sg_page_iter sg_iter;
  473. int page_count = obj->base.size >> PAGE_SHIFT;
  474. int i;
  475. if (obj->bit_17 == NULL) {
  476. obj->bit_17 = kcalloc(BITS_TO_LONGS(page_count),
  477. sizeof(long), GFP_KERNEL);
  478. if (obj->bit_17 == NULL) {
  479. DRM_ERROR("Failed to allocate memory for bit 17 "
  480. "record\n");
  481. return;
  482. }
  483. }
  484. i = 0;
  485. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
  486. if (page_to_phys(sg_page_iter_page(&sg_iter)) & (1 << 17))
  487. __set_bit(i, obj->bit_17);
  488. else
  489. __clear_bit(i, obj->bit_17);
  490. i++;
  491. }
  492. }