i915_cmd_parser.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Brad Volkin <bradley.d.volkin@intel.com>
  25. *
  26. */
  27. #include "i915_drv.h"
  28. /**
  29. * DOC: batch buffer command parser
  30. *
  31. * Motivation:
  32. * Certain OpenGL features (e.g. transform feedback, performance monitoring)
  33. * require userspace code to submit batches containing commands such as
  34. * MI_LOAD_REGISTER_IMM to access various registers. Unfortunately, some
  35. * generations of the hardware will noop these commands in "unsecure" batches
  36. * (which includes all userspace batches submitted via i915) even though the
  37. * commands may be safe and represent the intended programming model of the
  38. * device.
  39. *
  40. * The software command parser is similar in operation to the command parsing
  41. * done in hardware for unsecure batches. However, the software parser allows
  42. * some operations that would be noop'd by hardware, if the parser determines
  43. * the operation is safe, and submits the batch as "secure" to prevent hardware
  44. * parsing.
  45. *
  46. * Threats:
  47. * At a high level, the hardware (and software) checks attempt to prevent
  48. * granting userspace undue privileges. There are three categories of privilege.
  49. *
  50. * First, commands which are explicitly defined as privileged or which should
  51. * only be used by the kernel driver. The parser generally rejects such
  52. * commands, though it may allow some from the drm master process.
  53. *
  54. * Second, commands which access registers. To support correct/enhanced
  55. * userspace functionality, particularly certain OpenGL extensions, the parser
  56. * provides a whitelist of registers which userspace may safely access (for both
  57. * normal and drm master processes).
  58. *
  59. * Third, commands which access privileged memory (i.e. GGTT, HWS page, etc).
  60. * The parser always rejects such commands.
  61. *
  62. * The majority of the problematic commands fall in the MI_* range, with only a
  63. * few specific commands on each ring (e.g. PIPE_CONTROL and MI_FLUSH_DW).
  64. *
  65. * Implementation:
  66. * Each ring maintains tables of commands and registers which the parser uses in
  67. * scanning batch buffers submitted to that ring.
  68. *
  69. * Since the set of commands that the parser must check for is significantly
  70. * smaller than the number of commands supported, the parser tables contain only
  71. * those commands required by the parser. This generally works because command
  72. * opcode ranges have standard command length encodings. So for commands that
  73. * the parser does not need to check, it can easily skip them. This is
  74. * implemented via a per-ring length decoding vfunc.
  75. *
  76. * Unfortunately, there are a number of commands that do not follow the standard
  77. * length encoding for their opcode range, primarily amongst the MI_* commands.
  78. * To handle this, the parser provides a way to define explicit "skip" entries
  79. * in the per-ring command tables.
  80. *
  81. * Other command table entries map fairly directly to high level categories
  82. * mentioned above: rejected, master-only, register whitelist. The parser
  83. * implements a number of checks, including the privileged memory checks, via a
  84. * general bitmasking mechanism.
  85. */
  86. #define STD_MI_OPCODE_MASK 0xFF800000
  87. #define STD_3D_OPCODE_MASK 0xFFFF0000
  88. #define STD_2D_OPCODE_MASK 0xFFC00000
  89. #define STD_MFX_OPCODE_MASK 0xFFFF0000
  90. #define CMD(op, opm, f, lm, fl, ...) \
  91. { \
  92. .flags = (fl) | ((f) ? CMD_DESC_FIXED : 0), \
  93. .cmd = { (op), (opm) }, \
  94. .length = { (lm) }, \
  95. __VA_ARGS__ \
  96. }
  97. /* Convenience macros to compress the tables */
  98. #define SMI STD_MI_OPCODE_MASK
  99. #define S3D STD_3D_OPCODE_MASK
  100. #define S2D STD_2D_OPCODE_MASK
  101. #define SMFX STD_MFX_OPCODE_MASK
  102. #define F true
  103. #define S CMD_DESC_SKIP
  104. #define R CMD_DESC_REJECT
  105. #define W CMD_DESC_REGISTER
  106. #define B CMD_DESC_BITMASK
  107. #define M CMD_DESC_MASTER
  108. /* Command Mask Fixed Len Action
  109. ---------------------------------------------------------- */
  110. static const struct drm_i915_cmd_descriptor common_cmds[] = {
  111. CMD( MI_NOOP, SMI, F, 1, S ),
  112. CMD( MI_USER_INTERRUPT, SMI, F, 1, R ),
  113. CMD( MI_WAIT_FOR_EVENT, SMI, F, 1, M ),
  114. CMD( MI_ARB_CHECK, SMI, F, 1, S ),
  115. CMD( MI_REPORT_HEAD, SMI, F, 1, S ),
  116. CMD( MI_SUSPEND_FLUSH, SMI, F, 1, S ),
  117. CMD( MI_SEMAPHORE_MBOX, SMI, !F, 0xFF, R ),
  118. CMD( MI_STORE_DWORD_INDEX, SMI, !F, 0xFF, R ),
  119. CMD( MI_LOAD_REGISTER_IMM(1), SMI, !F, 0xFF, W,
  120. .reg = { .offset = 1, .mask = 0x007FFFFC } ),
  121. CMD( MI_STORE_REGISTER_MEM(1), SMI, !F, 0xFF, W | B,
  122. .reg = { .offset = 1, .mask = 0x007FFFFC },
  123. .bits = {{
  124. .offset = 0,
  125. .mask = MI_GLOBAL_GTT,
  126. .expected = 0,
  127. }}, ),
  128. CMD( MI_LOAD_REGISTER_MEM, SMI, !F, 0xFF, W | B,
  129. .reg = { .offset = 1, .mask = 0x007FFFFC },
  130. .bits = {{
  131. .offset = 0,
  132. .mask = MI_GLOBAL_GTT,
  133. .expected = 0,
  134. }}, ),
  135. /*
  136. * MI_BATCH_BUFFER_START requires some special handling. It's not
  137. * really a 'skip' action but it doesn't seem like it's worth adding
  138. * a new action. See i915_parse_cmds().
  139. */
  140. CMD( MI_BATCH_BUFFER_START, SMI, !F, 0xFF, S ),
  141. };
  142. static const struct drm_i915_cmd_descriptor render_cmds[] = {
  143. CMD( MI_FLUSH, SMI, F, 1, S ),
  144. CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
  145. CMD( MI_PREDICATE, SMI, F, 1, S ),
  146. CMD( MI_TOPOLOGY_FILTER, SMI, F, 1, S ),
  147. CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ),
  148. CMD( MI_SET_APPID, SMI, F, 1, S ),
  149. CMD( MI_SET_CONTEXT, SMI, !F, 0xFF, R ),
  150. CMD( MI_URB_CLEAR, SMI, !F, 0xFF, S ),
  151. CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3F, B,
  152. .bits = {{
  153. .offset = 0,
  154. .mask = MI_GLOBAL_GTT,
  155. .expected = 0,
  156. }}, ),
  157. CMD( MI_UPDATE_GTT, SMI, !F, 0xFF, R ),
  158. CMD( MI_CLFLUSH, SMI, !F, 0x3FF, B,
  159. .bits = {{
  160. .offset = 0,
  161. .mask = MI_GLOBAL_GTT,
  162. .expected = 0,
  163. }}, ),
  164. CMD( MI_REPORT_PERF_COUNT, SMI, !F, 0x3F, B,
  165. .bits = {{
  166. .offset = 1,
  167. .mask = MI_REPORT_PERF_COUNT_GGTT,
  168. .expected = 0,
  169. }}, ),
  170. CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
  171. .bits = {{
  172. .offset = 0,
  173. .mask = MI_GLOBAL_GTT,
  174. .expected = 0,
  175. }}, ),
  176. CMD( GFX_OP_3DSTATE_VF_STATISTICS, S3D, F, 1, S ),
  177. CMD( PIPELINE_SELECT, S3D, F, 1, S ),
  178. CMD( MEDIA_VFE_STATE, S3D, !F, 0xFFFF, B,
  179. .bits = {{
  180. .offset = 2,
  181. .mask = MEDIA_VFE_STATE_MMIO_ACCESS_MASK,
  182. .expected = 0,
  183. }}, ),
  184. CMD( GPGPU_OBJECT, S3D, !F, 0xFF, S ),
  185. CMD( GPGPU_WALKER, S3D, !F, 0xFF, S ),
  186. CMD( GFX_OP_3DSTATE_SO_DECL_LIST, S3D, !F, 0x1FF, S ),
  187. CMD( GFX_OP_PIPE_CONTROL(5), S3D, !F, 0xFF, B,
  188. .bits = {{
  189. .offset = 1,
  190. .mask = (PIPE_CONTROL_MMIO_WRITE | PIPE_CONTROL_NOTIFY),
  191. .expected = 0,
  192. },
  193. {
  194. .offset = 1,
  195. .mask = (PIPE_CONTROL_GLOBAL_GTT_IVB |
  196. PIPE_CONTROL_STORE_DATA_INDEX),
  197. .expected = 0,
  198. .condition_offset = 1,
  199. .condition_mask = PIPE_CONTROL_POST_SYNC_OP_MASK,
  200. }}, ),
  201. };
  202. static const struct drm_i915_cmd_descriptor hsw_render_cmds[] = {
  203. CMD( MI_SET_PREDICATE, SMI, F, 1, S ),
  204. CMD( MI_RS_CONTROL, SMI, F, 1, S ),
  205. CMD( MI_URB_ATOMIC_ALLOC, SMI, F, 1, S ),
  206. CMD( MI_SET_APPID, SMI, F, 1, S ),
  207. CMD( MI_RS_CONTEXT, SMI, F, 1, S ),
  208. CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ),
  209. CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ),
  210. CMD( MI_LOAD_REGISTER_REG, SMI, !F, 0xFF, R ),
  211. CMD( MI_RS_STORE_DATA_IMM, SMI, !F, 0xFF, S ),
  212. CMD( MI_LOAD_URB_MEM, SMI, !F, 0xFF, S ),
  213. CMD( MI_STORE_URB_MEM, SMI, !F, 0xFF, S ),
  214. CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_VS, S3D, !F, 0x7FF, S ),
  215. CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_PS, S3D, !F, 0x7FF, S ),
  216. CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS, S3D, !F, 0x1FF, S ),
  217. CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS, S3D, !F, 0x1FF, S ),
  218. CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS, S3D, !F, 0x1FF, S ),
  219. CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS, S3D, !F, 0x1FF, S ),
  220. CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS, S3D, !F, 0x1FF, S ),
  221. };
  222. static const struct drm_i915_cmd_descriptor video_cmds[] = {
  223. CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
  224. CMD( MI_SET_APPID, SMI, F, 1, S ),
  225. CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B,
  226. .bits = {{
  227. .offset = 0,
  228. .mask = MI_GLOBAL_GTT,
  229. .expected = 0,
  230. }}, ),
  231. CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
  232. CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
  233. .bits = {{
  234. .offset = 0,
  235. .mask = MI_FLUSH_DW_NOTIFY,
  236. .expected = 0,
  237. },
  238. {
  239. .offset = 1,
  240. .mask = MI_FLUSH_DW_USE_GTT,
  241. .expected = 0,
  242. .condition_offset = 0,
  243. .condition_mask = MI_FLUSH_DW_OP_MASK,
  244. },
  245. {
  246. .offset = 0,
  247. .mask = MI_FLUSH_DW_STORE_INDEX,
  248. .expected = 0,
  249. .condition_offset = 0,
  250. .condition_mask = MI_FLUSH_DW_OP_MASK,
  251. }}, ),
  252. CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
  253. .bits = {{
  254. .offset = 0,
  255. .mask = MI_GLOBAL_GTT,
  256. .expected = 0,
  257. }}, ),
  258. /*
  259. * MFX_WAIT doesn't fit the way we handle length for most commands.
  260. * It has a length field but it uses a non-standard length bias.
  261. * It is always 1 dword though, so just treat it as fixed length.
  262. */
  263. CMD( MFX_WAIT, SMFX, F, 1, S ),
  264. };
  265. static const struct drm_i915_cmd_descriptor vecs_cmds[] = {
  266. CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
  267. CMD( MI_SET_APPID, SMI, F, 1, S ),
  268. CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B,
  269. .bits = {{
  270. .offset = 0,
  271. .mask = MI_GLOBAL_GTT,
  272. .expected = 0,
  273. }}, ),
  274. CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
  275. CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
  276. .bits = {{
  277. .offset = 0,
  278. .mask = MI_FLUSH_DW_NOTIFY,
  279. .expected = 0,
  280. },
  281. {
  282. .offset = 1,
  283. .mask = MI_FLUSH_DW_USE_GTT,
  284. .expected = 0,
  285. .condition_offset = 0,
  286. .condition_mask = MI_FLUSH_DW_OP_MASK,
  287. },
  288. {
  289. .offset = 0,
  290. .mask = MI_FLUSH_DW_STORE_INDEX,
  291. .expected = 0,
  292. .condition_offset = 0,
  293. .condition_mask = MI_FLUSH_DW_OP_MASK,
  294. }}, ),
  295. CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
  296. .bits = {{
  297. .offset = 0,
  298. .mask = MI_GLOBAL_GTT,
  299. .expected = 0,
  300. }}, ),
  301. };
  302. static const struct drm_i915_cmd_descriptor blt_cmds[] = {
  303. CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ),
  304. CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3FF, B,
  305. .bits = {{
  306. .offset = 0,
  307. .mask = MI_GLOBAL_GTT,
  308. .expected = 0,
  309. }}, ),
  310. CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
  311. CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
  312. .bits = {{
  313. .offset = 0,
  314. .mask = MI_FLUSH_DW_NOTIFY,
  315. .expected = 0,
  316. },
  317. {
  318. .offset = 1,
  319. .mask = MI_FLUSH_DW_USE_GTT,
  320. .expected = 0,
  321. .condition_offset = 0,
  322. .condition_mask = MI_FLUSH_DW_OP_MASK,
  323. },
  324. {
  325. .offset = 0,
  326. .mask = MI_FLUSH_DW_STORE_INDEX,
  327. .expected = 0,
  328. .condition_offset = 0,
  329. .condition_mask = MI_FLUSH_DW_OP_MASK,
  330. }}, ),
  331. CMD( COLOR_BLT, S2D, !F, 0x3F, S ),
  332. CMD( SRC_COPY_BLT, S2D, !F, 0x3F, S ),
  333. };
  334. static const struct drm_i915_cmd_descriptor hsw_blt_cmds[] = {
  335. CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ),
  336. CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ),
  337. };
  338. #undef CMD
  339. #undef SMI
  340. #undef S3D
  341. #undef S2D
  342. #undef SMFX
  343. #undef F
  344. #undef S
  345. #undef R
  346. #undef W
  347. #undef B
  348. #undef M
  349. static const struct drm_i915_cmd_table gen7_render_cmds[] = {
  350. { common_cmds, ARRAY_SIZE(common_cmds) },
  351. { render_cmds, ARRAY_SIZE(render_cmds) },
  352. };
  353. static const struct drm_i915_cmd_table hsw_render_ring_cmds[] = {
  354. { common_cmds, ARRAY_SIZE(common_cmds) },
  355. { render_cmds, ARRAY_SIZE(render_cmds) },
  356. { hsw_render_cmds, ARRAY_SIZE(hsw_render_cmds) },
  357. };
  358. static const struct drm_i915_cmd_table gen7_video_cmds[] = {
  359. { common_cmds, ARRAY_SIZE(common_cmds) },
  360. { video_cmds, ARRAY_SIZE(video_cmds) },
  361. };
  362. static const struct drm_i915_cmd_table hsw_vebox_cmds[] = {
  363. { common_cmds, ARRAY_SIZE(common_cmds) },
  364. { vecs_cmds, ARRAY_SIZE(vecs_cmds) },
  365. };
  366. static const struct drm_i915_cmd_table gen7_blt_cmds[] = {
  367. { common_cmds, ARRAY_SIZE(common_cmds) },
  368. { blt_cmds, ARRAY_SIZE(blt_cmds) },
  369. };
  370. static const struct drm_i915_cmd_table hsw_blt_ring_cmds[] = {
  371. { common_cmds, ARRAY_SIZE(common_cmds) },
  372. { blt_cmds, ARRAY_SIZE(blt_cmds) },
  373. { hsw_blt_cmds, ARRAY_SIZE(hsw_blt_cmds) },
  374. };
  375. /*
  376. * Register whitelists, sorted by increasing register offset.
  377. *
  378. * Some registers that userspace accesses are 64 bits. The register
  379. * access commands only allow 32-bit accesses. Hence, we have to include
  380. * entries for both halves of the 64-bit registers.
  381. */
  382. /* Convenience macro for adding 64-bit registers */
  383. #define REG64(addr) (addr), (addr + sizeof(u32))
  384. static const u32 gen7_render_regs[] = {
  385. REG64(GPGPU_THREADS_DISPATCHED),
  386. REG64(HS_INVOCATION_COUNT),
  387. REG64(DS_INVOCATION_COUNT),
  388. REG64(IA_VERTICES_COUNT),
  389. REG64(IA_PRIMITIVES_COUNT),
  390. REG64(VS_INVOCATION_COUNT),
  391. REG64(GS_INVOCATION_COUNT),
  392. REG64(GS_PRIMITIVES_COUNT),
  393. REG64(CL_INVOCATION_COUNT),
  394. REG64(CL_PRIMITIVES_COUNT),
  395. REG64(PS_INVOCATION_COUNT),
  396. REG64(PS_DEPTH_COUNT),
  397. OACONTROL, /* Only allowed for LRI and SRM. See below. */
  398. REG64(MI_PREDICATE_SRC0),
  399. REG64(MI_PREDICATE_SRC1),
  400. GEN7_3DPRIM_END_OFFSET,
  401. GEN7_3DPRIM_START_VERTEX,
  402. GEN7_3DPRIM_VERTEX_COUNT,
  403. GEN7_3DPRIM_INSTANCE_COUNT,
  404. GEN7_3DPRIM_START_INSTANCE,
  405. GEN7_3DPRIM_BASE_VERTEX,
  406. REG64(GEN7_SO_NUM_PRIMS_WRITTEN(0)),
  407. REG64(GEN7_SO_NUM_PRIMS_WRITTEN(1)),
  408. REG64(GEN7_SO_NUM_PRIMS_WRITTEN(2)),
  409. REG64(GEN7_SO_NUM_PRIMS_WRITTEN(3)),
  410. REG64(GEN7_SO_PRIM_STORAGE_NEEDED(0)),
  411. REG64(GEN7_SO_PRIM_STORAGE_NEEDED(1)),
  412. REG64(GEN7_SO_PRIM_STORAGE_NEEDED(2)),
  413. REG64(GEN7_SO_PRIM_STORAGE_NEEDED(3)),
  414. GEN7_SO_WRITE_OFFSET(0),
  415. GEN7_SO_WRITE_OFFSET(1),
  416. GEN7_SO_WRITE_OFFSET(2),
  417. GEN7_SO_WRITE_OFFSET(3),
  418. GEN7_L3SQCREG1,
  419. GEN7_L3CNTLREG2,
  420. GEN7_L3CNTLREG3,
  421. };
  422. static const u32 gen7_blt_regs[] = {
  423. BCS_SWCTRL,
  424. };
  425. static const u32 ivb_master_regs[] = {
  426. FORCEWAKE_MT,
  427. DERRMR,
  428. GEN7_PIPE_DE_LOAD_SL(PIPE_A),
  429. GEN7_PIPE_DE_LOAD_SL(PIPE_B),
  430. GEN7_PIPE_DE_LOAD_SL(PIPE_C),
  431. };
  432. static const u32 hsw_master_regs[] = {
  433. FORCEWAKE_MT,
  434. DERRMR,
  435. };
  436. #undef REG64
  437. static u32 gen7_render_get_cmd_length_mask(u32 cmd_header)
  438. {
  439. u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
  440. u32 subclient =
  441. (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
  442. if (client == INSTR_MI_CLIENT)
  443. return 0x3F;
  444. else if (client == INSTR_RC_CLIENT) {
  445. if (subclient == INSTR_MEDIA_SUBCLIENT)
  446. return 0xFFFF;
  447. else
  448. return 0xFF;
  449. }
  450. DRM_DEBUG_DRIVER("CMD: Abnormal rcs cmd length! 0x%08X\n", cmd_header);
  451. return 0;
  452. }
  453. static u32 gen7_bsd_get_cmd_length_mask(u32 cmd_header)
  454. {
  455. u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
  456. u32 subclient =
  457. (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
  458. u32 op = (cmd_header & INSTR_26_TO_24_MASK) >> INSTR_26_TO_24_SHIFT;
  459. if (client == INSTR_MI_CLIENT)
  460. return 0x3F;
  461. else if (client == INSTR_RC_CLIENT) {
  462. if (subclient == INSTR_MEDIA_SUBCLIENT) {
  463. if (op == 6)
  464. return 0xFFFF;
  465. else
  466. return 0xFFF;
  467. } else
  468. return 0xFF;
  469. }
  470. DRM_DEBUG_DRIVER("CMD: Abnormal bsd cmd length! 0x%08X\n", cmd_header);
  471. return 0;
  472. }
  473. static u32 gen7_blt_get_cmd_length_mask(u32 cmd_header)
  474. {
  475. u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
  476. if (client == INSTR_MI_CLIENT)
  477. return 0x3F;
  478. else if (client == INSTR_BC_CLIENT)
  479. return 0xFF;
  480. DRM_DEBUG_DRIVER("CMD: Abnormal blt cmd length! 0x%08X\n", cmd_header);
  481. return 0;
  482. }
  483. static bool validate_cmds_sorted(struct intel_engine_cs *ring,
  484. const struct drm_i915_cmd_table *cmd_tables,
  485. int cmd_table_count)
  486. {
  487. int i;
  488. bool ret = true;
  489. if (!cmd_tables || cmd_table_count == 0)
  490. return true;
  491. for (i = 0; i < cmd_table_count; i++) {
  492. const struct drm_i915_cmd_table *table = &cmd_tables[i];
  493. u32 previous = 0;
  494. int j;
  495. for (j = 0; j < table->count; j++) {
  496. const struct drm_i915_cmd_descriptor *desc =
  497. &table->table[i];
  498. u32 curr = desc->cmd.value & desc->cmd.mask;
  499. if (curr < previous) {
  500. DRM_ERROR("CMD: table not sorted ring=%d table=%d entry=%d cmd=0x%08X prev=0x%08X\n",
  501. ring->id, i, j, curr, previous);
  502. ret = false;
  503. }
  504. previous = curr;
  505. }
  506. }
  507. return ret;
  508. }
  509. static bool check_sorted(int ring_id, const u32 *reg_table, int reg_count)
  510. {
  511. int i;
  512. u32 previous = 0;
  513. bool ret = true;
  514. for (i = 0; i < reg_count; i++) {
  515. u32 curr = reg_table[i];
  516. if (curr < previous) {
  517. DRM_ERROR("CMD: table not sorted ring=%d entry=%d reg=0x%08X prev=0x%08X\n",
  518. ring_id, i, curr, previous);
  519. ret = false;
  520. }
  521. previous = curr;
  522. }
  523. return ret;
  524. }
  525. static bool validate_regs_sorted(struct intel_engine_cs *ring)
  526. {
  527. return check_sorted(ring->id, ring->reg_table, ring->reg_count) &&
  528. check_sorted(ring->id, ring->master_reg_table,
  529. ring->master_reg_count);
  530. }
  531. struct cmd_node {
  532. const struct drm_i915_cmd_descriptor *desc;
  533. struct hlist_node node;
  534. };
  535. /*
  536. * Different command ranges have different numbers of bits for the opcode. For
  537. * example, MI commands use bits 31:23 while 3D commands use bits 31:16. The
  538. * problem is that, for example, MI commands use bits 22:16 for other fields
  539. * such as GGTT vs PPGTT bits. If we include those bits in the mask then when
  540. * we mask a command from a batch it could hash to the wrong bucket due to
  541. * non-opcode bits being set. But if we don't include those bits, some 3D
  542. * commands may hash to the same bucket due to not including opcode bits that
  543. * make the command unique. For now, we will risk hashing to the same bucket.
  544. *
  545. * If we attempt to generate a perfect hash, we should be able to look at bits
  546. * 31:29 of a command from a batch buffer and use the full mask for that
  547. * client. The existing INSTR_CLIENT_MASK/SHIFT defines can be used for this.
  548. */
  549. #define CMD_HASH_MASK STD_MI_OPCODE_MASK
  550. static int init_hash_table(struct intel_engine_cs *ring,
  551. const struct drm_i915_cmd_table *cmd_tables,
  552. int cmd_table_count)
  553. {
  554. int i, j;
  555. hash_init(ring->cmd_hash);
  556. for (i = 0; i < cmd_table_count; i++) {
  557. const struct drm_i915_cmd_table *table = &cmd_tables[i];
  558. for (j = 0; j < table->count; j++) {
  559. const struct drm_i915_cmd_descriptor *desc =
  560. &table->table[j];
  561. struct cmd_node *desc_node =
  562. kmalloc(sizeof(*desc_node), GFP_KERNEL);
  563. if (!desc_node)
  564. return -ENOMEM;
  565. desc_node->desc = desc;
  566. hash_add(ring->cmd_hash, &desc_node->node,
  567. desc->cmd.value & CMD_HASH_MASK);
  568. }
  569. }
  570. return 0;
  571. }
  572. static void fini_hash_table(struct intel_engine_cs *ring)
  573. {
  574. struct hlist_node *tmp;
  575. struct cmd_node *desc_node;
  576. int i;
  577. hash_for_each_safe(ring->cmd_hash, i, tmp, desc_node, node) {
  578. hash_del(&desc_node->node);
  579. kfree(desc_node);
  580. }
  581. }
  582. /**
  583. * i915_cmd_parser_init_ring() - set cmd parser related fields for a ringbuffer
  584. * @ring: the ringbuffer to initialize
  585. *
  586. * Optionally initializes fields related to batch buffer command parsing in the
  587. * struct intel_engine_cs based on whether the platform requires software
  588. * command parsing.
  589. *
  590. * Return: non-zero if initialization fails
  591. */
  592. int i915_cmd_parser_init_ring(struct intel_engine_cs *ring)
  593. {
  594. const struct drm_i915_cmd_table *cmd_tables;
  595. int cmd_table_count;
  596. int ret;
  597. if (!IS_GEN7(ring->dev))
  598. return 0;
  599. switch (ring->id) {
  600. case RCS:
  601. if (IS_HASWELL(ring->dev)) {
  602. cmd_tables = hsw_render_ring_cmds;
  603. cmd_table_count =
  604. ARRAY_SIZE(hsw_render_ring_cmds);
  605. } else {
  606. cmd_tables = gen7_render_cmds;
  607. cmd_table_count = ARRAY_SIZE(gen7_render_cmds);
  608. }
  609. ring->reg_table = gen7_render_regs;
  610. ring->reg_count = ARRAY_SIZE(gen7_render_regs);
  611. if (IS_HASWELL(ring->dev)) {
  612. ring->master_reg_table = hsw_master_regs;
  613. ring->master_reg_count = ARRAY_SIZE(hsw_master_regs);
  614. } else {
  615. ring->master_reg_table = ivb_master_regs;
  616. ring->master_reg_count = ARRAY_SIZE(ivb_master_regs);
  617. }
  618. ring->get_cmd_length_mask = gen7_render_get_cmd_length_mask;
  619. break;
  620. case VCS:
  621. cmd_tables = gen7_video_cmds;
  622. cmd_table_count = ARRAY_SIZE(gen7_video_cmds);
  623. ring->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
  624. break;
  625. case BCS:
  626. if (IS_HASWELL(ring->dev)) {
  627. cmd_tables = hsw_blt_ring_cmds;
  628. cmd_table_count = ARRAY_SIZE(hsw_blt_ring_cmds);
  629. } else {
  630. cmd_tables = gen7_blt_cmds;
  631. cmd_table_count = ARRAY_SIZE(gen7_blt_cmds);
  632. }
  633. ring->reg_table = gen7_blt_regs;
  634. ring->reg_count = ARRAY_SIZE(gen7_blt_regs);
  635. if (IS_HASWELL(ring->dev)) {
  636. ring->master_reg_table = hsw_master_regs;
  637. ring->master_reg_count = ARRAY_SIZE(hsw_master_regs);
  638. } else {
  639. ring->master_reg_table = ivb_master_regs;
  640. ring->master_reg_count = ARRAY_SIZE(ivb_master_regs);
  641. }
  642. ring->get_cmd_length_mask = gen7_blt_get_cmd_length_mask;
  643. break;
  644. case VECS:
  645. cmd_tables = hsw_vebox_cmds;
  646. cmd_table_count = ARRAY_SIZE(hsw_vebox_cmds);
  647. /* VECS can use the same length_mask function as VCS */
  648. ring->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
  649. break;
  650. default:
  651. DRM_ERROR("CMD: cmd_parser_init with unknown ring: %d\n",
  652. ring->id);
  653. BUG();
  654. }
  655. BUG_ON(!validate_cmds_sorted(ring, cmd_tables, cmd_table_count));
  656. BUG_ON(!validate_regs_sorted(ring));
  657. WARN_ON(!hash_empty(ring->cmd_hash));
  658. ret = init_hash_table(ring, cmd_tables, cmd_table_count);
  659. if (ret) {
  660. DRM_ERROR("CMD: cmd_parser_init failed!\n");
  661. fini_hash_table(ring);
  662. return ret;
  663. }
  664. ring->needs_cmd_parser = true;
  665. return 0;
  666. }
  667. /**
  668. * i915_cmd_parser_fini_ring() - clean up cmd parser related fields
  669. * @ring: the ringbuffer to clean up
  670. *
  671. * Releases any resources related to command parsing that may have been
  672. * initialized for the specified ring.
  673. */
  674. void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring)
  675. {
  676. if (!ring->needs_cmd_parser)
  677. return;
  678. fini_hash_table(ring);
  679. }
  680. static const struct drm_i915_cmd_descriptor*
  681. find_cmd_in_table(struct intel_engine_cs *ring,
  682. u32 cmd_header)
  683. {
  684. struct cmd_node *desc_node;
  685. hash_for_each_possible(ring->cmd_hash, desc_node, node,
  686. cmd_header & CMD_HASH_MASK) {
  687. const struct drm_i915_cmd_descriptor *desc = desc_node->desc;
  688. u32 masked_cmd = desc->cmd.mask & cmd_header;
  689. u32 masked_value = desc->cmd.value & desc->cmd.mask;
  690. if (masked_cmd == masked_value)
  691. return desc;
  692. }
  693. return NULL;
  694. }
  695. /*
  696. * Returns a pointer to a descriptor for the command specified by cmd_header.
  697. *
  698. * The caller must supply space for a default descriptor via the default_desc
  699. * parameter. If no descriptor for the specified command exists in the ring's
  700. * command parser tables, this function fills in default_desc based on the
  701. * ring's default length encoding and returns default_desc.
  702. */
  703. static const struct drm_i915_cmd_descriptor*
  704. find_cmd(struct intel_engine_cs *ring,
  705. u32 cmd_header,
  706. struct drm_i915_cmd_descriptor *default_desc)
  707. {
  708. const struct drm_i915_cmd_descriptor *desc;
  709. u32 mask;
  710. desc = find_cmd_in_table(ring, cmd_header);
  711. if (desc)
  712. return desc;
  713. mask = ring->get_cmd_length_mask(cmd_header);
  714. if (!mask)
  715. return NULL;
  716. BUG_ON(!default_desc);
  717. default_desc->flags = CMD_DESC_SKIP;
  718. default_desc->length.mask = mask;
  719. return default_desc;
  720. }
  721. static bool valid_reg(const u32 *table, int count, u32 addr)
  722. {
  723. if (table && count != 0) {
  724. int i;
  725. for (i = 0; i < count; i++) {
  726. if (table[i] == addr)
  727. return true;
  728. }
  729. }
  730. return false;
  731. }
  732. static u32 *vmap_batch(struct drm_i915_gem_object *obj,
  733. unsigned start, unsigned len)
  734. {
  735. int i;
  736. void *addr = NULL;
  737. struct sg_page_iter sg_iter;
  738. int first_page = start >> PAGE_SHIFT;
  739. int last_page = (len + start + 4095) >> PAGE_SHIFT;
  740. int npages = last_page - first_page;
  741. struct page **pages;
  742. pages = drm_malloc_ab(npages, sizeof(*pages));
  743. if (pages == NULL) {
  744. DRM_DEBUG_DRIVER("Failed to get space for pages\n");
  745. goto finish;
  746. }
  747. i = 0;
  748. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, first_page) {
  749. pages[i++] = sg_page_iter_page(&sg_iter);
  750. if (i == npages)
  751. break;
  752. }
  753. addr = vmap(pages, i, 0, PAGE_KERNEL);
  754. if (addr == NULL) {
  755. DRM_DEBUG_DRIVER("Failed to vmap pages\n");
  756. goto finish;
  757. }
  758. finish:
  759. if (pages)
  760. drm_free_large(pages);
  761. return (u32*)addr;
  762. }
  763. /* Returns a vmap'd pointer to dest_obj, which the caller must unmap */
  764. static u32 *copy_batch(struct drm_i915_gem_object *dest_obj,
  765. struct drm_i915_gem_object *src_obj,
  766. u32 batch_start_offset,
  767. u32 batch_len)
  768. {
  769. int needs_clflush = 0;
  770. void *src_base, *src;
  771. void *dst = NULL;
  772. int ret;
  773. if (batch_len > dest_obj->base.size ||
  774. batch_len + batch_start_offset > src_obj->base.size)
  775. return ERR_PTR(-E2BIG);
  776. ret = i915_gem_obj_prepare_shmem_read(src_obj, &needs_clflush);
  777. if (ret) {
  778. DRM_DEBUG_DRIVER("CMD: failed to prepare shadow batch\n");
  779. return ERR_PTR(ret);
  780. }
  781. src_base = vmap_batch(src_obj, batch_start_offset, batch_len);
  782. if (!src_base) {
  783. DRM_DEBUG_DRIVER("CMD: Failed to vmap batch\n");
  784. ret = -ENOMEM;
  785. goto unpin_src;
  786. }
  787. ret = i915_gem_object_get_pages(dest_obj);
  788. if (ret) {
  789. DRM_DEBUG_DRIVER("CMD: Failed to get pages for shadow batch\n");
  790. goto unmap_src;
  791. }
  792. i915_gem_object_pin_pages(dest_obj);
  793. ret = i915_gem_object_set_to_cpu_domain(dest_obj, true);
  794. if (ret) {
  795. DRM_DEBUG_DRIVER("CMD: Failed to set shadow batch to CPU\n");
  796. goto unmap_src;
  797. }
  798. dst = vmap_batch(dest_obj, 0, batch_len);
  799. if (!dst) {
  800. DRM_DEBUG_DRIVER("CMD: Failed to vmap shadow batch\n");
  801. i915_gem_object_unpin_pages(dest_obj);
  802. ret = -ENOMEM;
  803. goto unmap_src;
  804. }
  805. src = src_base + offset_in_page(batch_start_offset);
  806. if (needs_clflush)
  807. drm_clflush_virt_range(src, batch_len);
  808. memcpy(dst, src, batch_len);
  809. unmap_src:
  810. vunmap(src_base);
  811. unpin_src:
  812. i915_gem_object_unpin_pages(src_obj);
  813. return ret ? ERR_PTR(ret) : dst;
  814. }
  815. /**
  816. * i915_needs_cmd_parser() - should a given ring use software command parsing?
  817. * @ring: the ring in question
  818. *
  819. * Only certain platforms require software batch buffer command parsing, and
  820. * only when enabled via module parameter.
  821. *
  822. * Return: true if the ring requires software command parsing
  823. */
  824. bool i915_needs_cmd_parser(struct intel_engine_cs *ring)
  825. {
  826. if (!ring->needs_cmd_parser)
  827. return false;
  828. if (!USES_PPGTT(ring->dev))
  829. return false;
  830. return (i915.enable_cmd_parser == 1);
  831. }
  832. static bool check_cmd(const struct intel_engine_cs *ring,
  833. const struct drm_i915_cmd_descriptor *desc,
  834. const u32 *cmd,
  835. const bool is_master,
  836. bool *oacontrol_set)
  837. {
  838. if (desc->flags & CMD_DESC_REJECT) {
  839. DRM_DEBUG_DRIVER("CMD: Rejected command: 0x%08X\n", *cmd);
  840. return false;
  841. }
  842. if ((desc->flags & CMD_DESC_MASTER) && !is_master) {
  843. DRM_DEBUG_DRIVER("CMD: Rejected master-only command: 0x%08X\n",
  844. *cmd);
  845. return false;
  846. }
  847. if (desc->flags & CMD_DESC_REGISTER) {
  848. u32 reg_addr = cmd[desc->reg.offset] & desc->reg.mask;
  849. /*
  850. * OACONTROL requires some special handling for writes. We
  851. * want to make sure that any batch which enables OA also
  852. * disables it before the end of the batch. The goal is to
  853. * prevent one process from snooping on the perf data from
  854. * another process. To do that, we need to check the value
  855. * that will be written to the register. Hence, limit
  856. * OACONTROL writes to only MI_LOAD_REGISTER_IMM commands.
  857. */
  858. if (reg_addr == OACONTROL) {
  859. if (desc->cmd.value == MI_LOAD_REGISTER_MEM) {
  860. DRM_DEBUG_DRIVER("CMD: Rejected LRM to OACONTROL\n");
  861. return false;
  862. }
  863. if (desc->cmd.value == MI_LOAD_REGISTER_IMM(1))
  864. *oacontrol_set = (cmd[2] != 0);
  865. }
  866. if (!valid_reg(ring->reg_table,
  867. ring->reg_count, reg_addr)) {
  868. if (!is_master ||
  869. !valid_reg(ring->master_reg_table,
  870. ring->master_reg_count,
  871. reg_addr)) {
  872. DRM_DEBUG_DRIVER("CMD: Rejected register 0x%08X in command: 0x%08X (ring=%d)\n",
  873. reg_addr,
  874. *cmd,
  875. ring->id);
  876. return false;
  877. }
  878. }
  879. }
  880. if (desc->flags & CMD_DESC_BITMASK) {
  881. int i;
  882. for (i = 0; i < MAX_CMD_DESC_BITMASKS; i++) {
  883. u32 dword;
  884. if (desc->bits[i].mask == 0)
  885. break;
  886. if (desc->bits[i].condition_mask != 0) {
  887. u32 offset =
  888. desc->bits[i].condition_offset;
  889. u32 condition = cmd[offset] &
  890. desc->bits[i].condition_mask;
  891. if (condition == 0)
  892. continue;
  893. }
  894. dword = cmd[desc->bits[i].offset] &
  895. desc->bits[i].mask;
  896. if (dword != desc->bits[i].expected) {
  897. DRM_DEBUG_DRIVER("CMD: Rejected command 0x%08X for bitmask 0x%08X (exp=0x%08X act=0x%08X) (ring=%d)\n",
  898. *cmd,
  899. desc->bits[i].mask,
  900. desc->bits[i].expected,
  901. dword, ring->id);
  902. return false;
  903. }
  904. }
  905. }
  906. return true;
  907. }
  908. #define LENGTH_BIAS 2
  909. /**
  910. * i915_parse_cmds() - parse a submitted batch buffer for privilege violations
  911. * @ring: the ring on which the batch is to execute
  912. * @batch_obj: the batch buffer in question
  913. * @shadow_batch_obj: copy of the batch buffer in question
  914. * @batch_start_offset: byte offset in the batch at which execution starts
  915. * @batch_len: length of the commands in batch_obj
  916. * @is_master: is the submitting process the drm master?
  917. *
  918. * Parses the specified batch buffer looking for privilege violations as
  919. * described in the overview.
  920. *
  921. * Return: non-zero if the parser finds violations or otherwise fails; -EACCES
  922. * if the batch appears legal but should use hardware parsing
  923. */
  924. int i915_parse_cmds(struct intel_engine_cs *ring,
  925. struct drm_i915_gem_object *batch_obj,
  926. struct drm_i915_gem_object *shadow_batch_obj,
  927. u32 batch_start_offset,
  928. u32 batch_len,
  929. bool is_master)
  930. {
  931. u32 *cmd, *batch_base, *batch_end;
  932. struct drm_i915_cmd_descriptor default_desc = { 0 };
  933. bool oacontrol_set = false; /* OACONTROL tracking. See check_cmd() */
  934. int ret = 0;
  935. batch_base = copy_batch(shadow_batch_obj, batch_obj,
  936. batch_start_offset, batch_len);
  937. if (IS_ERR(batch_base)) {
  938. DRM_DEBUG_DRIVER("CMD: Failed to copy batch\n");
  939. return PTR_ERR(batch_base);
  940. }
  941. /*
  942. * We use the batch length as size because the shadow object is as
  943. * large or larger and copy_batch() will write MI_NOPs to the extra
  944. * space. Parsing should be faster in some cases this way.
  945. */
  946. batch_end = batch_base + (batch_len / sizeof(*batch_end));
  947. cmd = batch_base;
  948. while (cmd < batch_end) {
  949. const struct drm_i915_cmd_descriptor *desc;
  950. u32 length;
  951. if (*cmd == MI_BATCH_BUFFER_END)
  952. break;
  953. desc = find_cmd(ring, *cmd, &default_desc);
  954. if (!desc) {
  955. DRM_DEBUG_DRIVER("CMD: Unrecognized command: 0x%08X\n",
  956. *cmd);
  957. ret = -EINVAL;
  958. break;
  959. }
  960. /*
  961. * If the batch buffer contains a chained batch, return an
  962. * error that tells the caller to abort and dispatch the
  963. * workload as a non-secure batch.
  964. */
  965. if (desc->cmd.value == MI_BATCH_BUFFER_START) {
  966. ret = -EACCES;
  967. break;
  968. }
  969. if (desc->flags & CMD_DESC_FIXED)
  970. length = desc->length.fixed;
  971. else
  972. length = ((*cmd & desc->length.mask) + LENGTH_BIAS);
  973. if ((batch_end - cmd) < length) {
  974. DRM_DEBUG_DRIVER("CMD: Command length exceeds batch length: 0x%08X length=%u batchlen=%td\n",
  975. *cmd,
  976. length,
  977. batch_end - cmd);
  978. ret = -EINVAL;
  979. break;
  980. }
  981. if (!check_cmd(ring, desc, cmd, is_master, &oacontrol_set)) {
  982. ret = -EINVAL;
  983. break;
  984. }
  985. cmd += length;
  986. }
  987. if (oacontrol_set) {
  988. DRM_DEBUG_DRIVER("CMD: batch set OACONTROL but did not clear it\n");
  989. ret = -EINVAL;
  990. }
  991. if (cmd >= batch_end) {
  992. DRM_DEBUG_DRIVER("CMD: Got to the end of the buffer w/o a BBE cmd!\n");
  993. ret = -EINVAL;
  994. }
  995. vunmap(batch_base);
  996. i915_gem_object_unpin_pages(shadow_batch_obj);
  997. return ret;
  998. }
  999. /**
  1000. * i915_cmd_parser_get_version() - get the cmd parser version number
  1001. *
  1002. * The cmd parser maintains a simple increasing integer version number suitable
  1003. * for passing to userspace clients to determine what operations are permitted.
  1004. *
  1005. * Return: the current version number of the cmd parser
  1006. */
  1007. int i915_cmd_parser_get_version(void)
  1008. {
  1009. /*
  1010. * Command parser version history
  1011. *
  1012. * 1. Initial version. Checks batches and reports violations, but leaves
  1013. * hardware parsing enabled (so does not allow new use cases).
  1014. * 2. Allow access to the MI_PREDICATE_SRC0 and
  1015. * MI_PREDICATE_SRC1 registers.
  1016. * 3. Allow access to the GPGPU_THREADS_DISPATCHED register.
  1017. */
  1018. return 3;
  1019. }