exynos7_drm_decon.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940
  1. /* drivers/gpu/drm/exynos/exynos7_drm_decon.c
  2. *
  3. * Copyright (C) 2014 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Akshu Agarwal <akshua@gmail.com>
  6. * Ajay Kumar <ajaykumar.rs@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <drm/exynos_drm.h>
  16. #include <linux/clk.h>
  17. #include <linux/component.h>
  18. #include <linux/kernel.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_device.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/exynos7_decon.h>
  27. #include "exynos_drm_crtc.h"
  28. #include "exynos_drm_plane.h"
  29. #include "exynos_drm_drv.h"
  30. #include "exynos_drm_fbdev.h"
  31. #include "exynos_drm_iommu.h"
  32. /*
  33. * DECON stands for Display and Enhancement controller.
  34. */
  35. #define DECON_DEFAULT_FRAMERATE 60
  36. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  37. #define WINDOWS_NR 2
  38. struct decon_context {
  39. struct device *dev;
  40. struct drm_device *drm_dev;
  41. struct exynos_drm_crtc *crtc;
  42. struct exynos_drm_plane planes[WINDOWS_NR];
  43. struct clk *pclk;
  44. struct clk *aclk;
  45. struct clk *eclk;
  46. struct clk *vclk;
  47. void __iomem *regs;
  48. unsigned int default_win;
  49. unsigned long irq_flags;
  50. bool i80_if;
  51. bool suspended;
  52. int pipe;
  53. wait_queue_head_t wait_vsync_queue;
  54. atomic_t wait_vsync_event;
  55. struct exynos_drm_panel_info panel;
  56. struct exynos_drm_display *display;
  57. };
  58. static const struct of_device_id decon_driver_dt_match[] = {
  59. {.compatible = "samsung,exynos7-decon"},
  60. {},
  61. };
  62. MODULE_DEVICE_TABLE(of, decon_driver_dt_match);
  63. static void decon_wait_for_vblank(struct exynos_drm_crtc *crtc)
  64. {
  65. struct decon_context *ctx = crtc->ctx;
  66. if (ctx->suspended)
  67. return;
  68. atomic_set(&ctx->wait_vsync_event, 1);
  69. /*
  70. * wait for DECON to signal VSYNC interrupt or return after
  71. * timeout which is set to 50ms (refresh rate of 20).
  72. */
  73. if (!wait_event_timeout(ctx->wait_vsync_queue,
  74. !atomic_read(&ctx->wait_vsync_event),
  75. HZ/20))
  76. DRM_DEBUG_KMS("vblank wait timed out.\n");
  77. }
  78. static void decon_clear_channel(struct decon_context *ctx)
  79. {
  80. unsigned int win, ch_enabled = 0;
  81. DRM_DEBUG_KMS("%s\n", __FILE__);
  82. /* Check if any channel is enabled. */
  83. for (win = 0; win < WINDOWS_NR; win++) {
  84. u32 val = readl(ctx->regs + WINCON(win));
  85. if (val & WINCONx_ENWIN) {
  86. val &= ~WINCONx_ENWIN;
  87. writel(val, ctx->regs + WINCON(win));
  88. ch_enabled = 1;
  89. }
  90. }
  91. /* Wait for vsync, as disable channel takes effect at next vsync */
  92. if (ch_enabled) {
  93. unsigned int state = ctx->suspended;
  94. ctx->suspended = 0;
  95. decon_wait_for_vblank(ctx->crtc);
  96. ctx->suspended = state;
  97. }
  98. }
  99. static int decon_ctx_initialize(struct decon_context *ctx,
  100. struct drm_device *drm_dev)
  101. {
  102. struct exynos_drm_private *priv = drm_dev->dev_private;
  103. ctx->drm_dev = drm_dev;
  104. ctx->pipe = priv->pipe++;
  105. /* attach this sub driver to iommu mapping if supported. */
  106. if (is_drm_iommu_supported(ctx->drm_dev)) {
  107. int ret;
  108. /*
  109. * If any channel is already active, iommu will throw
  110. * a PAGE FAULT when enabled. So clear any channel if enabled.
  111. */
  112. decon_clear_channel(ctx);
  113. ret = drm_iommu_attach_device(ctx->drm_dev, ctx->dev);
  114. if (ret) {
  115. DRM_ERROR("drm_iommu_attach failed.\n");
  116. return ret;
  117. }
  118. }
  119. return 0;
  120. }
  121. static void decon_ctx_remove(struct decon_context *ctx)
  122. {
  123. /* detach this sub driver from iommu mapping if supported. */
  124. if (is_drm_iommu_supported(ctx->drm_dev))
  125. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  126. }
  127. static u32 decon_calc_clkdiv(struct decon_context *ctx,
  128. const struct drm_display_mode *mode)
  129. {
  130. unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
  131. u32 clkdiv;
  132. /* Find the clock divider value that gets us closest to ideal_clk */
  133. clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->vclk), ideal_clk);
  134. return (clkdiv < 0x100) ? clkdiv : 0xff;
  135. }
  136. static bool decon_mode_fixup(struct exynos_drm_crtc *crtc,
  137. const struct drm_display_mode *mode,
  138. struct drm_display_mode *adjusted_mode)
  139. {
  140. if (adjusted_mode->vrefresh == 0)
  141. adjusted_mode->vrefresh = DECON_DEFAULT_FRAMERATE;
  142. return true;
  143. }
  144. static void decon_commit(struct exynos_drm_crtc *crtc)
  145. {
  146. struct decon_context *ctx = crtc->ctx;
  147. struct drm_display_mode *mode = &crtc->base.mode;
  148. u32 val, clkdiv;
  149. if (ctx->suspended)
  150. return;
  151. /* nothing to do if we haven't set the mode yet */
  152. if (mode->htotal == 0 || mode->vtotal == 0)
  153. return;
  154. if (!ctx->i80_if) {
  155. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  156. /* setup vertical timing values. */
  157. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  158. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  159. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  160. val = VIDTCON0_VBPD(vbpd - 1) | VIDTCON0_VFPD(vfpd - 1);
  161. writel(val, ctx->regs + VIDTCON0);
  162. val = VIDTCON1_VSPW(vsync_len - 1);
  163. writel(val, ctx->regs + VIDTCON1);
  164. /* setup horizontal timing values. */
  165. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  166. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  167. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  168. /* setup horizontal timing values. */
  169. val = VIDTCON2_HBPD(hbpd - 1) | VIDTCON2_HFPD(hfpd - 1);
  170. writel(val, ctx->regs + VIDTCON2);
  171. val = VIDTCON3_HSPW(hsync_len - 1);
  172. writel(val, ctx->regs + VIDTCON3);
  173. }
  174. /* setup horizontal and vertical display size. */
  175. val = VIDTCON4_LINEVAL(mode->vdisplay - 1) |
  176. VIDTCON4_HOZVAL(mode->hdisplay - 1);
  177. writel(val, ctx->regs + VIDTCON4);
  178. writel(mode->vdisplay - 1, ctx->regs + LINECNT_OP_THRESHOLD);
  179. /*
  180. * fields of register with prefix '_F' would be updated
  181. * at vsync(same as dma start)
  182. */
  183. val = VIDCON0_ENVID | VIDCON0_ENVID_F;
  184. writel(val, ctx->regs + VIDCON0);
  185. clkdiv = decon_calc_clkdiv(ctx, mode);
  186. if (clkdiv > 1) {
  187. val = VCLKCON1_CLKVAL_NUM_VCLK(clkdiv - 1);
  188. writel(val, ctx->regs + VCLKCON1);
  189. writel(val, ctx->regs + VCLKCON2);
  190. }
  191. val = readl(ctx->regs + DECON_UPDATE);
  192. val |= DECON_UPDATE_STANDALONE_F;
  193. writel(val, ctx->regs + DECON_UPDATE);
  194. }
  195. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  196. {
  197. struct decon_context *ctx = crtc->ctx;
  198. u32 val;
  199. if (ctx->suspended)
  200. return -EPERM;
  201. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  202. val = readl(ctx->regs + VIDINTCON0);
  203. val |= VIDINTCON0_INT_ENABLE;
  204. if (!ctx->i80_if) {
  205. val |= VIDINTCON0_INT_FRAME;
  206. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  207. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  208. }
  209. writel(val, ctx->regs + VIDINTCON0);
  210. }
  211. return 0;
  212. }
  213. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  214. {
  215. struct decon_context *ctx = crtc->ctx;
  216. u32 val;
  217. if (ctx->suspended)
  218. return;
  219. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  220. val = readl(ctx->regs + VIDINTCON0);
  221. val &= ~VIDINTCON0_INT_ENABLE;
  222. if (!ctx->i80_if)
  223. val &= ~VIDINTCON0_INT_FRAME;
  224. writel(val, ctx->regs + VIDINTCON0);
  225. }
  226. }
  227. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win)
  228. {
  229. struct exynos_drm_plane *plane = &ctx->planes[win];
  230. unsigned long val;
  231. int padding;
  232. val = readl(ctx->regs + WINCON(win));
  233. val &= ~WINCONx_BPPMODE_MASK;
  234. switch (plane->pixel_format) {
  235. case DRM_FORMAT_RGB565:
  236. val |= WINCONx_BPPMODE_16BPP_565;
  237. val |= WINCONx_BURSTLEN_16WORD;
  238. break;
  239. case DRM_FORMAT_XRGB8888:
  240. val |= WINCONx_BPPMODE_24BPP_xRGB;
  241. val |= WINCONx_BURSTLEN_16WORD;
  242. break;
  243. case DRM_FORMAT_XBGR8888:
  244. val |= WINCONx_BPPMODE_24BPP_xBGR;
  245. val |= WINCONx_BURSTLEN_16WORD;
  246. break;
  247. case DRM_FORMAT_RGBX8888:
  248. val |= WINCONx_BPPMODE_24BPP_RGBx;
  249. val |= WINCONx_BURSTLEN_16WORD;
  250. break;
  251. case DRM_FORMAT_BGRX8888:
  252. val |= WINCONx_BPPMODE_24BPP_BGRx;
  253. val |= WINCONx_BURSTLEN_16WORD;
  254. break;
  255. case DRM_FORMAT_ARGB8888:
  256. val |= WINCONx_BPPMODE_32BPP_ARGB | WINCONx_BLD_PIX |
  257. WINCONx_ALPHA_SEL;
  258. val |= WINCONx_BURSTLEN_16WORD;
  259. break;
  260. case DRM_FORMAT_ABGR8888:
  261. val |= WINCONx_BPPMODE_32BPP_ABGR | WINCONx_BLD_PIX |
  262. WINCONx_ALPHA_SEL;
  263. val |= WINCONx_BURSTLEN_16WORD;
  264. break;
  265. case DRM_FORMAT_RGBA8888:
  266. val |= WINCONx_BPPMODE_32BPP_RGBA | WINCONx_BLD_PIX |
  267. WINCONx_ALPHA_SEL;
  268. val |= WINCONx_BURSTLEN_16WORD;
  269. break;
  270. case DRM_FORMAT_BGRA8888:
  271. val |= WINCONx_BPPMODE_32BPP_BGRA | WINCONx_BLD_PIX |
  272. WINCONx_ALPHA_SEL;
  273. val |= WINCONx_BURSTLEN_16WORD;
  274. break;
  275. default:
  276. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  277. val |= WINCONx_BPPMODE_24BPP_xRGB;
  278. val |= WINCONx_BURSTLEN_16WORD;
  279. break;
  280. }
  281. DRM_DEBUG_KMS("bpp = %d\n", plane->bpp);
  282. /*
  283. * In case of exynos, setting dma-burst to 16Word causes permanent
  284. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  285. * switching which is based on plane size is not recommended as
  286. * plane size varies a lot towards the end of the screen and rapid
  287. * movement causes unstable DMA which results into iommu crash/tear.
  288. */
  289. padding = (plane->pitch / (plane->bpp >> 3)) - plane->fb_width;
  290. if (plane->fb_width + padding < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  291. val &= ~WINCONx_BURSTLEN_MASK;
  292. val |= WINCONx_BURSTLEN_8WORD;
  293. }
  294. writel(val, ctx->regs + WINCON(win));
  295. }
  296. static void decon_win_set_colkey(struct decon_context *ctx, unsigned int win)
  297. {
  298. unsigned int keycon0 = 0, keycon1 = 0;
  299. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  300. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  301. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  302. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  303. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  304. }
  305. /**
  306. * shadow_protect_win() - disable updating values from shadow registers at vsync
  307. *
  308. * @win: window to protect registers for
  309. * @protect: 1 to protect (disable updates)
  310. */
  311. static void decon_shadow_protect_win(struct decon_context *ctx,
  312. unsigned int win, bool protect)
  313. {
  314. u32 bits, val;
  315. bits = SHADOWCON_WINx_PROTECT(win);
  316. val = readl(ctx->regs + SHADOWCON);
  317. if (protect)
  318. val |= bits;
  319. else
  320. val &= ~bits;
  321. writel(val, ctx->regs + SHADOWCON);
  322. }
  323. static void decon_win_commit(struct exynos_drm_crtc *crtc, unsigned int win)
  324. {
  325. struct decon_context *ctx = crtc->ctx;
  326. struct drm_display_mode *mode = &crtc->base.mode;
  327. struct exynos_drm_plane *plane;
  328. int padding;
  329. unsigned long val, alpha;
  330. unsigned int last_x;
  331. unsigned int last_y;
  332. if (ctx->suspended)
  333. return;
  334. if (win < 0 || win >= WINDOWS_NR)
  335. return;
  336. plane = &ctx->planes[win];
  337. /* If suspended, enable this on resume */
  338. if (ctx->suspended) {
  339. plane->resume = true;
  340. return;
  341. }
  342. /*
  343. * SHADOWCON/PRTCON register is used for enabling timing.
  344. *
  345. * for example, once only width value of a register is set,
  346. * if the dma is started then decon hardware could malfunction so
  347. * with protect window setting, the register fields with prefix '_F'
  348. * wouldn't be updated at vsync also but updated once unprotect window
  349. * is set.
  350. */
  351. /* protect windows */
  352. decon_shadow_protect_win(ctx, win, true);
  353. /* buffer start address */
  354. val = (unsigned long)plane->dma_addr[0];
  355. writel(val, ctx->regs + VIDW_BUF_START(win));
  356. padding = (plane->pitch / (plane->bpp >> 3)) - plane->fb_width;
  357. /* buffer size */
  358. writel(plane->fb_width + padding, ctx->regs + VIDW_WHOLE_X(win));
  359. writel(plane->fb_height, ctx->regs + VIDW_WHOLE_Y(win));
  360. /* offset from the start of the buffer to read */
  361. writel(plane->src_x, ctx->regs + VIDW_OFFSET_X(win));
  362. writel(plane->src_y, ctx->regs + VIDW_OFFSET_Y(win));
  363. DRM_DEBUG_KMS("start addr = 0x%lx\n",
  364. (unsigned long)val);
  365. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  366. plane->crtc_width, plane->crtc_height);
  367. /*
  368. * OSD position.
  369. * In case the window layout goes of LCD layout, DECON fails.
  370. */
  371. if ((plane->crtc_x + plane->crtc_width) > mode->hdisplay)
  372. plane->crtc_x = mode->hdisplay - plane->crtc_width;
  373. if ((plane->crtc_y + plane->crtc_height) > mode->vdisplay)
  374. plane->crtc_y = mode->vdisplay - plane->crtc_height;
  375. val = VIDOSDxA_TOPLEFT_X(plane->crtc_x) |
  376. VIDOSDxA_TOPLEFT_Y(plane->crtc_y);
  377. writel(val, ctx->regs + VIDOSD_A(win));
  378. last_x = plane->crtc_x + plane->crtc_width;
  379. if (last_x)
  380. last_x--;
  381. last_y = plane->crtc_y + plane->crtc_height;
  382. if (last_y)
  383. last_y--;
  384. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y);
  385. writel(val, ctx->regs + VIDOSD_B(win));
  386. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  387. plane->crtc_x, plane->crtc_y, last_x, last_y);
  388. /* OSD alpha */
  389. alpha = VIDOSDxC_ALPHA0_R_F(0x0) |
  390. VIDOSDxC_ALPHA0_G_F(0x0) |
  391. VIDOSDxC_ALPHA0_B_F(0x0);
  392. writel(alpha, ctx->regs + VIDOSD_C(win));
  393. alpha = VIDOSDxD_ALPHA1_R_F(0xff) |
  394. VIDOSDxD_ALPHA1_G_F(0xff) |
  395. VIDOSDxD_ALPHA1_B_F(0xff);
  396. writel(alpha, ctx->regs + VIDOSD_D(win));
  397. decon_win_set_pixfmt(ctx, win);
  398. /* hardware window 0 doesn't support color key. */
  399. if (win != 0)
  400. decon_win_set_colkey(ctx, win);
  401. /* wincon */
  402. val = readl(ctx->regs + WINCON(win));
  403. val |= WINCONx_TRIPLE_BUF_MODE;
  404. val |= WINCONx_ENWIN;
  405. writel(val, ctx->regs + WINCON(win));
  406. /* Enable DMA channel and unprotect windows */
  407. decon_shadow_protect_win(ctx, win, false);
  408. val = readl(ctx->regs + DECON_UPDATE);
  409. val |= DECON_UPDATE_STANDALONE_F;
  410. writel(val, ctx->regs + DECON_UPDATE);
  411. plane->enabled = true;
  412. }
  413. static void decon_win_disable(struct exynos_drm_crtc *crtc, unsigned int win)
  414. {
  415. struct decon_context *ctx = crtc->ctx;
  416. struct exynos_drm_plane *plane;
  417. u32 val;
  418. if (win < 0 || win >= WINDOWS_NR)
  419. return;
  420. plane = &ctx->planes[win];
  421. if (ctx->suspended) {
  422. /* do not resume this window*/
  423. plane->resume = false;
  424. return;
  425. }
  426. /* protect windows */
  427. decon_shadow_protect_win(ctx, win, true);
  428. /* wincon */
  429. val = readl(ctx->regs + WINCON(win));
  430. val &= ~WINCONx_ENWIN;
  431. writel(val, ctx->regs + WINCON(win));
  432. /* unprotect windows */
  433. decon_shadow_protect_win(ctx, win, false);
  434. val = readl(ctx->regs + DECON_UPDATE);
  435. val |= DECON_UPDATE_STANDALONE_F;
  436. writel(val, ctx->regs + DECON_UPDATE);
  437. plane->enabled = false;
  438. }
  439. static void decon_window_suspend(struct decon_context *ctx)
  440. {
  441. struct exynos_drm_plane *plane;
  442. int i;
  443. for (i = 0; i < WINDOWS_NR; i++) {
  444. plane = &ctx->planes[i];
  445. plane->resume = plane->enabled;
  446. if (plane->enabled)
  447. decon_win_disable(ctx->crtc, i);
  448. }
  449. }
  450. static void decon_window_resume(struct decon_context *ctx)
  451. {
  452. struct exynos_drm_plane *plane;
  453. int i;
  454. for (i = 0; i < WINDOWS_NR; i++) {
  455. plane = &ctx->planes[i];
  456. plane->enabled = plane->resume;
  457. plane->resume = false;
  458. }
  459. }
  460. static void decon_apply(struct decon_context *ctx)
  461. {
  462. struct exynos_drm_plane *plane;
  463. int i;
  464. for (i = 0; i < WINDOWS_NR; i++) {
  465. plane = &ctx->planes[i];
  466. if (plane->enabled)
  467. decon_win_commit(ctx->crtc, i);
  468. else
  469. decon_win_disable(ctx->crtc, i);
  470. }
  471. decon_commit(ctx->crtc);
  472. }
  473. static void decon_init(struct decon_context *ctx)
  474. {
  475. u32 val;
  476. writel(VIDCON0_SWRESET, ctx->regs + VIDCON0);
  477. val = VIDOUTCON0_DISP_IF_0_ON;
  478. if (!ctx->i80_if)
  479. val |= VIDOUTCON0_RGBIF;
  480. writel(val, ctx->regs + VIDOUTCON0);
  481. writel(VCLKCON0_CLKVALUP | VCLKCON0_VCLKFREE, ctx->regs + VCLKCON0);
  482. if (!ctx->i80_if)
  483. writel(VIDCON1_VCLK_HOLD, ctx->regs + VIDCON1(0));
  484. }
  485. static int decon_poweron(struct decon_context *ctx)
  486. {
  487. int ret;
  488. if (!ctx->suspended)
  489. return 0;
  490. ctx->suspended = false;
  491. pm_runtime_get_sync(ctx->dev);
  492. ret = clk_prepare_enable(ctx->pclk);
  493. if (ret < 0) {
  494. DRM_ERROR("Failed to prepare_enable the pclk [%d]\n", ret);
  495. goto pclk_err;
  496. }
  497. ret = clk_prepare_enable(ctx->aclk);
  498. if (ret < 0) {
  499. DRM_ERROR("Failed to prepare_enable the aclk [%d]\n", ret);
  500. goto aclk_err;
  501. }
  502. ret = clk_prepare_enable(ctx->eclk);
  503. if (ret < 0) {
  504. DRM_ERROR("Failed to prepare_enable the eclk [%d]\n", ret);
  505. goto eclk_err;
  506. }
  507. ret = clk_prepare_enable(ctx->vclk);
  508. if (ret < 0) {
  509. DRM_ERROR("Failed to prepare_enable the vclk [%d]\n", ret);
  510. goto vclk_err;
  511. }
  512. decon_init(ctx);
  513. /* if vblank was enabled status, enable it again. */
  514. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  515. ret = decon_enable_vblank(ctx->crtc);
  516. if (ret) {
  517. DRM_ERROR("Failed to re-enable vblank [%d]\n", ret);
  518. goto err;
  519. }
  520. }
  521. decon_window_resume(ctx);
  522. decon_apply(ctx);
  523. return 0;
  524. err:
  525. clk_disable_unprepare(ctx->vclk);
  526. vclk_err:
  527. clk_disable_unprepare(ctx->eclk);
  528. eclk_err:
  529. clk_disable_unprepare(ctx->aclk);
  530. aclk_err:
  531. clk_disable_unprepare(ctx->pclk);
  532. pclk_err:
  533. ctx->suspended = true;
  534. return ret;
  535. }
  536. static int decon_poweroff(struct decon_context *ctx)
  537. {
  538. if (ctx->suspended)
  539. return 0;
  540. /*
  541. * We need to make sure that all windows are disabled before we
  542. * suspend that connector. Otherwise we might try to scan from
  543. * a destroyed buffer later.
  544. */
  545. decon_window_suspend(ctx);
  546. clk_disable_unprepare(ctx->vclk);
  547. clk_disable_unprepare(ctx->eclk);
  548. clk_disable_unprepare(ctx->aclk);
  549. clk_disable_unprepare(ctx->pclk);
  550. pm_runtime_put_sync(ctx->dev);
  551. ctx->suspended = true;
  552. return 0;
  553. }
  554. static void decon_dpms(struct exynos_drm_crtc *crtc, int mode)
  555. {
  556. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  557. switch (mode) {
  558. case DRM_MODE_DPMS_ON:
  559. decon_poweron(crtc->ctx);
  560. break;
  561. case DRM_MODE_DPMS_STANDBY:
  562. case DRM_MODE_DPMS_SUSPEND:
  563. case DRM_MODE_DPMS_OFF:
  564. decon_poweroff(crtc->ctx);
  565. break;
  566. default:
  567. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  568. break;
  569. }
  570. }
  571. static const struct exynos_drm_crtc_ops decon_crtc_ops = {
  572. .dpms = decon_dpms,
  573. .mode_fixup = decon_mode_fixup,
  574. .commit = decon_commit,
  575. .enable_vblank = decon_enable_vblank,
  576. .disable_vblank = decon_disable_vblank,
  577. .wait_for_vblank = decon_wait_for_vblank,
  578. .win_commit = decon_win_commit,
  579. .win_disable = decon_win_disable,
  580. };
  581. static irqreturn_t decon_irq_handler(int irq, void *dev_id)
  582. {
  583. struct decon_context *ctx = (struct decon_context *)dev_id;
  584. u32 val, clear_bit;
  585. val = readl(ctx->regs + VIDINTCON1);
  586. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  587. if (val & clear_bit)
  588. writel(clear_bit, ctx->regs + VIDINTCON1);
  589. /* check the crtc is detached already from encoder */
  590. if (ctx->pipe < 0 || !ctx->drm_dev)
  591. goto out;
  592. if (!ctx->i80_if) {
  593. drm_handle_vblank(ctx->drm_dev, ctx->pipe);
  594. exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
  595. /* set wait vsync event to zero and wake up queue. */
  596. if (atomic_read(&ctx->wait_vsync_event)) {
  597. atomic_set(&ctx->wait_vsync_event, 0);
  598. wake_up(&ctx->wait_vsync_queue);
  599. }
  600. }
  601. out:
  602. return IRQ_HANDLED;
  603. }
  604. static int decon_bind(struct device *dev, struct device *master, void *data)
  605. {
  606. struct decon_context *ctx = dev_get_drvdata(dev);
  607. struct drm_device *drm_dev = data;
  608. struct exynos_drm_plane *exynos_plane;
  609. enum drm_plane_type type;
  610. unsigned int zpos;
  611. int ret;
  612. ret = decon_ctx_initialize(ctx, drm_dev);
  613. if (ret) {
  614. DRM_ERROR("decon_ctx_initialize failed.\n");
  615. return ret;
  616. }
  617. for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
  618. type = (zpos == ctx->default_win) ? DRM_PLANE_TYPE_PRIMARY :
  619. DRM_PLANE_TYPE_OVERLAY;
  620. ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
  621. 1 << ctx->pipe, type, zpos);
  622. if (ret)
  623. return ret;
  624. }
  625. exynos_plane = &ctx->planes[ctx->default_win];
  626. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  627. ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
  628. &decon_crtc_ops, ctx);
  629. if (IS_ERR(ctx->crtc)) {
  630. decon_ctx_remove(ctx);
  631. return PTR_ERR(ctx->crtc);
  632. }
  633. if (ctx->display)
  634. exynos_drm_create_enc_conn(drm_dev, ctx->display);
  635. return 0;
  636. }
  637. static void decon_unbind(struct device *dev, struct device *master,
  638. void *data)
  639. {
  640. struct decon_context *ctx = dev_get_drvdata(dev);
  641. decon_dpms(ctx->crtc, DRM_MODE_DPMS_OFF);
  642. if (ctx->display)
  643. exynos_dpi_remove(ctx->display);
  644. decon_ctx_remove(ctx);
  645. }
  646. static const struct component_ops decon_component_ops = {
  647. .bind = decon_bind,
  648. .unbind = decon_unbind,
  649. };
  650. static int decon_probe(struct platform_device *pdev)
  651. {
  652. struct device *dev = &pdev->dev;
  653. struct decon_context *ctx;
  654. struct device_node *i80_if_timings;
  655. struct resource *res;
  656. int ret;
  657. if (!dev->of_node)
  658. return -ENODEV;
  659. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  660. if (!ctx)
  661. return -ENOMEM;
  662. ret = exynos_drm_component_add(dev, EXYNOS_DEVICE_TYPE_CRTC,
  663. EXYNOS_DISPLAY_TYPE_LCD);
  664. if (ret)
  665. return ret;
  666. ctx->dev = dev;
  667. ctx->suspended = true;
  668. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  669. if (i80_if_timings)
  670. ctx->i80_if = true;
  671. of_node_put(i80_if_timings);
  672. ctx->regs = of_iomap(dev->of_node, 0);
  673. if (!ctx->regs) {
  674. ret = -ENOMEM;
  675. goto err_del_component;
  676. }
  677. ctx->pclk = devm_clk_get(dev, "pclk_decon0");
  678. if (IS_ERR(ctx->pclk)) {
  679. dev_err(dev, "failed to get bus clock pclk\n");
  680. ret = PTR_ERR(ctx->pclk);
  681. goto err_iounmap;
  682. }
  683. ctx->aclk = devm_clk_get(dev, "aclk_decon0");
  684. if (IS_ERR(ctx->aclk)) {
  685. dev_err(dev, "failed to get bus clock aclk\n");
  686. ret = PTR_ERR(ctx->aclk);
  687. goto err_iounmap;
  688. }
  689. ctx->eclk = devm_clk_get(dev, "decon0_eclk");
  690. if (IS_ERR(ctx->eclk)) {
  691. dev_err(dev, "failed to get eclock\n");
  692. ret = PTR_ERR(ctx->eclk);
  693. goto err_iounmap;
  694. }
  695. ctx->vclk = devm_clk_get(dev, "decon0_vclk");
  696. if (IS_ERR(ctx->vclk)) {
  697. dev_err(dev, "failed to get vclock\n");
  698. ret = PTR_ERR(ctx->vclk);
  699. goto err_iounmap;
  700. }
  701. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  702. ctx->i80_if ? "lcd_sys" : "vsync");
  703. if (!res) {
  704. dev_err(dev, "irq request failed.\n");
  705. ret = -ENXIO;
  706. goto err_iounmap;
  707. }
  708. ret = devm_request_irq(dev, res->start, decon_irq_handler,
  709. 0, "drm_decon", ctx);
  710. if (ret) {
  711. dev_err(dev, "irq request failed.\n");
  712. goto err_iounmap;
  713. }
  714. init_waitqueue_head(&ctx->wait_vsync_queue);
  715. atomic_set(&ctx->wait_vsync_event, 0);
  716. platform_set_drvdata(pdev, ctx);
  717. ctx->display = exynos_dpi_probe(dev);
  718. if (IS_ERR(ctx->display)) {
  719. ret = PTR_ERR(ctx->display);
  720. goto err_iounmap;
  721. }
  722. pm_runtime_enable(dev);
  723. ret = component_add(dev, &decon_component_ops);
  724. if (ret)
  725. goto err_disable_pm_runtime;
  726. return ret;
  727. err_disable_pm_runtime:
  728. pm_runtime_disable(dev);
  729. err_iounmap:
  730. iounmap(ctx->regs);
  731. err_del_component:
  732. exynos_drm_component_del(dev, EXYNOS_DEVICE_TYPE_CRTC);
  733. return ret;
  734. }
  735. static int decon_remove(struct platform_device *pdev)
  736. {
  737. struct decon_context *ctx = dev_get_drvdata(&pdev->dev);
  738. pm_runtime_disable(&pdev->dev);
  739. iounmap(ctx->regs);
  740. component_del(&pdev->dev, &decon_component_ops);
  741. exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC);
  742. return 0;
  743. }
  744. struct platform_driver decon_driver = {
  745. .probe = decon_probe,
  746. .remove = decon_remove,
  747. .driver = {
  748. .name = "exynos-decon",
  749. .of_match_table = decon_driver_dt_match,
  750. },
  751. };