gpio-omap.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/gpio.h>
  27. #include <linux/bitops.h>
  28. #include <linux/platform_data/gpio-omap.h>
  29. #define OFF_MODE 1
  30. static LIST_HEAD(omap_gpio_list);
  31. struct gpio_regs {
  32. u32 irqenable1;
  33. u32 irqenable2;
  34. u32 wake_en;
  35. u32 ctrl;
  36. u32 oe;
  37. u32 leveldetect0;
  38. u32 leveldetect1;
  39. u32 risingdetect;
  40. u32 fallingdetect;
  41. u32 dataout;
  42. u32 debounce;
  43. u32 debounce_en;
  44. };
  45. struct gpio_bank {
  46. struct list_head node;
  47. void __iomem *base;
  48. u16 irq;
  49. u32 non_wakeup_gpios;
  50. u32 enabled_non_wakeup_gpios;
  51. struct gpio_regs context;
  52. u32 saved_datain;
  53. u32 level_mask;
  54. u32 toggle_mask;
  55. spinlock_t lock;
  56. struct gpio_chip chip;
  57. struct clk *dbck;
  58. u32 mod_usage;
  59. u32 irq_usage;
  60. u32 dbck_enable_mask;
  61. bool dbck_enabled;
  62. struct device *dev;
  63. bool is_mpuio;
  64. bool dbck_flag;
  65. bool loses_context;
  66. bool context_valid;
  67. int stride;
  68. u32 width;
  69. int context_loss_count;
  70. int power_mode;
  71. bool workaround_enabled;
  72. void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
  73. int (*get_context_loss_count)(struct device *dev);
  74. struct omap_gpio_reg_offs *regs;
  75. };
  76. #define GPIO_MOD_CTRL_BIT BIT(0)
  77. #define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
  78. #define LINE_USED(line, offset) (line & (BIT(offset)))
  79. static void omap_gpio_unmask_irq(struct irq_data *d);
  80. static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
  81. {
  82. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  83. return container_of(chip, struct gpio_bank, chip);
  84. }
  85. static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
  86. int is_input)
  87. {
  88. void __iomem *reg = bank->base;
  89. u32 l;
  90. reg += bank->regs->direction;
  91. l = readl_relaxed(reg);
  92. if (is_input)
  93. l |= BIT(gpio);
  94. else
  95. l &= ~(BIT(gpio));
  96. writel_relaxed(l, reg);
  97. bank->context.oe = l;
  98. }
  99. /* set data out value using dedicate set/clear register */
  100. static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
  101. int enable)
  102. {
  103. void __iomem *reg = bank->base;
  104. u32 l = BIT(offset);
  105. if (enable) {
  106. reg += bank->regs->set_dataout;
  107. bank->context.dataout |= l;
  108. } else {
  109. reg += bank->regs->clr_dataout;
  110. bank->context.dataout &= ~l;
  111. }
  112. writel_relaxed(l, reg);
  113. }
  114. /* set data out value using mask register */
  115. static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
  116. int enable)
  117. {
  118. void __iomem *reg = bank->base + bank->regs->dataout;
  119. u32 gpio_bit = BIT(offset);
  120. u32 l;
  121. l = readl_relaxed(reg);
  122. if (enable)
  123. l |= gpio_bit;
  124. else
  125. l &= ~gpio_bit;
  126. writel_relaxed(l, reg);
  127. bank->context.dataout = l;
  128. }
  129. static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
  130. {
  131. void __iomem *reg = bank->base + bank->regs->datain;
  132. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  133. }
  134. static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
  135. {
  136. void __iomem *reg = bank->base + bank->regs->dataout;
  137. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  138. }
  139. static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  140. {
  141. int l = readl_relaxed(base + reg);
  142. if (set)
  143. l |= mask;
  144. else
  145. l &= ~mask;
  146. writel_relaxed(l, base + reg);
  147. }
  148. static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
  149. {
  150. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  151. clk_prepare_enable(bank->dbck);
  152. bank->dbck_enabled = true;
  153. writel_relaxed(bank->dbck_enable_mask,
  154. bank->base + bank->regs->debounce_en);
  155. }
  156. }
  157. static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
  158. {
  159. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  160. /*
  161. * Disable debounce before cutting it's clock. If debounce is
  162. * enabled but the clock is not, GPIO module seems to be unable
  163. * to detect events and generate interrupts at least on OMAP3.
  164. */
  165. writel_relaxed(0, bank->base + bank->regs->debounce_en);
  166. clk_disable_unprepare(bank->dbck);
  167. bank->dbck_enabled = false;
  168. }
  169. }
  170. /**
  171. * omap2_set_gpio_debounce - low level gpio debounce time
  172. * @bank: the gpio bank we're acting upon
  173. * @offset: the gpio number on this @bank
  174. * @debounce: debounce time to use
  175. *
  176. * OMAP's debounce time is in 31us steps so we need
  177. * to convert and round up to the closest unit.
  178. */
  179. static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
  180. unsigned debounce)
  181. {
  182. void __iomem *reg;
  183. u32 val;
  184. u32 l;
  185. if (!bank->dbck_flag)
  186. return;
  187. if (debounce < 32)
  188. debounce = 0x01;
  189. else if (debounce > 7936)
  190. debounce = 0xff;
  191. else
  192. debounce = (debounce / 0x1f) - 1;
  193. l = BIT(offset);
  194. clk_prepare_enable(bank->dbck);
  195. reg = bank->base + bank->regs->debounce;
  196. writel_relaxed(debounce, reg);
  197. reg = bank->base + bank->regs->debounce_en;
  198. val = readl_relaxed(reg);
  199. if (debounce)
  200. val |= l;
  201. else
  202. val &= ~l;
  203. bank->dbck_enable_mask = val;
  204. writel_relaxed(val, reg);
  205. clk_disable_unprepare(bank->dbck);
  206. /*
  207. * Enable debounce clock per module.
  208. * This call is mandatory because in omap_gpio_request() when
  209. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  210. * runtime callbck fails to turn on dbck because dbck_enable_mask
  211. * used within _gpio_dbck_enable() is still not initialized at
  212. * that point. Therefore we have to enable dbck here.
  213. */
  214. omap_gpio_dbck_enable(bank);
  215. if (bank->dbck_enable_mask) {
  216. bank->context.debounce = debounce;
  217. bank->context.debounce_en = val;
  218. }
  219. }
  220. /**
  221. * omap_clear_gpio_debounce - clear debounce settings for a gpio
  222. * @bank: the gpio bank we're acting upon
  223. * @offset: the gpio number on this @bank
  224. *
  225. * If a gpio is using debounce, then clear the debounce enable bit and if
  226. * this is the only gpio in this bank using debounce, then clear the debounce
  227. * time too. The debounce clock will also be disabled when calling this function
  228. * if this is the only gpio in the bank using debounce.
  229. */
  230. static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
  231. {
  232. u32 gpio_bit = BIT(offset);
  233. if (!bank->dbck_flag)
  234. return;
  235. if (!(bank->dbck_enable_mask & gpio_bit))
  236. return;
  237. bank->dbck_enable_mask &= ~gpio_bit;
  238. bank->context.debounce_en &= ~gpio_bit;
  239. writel_relaxed(bank->context.debounce_en,
  240. bank->base + bank->regs->debounce_en);
  241. if (!bank->dbck_enable_mask) {
  242. bank->context.debounce = 0;
  243. writel_relaxed(bank->context.debounce, bank->base +
  244. bank->regs->debounce);
  245. clk_disable_unprepare(bank->dbck);
  246. bank->dbck_enabled = false;
  247. }
  248. }
  249. static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
  250. unsigned trigger)
  251. {
  252. void __iomem *base = bank->base;
  253. u32 gpio_bit = BIT(gpio);
  254. omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  255. trigger & IRQ_TYPE_LEVEL_LOW);
  256. omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  257. trigger & IRQ_TYPE_LEVEL_HIGH);
  258. omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  259. trigger & IRQ_TYPE_EDGE_RISING);
  260. omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  261. trigger & IRQ_TYPE_EDGE_FALLING);
  262. bank->context.leveldetect0 =
  263. readl_relaxed(bank->base + bank->regs->leveldetect0);
  264. bank->context.leveldetect1 =
  265. readl_relaxed(bank->base + bank->regs->leveldetect1);
  266. bank->context.risingdetect =
  267. readl_relaxed(bank->base + bank->regs->risingdetect);
  268. bank->context.fallingdetect =
  269. readl_relaxed(bank->base + bank->regs->fallingdetect);
  270. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  271. omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  272. bank->context.wake_en =
  273. readl_relaxed(bank->base + bank->regs->wkup_en);
  274. }
  275. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  276. if (!bank->regs->irqctrl) {
  277. /* On omap24xx proceed only when valid GPIO bit is set */
  278. if (bank->non_wakeup_gpios) {
  279. if (!(bank->non_wakeup_gpios & gpio_bit))
  280. goto exit;
  281. }
  282. /*
  283. * Log the edge gpio and manually trigger the IRQ
  284. * after resume if the input level changes
  285. * to avoid irq lost during PER RET/OFF mode
  286. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  287. */
  288. if (trigger & IRQ_TYPE_EDGE_BOTH)
  289. bank->enabled_non_wakeup_gpios |= gpio_bit;
  290. else
  291. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  292. }
  293. exit:
  294. bank->level_mask =
  295. readl_relaxed(bank->base + bank->regs->leveldetect0) |
  296. readl_relaxed(bank->base + bank->regs->leveldetect1);
  297. }
  298. #ifdef CONFIG_ARCH_OMAP1
  299. /*
  300. * This only applies to chips that can't do both rising and falling edge
  301. * detection at once. For all other chips, this function is a noop.
  302. */
  303. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  304. {
  305. void __iomem *reg = bank->base;
  306. u32 l = 0;
  307. if (!bank->regs->irqctrl)
  308. return;
  309. reg += bank->regs->irqctrl;
  310. l = readl_relaxed(reg);
  311. if ((l >> gpio) & 1)
  312. l &= ~(BIT(gpio));
  313. else
  314. l |= BIT(gpio);
  315. writel_relaxed(l, reg);
  316. }
  317. #else
  318. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  319. #endif
  320. static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
  321. unsigned trigger)
  322. {
  323. void __iomem *reg = bank->base;
  324. void __iomem *base = bank->base;
  325. u32 l = 0;
  326. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  327. omap_set_gpio_trigger(bank, gpio, trigger);
  328. } else if (bank->regs->irqctrl) {
  329. reg += bank->regs->irqctrl;
  330. l = readl_relaxed(reg);
  331. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  332. bank->toggle_mask |= BIT(gpio);
  333. if (trigger & IRQ_TYPE_EDGE_RISING)
  334. l |= BIT(gpio);
  335. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  336. l &= ~(BIT(gpio));
  337. else
  338. return -EINVAL;
  339. writel_relaxed(l, reg);
  340. } else if (bank->regs->edgectrl1) {
  341. if (gpio & 0x08)
  342. reg += bank->regs->edgectrl2;
  343. else
  344. reg += bank->regs->edgectrl1;
  345. gpio &= 0x07;
  346. l = readl_relaxed(reg);
  347. l &= ~(3 << (gpio << 1));
  348. if (trigger & IRQ_TYPE_EDGE_RISING)
  349. l |= 2 << (gpio << 1);
  350. if (trigger & IRQ_TYPE_EDGE_FALLING)
  351. l |= BIT(gpio << 1);
  352. /* Enable wake-up during idle for dynamic tick */
  353. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
  354. bank->context.wake_en =
  355. readl_relaxed(bank->base + bank->regs->wkup_en);
  356. writel_relaxed(l, reg);
  357. }
  358. return 0;
  359. }
  360. static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
  361. {
  362. if (bank->regs->pinctrl) {
  363. void __iomem *reg = bank->base + bank->regs->pinctrl;
  364. /* Claim the pin for MPU */
  365. writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
  366. }
  367. if (bank->regs->ctrl && !BANK_USED(bank)) {
  368. void __iomem *reg = bank->base + bank->regs->ctrl;
  369. u32 ctrl;
  370. ctrl = readl_relaxed(reg);
  371. /* Module is enabled, clocks are not gated */
  372. ctrl &= ~GPIO_MOD_CTRL_BIT;
  373. writel_relaxed(ctrl, reg);
  374. bank->context.ctrl = ctrl;
  375. }
  376. }
  377. static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
  378. {
  379. void __iomem *base = bank->base;
  380. if (bank->regs->wkup_en &&
  381. !LINE_USED(bank->mod_usage, offset) &&
  382. !LINE_USED(bank->irq_usage, offset)) {
  383. /* Disable wake-up during idle for dynamic tick */
  384. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
  385. bank->context.wake_en =
  386. readl_relaxed(bank->base + bank->regs->wkup_en);
  387. }
  388. if (bank->regs->ctrl && !BANK_USED(bank)) {
  389. void __iomem *reg = bank->base + bank->regs->ctrl;
  390. u32 ctrl;
  391. ctrl = readl_relaxed(reg);
  392. /* Module is disabled, clocks are gated */
  393. ctrl |= GPIO_MOD_CTRL_BIT;
  394. writel_relaxed(ctrl, reg);
  395. bank->context.ctrl = ctrl;
  396. }
  397. }
  398. static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
  399. {
  400. void __iomem *reg = bank->base + bank->regs->direction;
  401. return readl_relaxed(reg) & BIT(offset);
  402. }
  403. static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
  404. {
  405. if (!LINE_USED(bank->mod_usage, offset)) {
  406. omap_enable_gpio_module(bank, offset);
  407. omap_set_gpio_direction(bank, offset, 1);
  408. }
  409. bank->irq_usage |= BIT(offset);
  410. }
  411. static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
  412. {
  413. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  414. int retval;
  415. unsigned long flags;
  416. unsigned offset = d->hwirq;
  417. if (!BANK_USED(bank))
  418. pm_runtime_get_sync(bank->dev);
  419. if (type & ~IRQ_TYPE_SENSE_MASK)
  420. return -EINVAL;
  421. if (!bank->regs->leveldetect0 &&
  422. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  423. return -EINVAL;
  424. spin_lock_irqsave(&bank->lock, flags);
  425. retval = omap_set_gpio_triggering(bank, offset, type);
  426. omap_gpio_init_irq(bank, offset);
  427. if (!omap_gpio_is_input(bank, offset)) {
  428. spin_unlock_irqrestore(&bank->lock, flags);
  429. return -EINVAL;
  430. }
  431. spin_unlock_irqrestore(&bank->lock, flags);
  432. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  433. __irq_set_handler_locked(d->irq, handle_level_irq);
  434. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  435. __irq_set_handler_locked(d->irq, handle_edge_irq);
  436. return retval;
  437. }
  438. static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  439. {
  440. void __iomem *reg = bank->base;
  441. reg += bank->regs->irqstatus;
  442. writel_relaxed(gpio_mask, reg);
  443. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  444. if (bank->regs->irqstatus2) {
  445. reg = bank->base + bank->regs->irqstatus2;
  446. writel_relaxed(gpio_mask, reg);
  447. }
  448. /* Flush posted write for the irq status to avoid spurious interrupts */
  449. readl_relaxed(reg);
  450. }
  451. static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
  452. unsigned offset)
  453. {
  454. omap_clear_gpio_irqbank(bank, BIT(offset));
  455. }
  456. static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
  457. {
  458. void __iomem *reg = bank->base;
  459. u32 l;
  460. u32 mask = (BIT(bank->width)) - 1;
  461. reg += bank->regs->irqenable;
  462. l = readl_relaxed(reg);
  463. if (bank->regs->irqenable_inv)
  464. l = ~l;
  465. l &= mask;
  466. return l;
  467. }
  468. static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  469. {
  470. void __iomem *reg = bank->base;
  471. u32 l;
  472. if (bank->regs->set_irqenable) {
  473. reg += bank->regs->set_irqenable;
  474. l = gpio_mask;
  475. bank->context.irqenable1 |= gpio_mask;
  476. } else {
  477. reg += bank->regs->irqenable;
  478. l = readl_relaxed(reg);
  479. if (bank->regs->irqenable_inv)
  480. l &= ~gpio_mask;
  481. else
  482. l |= gpio_mask;
  483. bank->context.irqenable1 = l;
  484. }
  485. writel_relaxed(l, reg);
  486. }
  487. static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  488. {
  489. void __iomem *reg = bank->base;
  490. u32 l;
  491. if (bank->regs->clr_irqenable) {
  492. reg += bank->regs->clr_irqenable;
  493. l = gpio_mask;
  494. bank->context.irqenable1 &= ~gpio_mask;
  495. } else {
  496. reg += bank->regs->irqenable;
  497. l = readl_relaxed(reg);
  498. if (bank->regs->irqenable_inv)
  499. l |= gpio_mask;
  500. else
  501. l &= ~gpio_mask;
  502. bank->context.irqenable1 = l;
  503. }
  504. writel_relaxed(l, reg);
  505. }
  506. static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
  507. unsigned offset, int enable)
  508. {
  509. if (enable)
  510. omap_enable_gpio_irqbank(bank, BIT(offset));
  511. else
  512. omap_disable_gpio_irqbank(bank, BIT(offset));
  513. }
  514. /*
  515. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  516. * 1510 does not seem to have a wake-up register. If JTAG is connected
  517. * to the target, system will wake up always on GPIO events. While
  518. * system is running all registered GPIO interrupts need to have wake-up
  519. * enabled. When system is suspended, only selected GPIO interrupts need
  520. * to have wake-up enabled.
  521. */
  522. static int omap_set_gpio_wakeup(struct gpio_bank *bank, unsigned offset,
  523. int enable)
  524. {
  525. u32 gpio_bit = BIT(offset);
  526. unsigned long flags;
  527. if (bank->non_wakeup_gpios & gpio_bit) {
  528. dev_err(bank->dev,
  529. "Unable to modify wakeup on non-wakeup GPIO%d\n",
  530. offset);
  531. return -EINVAL;
  532. }
  533. spin_lock_irqsave(&bank->lock, flags);
  534. if (enable)
  535. bank->context.wake_en |= gpio_bit;
  536. else
  537. bank->context.wake_en &= ~gpio_bit;
  538. writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
  539. spin_unlock_irqrestore(&bank->lock, flags);
  540. return 0;
  541. }
  542. static void omap_reset_gpio(struct gpio_bank *bank, unsigned offset)
  543. {
  544. omap_set_gpio_direction(bank, offset, 1);
  545. omap_set_gpio_irqenable(bank, offset, 0);
  546. omap_clear_gpio_irqstatus(bank, offset);
  547. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  548. omap_clear_gpio_debounce(bank, offset);
  549. }
  550. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  551. static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
  552. {
  553. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  554. unsigned offset = d->hwirq;
  555. return omap_set_gpio_wakeup(bank, offset, enable);
  556. }
  557. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  558. {
  559. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  560. unsigned long flags;
  561. /*
  562. * If this is the first gpio_request for the bank,
  563. * enable the bank module.
  564. */
  565. if (!BANK_USED(bank))
  566. pm_runtime_get_sync(bank->dev);
  567. spin_lock_irqsave(&bank->lock, flags);
  568. /* Set trigger to none. You need to enable the desired trigger with
  569. * request_irq() or set_irq_type(). Only do this if the IRQ line has
  570. * not already been requested.
  571. */
  572. if (!LINE_USED(bank->irq_usage, offset)) {
  573. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  574. omap_enable_gpio_module(bank, offset);
  575. }
  576. bank->mod_usage |= BIT(offset);
  577. spin_unlock_irqrestore(&bank->lock, flags);
  578. return 0;
  579. }
  580. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  581. {
  582. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  583. unsigned long flags;
  584. spin_lock_irqsave(&bank->lock, flags);
  585. bank->mod_usage &= ~(BIT(offset));
  586. omap_disable_gpio_module(bank, offset);
  587. omap_reset_gpio(bank, offset);
  588. spin_unlock_irqrestore(&bank->lock, flags);
  589. /*
  590. * If this is the last gpio to be freed in the bank,
  591. * disable the bank module.
  592. */
  593. if (!BANK_USED(bank))
  594. pm_runtime_put(bank->dev);
  595. }
  596. /*
  597. * We need to unmask the GPIO bank interrupt as soon as possible to
  598. * avoid missing GPIO interrupts for other lines in the bank.
  599. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  600. * in the bank to avoid missing nested interrupts for a GPIO line.
  601. * If we wait to unmask individual GPIO lines in the bank after the
  602. * line's interrupt handler has been run, we may miss some nested
  603. * interrupts.
  604. */
  605. static void omap_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  606. {
  607. void __iomem *isr_reg = NULL;
  608. u32 isr;
  609. unsigned int bit;
  610. struct gpio_bank *bank;
  611. int unmasked = 0;
  612. struct irq_chip *irqchip = irq_desc_get_chip(desc);
  613. struct gpio_chip *chip = irq_get_handler_data(irq);
  614. chained_irq_enter(irqchip, desc);
  615. bank = container_of(chip, struct gpio_bank, chip);
  616. isr_reg = bank->base + bank->regs->irqstatus;
  617. pm_runtime_get_sync(bank->dev);
  618. if (WARN_ON(!isr_reg))
  619. goto exit;
  620. while (1) {
  621. u32 isr_saved, level_mask = 0;
  622. u32 enabled;
  623. enabled = omap_get_gpio_irqbank_mask(bank);
  624. isr_saved = isr = readl_relaxed(isr_reg) & enabled;
  625. if (bank->level_mask)
  626. level_mask = bank->level_mask & enabled;
  627. /* clear edge sensitive interrupts before handler(s) are
  628. called so that we don't miss any interrupt occurred while
  629. executing them */
  630. omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  631. omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  632. omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  633. /* if there is only edge sensitive GPIO pin interrupts
  634. configured, we could unmask GPIO bank interrupt immediately */
  635. if (!level_mask && !unmasked) {
  636. unmasked = 1;
  637. chained_irq_exit(irqchip, desc);
  638. }
  639. if (!isr)
  640. break;
  641. while (isr) {
  642. bit = __ffs(isr);
  643. isr &= ~(BIT(bit));
  644. /*
  645. * Some chips can't respond to both rising and falling
  646. * at the same time. If this irq was requested with
  647. * both flags, we need to flip the ICR data for the IRQ
  648. * to respond to the IRQ for the opposite direction.
  649. * This will be indicated in the bank toggle_mask.
  650. */
  651. if (bank->toggle_mask & (BIT(bit)))
  652. omap_toggle_gpio_edge_triggering(bank, bit);
  653. generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
  654. bit));
  655. }
  656. }
  657. /* if bank has any level sensitive GPIO pin interrupt
  658. configured, we must unmask the bank interrupt only after
  659. handler(s) are executed in order to avoid spurious bank
  660. interrupt */
  661. exit:
  662. if (!unmasked)
  663. chained_irq_exit(irqchip, desc);
  664. pm_runtime_put(bank->dev);
  665. }
  666. static unsigned int omap_gpio_irq_startup(struct irq_data *d)
  667. {
  668. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  669. unsigned long flags;
  670. unsigned offset = d->hwirq;
  671. if (!BANK_USED(bank))
  672. pm_runtime_get_sync(bank->dev);
  673. spin_lock_irqsave(&bank->lock, flags);
  674. omap_gpio_init_irq(bank, offset);
  675. spin_unlock_irqrestore(&bank->lock, flags);
  676. omap_gpio_unmask_irq(d);
  677. return 0;
  678. }
  679. static void omap_gpio_irq_shutdown(struct irq_data *d)
  680. {
  681. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  682. unsigned long flags;
  683. unsigned offset = d->hwirq;
  684. spin_lock_irqsave(&bank->lock, flags);
  685. bank->irq_usage &= ~(BIT(offset));
  686. omap_disable_gpio_module(bank, offset);
  687. omap_reset_gpio(bank, offset);
  688. spin_unlock_irqrestore(&bank->lock, flags);
  689. /*
  690. * If this is the last IRQ to be freed in the bank,
  691. * disable the bank module.
  692. */
  693. if (!BANK_USED(bank))
  694. pm_runtime_put(bank->dev);
  695. }
  696. static void omap_gpio_ack_irq(struct irq_data *d)
  697. {
  698. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  699. unsigned offset = d->hwirq;
  700. omap_clear_gpio_irqstatus(bank, offset);
  701. }
  702. static void omap_gpio_mask_irq(struct irq_data *d)
  703. {
  704. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  705. unsigned offset = d->hwirq;
  706. unsigned long flags;
  707. spin_lock_irqsave(&bank->lock, flags);
  708. omap_set_gpio_irqenable(bank, offset, 0);
  709. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  710. spin_unlock_irqrestore(&bank->lock, flags);
  711. }
  712. static void omap_gpio_unmask_irq(struct irq_data *d)
  713. {
  714. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  715. unsigned offset = d->hwirq;
  716. u32 trigger = irqd_get_trigger_type(d);
  717. unsigned long flags;
  718. spin_lock_irqsave(&bank->lock, flags);
  719. if (trigger)
  720. omap_set_gpio_triggering(bank, offset, trigger);
  721. /* For level-triggered GPIOs, the clearing must be done after
  722. * the HW source is cleared, thus after the handler has run */
  723. if (bank->level_mask & BIT(offset)) {
  724. omap_set_gpio_irqenable(bank, offset, 0);
  725. omap_clear_gpio_irqstatus(bank, offset);
  726. }
  727. omap_set_gpio_irqenable(bank, offset, 1);
  728. spin_unlock_irqrestore(&bank->lock, flags);
  729. }
  730. /*---------------------------------------------------------------------*/
  731. static int omap_mpuio_suspend_noirq(struct device *dev)
  732. {
  733. struct platform_device *pdev = to_platform_device(dev);
  734. struct gpio_bank *bank = platform_get_drvdata(pdev);
  735. void __iomem *mask_reg = bank->base +
  736. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  737. unsigned long flags;
  738. spin_lock_irqsave(&bank->lock, flags);
  739. writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
  740. spin_unlock_irqrestore(&bank->lock, flags);
  741. return 0;
  742. }
  743. static int omap_mpuio_resume_noirq(struct device *dev)
  744. {
  745. struct platform_device *pdev = to_platform_device(dev);
  746. struct gpio_bank *bank = platform_get_drvdata(pdev);
  747. void __iomem *mask_reg = bank->base +
  748. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  749. unsigned long flags;
  750. spin_lock_irqsave(&bank->lock, flags);
  751. writel_relaxed(bank->context.wake_en, mask_reg);
  752. spin_unlock_irqrestore(&bank->lock, flags);
  753. return 0;
  754. }
  755. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  756. .suspend_noirq = omap_mpuio_suspend_noirq,
  757. .resume_noirq = omap_mpuio_resume_noirq,
  758. };
  759. /* use platform_driver for this. */
  760. static struct platform_driver omap_mpuio_driver = {
  761. .driver = {
  762. .name = "mpuio",
  763. .pm = &omap_mpuio_dev_pm_ops,
  764. },
  765. };
  766. static struct platform_device omap_mpuio_device = {
  767. .name = "mpuio",
  768. .id = -1,
  769. .dev = {
  770. .driver = &omap_mpuio_driver.driver,
  771. }
  772. /* could list the /proc/iomem resources */
  773. };
  774. static inline void omap_mpuio_init(struct gpio_bank *bank)
  775. {
  776. platform_set_drvdata(&omap_mpuio_device, bank);
  777. if (platform_driver_register(&omap_mpuio_driver) == 0)
  778. (void) platform_device_register(&omap_mpuio_device);
  779. }
  780. /*---------------------------------------------------------------------*/
  781. static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
  782. {
  783. struct gpio_bank *bank;
  784. unsigned long flags;
  785. void __iomem *reg;
  786. int dir;
  787. bank = container_of(chip, struct gpio_bank, chip);
  788. reg = bank->base + bank->regs->direction;
  789. spin_lock_irqsave(&bank->lock, flags);
  790. dir = !!(readl_relaxed(reg) & BIT(offset));
  791. spin_unlock_irqrestore(&bank->lock, flags);
  792. return dir;
  793. }
  794. static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
  795. {
  796. struct gpio_bank *bank;
  797. unsigned long flags;
  798. bank = container_of(chip, struct gpio_bank, chip);
  799. spin_lock_irqsave(&bank->lock, flags);
  800. omap_set_gpio_direction(bank, offset, 1);
  801. spin_unlock_irqrestore(&bank->lock, flags);
  802. return 0;
  803. }
  804. static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
  805. {
  806. struct gpio_bank *bank;
  807. bank = container_of(chip, struct gpio_bank, chip);
  808. if (omap_gpio_is_input(bank, offset))
  809. return omap_get_gpio_datain(bank, offset);
  810. else
  811. return omap_get_gpio_dataout(bank, offset);
  812. }
  813. static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  814. {
  815. struct gpio_bank *bank;
  816. unsigned long flags;
  817. bank = container_of(chip, struct gpio_bank, chip);
  818. spin_lock_irqsave(&bank->lock, flags);
  819. bank->set_dataout(bank, offset, value);
  820. omap_set_gpio_direction(bank, offset, 0);
  821. spin_unlock_irqrestore(&bank->lock, flags);
  822. return 0;
  823. }
  824. static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
  825. unsigned debounce)
  826. {
  827. struct gpio_bank *bank;
  828. unsigned long flags;
  829. bank = container_of(chip, struct gpio_bank, chip);
  830. spin_lock_irqsave(&bank->lock, flags);
  831. omap2_set_gpio_debounce(bank, offset, debounce);
  832. spin_unlock_irqrestore(&bank->lock, flags);
  833. return 0;
  834. }
  835. static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  836. {
  837. struct gpio_bank *bank;
  838. unsigned long flags;
  839. bank = container_of(chip, struct gpio_bank, chip);
  840. spin_lock_irqsave(&bank->lock, flags);
  841. bank->set_dataout(bank, offset, value);
  842. spin_unlock_irqrestore(&bank->lock, flags);
  843. }
  844. /*---------------------------------------------------------------------*/
  845. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  846. {
  847. static bool called;
  848. u32 rev;
  849. if (called || bank->regs->revision == USHRT_MAX)
  850. return;
  851. rev = readw_relaxed(bank->base + bank->regs->revision);
  852. pr_info("OMAP GPIO hardware version %d.%d\n",
  853. (rev >> 4) & 0x0f, rev & 0x0f);
  854. called = true;
  855. }
  856. static void omap_gpio_mod_init(struct gpio_bank *bank)
  857. {
  858. void __iomem *base = bank->base;
  859. u32 l = 0xffffffff;
  860. if (bank->width == 16)
  861. l = 0xffff;
  862. if (bank->is_mpuio) {
  863. writel_relaxed(l, bank->base + bank->regs->irqenable);
  864. return;
  865. }
  866. omap_gpio_rmw(base, bank->regs->irqenable, l,
  867. bank->regs->irqenable_inv);
  868. omap_gpio_rmw(base, bank->regs->irqstatus, l,
  869. !bank->regs->irqenable_inv);
  870. if (bank->regs->debounce_en)
  871. writel_relaxed(0, base + bank->regs->debounce_en);
  872. /* Save OE default value (0xffffffff) in the context */
  873. bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
  874. /* Initialize interface clk ungated, module enabled */
  875. if (bank->regs->ctrl)
  876. writel_relaxed(0, base + bank->regs->ctrl);
  877. bank->dbck = clk_get(bank->dev, "dbclk");
  878. if (IS_ERR(bank->dbck))
  879. dev_err(bank->dev, "Could not get gpio dbck\n");
  880. }
  881. static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
  882. {
  883. static int gpio;
  884. int irq_base = 0;
  885. int ret;
  886. /*
  887. * REVISIT eventually switch from OMAP-specific gpio structs
  888. * over to the generic ones
  889. */
  890. bank->chip.request = omap_gpio_request;
  891. bank->chip.free = omap_gpio_free;
  892. bank->chip.get_direction = omap_gpio_get_direction;
  893. bank->chip.direction_input = omap_gpio_input;
  894. bank->chip.get = omap_gpio_get;
  895. bank->chip.direction_output = omap_gpio_output;
  896. bank->chip.set_debounce = omap_gpio_debounce;
  897. bank->chip.set = omap_gpio_set;
  898. if (bank->is_mpuio) {
  899. bank->chip.label = "mpuio";
  900. if (bank->regs->wkup_en)
  901. bank->chip.dev = &omap_mpuio_device.dev;
  902. bank->chip.base = OMAP_MPUIO(0);
  903. } else {
  904. bank->chip.label = "gpio";
  905. bank->chip.base = gpio;
  906. gpio += bank->width;
  907. }
  908. bank->chip.ngpio = bank->width;
  909. ret = gpiochip_add(&bank->chip);
  910. if (ret) {
  911. dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
  912. return ret;
  913. }
  914. #ifdef CONFIG_ARCH_OMAP1
  915. /*
  916. * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
  917. * irq_alloc_descs() since a base IRQ offset will no longer be needed.
  918. */
  919. irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  920. if (irq_base < 0) {
  921. dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
  922. return -ENODEV;
  923. }
  924. #endif
  925. /* MPUIO is a bit different, reading IRQ status clears it */
  926. if (bank->is_mpuio) {
  927. irqc->irq_ack = dummy_irq_chip.irq_ack;
  928. irqc->irq_mask = irq_gc_mask_set_bit;
  929. irqc->irq_unmask = irq_gc_mask_clr_bit;
  930. if (!bank->regs->wkup_en)
  931. irqc->irq_set_wake = NULL;
  932. }
  933. ret = gpiochip_irqchip_add(&bank->chip, irqc,
  934. irq_base, omap_gpio_irq_handler,
  935. IRQ_TYPE_NONE);
  936. if (ret) {
  937. dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
  938. gpiochip_remove(&bank->chip);
  939. return -ENODEV;
  940. }
  941. gpiochip_set_chained_irqchip(&bank->chip, irqc,
  942. bank->irq, omap_gpio_irq_handler);
  943. return 0;
  944. }
  945. static const struct of_device_id omap_gpio_match[];
  946. static int omap_gpio_probe(struct platform_device *pdev)
  947. {
  948. struct device *dev = &pdev->dev;
  949. struct device_node *node = dev->of_node;
  950. const struct of_device_id *match;
  951. const struct omap_gpio_platform_data *pdata;
  952. struct resource *res;
  953. struct gpio_bank *bank;
  954. struct irq_chip *irqc;
  955. int ret;
  956. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  957. pdata = match ? match->data : dev_get_platdata(dev);
  958. if (!pdata)
  959. return -EINVAL;
  960. bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
  961. if (!bank) {
  962. dev_err(dev, "Memory alloc failed\n");
  963. return -ENOMEM;
  964. }
  965. irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
  966. if (!irqc)
  967. return -ENOMEM;
  968. irqc->irq_startup = omap_gpio_irq_startup,
  969. irqc->irq_shutdown = omap_gpio_irq_shutdown,
  970. irqc->irq_ack = omap_gpio_ack_irq,
  971. irqc->irq_mask = omap_gpio_mask_irq,
  972. irqc->irq_unmask = omap_gpio_unmask_irq,
  973. irqc->irq_set_type = omap_gpio_irq_type,
  974. irqc->irq_set_wake = omap_gpio_wake_enable,
  975. irqc->name = dev_name(&pdev->dev);
  976. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  977. if (unlikely(!res)) {
  978. dev_err(dev, "Invalid IRQ resource\n");
  979. return -ENODEV;
  980. }
  981. bank->irq = res->start;
  982. bank->dev = dev;
  983. bank->chip.dev = dev;
  984. bank->dbck_flag = pdata->dbck_flag;
  985. bank->stride = pdata->bank_stride;
  986. bank->width = pdata->bank_width;
  987. bank->is_mpuio = pdata->is_mpuio;
  988. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  989. bank->regs = pdata->regs;
  990. #ifdef CONFIG_OF_GPIO
  991. bank->chip.of_node = of_node_get(node);
  992. #endif
  993. if (node) {
  994. if (!of_property_read_bool(node, "ti,gpio-always-on"))
  995. bank->loses_context = true;
  996. } else {
  997. bank->loses_context = pdata->loses_context;
  998. if (bank->loses_context)
  999. bank->get_context_loss_count =
  1000. pdata->get_context_loss_count;
  1001. }
  1002. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1003. bank->set_dataout = omap_set_gpio_dataout_reg;
  1004. else
  1005. bank->set_dataout = omap_set_gpio_dataout_mask;
  1006. spin_lock_init(&bank->lock);
  1007. /* Static mapping, never released */
  1008. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1009. bank->base = devm_ioremap_resource(dev, res);
  1010. if (IS_ERR(bank->base)) {
  1011. irq_domain_remove(bank->chip.irqdomain);
  1012. return PTR_ERR(bank->base);
  1013. }
  1014. platform_set_drvdata(pdev, bank);
  1015. pm_runtime_enable(bank->dev);
  1016. pm_runtime_irq_safe(bank->dev);
  1017. pm_runtime_get_sync(bank->dev);
  1018. if (bank->is_mpuio)
  1019. omap_mpuio_init(bank);
  1020. omap_gpio_mod_init(bank);
  1021. ret = omap_gpio_chip_init(bank, irqc);
  1022. if (ret)
  1023. return ret;
  1024. omap_gpio_show_rev(bank);
  1025. pm_runtime_put(bank->dev);
  1026. list_add_tail(&bank->node, &omap_gpio_list);
  1027. return 0;
  1028. }
  1029. #ifdef CONFIG_ARCH_OMAP2PLUS
  1030. #if defined(CONFIG_PM)
  1031. static void omap_gpio_restore_context(struct gpio_bank *bank);
  1032. static int omap_gpio_runtime_suspend(struct device *dev)
  1033. {
  1034. struct platform_device *pdev = to_platform_device(dev);
  1035. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1036. u32 l1 = 0, l2 = 0;
  1037. unsigned long flags;
  1038. u32 wake_low, wake_hi;
  1039. spin_lock_irqsave(&bank->lock, flags);
  1040. /*
  1041. * Only edges can generate a wakeup event to the PRCM.
  1042. *
  1043. * Therefore, ensure any wake-up capable GPIOs have
  1044. * edge-detection enabled before going idle to ensure a wakeup
  1045. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1046. * NDA TRM 25.5.3.1)
  1047. *
  1048. * The normal values will be restored upon ->runtime_resume()
  1049. * by writing back the values saved in bank->context.
  1050. */
  1051. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1052. if (wake_low)
  1053. writel_relaxed(wake_low | bank->context.fallingdetect,
  1054. bank->base + bank->regs->fallingdetect);
  1055. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1056. if (wake_hi)
  1057. writel_relaxed(wake_hi | bank->context.risingdetect,
  1058. bank->base + bank->regs->risingdetect);
  1059. if (!bank->enabled_non_wakeup_gpios)
  1060. goto update_gpio_context_count;
  1061. if (bank->power_mode != OFF_MODE) {
  1062. bank->power_mode = 0;
  1063. goto update_gpio_context_count;
  1064. }
  1065. /*
  1066. * If going to OFF, remove triggering for all
  1067. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1068. * generated. See OMAP2420 Errata item 1.101.
  1069. */
  1070. bank->saved_datain = readl_relaxed(bank->base +
  1071. bank->regs->datain);
  1072. l1 = bank->context.fallingdetect;
  1073. l2 = bank->context.risingdetect;
  1074. l1 &= ~bank->enabled_non_wakeup_gpios;
  1075. l2 &= ~bank->enabled_non_wakeup_gpios;
  1076. writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
  1077. writel_relaxed(l2, bank->base + bank->regs->risingdetect);
  1078. bank->workaround_enabled = true;
  1079. update_gpio_context_count:
  1080. if (bank->get_context_loss_count)
  1081. bank->context_loss_count =
  1082. bank->get_context_loss_count(bank->dev);
  1083. omap_gpio_dbck_disable(bank);
  1084. spin_unlock_irqrestore(&bank->lock, flags);
  1085. return 0;
  1086. }
  1087. static void omap_gpio_init_context(struct gpio_bank *p);
  1088. static int omap_gpio_runtime_resume(struct device *dev)
  1089. {
  1090. struct platform_device *pdev = to_platform_device(dev);
  1091. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1092. u32 l = 0, gen, gen0, gen1;
  1093. unsigned long flags;
  1094. int c;
  1095. spin_lock_irqsave(&bank->lock, flags);
  1096. /*
  1097. * On the first resume during the probe, the context has not
  1098. * been initialised and so initialise it now. Also initialise
  1099. * the context loss count.
  1100. */
  1101. if (bank->loses_context && !bank->context_valid) {
  1102. omap_gpio_init_context(bank);
  1103. if (bank->get_context_loss_count)
  1104. bank->context_loss_count =
  1105. bank->get_context_loss_count(bank->dev);
  1106. }
  1107. omap_gpio_dbck_enable(bank);
  1108. /*
  1109. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1110. * GPIOs were set to edge trigger also in order to be able to
  1111. * generate a PRCM wakeup. Here we restore the
  1112. * pre-runtime_suspend() values for edge triggering.
  1113. */
  1114. writel_relaxed(bank->context.fallingdetect,
  1115. bank->base + bank->regs->fallingdetect);
  1116. writel_relaxed(bank->context.risingdetect,
  1117. bank->base + bank->regs->risingdetect);
  1118. if (bank->loses_context) {
  1119. if (!bank->get_context_loss_count) {
  1120. omap_gpio_restore_context(bank);
  1121. } else {
  1122. c = bank->get_context_loss_count(bank->dev);
  1123. if (c != bank->context_loss_count) {
  1124. omap_gpio_restore_context(bank);
  1125. } else {
  1126. spin_unlock_irqrestore(&bank->lock, flags);
  1127. return 0;
  1128. }
  1129. }
  1130. }
  1131. if (!bank->workaround_enabled) {
  1132. spin_unlock_irqrestore(&bank->lock, flags);
  1133. return 0;
  1134. }
  1135. l = readl_relaxed(bank->base + bank->regs->datain);
  1136. /*
  1137. * Check if any of the non-wakeup interrupt GPIOs have changed
  1138. * state. If so, generate an IRQ by software. This is
  1139. * horribly racy, but it's the best we can do to work around
  1140. * this silicon bug.
  1141. */
  1142. l ^= bank->saved_datain;
  1143. l &= bank->enabled_non_wakeup_gpios;
  1144. /*
  1145. * No need to generate IRQs for the rising edge for gpio IRQs
  1146. * configured with falling edge only; and vice versa.
  1147. */
  1148. gen0 = l & bank->context.fallingdetect;
  1149. gen0 &= bank->saved_datain;
  1150. gen1 = l & bank->context.risingdetect;
  1151. gen1 &= ~(bank->saved_datain);
  1152. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1153. gen = l & (~(bank->context.fallingdetect) &
  1154. ~(bank->context.risingdetect));
  1155. /* Consider all GPIO IRQs needed to be updated */
  1156. gen |= gen0 | gen1;
  1157. if (gen) {
  1158. u32 old0, old1;
  1159. old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
  1160. old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
  1161. if (!bank->regs->irqstatus_raw0) {
  1162. writel_relaxed(old0 | gen, bank->base +
  1163. bank->regs->leveldetect0);
  1164. writel_relaxed(old1 | gen, bank->base +
  1165. bank->regs->leveldetect1);
  1166. }
  1167. if (bank->regs->irqstatus_raw0) {
  1168. writel_relaxed(old0 | l, bank->base +
  1169. bank->regs->leveldetect0);
  1170. writel_relaxed(old1 | l, bank->base +
  1171. bank->regs->leveldetect1);
  1172. }
  1173. writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
  1174. writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
  1175. }
  1176. bank->workaround_enabled = false;
  1177. spin_unlock_irqrestore(&bank->lock, flags);
  1178. return 0;
  1179. }
  1180. #endif /* CONFIG_PM */
  1181. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1182. {
  1183. struct gpio_bank *bank;
  1184. list_for_each_entry(bank, &omap_gpio_list, node) {
  1185. if (!BANK_USED(bank) || !bank->loses_context)
  1186. continue;
  1187. bank->power_mode = pwr_mode;
  1188. pm_runtime_put_sync_suspend(bank->dev);
  1189. }
  1190. }
  1191. void omap2_gpio_resume_after_idle(void)
  1192. {
  1193. struct gpio_bank *bank;
  1194. list_for_each_entry(bank, &omap_gpio_list, node) {
  1195. if (!BANK_USED(bank) || !bank->loses_context)
  1196. continue;
  1197. pm_runtime_get_sync(bank->dev);
  1198. }
  1199. }
  1200. #if defined(CONFIG_PM)
  1201. static void omap_gpio_init_context(struct gpio_bank *p)
  1202. {
  1203. struct omap_gpio_reg_offs *regs = p->regs;
  1204. void __iomem *base = p->base;
  1205. p->context.ctrl = readl_relaxed(base + regs->ctrl);
  1206. p->context.oe = readl_relaxed(base + regs->direction);
  1207. p->context.wake_en = readl_relaxed(base + regs->wkup_en);
  1208. p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
  1209. p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
  1210. p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
  1211. p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
  1212. p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
  1213. p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
  1214. if (regs->set_dataout && p->regs->clr_dataout)
  1215. p->context.dataout = readl_relaxed(base + regs->set_dataout);
  1216. else
  1217. p->context.dataout = readl_relaxed(base + regs->dataout);
  1218. p->context_valid = true;
  1219. }
  1220. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1221. {
  1222. writel_relaxed(bank->context.wake_en,
  1223. bank->base + bank->regs->wkup_en);
  1224. writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1225. writel_relaxed(bank->context.leveldetect0,
  1226. bank->base + bank->regs->leveldetect0);
  1227. writel_relaxed(bank->context.leveldetect1,
  1228. bank->base + bank->regs->leveldetect1);
  1229. writel_relaxed(bank->context.risingdetect,
  1230. bank->base + bank->regs->risingdetect);
  1231. writel_relaxed(bank->context.fallingdetect,
  1232. bank->base + bank->regs->fallingdetect);
  1233. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1234. writel_relaxed(bank->context.dataout,
  1235. bank->base + bank->regs->set_dataout);
  1236. else
  1237. writel_relaxed(bank->context.dataout,
  1238. bank->base + bank->regs->dataout);
  1239. writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
  1240. if (bank->dbck_enable_mask) {
  1241. writel_relaxed(bank->context.debounce, bank->base +
  1242. bank->regs->debounce);
  1243. writel_relaxed(bank->context.debounce_en,
  1244. bank->base + bank->regs->debounce_en);
  1245. }
  1246. writel_relaxed(bank->context.irqenable1,
  1247. bank->base + bank->regs->irqenable);
  1248. writel_relaxed(bank->context.irqenable2,
  1249. bank->base + bank->regs->irqenable2);
  1250. }
  1251. #endif /* CONFIG_PM */
  1252. #else
  1253. #define omap_gpio_runtime_suspend NULL
  1254. #define omap_gpio_runtime_resume NULL
  1255. static inline void omap_gpio_init_context(struct gpio_bank *p) {}
  1256. #endif
  1257. static const struct dev_pm_ops gpio_pm_ops = {
  1258. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1259. NULL)
  1260. };
  1261. #if defined(CONFIG_OF)
  1262. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1263. .revision = OMAP24XX_GPIO_REVISION,
  1264. .direction = OMAP24XX_GPIO_OE,
  1265. .datain = OMAP24XX_GPIO_DATAIN,
  1266. .dataout = OMAP24XX_GPIO_DATAOUT,
  1267. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1268. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1269. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1270. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1271. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1272. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1273. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1274. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1275. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1276. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1277. .ctrl = OMAP24XX_GPIO_CTRL,
  1278. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1279. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1280. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1281. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1282. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1283. };
  1284. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1285. .revision = OMAP4_GPIO_REVISION,
  1286. .direction = OMAP4_GPIO_OE,
  1287. .datain = OMAP4_GPIO_DATAIN,
  1288. .dataout = OMAP4_GPIO_DATAOUT,
  1289. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1290. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1291. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1292. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1293. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1294. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1295. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1296. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1297. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1298. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1299. .ctrl = OMAP4_GPIO_CTRL,
  1300. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1301. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1302. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1303. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1304. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1305. };
  1306. static const struct omap_gpio_platform_data omap2_pdata = {
  1307. .regs = &omap2_gpio_regs,
  1308. .bank_width = 32,
  1309. .dbck_flag = false,
  1310. };
  1311. static const struct omap_gpio_platform_data omap3_pdata = {
  1312. .regs = &omap2_gpio_regs,
  1313. .bank_width = 32,
  1314. .dbck_flag = true,
  1315. };
  1316. static const struct omap_gpio_platform_data omap4_pdata = {
  1317. .regs = &omap4_gpio_regs,
  1318. .bank_width = 32,
  1319. .dbck_flag = true,
  1320. };
  1321. static const struct of_device_id omap_gpio_match[] = {
  1322. {
  1323. .compatible = "ti,omap4-gpio",
  1324. .data = &omap4_pdata,
  1325. },
  1326. {
  1327. .compatible = "ti,omap3-gpio",
  1328. .data = &omap3_pdata,
  1329. },
  1330. {
  1331. .compatible = "ti,omap2-gpio",
  1332. .data = &omap2_pdata,
  1333. },
  1334. { },
  1335. };
  1336. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1337. #endif
  1338. static struct platform_driver omap_gpio_driver = {
  1339. .probe = omap_gpio_probe,
  1340. .driver = {
  1341. .name = "omap_gpio",
  1342. .pm = &gpio_pm_ops,
  1343. .of_match_table = of_match_ptr(omap_gpio_match),
  1344. },
  1345. };
  1346. /*
  1347. * gpio driver register needs to be done before
  1348. * machine_init functions access gpio APIs.
  1349. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1350. */
  1351. static int __init omap_gpio_drv_reg(void)
  1352. {
  1353. return platform_driver_register(&omap_gpio_driver);
  1354. }
  1355. postcore_initcall(omap_gpio_drv_reg);