rcar-dmac.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770
  1. /*
  2. * Renesas R-Car Gen2 DMA Controller Driver
  3. *
  4. * Copyright (C) 2014 Renesas Electronics Inc.
  5. *
  6. * Author: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
  7. *
  8. * This is free software; you can redistribute it and/or modify
  9. * it under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/dma-mapping.h>
  13. #include <linux/dmaengine.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/list.h>
  16. #include <linux/module.h>
  17. #include <linux/mutex.h>
  18. #include <linux/of.h>
  19. #include <linux/of_dma.h>
  20. #include <linux/of_platform.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/slab.h>
  24. #include <linux/spinlock.h>
  25. #include "../dmaengine.h"
  26. /*
  27. * struct rcar_dmac_xfer_chunk - Descriptor for a hardware transfer
  28. * @node: entry in the parent's chunks list
  29. * @src_addr: device source address
  30. * @dst_addr: device destination address
  31. * @size: transfer size in bytes
  32. */
  33. struct rcar_dmac_xfer_chunk {
  34. struct list_head node;
  35. dma_addr_t src_addr;
  36. dma_addr_t dst_addr;
  37. u32 size;
  38. };
  39. /*
  40. * struct rcar_dmac_hw_desc - Hardware descriptor for a transfer chunk
  41. * @sar: value of the SAR register (source address)
  42. * @dar: value of the DAR register (destination address)
  43. * @tcr: value of the TCR register (transfer count)
  44. */
  45. struct rcar_dmac_hw_desc {
  46. u32 sar;
  47. u32 dar;
  48. u32 tcr;
  49. u32 reserved;
  50. } __attribute__((__packed__));
  51. /*
  52. * struct rcar_dmac_desc - R-Car Gen2 DMA Transfer Descriptor
  53. * @async_tx: base DMA asynchronous transaction descriptor
  54. * @direction: direction of the DMA transfer
  55. * @xfer_shift: log2 of the transfer size
  56. * @chcr: value of the channel configuration register for this transfer
  57. * @node: entry in the channel's descriptors lists
  58. * @chunks: list of transfer chunks for this transfer
  59. * @running: the transfer chunk being currently processed
  60. * @nchunks: number of transfer chunks for this transfer
  61. * @hwdescs.use: whether the transfer descriptor uses hardware descriptors
  62. * @hwdescs.mem: hardware descriptors memory for the transfer
  63. * @hwdescs.dma: device address of the hardware descriptors memory
  64. * @hwdescs.size: size of the hardware descriptors in bytes
  65. * @size: transfer size in bytes
  66. * @cyclic: when set indicates that the DMA transfer is cyclic
  67. */
  68. struct rcar_dmac_desc {
  69. struct dma_async_tx_descriptor async_tx;
  70. enum dma_transfer_direction direction;
  71. unsigned int xfer_shift;
  72. u32 chcr;
  73. struct list_head node;
  74. struct list_head chunks;
  75. struct rcar_dmac_xfer_chunk *running;
  76. unsigned int nchunks;
  77. struct {
  78. bool use;
  79. struct rcar_dmac_hw_desc *mem;
  80. dma_addr_t dma;
  81. size_t size;
  82. } hwdescs;
  83. unsigned int size;
  84. bool cyclic;
  85. };
  86. #define to_rcar_dmac_desc(d) container_of(d, struct rcar_dmac_desc, async_tx)
  87. /*
  88. * struct rcar_dmac_desc_page - One page worth of descriptors
  89. * @node: entry in the channel's pages list
  90. * @descs: array of DMA descriptors
  91. * @chunks: array of transfer chunk descriptors
  92. */
  93. struct rcar_dmac_desc_page {
  94. struct list_head node;
  95. union {
  96. struct rcar_dmac_desc descs[0];
  97. struct rcar_dmac_xfer_chunk chunks[0];
  98. };
  99. };
  100. #define RCAR_DMAC_DESCS_PER_PAGE \
  101. ((PAGE_SIZE - offsetof(struct rcar_dmac_desc_page, descs)) / \
  102. sizeof(struct rcar_dmac_desc))
  103. #define RCAR_DMAC_XFER_CHUNKS_PER_PAGE \
  104. ((PAGE_SIZE - offsetof(struct rcar_dmac_desc_page, chunks)) / \
  105. sizeof(struct rcar_dmac_xfer_chunk))
  106. /*
  107. * struct rcar_dmac_chan - R-Car Gen2 DMA Controller Channel
  108. * @chan: base DMA channel object
  109. * @iomem: channel I/O memory base
  110. * @index: index of this channel in the controller
  111. * @src_xfer_size: size (in bytes) of hardware transfers on the source side
  112. * @dst_xfer_size: size (in bytes) of hardware transfers on the destination side
  113. * @src_slave_addr: slave source memory address
  114. * @dst_slave_addr: slave destination memory address
  115. * @mid_rid: hardware MID/RID for the DMA client using this channel
  116. * @lock: protects the channel CHCR register and the desc members
  117. * @desc.free: list of free descriptors
  118. * @desc.pending: list of pending descriptors (submitted with tx_submit)
  119. * @desc.active: list of active descriptors (activated with issue_pending)
  120. * @desc.done: list of completed descriptors
  121. * @desc.wait: list of descriptors waiting for an ack
  122. * @desc.running: the descriptor being processed (a member of the active list)
  123. * @desc.chunks_free: list of free transfer chunk descriptors
  124. * @desc.pages: list of pages used by allocated descriptors
  125. */
  126. struct rcar_dmac_chan {
  127. struct dma_chan chan;
  128. void __iomem *iomem;
  129. unsigned int index;
  130. unsigned int src_xfer_size;
  131. unsigned int dst_xfer_size;
  132. dma_addr_t src_slave_addr;
  133. dma_addr_t dst_slave_addr;
  134. int mid_rid;
  135. spinlock_t lock;
  136. struct {
  137. struct list_head free;
  138. struct list_head pending;
  139. struct list_head active;
  140. struct list_head done;
  141. struct list_head wait;
  142. struct rcar_dmac_desc *running;
  143. struct list_head chunks_free;
  144. struct list_head pages;
  145. } desc;
  146. };
  147. #define to_rcar_dmac_chan(c) container_of(c, struct rcar_dmac_chan, chan)
  148. /*
  149. * struct rcar_dmac - R-Car Gen2 DMA Controller
  150. * @engine: base DMA engine object
  151. * @dev: the hardware device
  152. * @iomem: remapped I/O memory base
  153. * @n_channels: number of available channels
  154. * @channels: array of DMAC channels
  155. * @modules: bitmask of client modules in use
  156. */
  157. struct rcar_dmac {
  158. struct dma_device engine;
  159. struct device *dev;
  160. void __iomem *iomem;
  161. unsigned int n_channels;
  162. struct rcar_dmac_chan *channels;
  163. unsigned long modules[256 / BITS_PER_LONG];
  164. };
  165. #define to_rcar_dmac(d) container_of(d, struct rcar_dmac, engine)
  166. /* -----------------------------------------------------------------------------
  167. * Registers
  168. */
  169. #define RCAR_DMAC_CHAN_OFFSET(i) (0x8000 + 0x80 * (i))
  170. #define RCAR_DMAISTA 0x0020
  171. #define RCAR_DMASEC 0x0030
  172. #define RCAR_DMAOR 0x0060
  173. #define RCAR_DMAOR_PRI_FIXED (0 << 8)
  174. #define RCAR_DMAOR_PRI_ROUND_ROBIN (3 << 8)
  175. #define RCAR_DMAOR_AE (1 << 2)
  176. #define RCAR_DMAOR_DME (1 << 0)
  177. #define RCAR_DMACHCLR 0x0080
  178. #define RCAR_DMADPSEC 0x00a0
  179. #define RCAR_DMASAR 0x0000
  180. #define RCAR_DMADAR 0x0004
  181. #define RCAR_DMATCR 0x0008
  182. #define RCAR_DMATCR_MASK 0x00ffffff
  183. #define RCAR_DMATSR 0x0028
  184. #define RCAR_DMACHCR 0x000c
  185. #define RCAR_DMACHCR_CAE (1 << 31)
  186. #define RCAR_DMACHCR_CAIE (1 << 30)
  187. #define RCAR_DMACHCR_DPM_DISABLED (0 << 28)
  188. #define RCAR_DMACHCR_DPM_ENABLED (1 << 28)
  189. #define RCAR_DMACHCR_DPM_REPEAT (2 << 28)
  190. #define RCAR_DMACHCR_DPM_INFINITE (3 << 28)
  191. #define RCAR_DMACHCR_RPT_SAR (1 << 27)
  192. #define RCAR_DMACHCR_RPT_DAR (1 << 26)
  193. #define RCAR_DMACHCR_RPT_TCR (1 << 25)
  194. #define RCAR_DMACHCR_DPB (1 << 22)
  195. #define RCAR_DMACHCR_DSE (1 << 19)
  196. #define RCAR_DMACHCR_DSIE (1 << 18)
  197. #define RCAR_DMACHCR_TS_1B ((0 << 20) | (0 << 3))
  198. #define RCAR_DMACHCR_TS_2B ((0 << 20) | (1 << 3))
  199. #define RCAR_DMACHCR_TS_4B ((0 << 20) | (2 << 3))
  200. #define RCAR_DMACHCR_TS_16B ((0 << 20) | (3 << 3))
  201. #define RCAR_DMACHCR_TS_32B ((1 << 20) | (0 << 3))
  202. #define RCAR_DMACHCR_TS_64B ((1 << 20) | (1 << 3))
  203. #define RCAR_DMACHCR_TS_8B ((1 << 20) | (3 << 3))
  204. #define RCAR_DMACHCR_DM_FIXED (0 << 14)
  205. #define RCAR_DMACHCR_DM_INC (1 << 14)
  206. #define RCAR_DMACHCR_DM_DEC (2 << 14)
  207. #define RCAR_DMACHCR_SM_FIXED (0 << 12)
  208. #define RCAR_DMACHCR_SM_INC (1 << 12)
  209. #define RCAR_DMACHCR_SM_DEC (2 << 12)
  210. #define RCAR_DMACHCR_RS_AUTO (4 << 8)
  211. #define RCAR_DMACHCR_RS_DMARS (8 << 8)
  212. #define RCAR_DMACHCR_IE (1 << 2)
  213. #define RCAR_DMACHCR_TE (1 << 1)
  214. #define RCAR_DMACHCR_DE (1 << 0)
  215. #define RCAR_DMATCRB 0x0018
  216. #define RCAR_DMATSRB 0x0038
  217. #define RCAR_DMACHCRB 0x001c
  218. #define RCAR_DMACHCRB_DCNT(n) ((n) << 24)
  219. #define RCAR_DMACHCRB_DPTR_MASK (0xff << 16)
  220. #define RCAR_DMACHCRB_DPTR_SHIFT 16
  221. #define RCAR_DMACHCRB_DRST (1 << 15)
  222. #define RCAR_DMACHCRB_DTS (1 << 8)
  223. #define RCAR_DMACHCRB_SLM_NORMAL (0 << 4)
  224. #define RCAR_DMACHCRB_SLM_CLK(n) ((8 | (n)) << 4)
  225. #define RCAR_DMACHCRB_PRI(n) ((n) << 0)
  226. #define RCAR_DMARS 0x0040
  227. #define RCAR_DMABUFCR 0x0048
  228. #define RCAR_DMABUFCR_MBU(n) ((n) << 16)
  229. #define RCAR_DMABUFCR_ULB(n) ((n) << 0)
  230. #define RCAR_DMADPBASE 0x0050
  231. #define RCAR_DMADPBASE_MASK 0xfffffff0
  232. #define RCAR_DMADPBASE_SEL (1 << 0)
  233. #define RCAR_DMADPCR 0x0054
  234. #define RCAR_DMADPCR_DIPT(n) ((n) << 24)
  235. #define RCAR_DMAFIXSAR 0x0010
  236. #define RCAR_DMAFIXDAR 0x0014
  237. #define RCAR_DMAFIXDPBASE 0x0060
  238. /* Hardcode the MEMCPY transfer size to 4 bytes. */
  239. #define RCAR_DMAC_MEMCPY_XFER_SIZE 4
  240. /* -----------------------------------------------------------------------------
  241. * Device access
  242. */
  243. static void rcar_dmac_write(struct rcar_dmac *dmac, u32 reg, u32 data)
  244. {
  245. if (reg == RCAR_DMAOR)
  246. writew(data, dmac->iomem + reg);
  247. else
  248. writel(data, dmac->iomem + reg);
  249. }
  250. static u32 rcar_dmac_read(struct rcar_dmac *dmac, u32 reg)
  251. {
  252. if (reg == RCAR_DMAOR)
  253. return readw(dmac->iomem + reg);
  254. else
  255. return readl(dmac->iomem + reg);
  256. }
  257. static u32 rcar_dmac_chan_read(struct rcar_dmac_chan *chan, u32 reg)
  258. {
  259. if (reg == RCAR_DMARS)
  260. return readw(chan->iomem + reg);
  261. else
  262. return readl(chan->iomem + reg);
  263. }
  264. static void rcar_dmac_chan_write(struct rcar_dmac_chan *chan, u32 reg, u32 data)
  265. {
  266. if (reg == RCAR_DMARS)
  267. writew(data, chan->iomem + reg);
  268. else
  269. writel(data, chan->iomem + reg);
  270. }
  271. /* -----------------------------------------------------------------------------
  272. * Initialization and configuration
  273. */
  274. static bool rcar_dmac_chan_is_busy(struct rcar_dmac_chan *chan)
  275. {
  276. u32 chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
  277. return (chcr & (RCAR_DMACHCR_DE | RCAR_DMACHCR_TE)) == RCAR_DMACHCR_DE;
  278. }
  279. static void rcar_dmac_chan_start_xfer(struct rcar_dmac_chan *chan)
  280. {
  281. struct rcar_dmac_desc *desc = chan->desc.running;
  282. u32 chcr = desc->chcr;
  283. WARN_ON_ONCE(rcar_dmac_chan_is_busy(chan));
  284. if (chan->mid_rid >= 0)
  285. rcar_dmac_chan_write(chan, RCAR_DMARS, chan->mid_rid);
  286. if (desc->hwdescs.use) {
  287. struct rcar_dmac_xfer_chunk *chunk;
  288. dev_dbg(chan->chan.device->dev,
  289. "chan%u: queue desc %p: %u@%pad\n",
  290. chan->index, desc, desc->nchunks, &desc->hwdescs.dma);
  291. #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
  292. rcar_dmac_chan_write(chan, RCAR_DMAFIXDPBASE,
  293. desc->hwdescs.dma >> 32);
  294. #endif
  295. rcar_dmac_chan_write(chan, RCAR_DMADPBASE,
  296. (desc->hwdescs.dma & 0xfffffff0) |
  297. RCAR_DMADPBASE_SEL);
  298. rcar_dmac_chan_write(chan, RCAR_DMACHCRB,
  299. RCAR_DMACHCRB_DCNT(desc->nchunks - 1) |
  300. RCAR_DMACHCRB_DRST);
  301. /*
  302. * Errata: When descriptor memory is accessed through an IOMMU
  303. * the DMADAR register isn't initialized automatically from the
  304. * first descriptor at beginning of transfer by the DMAC like it
  305. * should. Initialize it manually with the destination address
  306. * of the first chunk.
  307. */
  308. chunk = list_first_entry(&desc->chunks,
  309. struct rcar_dmac_xfer_chunk, node);
  310. rcar_dmac_chan_write(chan, RCAR_DMADAR,
  311. chunk->dst_addr & 0xffffffff);
  312. /*
  313. * Program the descriptor stage interrupt to occur after the end
  314. * of the first stage.
  315. */
  316. rcar_dmac_chan_write(chan, RCAR_DMADPCR, RCAR_DMADPCR_DIPT(1));
  317. chcr |= RCAR_DMACHCR_RPT_SAR | RCAR_DMACHCR_RPT_DAR
  318. | RCAR_DMACHCR_RPT_TCR | RCAR_DMACHCR_DPB;
  319. /*
  320. * If the descriptor isn't cyclic enable normal descriptor mode
  321. * and the transfer completion interrupt.
  322. */
  323. if (!desc->cyclic)
  324. chcr |= RCAR_DMACHCR_DPM_ENABLED | RCAR_DMACHCR_IE;
  325. /*
  326. * If the descriptor is cyclic and has a callback enable the
  327. * descriptor stage interrupt in infinite repeat mode.
  328. */
  329. else if (desc->async_tx.callback)
  330. chcr |= RCAR_DMACHCR_DPM_INFINITE | RCAR_DMACHCR_DSIE;
  331. /*
  332. * Otherwise just select infinite repeat mode without any
  333. * interrupt.
  334. */
  335. else
  336. chcr |= RCAR_DMACHCR_DPM_INFINITE;
  337. } else {
  338. struct rcar_dmac_xfer_chunk *chunk = desc->running;
  339. dev_dbg(chan->chan.device->dev,
  340. "chan%u: queue chunk %p: %u@%pad -> %pad\n",
  341. chan->index, chunk, chunk->size, &chunk->src_addr,
  342. &chunk->dst_addr);
  343. #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
  344. rcar_dmac_chan_write(chan, RCAR_DMAFIXSAR,
  345. chunk->src_addr >> 32);
  346. rcar_dmac_chan_write(chan, RCAR_DMAFIXDAR,
  347. chunk->dst_addr >> 32);
  348. #endif
  349. rcar_dmac_chan_write(chan, RCAR_DMASAR,
  350. chunk->src_addr & 0xffffffff);
  351. rcar_dmac_chan_write(chan, RCAR_DMADAR,
  352. chunk->dst_addr & 0xffffffff);
  353. rcar_dmac_chan_write(chan, RCAR_DMATCR,
  354. chunk->size >> desc->xfer_shift);
  355. chcr |= RCAR_DMACHCR_DPM_DISABLED | RCAR_DMACHCR_IE;
  356. }
  357. rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr | RCAR_DMACHCR_DE);
  358. }
  359. static int rcar_dmac_init(struct rcar_dmac *dmac)
  360. {
  361. u16 dmaor;
  362. /* Clear all channels and enable the DMAC globally. */
  363. rcar_dmac_write(dmac, RCAR_DMACHCLR, 0x7fff);
  364. rcar_dmac_write(dmac, RCAR_DMAOR,
  365. RCAR_DMAOR_PRI_FIXED | RCAR_DMAOR_DME);
  366. dmaor = rcar_dmac_read(dmac, RCAR_DMAOR);
  367. if ((dmaor & (RCAR_DMAOR_AE | RCAR_DMAOR_DME)) != RCAR_DMAOR_DME) {
  368. dev_warn(dmac->dev, "DMAOR initialization failed.\n");
  369. return -EIO;
  370. }
  371. return 0;
  372. }
  373. /* -----------------------------------------------------------------------------
  374. * Descriptors submission
  375. */
  376. static dma_cookie_t rcar_dmac_tx_submit(struct dma_async_tx_descriptor *tx)
  377. {
  378. struct rcar_dmac_chan *chan = to_rcar_dmac_chan(tx->chan);
  379. struct rcar_dmac_desc *desc = to_rcar_dmac_desc(tx);
  380. unsigned long flags;
  381. dma_cookie_t cookie;
  382. spin_lock_irqsave(&chan->lock, flags);
  383. cookie = dma_cookie_assign(tx);
  384. dev_dbg(chan->chan.device->dev, "chan%u: submit #%d@%p\n",
  385. chan->index, tx->cookie, desc);
  386. list_add_tail(&desc->node, &chan->desc.pending);
  387. desc->running = list_first_entry(&desc->chunks,
  388. struct rcar_dmac_xfer_chunk, node);
  389. spin_unlock_irqrestore(&chan->lock, flags);
  390. return cookie;
  391. }
  392. /* -----------------------------------------------------------------------------
  393. * Descriptors allocation and free
  394. */
  395. /*
  396. * rcar_dmac_desc_alloc - Allocate a page worth of DMA descriptors
  397. * @chan: the DMA channel
  398. * @gfp: allocation flags
  399. */
  400. static int rcar_dmac_desc_alloc(struct rcar_dmac_chan *chan, gfp_t gfp)
  401. {
  402. struct rcar_dmac_desc_page *page;
  403. LIST_HEAD(list);
  404. unsigned int i;
  405. page = (void *)get_zeroed_page(gfp);
  406. if (!page)
  407. return -ENOMEM;
  408. for (i = 0; i < RCAR_DMAC_DESCS_PER_PAGE; ++i) {
  409. struct rcar_dmac_desc *desc = &page->descs[i];
  410. dma_async_tx_descriptor_init(&desc->async_tx, &chan->chan);
  411. desc->async_tx.tx_submit = rcar_dmac_tx_submit;
  412. INIT_LIST_HEAD(&desc->chunks);
  413. list_add_tail(&desc->node, &list);
  414. }
  415. spin_lock_irq(&chan->lock);
  416. list_splice_tail(&list, &chan->desc.free);
  417. list_add_tail(&page->node, &chan->desc.pages);
  418. spin_unlock_irq(&chan->lock);
  419. return 0;
  420. }
  421. /*
  422. * rcar_dmac_desc_put - Release a DMA transfer descriptor
  423. * @chan: the DMA channel
  424. * @desc: the descriptor
  425. *
  426. * Put the descriptor and its transfer chunk descriptors back in the channel's
  427. * free descriptors lists. The descriptor's chunks list will be reinitialized to
  428. * an empty list as a result.
  429. *
  430. * The descriptor must have been removed from the channel's lists before calling
  431. * this function.
  432. */
  433. static void rcar_dmac_desc_put(struct rcar_dmac_chan *chan,
  434. struct rcar_dmac_desc *desc)
  435. {
  436. unsigned long flags;
  437. spin_lock_irqsave(&chan->lock, flags);
  438. list_splice_tail_init(&desc->chunks, &chan->desc.chunks_free);
  439. list_add_tail(&desc->node, &chan->desc.free);
  440. spin_unlock_irqrestore(&chan->lock, flags);
  441. }
  442. static void rcar_dmac_desc_recycle_acked(struct rcar_dmac_chan *chan)
  443. {
  444. struct rcar_dmac_desc *desc, *_desc;
  445. LIST_HEAD(list);
  446. /*
  447. * We have to temporarily move all descriptors from the wait list to a
  448. * local list as iterating over the wait list, even with
  449. * list_for_each_entry_safe, isn't safe if we release the channel lock
  450. * around the rcar_dmac_desc_put() call.
  451. */
  452. spin_lock_irq(&chan->lock);
  453. list_splice_init(&chan->desc.wait, &list);
  454. spin_unlock_irq(&chan->lock);
  455. list_for_each_entry_safe(desc, _desc, &list, node) {
  456. if (async_tx_test_ack(&desc->async_tx)) {
  457. list_del(&desc->node);
  458. rcar_dmac_desc_put(chan, desc);
  459. }
  460. }
  461. if (list_empty(&list))
  462. return;
  463. /* Put the remaining descriptors back in the wait list. */
  464. spin_lock_irq(&chan->lock);
  465. list_splice(&list, &chan->desc.wait);
  466. spin_unlock_irq(&chan->lock);
  467. }
  468. /*
  469. * rcar_dmac_desc_get - Allocate a descriptor for a DMA transfer
  470. * @chan: the DMA channel
  471. *
  472. * Locking: This function must be called in a non-atomic context.
  473. *
  474. * Return: A pointer to the allocated descriptor or NULL if no descriptor can
  475. * be allocated.
  476. */
  477. static struct rcar_dmac_desc *rcar_dmac_desc_get(struct rcar_dmac_chan *chan)
  478. {
  479. struct rcar_dmac_desc *desc;
  480. int ret;
  481. /* Recycle acked descriptors before attempting allocation. */
  482. rcar_dmac_desc_recycle_acked(chan);
  483. spin_lock_irq(&chan->lock);
  484. while (list_empty(&chan->desc.free)) {
  485. /*
  486. * No free descriptors, allocate a page worth of them and try
  487. * again, as someone else could race us to get the newly
  488. * allocated descriptors. If the allocation fails return an
  489. * error.
  490. */
  491. spin_unlock_irq(&chan->lock);
  492. ret = rcar_dmac_desc_alloc(chan, GFP_NOWAIT);
  493. if (ret < 0)
  494. return NULL;
  495. spin_lock_irq(&chan->lock);
  496. }
  497. desc = list_first_entry(&chan->desc.free, struct rcar_dmac_desc, node);
  498. list_del(&desc->node);
  499. spin_unlock_irq(&chan->lock);
  500. return desc;
  501. }
  502. /*
  503. * rcar_dmac_xfer_chunk_alloc - Allocate a page worth of transfer chunks
  504. * @chan: the DMA channel
  505. * @gfp: allocation flags
  506. */
  507. static int rcar_dmac_xfer_chunk_alloc(struct rcar_dmac_chan *chan, gfp_t gfp)
  508. {
  509. struct rcar_dmac_desc_page *page;
  510. LIST_HEAD(list);
  511. unsigned int i;
  512. page = (void *)get_zeroed_page(gfp);
  513. if (!page)
  514. return -ENOMEM;
  515. for (i = 0; i < RCAR_DMAC_XFER_CHUNKS_PER_PAGE; ++i) {
  516. struct rcar_dmac_xfer_chunk *chunk = &page->chunks[i];
  517. list_add_tail(&chunk->node, &list);
  518. }
  519. spin_lock_irq(&chan->lock);
  520. list_splice_tail(&list, &chan->desc.chunks_free);
  521. list_add_tail(&page->node, &chan->desc.pages);
  522. spin_unlock_irq(&chan->lock);
  523. return 0;
  524. }
  525. /*
  526. * rcar_dmac_xfer_chunk_get - Allocate a transfer chunk for a DMA transfer
  527. * @chan: the DMA channel
  528. *
  529. * Locking: This function must be called in a non-atomic context.
  530. *
  531. * Return: A pointer to the allocated transfer chunk descriptor or NULL if no
  532. * descriptor can be allocated.
  533. */
  534. static struct rcar_dmac_xfer_chunk *
  535. rcar_dmac_xfer_chunk_get(struct rcar_dmac_chan *chan)
  536. {
  537. struct rcar_dmac_xfer_chunk *chunk;
  538. int ret;
  539. spin_lock_irq(&chan->lock);
  540. while (list_empty(&chan->desc.chunks_free)) {
  541. /*
  542. * No free descriptors, allocate a page worth of them and try
  543. * again, as someone else could race us to get the newly
  544. * allocated descriptors. If the allocation fails return an
  545. * error.
  546. */
  547. spin_unlock_irq(&chan->lock);
  548. ret = rcar_dmac_xfer_chunk_alloc(chan, GFP_NOWAIT);
  549. if (ret < 0)
  550. return NULL;
  551. spin_lock_irq(&chan->lock);
  552. }
  553. chunk = list_first_entry(&chan->desc.chunks_free,
  554. struct rcar_dmac_xfer_chunk, node);
  555. list_del(&chunk->node);
  556. spin_unlock_irq(&chan->lock);
  557. return chunk;
  558. }
  559. static void rcar_dmac_realloc_hwdesc(struct rcar_dmac_chan *chan,
  560. struct rcar_dmac_desc *desc, size_t size)
  561. {
  562. /*
  563. * dma_alloc_coherent() allocates memory in page size increments. To
  564. * avoid reallocating the hardware descriptors when the allocated size
  565. * wouldn't change align the requested size to a multiple of the page
  566. * size.
  567. */
  568. size = PAGE_ALIGN(size);
  569. if (desc->hwdescs.size == size)
  570. return;
  571. if (desc->hwdescs.mem) {
  572. dma_free_coherent(chan->chan.device->dev, desc->hwdescs.size,
  573. desc->hwdescs.mem, desc->hwdescs.dma);
  574. desc->hwdescs.mem = NULL;
  575. desc->hwdescs.size = 0;
  576. }
  577. if (!size)
  578. return;
  579. desc->hwdescs.mem = dma_alloc_coherent(chan->chan.device->dev, size,
  580. &desc->hwdescs.dma, GFP_NOWAIT);
  581. if (!desc->hwdescs.mem)
  582. return;
  583. desc->hwdescs.size = size;
  584. }
  585. static int rcar_dmac_fill_hwdesc(struct rcar_dmac_chan *chan,
  586. struct rcar_dmac_desc *desc)
  587. {
  588. struct rcar_dmac_xfer_chunk *chunk;
  589. struct rcar_dmac_hw_desc *hwdesc;
  590. rcar_dmac_realloc_hwdesc(chan, desc, desc->nchunks * sizeof(*hwdesc));
  591. hwdesc = desc->hwdescs.mem;
  592. if (!hwdesc)
  593. return -ENOMEM;
  594. list_for_each_entry(chunk, &desc->chunks, node) {
  595. hwdesc->sar = chunk->src_addr;
  596. hwdesc->dar = chunk->dst_addr;
  597. hwdesc->tcr = chunk->size >> desc->xfer_shift;
  598. hwdesc++;
  599. }
  600. return 0;
  601. }
  602. /* -----------------------------------------------------------------------------
  603. * Stop and reset
  604. */
  605. static void rcar_dmac_chan_halt(struct rcar_dmac_chan *chan)
  606. {
  607. u32 chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
  608. chcr &= ~(RCAR_DMACHCR_DSE | RCAR_DMACHCR_DSIE | RCAR_DMACHCR_IE |
  609. RCAR_DMACHCR_TE | RCAR_DMACHCR_DE);
  610. rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr);
  611. }
  612. static void rcar_dmac_chan_reinit(struct rcar_dmac_chan *chan)
  613. {
  614. struct rcar_dmac_desc *desc, *_desc;
  615. unsigned long flags;
  616. LIST_HEAD(descs);
  617. spin_lock_irqsave(&chan->lock, flags);
  618. /* Move all non-free descriptors to the local lists. */
  619. list_splice_init(&chan->desc.pending, &descs);
  620. list_splice_init(&chan->desc.active, &descs);
  621. list_splice_init(&chan->desc.done, &descs);
  622. list_splice_init(&chan->desc.wait, &descs);
  623. chan->desc.running = NULL;
  624. spin_unlock_irqrestore(&chan->lock, flags);
  625. list_for_each_entry_safe(desc, _desc, &descs, node) {
  626. list_del(&desc->node);
  627. rcar_dmac_desc_put(chan, desc);
  628. }
  629. }
  630. static void rcar_dmac_stop(struct rcar_dmac *dmac)
  631. {
  632. rcar_dmac_write(dmac, RCAR_DMAOR, 0);
  633. }
  634. static void rcar_dmac_abort(struct rcar_dmac *dmac)
  635. {
  636. unsigned int i;
  637. /* Stop all channels. */
  638. for (i = 0; i < dmac->n_channels; ++i) {
  639. struct rcar_dmac_chan *chan = &dmac->channels[i];
  640. /* Stop and reinitialize the channel. */
  641. spin_lock(&chan->lock);
  642. rcar_dmac_chan_halt(chan);
  643. spin_unlock(&chan->lock);
  644. rcar_dmac_chan_reinit(chan);
  645. }
  646. }
  647. /* -----------------------------------------------------------------------------
  648. * Descriptors preparation
  649. */
  650. static void rcar_dmac_chan_configure_desc(struct rcar_dmac_chan *chan,
  651. struct rcar_dmac_desc *desc)
  652. {
  653. static const u32 chcr_ts[] = {
  654. RCAR_DMACHCR_TS_1B, RCAR_DMACHCR_TS_2B,
  655. RCAR_DMACHCR_TS_4B, RCAR_DMACHCR_TS_8B,
  656. RCAR_DMACHCR_TS_16B, RCAR_DMACHCR_TS_32B,
  657. RCAR_DMACHCR_TS_64B,
  658. };
  659. unsigned int xfer_size;
  660. u32 chcr;
  661. switch (desc->direction) {
  662. case DMA_DEV_TO_MEM:
  663. chcr = RCAR_DMACHCR_DM_INC | RCAR_DMACHCR_SM_FIXED
  664. | RCAR_DMACHCR_RS_DMARS;
  665. xfer_size = chan->src_xfer_size;
  666. break;
  667. case DMA_MEM_TO_DEV:
  668. chcr = RCAR_DMACHCR_DM_FIXED | RCAR_DMACHCR_SM_INC
  669. | RCAR_DMACHCR_RS_DMARS;
  670. xfer_size = chan->dst_xfer_size;
  671. break;
  672. case DMA_MEM_TO_MEM:
  673. default:
  674. chcr = RCAR_DMACHCR_DM_INC | RCAR_DMACHCR_SM_INC
  675. | RCAR_DMACHCR_RS_AUTO;
  676. xfer_size = RCAR_DMAC_MEMCPY_XFER_SIZE;
  677. break;
  678. }
  679. desc->xfer_shift = ilog2(xfer_size);
  680. desc->chcr = chcr | chcr_ts[desc->xfer_shift];
  681. }
  682. /*
  683. * rcar_dmac_chan_prep_sg - prepare transfer descriptors from an SG list
  684. *
  685. * Common routine for public (MEMCPY) and slave DMA. The MEMCPY case is also
  686. * converted to scatter-gather to guarantee consistent locking and a correct
  687. * list manipulation. For slave DMA direction carries the usual meaning, and,
  688. * logically, the SG list is RAM and the addr variable contains slave address,
  689. * e.g., the FIFO I/O register. For MEMCPY direction equals DMA_MEM_TO_MEM
  690. * and the SG list contains only one element and points at the source buffer.
  691. */
  692. static struct dma_async_tx_descriptor *
  693. rcar_dmac_chan_prep_sg(struct rcar_dmac_chan *chan, struct scatterlist *sgl,
  694. unsigned int sg_len, dma_addr_t dev_addr,
  695. enum dma_transfer_direction dir, unsigned long dma_flags,
  696. bool cyclic)
  697. {
  698. struct rcar_dmac_xfer_chunk *chunk;
  699. struct rcar_dmac_desc *desc;
  700. struct scatterlist *sg;
  701. unsigned int nchunks = 0;
  702. unsigned int max_chunk_size;
  703. unsigned int full_size = 0;
  704. bool highmem = false;
  705. unsigned int i;
  706. desc = rcar_dmac_desc_get(chan);
  707. if (!desc)
  708. return NULL;
  709. desc->async_tx.flags = dma_flags;
  710. desc->async_tx.cookie = -EBUSY;
  711. desc->cyclic = cyclic;
  712. desc->direction = dir;
  713. rcar_dmac_chan_configure_desc(chan, desc);
  714. max_chunk_size = (RCAR_DMATCR_MASK + 1) << desc->xfer_shift;
  715. /*
  716. * Allocate and fill the transfer chunk descriptors. We own the only
  717. * reference to the DMA descriptor, there's no need for locking.
  718. */
  719. for_each_sg(sgl, sg, sg_len, i) {
  720. dma_addr_t mem_addr = sg_dma_address(sg);
  721. unsigned int len = sg_dma_len(sg);
  722. full_size += len;
  723. while (len) {
  724. unsigned int size = min(len, max_chunk_size);
  725. #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
  726. /*
  727. * Prevent individual transfers from crossing 4GB
  728. * boundaries.
  729. */
  730. if (dev_addr >> 32 != (dev_addr + size - 1) >> 32)
  731. size = ALIGN(dev_addr, 1ULL << 32) - dev_addr;
  732. if (mem_addr >> 32 != (mem_addr + size - 1) >> 32)
  733. size = ALIGN(mem_addr, 1ULL << 32) - mem_addr;
  734. /*
  735. * Check if either of the source or destination address
  736. * can't be expressed in 32 bits. If so we can't use
  737. * hardware descriptor lists.
  738. */
  739. if (dev_addr >> 32 || mem_addr >> 32)
  740. highmem = true;
  741. #endif
  742. chunk = rcar_dmac_xfer_chunk_get(chan);
  743. if (!chunk) {
  744. rcar_dmac_desc_put(chan, desc);
  745. return NULL;
  746. }
  747. if (dir == DMA_DEV_TO_MEM) {
  748. chunk->src_addr = dev_addr;
  749. chunk->dst_addr = mem_addr;
  750. } else {
  751. chunk->src_addr = mem_addr;
  752. chunk->dst_addr = dev_addr;
  753. }
  754. chunk->size = size;
  755. dev_dbg(chan->chan.device->dev,
  756. "chan%u: chunk %p/%p sgl %u@%p, %u/%u %pad -> %pad\n",
  757. chan->index, chunk, desc, i, sg, size, len,
  758. &chunk->src_addr, &chunk->dst_addr);
  759. mem_addr += size;
  760. if (dir == DMA_MEM_TO_MEM)
  761. dev_addr += size;
  762. len -= size;
  763. list_add_tail(&chunk->node, &desc->chunks);
  764. nchunks++;
  765. }
  766. }
  767. desc->nchunks = nchunks;
  768. desc->size = full_size;
  769. /*
  770. * Use hardware descriptor lists if possible when more than one chunk
  771. * needs to be transferred (otherwise they don't make much sense).
  772. *
  773. * The highmem check currently covers the whole transfer. As an
  774. * optimization we could use descriptor lists for consecutive lowmem
  775. * chunks and direct manual mode for highmem chunks. Whether the
  776. * performance improvement would be significant enough compared to the
  777. * additional complexity remains to be investigated.
  778. */
  779. desc->hwdescs.use = !highmem && nchunks > 1;
  780. if (desc->hwdescs.use) {
  781. if (rcar_dmac_fill_hwdesc(chan, desc) < 0)
  782. desc->hwdescs.use = false;
  783. }
  784. return &desc->async_tx;
  785. }
  786. /* -----------------------------------------------------------------------------
  787. * DMA engine operations
  788. */
  789. static int rcar_dmac_alloc_chan_resources(struct dma_chan *chan)
  790. {
  791. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  792. int ret;
  793. INIT_LIST_HEAD(&rchan->desc.chunks_free);
  794. INIT_LIST_HEAD(&rchan->desc.pages);
  795. /* Preallocate descriptors. */
  796. ret = rcar_dmac_xfer_chunk_alloc(rchan, GFP_KERNEL);
  797. if (ret < 0)
  798. return -ENOMEM;
  799. ret = rcar_dmac_desc_alloc(rchan, GFP_KERNEL);
  800. if (ret < 0)
  801. return -ENOMEM;
  802. return pm_runtime_get_sync(chan->device->dev);
  803. }
  804. static void rcar_dmac_free_chan_resources(struct dma_chan *chan)
  805. {
  806. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  807. struct rcar_dmac *dmac = to_rcar_dmac(chan->device);
  808. struct rcar_dmac_desc_page *page, *_page;
  809. struct rcar_dmac_desc *desc;
  810. LIST_HEAD(list);
  811. /* Protect against ISR */
  812. spin_lock_irq(&rchan->lock);
  813. rcar_dmac_chan_halt(rchan);
  814. spin_unlock_irq(&rchan->lock);
  815. /* Now no new interrupts will occur */
  816. if (rchan->mid_rid >= 0) {
  817. /* The caller is holding dma_list_mutex */
  818. clear_bit(rchan->mid_rid, dmac->modules);
  819. rchan->mid_rid = -EINVAL;
  820. }
  821. list_splice_init(&rchan->desc.free, &list);
  822. list_splice_init(&rchan->desc.pending, &list);
  823. list_splice_init(&rchan->desc.active, &list);
  824. list_splice_init(&rchan->desc.done, &list);
  825. list_splice_init(&rchan->desc.wait, &list);
  826. list_for_each_entry(desc, &list, node)
  827. rcar_dmac_realloc_hwdesc(rchan, desc, 0);
  828. list_for_each_entry_safe(page, _page, &rchan->desc.pages, node) {
  829. list_del(&page->node);
  830. free_page((unsigned long)page);
  831. }
  832. pm_runtime_put(chan->device->dev);
  833. }
  834. static struct dma_async_tx_descriptor *
  835. rcar_dmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dma_dest,
  836. dma_addr_t dma_src, size_t len, unsigned long flags)
  837. {
  838. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  839. struct scatterlist sgl;
  840. if (!len)
  841. return NULL;
  842. sg_init_table(&sgl, 1);
  843. sg_set_page(&sgl, pfn_to_page(PFN_DOWN(dma_src)), len,
  844. offset_in_page(dma_src));
  845. sg_dma_address(&sgl) = dma_src;
  846. sg_dma_len(&sgl) = len;
  847. return rcar_dmac_chan_prep_sg(rchan, &sgl, 1, dma_dest,
  848. DMA_MEM_TO_MEM, flags, false);
  849. }
  850. static struct dma_async_tx_descriptor *
  851. rcar_dmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
  852. unsigned int sg_len, enum dma_transfer_direction dir,
  853. unsigned long flags, void *context)
  854. {
  855. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  856. dma_addr_t dev_addr;
  857. /* Someone calling slave DMA on a generic channel? */
  858. if (rchan->mid_rid < 0 || !sg_len) {
  859. dev_warn(chan->device->dev,
  860. "%s: bad parameter: len=%d, id=%d\n",
  861. __func__, sg_len, rchan->mid_rid);
  862. return NULL;
  863. }
  864. dev_addr = dir == DMA_DEV_TO_MEM
  865. ? rchan->src_slave_addr : rchan->dst_slave_addr;
  866. return rcar_dmac_chan_prep_sg(rchan, sgl, sg_len, dev_addr,
  867. dir, flags, false);
  868. }
  869. #define RCAR_DMAC_MAX_SG_LEN 32
  870. static struct dma_async_tx_descriptor *
  871. rcar_dmac_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf_addr,
  872. size_t buf_len, size_t period_len,
  873. enum dma_transfer_direction dir, unsigned long flags)
  874. {
  875. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  876. struct dma_async_tx_descriptor *desc;
  877. struct scatterlist *sgl;
  878. dma_addr_t dev_addr;
  879. unsigned int sg_len;
  880. unsigned int i;
  881. /* Someone calling slave DMA on a generic channel? */
  882. if (rchan->mid_rid < 0 || buf_len < period_len) {
  883. dev_warn(chan->device->dev,
  884. "%s: bad parameter: buf_len=%zu, period_len=%zu, id=%d\n",
  885. __func__, buf_len, period_len, rchan->mid_rid);
  886. return NULL;
  887. }
  888. sg_len = buf_len / period_len;
  889. if (sg_len > RCAR_DMAC_MAX_SG_LEN) {
  890. dev_err(chan->device->dev,
  891. "chan%u: sg length %d exceds limit %d",
  892. rchan->index, sg_len, RCAR_DMAC_MAX_SG_LEN);
  893. return NULL;
  894. }
  895. /*
  896. * Allocate the sg list dynamically as it would consume too much stack
  897. * space.
  898. */
  899. sgl = kcalloc(sg_len, sizeof(*sgl), GFP_NOWAIT);
  900. if (!sgl)
  901. return NULL;
  902. sg_init_table(sgl, sg_len);
  903. for (i = 0; i < sg_len; ++i) {
  904. dma_addr_t src = buf_addr + (period_len * i);
  905. sg_set_page(&sgl[i], pfn_to_page(PFN_DOWN(src)), period_len,
  906. offset_in_page(src));
  907. sg_dma_address(&sgl[i]) = src;
  908. sg_dma_len(&sgl[i]) = period_len;
  909. }
  910. dev_addr = dir == DMA_DEV_TO_MEM
  911. ? rchan->src_slave_addr : rchan->dst_slave_addr;
  912. desc = rcar_dmac_chan_prep_sg(rchan, sgl, sg_len, dev_addr,
  913. dir, flags, true);
  914. kfree(sgl);
  915. return desc;
  916. }
  917. static int rcar_dmac_device_config(struct dma_chan *chan,
  918. struct dma_slave_config *cfg)
  919. {
  920. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  921. /*
  922. * We could lock this, but you shouldn't be configuring the
  923. * channel, while using it...
  924. */
  925. rchan->src_slave_addr = cfg->src_addr;
  926. rchan->dst_slave_addr = cfg->dst_addr;
  927. rchan->src_xfer_size = cfg->src_addr_width;
  928. rchan->dst_xfer_size = cfg->dst_addr_width;
  929. return 0;
  930. }
  931. static int rcar_dmac_chan_terminate_all(struct dma_chan *chan)
  932. {
  933. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  934. unsigned long flags;
  935. spin_lock_irqsave(&rchan->lock, flags);
  936. rcar_dmac_chan_halt(rchan);
  937. spin_unlock_irqrestore(&rchan->lock, flags);
  938. /*
  939. * FIXME: No new interrupt can occur now, but the IRQ thread might still
  940. * be running.
  941. */
  942. rcar_dmac_chan_reinit(rchan);
  943. return 0;
  944. }
  945. static unsigned int rcar_dmac_chan_get_residue(struct rcar_dmac_chan *chan,
  946. dma_cookie_t cookie)
  947. {
  948. struct rcar_dmac_desc *desc = chan->desc.running;
  949. struct rcar_dmac_xfer_chunk *running = NULL;
  950. struct rcar_dmac_xfer_chunk *chunk;
  951. unsigned int residue = 0;
  952. unsigned int dptr = 0;
  953. if (!desc)
  954. return 0;
  955. /*
  956. * If the cookie doesn't correspond to the currently running transfer
  957. * then the descriptor hasn't been processed yet, and the residue is
  958. * equal to the full descriptor size.
  959. */
  960. if (cookie != desc->async_tx.cookie)
  961. return desc->size;
  962. /*
  963. * In descriptor mode the descriptor running pointer is not maintained
  964. * by the interrupt handler, find the running descriptor from the
  965. * descriptor pointer field in the CHCRB register. In non-descriptor
  966. * mode just use the running descriptor pointer.
  967. */
  968. if (desc->hwdescs.use) {
  969. dptr = (rcar_dmac_chan_read(chan, RCAR_DMACHCRB) &
  970. RCAR_DMACHCRB_DPTR_MASK) >> RCAR_DMACHCRB_DPTR_SHIFT;
  971. WARN_ON(dptr >= desc->nchunks);
  972. } else {
  973. running = desc->running;
  974. }
  975. /* Compute the size of all chunks still to be transferred. */
  976. list_for_each_entry_reverse(chunk, &desc->chunks, node) {
  977. if (chunk == running || ++dptr == desc->nchunks)
  978. break;
  979. residue += chunk->size;
  980. }
  981. /* Add the residue for the current chunk. */
  982. residue += rcar_dmac_chan_read(chan, RCAR_DMATCR) << desc->xfer_shift;
  983. return residue;
  984. }
  985. static enum dma_status rcar_dmac_tx_status(struct dma_chan *chan,
  986. dma_cookie_t cookie,
  987. struct dma_tx_state *txstate)
  988. {
  989. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  990. enum dma_status status;
  991. unsigned long flags;
  992. unsigned int residue;
  993. status = dma_cookie_status(chan, cookie, txstate);
  994. if (status == DMA_COMPLETE || !txstate)
  995. return status;
  996. spin_lock_irqsave(&rchan->lock, flags);
  997. residue = rcar_dmac_chan_get_residue(rchan, cookie);
  998. spin_unlock_irqrestore(&rchan->lock, flags);
  999. dma_set_residue(txstate, residue);
  1000. return status;
  1001. }
  1002. static void rcar_dmac_issue_pending(struct dma_chan *chan)
  1003. {
  1004. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  1005. unsigned long flags;
  1006. spin_lock_irqsave(&rchan->lock, flags);
  1007. if (list_empty(&rchan->desc.pending))
  1008. goto done;
  1009. /* Append the pending list to the active list. */
  1010. list_splice_tail_init(&rchan->desc.pending, &rchan->desc.active);
  1011. /*
  1012. * If no transfer is running pick the first descriptor from the active
  1013. * list and start the transfer.
  1014. */
  1015. if (!rchan->desc.running) {
  1016. struct rcar_dmac_desc *desc;
  1017. desc = list_first_entry(&rchan->desc.active,
  1018. struct rcar_dmac_desc, node);
  1019. rchan->desc.running = desc;
  1020. rcar_dmac_chan_start_xfer(rchan);
  1021. }
  1022. done:
  1023. spin_unlock_irqrestore(&rchan->lock, flags);
  1024. }
  1025. /* -----------------------------------------------------------------------------
  1026. * IRQ handling
  1027. */
  1028. static irqreturn_t rcar_dmac_isr_desc_stage_end(struct rcar_dmac_chan *chan)
  1029. {
  1030. struct rcar_dmac_desc *desc = chan->desc.running;
  1031. unsigned int stage;
  1032. if (WARN_ON(!desc || !desc->cyclic)) {
  1033. /*
  1034. * This should never happen, there should always be a running
  1035. * cyclic descriptor when a descriptor stage end interrupt is
  1036. * triggered. Warn and return.
  1037. */
  1038. return IRQ_NONE;
  1039. }
  1040. /* Program the interrupt pointer to the next stage. */
  1041. stage = (rcar_dmac_chan_read(chan, RCAR_DMACHCRB) &
  1042. RCAR_DMACHCRB_DPTR_MASK) >> RCAR_DMACHCRB_DPTR_SHIFT;
  1043. rcar_dmac_chan_write(chan, RCAR_DMADPCR, RCAR_DMADPCR_DIPT(stage));
  1044. return IRQ_WAKE_THREAD;
  1045. }
  1046. static irqreturn_t rcar_dmac_isr_transfer_end(struct rcar_dmac_chan *chan)
  1047. {
  1048. struct rcar_dmac_desc *desc = chan->desc.running;
  1049. irqreturn_t ret = IRQ_WAKE_THREAD;
  1050. if (WARN_ON_ONCE(!desc)) {
  1051. /*
  1052. * This should never happen, there should always be a running
  1053. * descriptor when a transfer end interrupt is triggered. Warn
  1054. * and return.
  1055. */
  1056. return IRQ_NONE;
  1057. }
  1058. /*
  1059. * The transfer end interrupt isn't generated for each chunk when using
  1060. * descriptor mode. Only update the running chunk pointer in
  1061. * non-descriptor mode.
  1062. */
  1063. if (!desc->hwdescs.use) {
  1064. /*
  1065. * If we haven't completed the last transfer chunk simply move
  1066. * to the next one. Only wake the IRQ thread if the transfer is
  1067. * cyclic.
  1068. */
  1069. if (!list_is_last(&desc->running->node, &desc->chunks)) {
  1070. desc->running = list_next_entry(desc->running, node);
  1071. if (!desc->cyclic)
  1072. ret = IRQ_HANDLED;
  1073. goto done;
  1074. }
  1075. /*
  1076. * We've completed the last transfer chunk. If the transfer is
  1077. * cyclic, move back to the first one.
  1078. */
  1079. if (desc->cyclic) {
  1080. desc->running =
  1081. list_first_entry(&desc->chunks,
  1082. struct rcar_dmac_xfer_chunk,
  1083. node);
  1084. goto done;
  1085. }
  1086. }
  1087. /* The descriptor is complete, move it to the done list. */
  1088. list_move_tail(&desc->node, &chan->desc.done);
  1089. /* Queue the next descriptor, if any. */
  1090. if (!list_empty(&chan->desc.active))
  1091. chan->desc.running = list_first_entry(&chan->desc.active,
  1092. struct rcar_dmac_desc,
  1093. node);
  1094. else
  1095. chan->desc.running = NULL;
  1096. done:
  1097. if (chan->desc.running)
  1098. rcar_dmac_chan_start_xfer(chan);
  1099. return ret;
  1100. }
  1101. static irqreturn_t rcar_dmac_isr_channel(int irq, void *dev)
  1102. {
  1103. u32 mask = RCAR_DMACHCR_DSE | RCAR_DMACHCR_TE;
  1104. struct rcar_dmac_chan *chan = dev;
  1105. irqreturn_t ret = IRQ_NONE;
  1106. u32 chcr;
  1107. spin_lock(&chan->lock);
  1108. chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
  1109. if (chcr & RCAR_DMACHCR_TE)
  1110. mask |= RCAR_DMACHCR_DE;
  1111. rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr & ~mask);
  1112. if (chcr & RCAR_DMACHCR_DSE)
  1113. ret |= rcar_dmac_isr_desc_stage_end(chan);
  1114. if (chcr & RCAR_DMACHCR_TE)
  1115. ret |= rcar_dmac_isr_transfer_end(chan);
  1116. spin_unlock(&chan->lock);
  1117. return ret;
  1118. }
  1119. static irqreturn_t rcar_dmac_isr_channel_thread(int irq, void *dev)
  1120. {
  1121. struct rcar_dmac_chan *chan = dev;
  1122. struct rcar_dmac_desc *desc;
  1123. spin_lock_irq(&chan->lock);
  1124. /* For cyclic transfers notify the user after every chunk. */
  1125. if (chan->desc.running && chan->desc.running->cyclic) {
  1126. dma_async_tx_callback callback;
  1127. void *callback_param;
  1128. desc = chan->desc.running;
  1129. callback = desc->async_tx.callback;
  1130. callback_param = desc->async_tx.callback_param;
  1131. if (callback) {
  1132. spin_unlock_irq(&chan->lock);
  1133. callback(callback_param);
  1134. spin_lock_irq(&chan->lock);
  1135. }
  1136. }
  1137. /*
  1138. * Call the callback function for all descriptors on the done list and
  1139. * move them to the ack wait list.
  1140. */
  1141. while (!list_empty(&chan->desc.done)) {
  1142. desc = list_first_entry(&chan->desc.done, struct rcar_dmac_desc,
  1143. node);
  1144. dma_cookie_complete(&desc->async_tx);
  1145. list_del(&desc->node);
  1146. if (desc->async_tx.callback) {
  1147. spin_unlock_irq(&chan->lock);
  1148. /*
  1149. * We own the only reference to this descriptor, we can
  1150. * safely dereference it without holding the channel
  1151. * lock.
  1152. */
  1153. desc->async_tx.callback(desc->async_tx.callback_param);
  1154. spin_lock_irq(&chan->lock);
  1155. }
  1156. list_add_tail(&desc->node, &chan->desc.wait);
  1157. }
  1158. spin_unlock_irq(&chan->lock);
  1159. /* Recycle all acked descriptors. */
  1160. rcar_dmac_desc_recycle_acked(chan);
  1161. return IRQ_HANDLED;
  1162. }
  1163. static irqreturn_t rcar_dmac_isr_error(int irq, void *data)
  1164. {
  1165. struct rcar_dmac *dmac = data;
  1166. if (!(rcar_dmac_read(dmac, RCAR_DMAOR) & RCAR_DMAOR_AE))
  1167. return IRQ_NONE;
  1168. /*
  1169. * An unrecoverable error occurred on an unknown channel. Halt the DMAC,
  1170. * abort transfers on all channels, and reinitialize the DMAC.
  1171. */
  1172. rcar_dmac_stop(dmac);
  1173. rcar_dmac_abort(dmac);
  1174. rcar_dmac_init(dmac);
  1175. return IRQ_HANDLED;
  1176. }
  1177. /* -----------------------------------------------------------------------------
  1178. * OF xlate and channel filter
  1179. */
  1180. static bool rcar_dmac_chan_filter(struct dma_chan *chan, void *arg)
  1181. {
  1182. struct rcar_dmac *dmac = to_rcar_dmac(chan->device);
  1183. struct of_phandle_args *dma_spec = arg;
  1184. /*
  1185. * FIXME: Using a filter on OF platforms is a nonsense. The OF xlate
  1186. * function knows from which device it wants to allocate a channel from,
  1187. * and would be perfectly capable of selecting the channel it wants.
  1188. * Forcing it to call dma_request_channel() and iterate through all
  1189. * channels from all controllers is just pointless.
  1190. */
  1191. if (chan->device->device_config != rcar_dmac_device_config ||
  1192. dma_spec->np != chan->device->dev->of_node)
  1193. return false;
  1194. return !test_and_set_bit(dma_spec->args[0], dmac->modules);
  1195. }
  1196. static struct dma_chan *rcar_dmac_of_xlate(struct of_phandle_args *dma_spec,
  1197. struct of_dma *ofdma)
  1198. {
  1199. struct rcar_dmac_chan *rchan;
  1200. struct dma_chan *chan;
  1201. dma_cap_mask_t mask;
  1202. if (dma_spec->args_count != 1)
  1203. return NULL;
  1204. /* Only slave DMA channels can be allocated via DT */
  1205. dma_cap_zero(mask);
  1206. dma_cap_set(DMA_SLAVE, mask);
  1207. chan = dma_request_channel(mask, rcar_dmac_chan_filter, dma_spec);
  1208. if (!chan)
  1209. return NULL;
  1210. rchan = to_rcar_dmac_chan(chan);
  1211. rchan->mid_rid = dma_spec->args[0];
  1212. return chan;
  1213. }
  1214. /* -----------------------------------------------------------------------------
  1215. * Power management
  1216. */
  1217. #ifdef CONFIG_PM_SLEEP
  1218. static int rcar_dmac_sleep_suspend(struct device *dev)
  1219. {
  1220. /*
  1221. * TODO: Wait for the current transfer to complete and stop the device.
  1222. */
  1223. return 0;
  1224. }
  1225. static int rcar_dmac_sleep_resume(struct device *dev)
  1226. {
  1227. /* TODO: Resume transfers, if any. */
  1228. return 0;
  1229. }
  1230. #endif
  1231. #ifdef CONFIG_PM
  1232. static int rcar_dmac_runtime_suspend(struct device *dev)
  1233. {
  1234. return 0;
  1235. }
  1236. static int rcar_dmac_runtime_resume(struct device *dev)
  1237. {
  1238. struct rcar_dmac *dmac = dev_get_drvdata(dev);
  1239. return rcar_dmac_init(dmac);
  1240. }
  1241. #endif
  1242. static const struct dev_pm_ops rcar_dmac_pm = {
  1243. SET_SYSTEM_SLEEP_PM_OPS(rcar_dmac_sleep_suspend, rcar_dmac_sleep_resume)
  1244. SET_RUNTIME_PM_OPS(rcar_dmac_runtime_suspend, rcar_dmac_runtime_resume,
  1245. NULL)
  1246. };
  1247. /* -----------------------------------------------------------------------------
  1248. * Probe and remove
  1249. */
  1250. static int rcar_dmac_chan_probe(struct rcar_dmac *dmac,
  1251. struct rcar_dmac_chan *rchan,
  1252. unsigned int index)
  1253. {
  1254. struct platform_device *pdev = to_platform_device(dmac->dev);
  1255. struct dma_chan *chan = &rchan->chan;
  1256. char pdev_irqname[5];
  1257. char *irqname;
  1258. int irq;
  1259. int ret;
  1260. rchan->index = index;
  1261. rchan->iomem = dmac->iomem + RCAR_DMAC_CHAN_OFFSET(index);
  1262. rchan->mid_rid = -EINVAL;
  1263. spin_lock_init(&rchan->lock);
  1264. INIT_LIST_HEAD(&rchan->desc.free);
  1265. INIT_LIST_HEAD(&rchan->desc.pending);
  1266. INIT_LIST_HEAD(&rchan->desc.active);
  1267. INIT_LIST_HEAD(&rchan->desc.done);
  1268. INIT_LIST_HEAD(&rchan->desc.wait);
  1269. /* Request the channel interrupt. */
  1270. sprintf(pdev_irqname, "ch%u", index);
  1271. irq = platform_get_irq_byname(pdev, pdev_irqname);
  1272. if (irq < 0) {
  1273. dev_err(dmac->dev, "no IRQ specified for channel %u\n", index);
  1274. return -ENODEV;
  1275. }
  1276. irqname = devm_kasprintf(dmac->dev, GFP_KERNEL, "%s:%u",
  1277. dev_name(dmac->dev), index);
  1278. if (!irqname)
  1279. return -ENOMEM;
  1280. ret = devm_request_threaded_irq(dmac->dev, irq, rcar_dmac_isr_channel,
  1281. rcar_dmac_isr_channel_thread, 0,
  1282. irqname, rchan);
  1283. if (ret) {
  1284. dev_err(dmac->dev, "failed to request IRQ %u (%d)\n", irq, ret);
  1285. return ret;
  1286. }
  1287. /*
  1288. * Initialize the DMA engine channel and add it to the DMA engine
  1289. * channels list.
  1290. */
  1291. chan->device = &dmac->engine;
  1292. dma_cookie_init(chan);
  1293. list_add_tail(&chan->device_node, &dmac->engine.channels);
  1294. return 0;
  1295. }
  1296. static int rcar_dmac_parse_of(struct device *dev, struct rcar_dmac *dmac)
  1297. {
  1298. struct device_node *np = dev->of_node;
  1299. int ret;
  1300. ret = of_property_read_u32(np, "dma-channels", &dmac->n_channels);
  1301. if (ret < 0) {
  1302. dev_err(dev, "unable to read dma-channels property\n");
  1303. return ret;
  1304. }
  1305. if (dmac->n_channels <= 0 || dmac->n_channels >= 100) {
  1306. dev_err(dev, "invalid number of channels %u\n",
  1307. dmac->n_channels);
  1308. return -EINVAL;
  1309. }
  1310. return 0;
  1311. }
  1312. static int rcar_dmac_probe(struct platform_device *pdev)
  1313. {
  1314. const enum dma_slave_buswidth widths = DMA_SLAVE_BUSWIDTH_1_BYTE |
  1315. DMA_SLAVE_BUSWIDTH_2_BYTES | DMA_SLAVE_BUSWIDTH_4_BYTES |
  1316. DMA_SLAVE_BUSWIDTH_8_BYTES | DMA_SLAVE_BUSWIDTH_16_BYTES |
  1317. DMA_SLAVE_BUSWIDTH_32_BYTES | DMA_SLAVE_BUSWIDTH_64_BYTES;
  1318. unsigned int channels_offset = 0;
  1319. struct dma_device *engine;
  1320. struct rcar_dmac *dmac;
  1321. struct resource *mem;
  1322. unsigned int i;
  1323. char *irqname;
  1324. int irq;
  1325. int ret;
  1326. dmac = devm_kzalloc(&pdev->dev, sizeof(*dmac), GFP_KERNEL);
  1327. if (!dmac)
  1328. return -ENOMEM;
  1329. dmac->dev = &pdev->dev;
  1330. platform_set_drvdata(pdev, dmac);
  1331. ret = rcar_dmac_parse_of(&pdev->dev, dmac);
  1332. if (ret < 0)
  1333. return ret;
  1334. /*
  1335. * A still unconfirmed hardware bug prevents the IPMMU microTLB 0 to be
  1336. * flushed correctly, resulting in memory corruption. DMAC 0 channel 0
  1337. * is connected to microTLB 0 on currently supported platforms, so we
  1338. * can't use it with the IPMMU. As the IOMMU API operates at the device
  1339. * level we can't disable it selectively, so ignore channel 0 for now if
  1340. * the device is part of an IOMMU group.
  1341. */
  1342. if (pdev->dev.iommu_group) {
  1343. dmac->n_channels--;
  1344. channels_offset = 1;
  1345. }
  1346. dmac->channels = devm_kcalloc(&pdev->dev, dmac->n_channels,
  1347. sizeof(*dmac->channels), GFP_KERNEL);
  1348. if (!dmac->channels)
  1349. return -ENOMEM;
  1350. /* Request resources. */
  1351. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1352. dmac->iomem = devm_ioremap_resource(&pdev->dev, mem);
  1353. if (IS_ERR(dmac->iomem))
  1354. return PTR_ERR(dmac->iomem);
  1355. irq = platform_get_irq_byname(pdev, "error");
  1356. if (irq < 0) {
  1357. dev_err(&pdev->dev, "no error IRQ specified\n");
  1358. return -ENODEV;
  1359. }
  1360. irqname = devm_kasprintf(dmac->dev, GFP_KERNEL, "%s:error",
  1361. dev_name(dmac->dev));
  1362. if (!irqname)
  1363. return -ENOMEM;
  1364. ret = devm_request_irq(&pdev->dev, irq, rcar_dmac_isr_error, 0,
  1365. irqname, dmac);
  1366. if (ret) {
  1367. dev_err(&pdev->dev, "failed to request IRQ %u (%d)\n",
  1368. irq, ret);
  1369. return ret;
  1370. }
  1371. /* Enable runtime PM and initialize the device. */
  1372. pm_runtime_enable(&pdev->dev);
  1373. ret = pm_runtime_get_sync(&pdev->dev);
  1374. if (ret < 0) {
  1375. dev_err(&pdev->dev, "runtime PM get sync failed (%d)\n", ret);
  1376. return ret;
  1377. }
  1378. ret = rcar_dmac_init(dmac);
  1379. pm_runtime_put(&pdev->dev);
  1380. if (ret) {
  1381. dev_err(&pdev->dev, "failed to reset device\n");
  1382. goto error;
  1383. }
  1384. /* Initialize the channels. */
  1385. INIT_LIST_HEAD(&dmac->engine.channels);
  1386. for (i = 0; i < dmac->n_channels; ++i) {
  1387. ret = rcar_dmac_chan_probe(dmac, &dmac->channels[i],
  1388. i + channels_offset);
  1389. if (ret < 0)
  1390. goto error;
  1391. }
  1392. /* Register the DMAC as a DMA provider for DT. */
  1393. ret = of_dma_controller_register(pdev->dev.of_node, rcar_dmac_of_xlate,
  1394. NULL);
  1395. if (ret < 0)
  1396. goto error;
  1397. /*
  1398. * Register the DMA engine device.
  1399. *
  1400. * Default transfer size of 32 bytes requires 32-byte alignment.
  1401. */
  1402. engine = &dmac->engine;
  1403. dma_cap_set(DMA_MEMCPY, engine->cap_mask);
  1404. dma_cap_set(DMA_SLAVE, engine->cap_mask);
  1405. engine->dev = &pdev->dev;
  1406. engine->copy_align = ilog2(RCAR_DMAC_MEMCPY_XFER_SIZE);
  1407. engine->src_addr_widths = widths;
  1408. engine->dst_addr_widths = widths;
  1409. engine->directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM);
  1410. engine->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
  1411. engine->device_alloc_chan_resources = rcar_dmac_alloc_chan_resources;
  1412. engine->device_free_chan_resources = rcar_dmac_free_chan_resources;
  1413. engine->device_prep_dma_memcpy = rcar_dmac_prep_dma_memcpy;
  1414. engine->device_prep_slave_sg = rcar_dmac_prep_slave_sg;
  1415. engine->device_prep_dma_cyclic = rcar_dmac_prep_dma_cyclic;
  1416. engine->device_config = rcar_dmac_device_config;
  1417. engine->device_terminate_all = rcar_dmac_chan_terminate_all;
  1418. engine->device_tx_status = rcar_dmac_tx_status;
  1419. engine->device_issue_pending = rcar_dmac_issue_pending;
  1420. ret = dma_async_device_register(engine);
  1421. if (ret < 0)
  1422. goto error;
  1423. return 0;
  1424. error:
  1425. of_dma_controller_free(pdev->dev.of_node);
  1426. pm_runtime_disable(&pdev->dev);
  1427. return ret;
  1428. }
  1429. static int rcar_dmac_remove(struct platform_device *pdev)
  1430. {
  1431. struct rcar_dmac *dmac = platform_get_drvdata(pdev);
  1432. of_dma_controller_free(pdev->dev.of_node);
  1433. dma_async_device_unregister(&dmac->engine);
  1434. pm_runtime_disable(&pdev->dev);
  1435. return 0;
  1436. }
  1437. static void rcar_dmac_shutdown(struct platform_device *pdev)
  1438. {
  1439. struct rcar_dmac *dmac = platform_get_drvdata(pdev);
  1440. rcar_dmac_stop(dmac);
  1441. }
  1442. static const struct of_device_id rcar_dmac_of_ids[] = {
  1443. { .compatible = "renesas,rcar-dmac", },
  1444. { /* Sentinel */ }
  1445. };
  1446. MODULE_DEVICE_TABLE(of, rcar_dmac_of_ids);
  1447. static struct platform_driver rcar_dmac_driver = {
  1448. .driver = {
  1449. .pm = &rcar_dmac_pm,
  1450. .name = "rcar-dmac",
  1451. .of_match_table = rcar_dmac_of_ids,
  1452. },
  1453. .probe = rcar_dmac_probe,
  1454. .remove = rcar_dmac_remove,
  1455. .shutdown = rcar_dmac_shutdown,
  1456. };
  1457. module_platform_driver(rcar_dmac_driver);
  1458. MODULE_DESCRIPTION("R-Car Gen2 DMA Controller Driver");
  1459. MODULE_AUTHOR("Laurent Pinchart <laurent.pinchart@ideasonboard.com>");
  1460. MODULE_LICENSE("GPL v2");