talitos.c 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/of_platform.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/io.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/rtnetlink.h>
  41. #include <linux/slab.h>
  42. #include <crypto/algapi.h>
  43. #include <crypto/aes.h>
  44. #include <crypto/des.h>
  45. #include <crypto/sha.h>
  46. #include <crypto/md5.h>
  47. #include <crypto/aead.h>
  48. #include <crypto/authenc.h>
  49. #include <crypto/skcipher.h>
  50. #include <crypto/hash.h>
  51. #include <crypto/internal/hash.h>
  52. #include <crypto/scatterwalk.h>
  53. #include "talitos.h"
  54. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  55. {
  56. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  57. talitos_ptr->eptr = upper_32_bits(dma_addr);
  58. }
  59. /*
  60. * map virtual single (contiguous) pointer to h/w descriptor pointer
  61. */
  62. static void map_single_talitos_ptr(struct device *dev,
  63. struct talitos_ptr *talitos_ptr,
  64. unsigned short len, void *data,
  65. unsigned char extent,
  66. enum dma_data_direction dir)
  67. {
  68. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  69. talitos_ptr->len = cpu_to_be16(len);
  70. to_talitos_ptr(talitos_ptr, dma_addr);
  71. talitos_ptr->j_extent = extent;
  72. }
  73. /*
  74. * unmap bus single (contiguous) h/w descriptor pointer
  75. */
  76. static void unmap_single_talitos_ptr(struct device *dev,
  77. struct talitos_ptr *talitos_ptr,
  78. enum dma_data_direction dir)
  79. {
  80. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  81. be16_to_cpu(talitos_ptr->len), dir);
  82. }
  83. static int reset_channel(struct device *dev, int ch)
  84. {
  85. struct talitos_private *priv = dev_get_drvdata(dev);
  86. unsigned int timeout = TALITOS_TIMEOUT;
  87. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  88. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  89. && --timeout)
  90. cpu_relax();
  91. if (timeout == 0) {
  92. dev_err(dev, "failed to reset channel %d\n", ch);
  93. return -EIO;
  94. }
  95. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  96. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  97. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  98. /* and ICCR writeback, if available */
  99. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  100. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  101. TALITOS_CCCR_LO_IWSE);
  102. return 0;
  103. }
  104. static int reset_device(struct device *dev)
  105. {
  106. struct talitos_private *priv = dev_get_drvdata(dev);
  107. unsigned int timeout = TALITOS_TIMEOUT;
  108. u32 mcr = TALITOS_MCR_SWR;
  109. setbits32(priv->reg + TALITOS_MCR, mcr);
  110. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  111. && --timeout)
  112. cpu_relax();
  113. if (priv->irq[1]) {
  114. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  115. setbits32(priv->reg + TALITOS_MCR, mcr);
  116. }
  117. if (timeout == 0) {
  118. dev_err(dev, "failed to reset device\n");
  119. return -EIO;
  120. }
  121. return 0;
  122. }
  123. /*
  124. * Reset and initialize the device
  125. */
  126. static int init_device(struct device *dev)
  127. {
  128. struct talitos_private *priv = dev_get_drvdata(dev);
  129. int ch, err;
  130. /*
  131. * Master reset
  132. * errata documentation: warning: certain SEC interrupts
  133. * are not fully cleared by writing the MCR:SWR bit,
  134. * set bit twice to completely reset
  135. */
  136. err = reset_device(dev);
  137. if (err)
  138. return err;
  139. err = reset_device(dev);
  140. if (err)
  141. return err;
  142. /* reset channels */
  143. for (ch = 0; ch < priv->num_channels; ch++) {
  144. err = reset_channel(dev, ch);
  145. if (err)
  146. return err;
  147. }
  148. /* enable channel done and error interrupts */
  149. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  150. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  151. /* disable integrity check error interrupts (use writeback instead) */
  152. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  153. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  154. TALITOS_MDEUICR_LO_ICE);
  155. return 0;
  156. }
  157. /**
  158. * talitos_submit - submits a descriptor to the device for processing
  159. * @dev: the SEC device to be used
  160. * @ch: the SEC device channel to be used
  161. * @desc: the descriptor to be processed by the device
  162. * @callback: whom to call when processing is complete
  163. * @context: a handle for use by caller (optional)
  164. *
  165. * desc must contain valid dma-mapped (bus physical) address pointers.
  166. * callback must check err and feedback in descriptor header
  167. * for device processing status.
  168. */
  169. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  170. void (*callback)(struct device *dev,
  171. struct talitos_desc *desc,
  172. void *context, int error),
  173. void *context)
  174. {
  175. struct talitos_private *priv = dev_get_drvdata(dev);
  176. struct talitos_request *request;
  177. unsigned long flags;
  178. int head;
  179. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  180. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  181. /* h/w fifo is full */
  182. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  183. return -EAGAIN;
  184. }
  185. head = priv->chan[ch].head;
  186. request = &priv->chan[ch].fifo[head];
  187. /* map descriptor and save caller data */
  188. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  189. DMA_BIDIRECTIONAL);
  190. request->callback = callback;
  191. request->context = context;
  192. /* increment fifo head */
  193. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  194. smp_wmb();
  195. request->desc = desc;
  196. /* GO! */
  197. wmb();
  198. out_be32(priv->chan[ch].reg + TALITOS_FF,
  199. upper_32_bits(request->dma_desc));
  200. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  201. lower_32_bits(request->dma_desc));
  202. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  203. return -EINPROGRESS;
  204. }
  205. EXPORT_SYMBOL(talitos_submit);
  206. /*
  207. * process what was done, notify callback of error if not
  208. */
  209. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  210. {
  211. struct talitos_private *priv = dev_get_drvdata(dev);
  212. struct talitos_request *request, saved_req;
  213. unsigned long flags;
  214. int tail, status;
  215. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  216. tail = priv->chan[ch].tail;
  217. while (priv->chan[ch].fifo[tail].desc) {
  218. request = &priv->chan[ch].fifo[tail];
  219. /* descriptors with their done bits set don't get the error */
  220. rmb();
  221. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  222. status = 0;
  223. else
  224. if (!error)
  225. break;
  226. else
  227. status = error;
  228. dma_unmap_single(dev, request->dma_desc,
  229. sizeof(struct talitos_desc),
  230. DMA_BIDIRECTIONAL);
  231. /* copy entries so we can call callback outside lock */
  232. saved_req.desc = request->desc;
  233. saved_req.callback = request->callback;
  234. saved_req.context = request->context;
  235. /* release request entry in fifo */
  236. smp_wmb();
  237. request->desc = NULL;
  238. /* increment fifo tail */
  239. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  240. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  241. atomic_dec(&priv->chan[ch].submit_count);
  242. saved_req.callback(dev, saved_req.desc, saved_req.context,
  243. status);
  244. /* channel may resume processing in single desc error case */
  245. if (error && !reset_ch && status == error)
  246. return;
  247. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  248. tail = priv->chan[ch].tail;
  249. }
  250. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  251. }
  252. /*
  253. * process completed requests for channels that have done status
  254. */
  255. #define DEF_TALITOS_DONE(name, ch_done_mask) \
  256. static void talitos_done_##name(unsigned long data) \
  257. { \
  258. struct device *dev = (struct device *)data; \
  259. struct talitos_private *priv = dev_get_drvdata(dev); \
  260. unsigned long flags; \
  261. \
  262. if (ch_done_mask & 1) \
  263. flush_channel(dev, 0, 0, 0); \
  264. if (priv->num_channels == 1) \
  265. goto out; \
  266. if (ch_done_mask & (1 << 2)) \
  267. flush_channel(dev, 1, 0, 0); \
  268. if (ch_done_mask & (1 << 4)) \
  269. flush_channel(dev, 2, 0, 0); \
  270. if (ch_done_mask & (1 << 6)) \
  271. flush_channel(dev, 3, 0, 0); \
  272. \
  273. out: \
  274. /* At this point, all completed channels have been processed */ \
  275. /* Unmask done interrupts for channels completed later on. */ \
  276. spin_lock_irqsave(&priv->reg_lock, flags); \
  277. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  278. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT); \
  279. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  280. }
  281. DEF_TALITOS_DONE(4ch, TALITOS_ISR_4CHDONE)
  282. DEF_TALITOS_DONE(ch0_2, TALITOS_ISR_CH_0_2_DONE)
  283. DEF_TALITOS_DONE(ch1_3, TALITOS_ISR_CH_1_3_DONE)
  284. /*
  285. * locate current (offending) descriptor
  286. */
  287. static u32 current_desc_hdr(struct device *dev, int ch)
  288. {
  289. struct talitos_private *priv = dev_get_drvdata(dev);
  290. int tail, iter;
  291. dma_addr_t cur_desc;
  292. cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
  293. cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  294. if (!cur_desc) {
  295. dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
  296. return 0;
  297. }
  298. tail = priv->chan[ch].tail;
  299. iter = tail;
  300. while (priv->chan[ch].fifo[iter].dma_desc != cur_desc) {
  301. iter = (iter + 1) & (priv->fifo_len - 1);
  302. if (iter == tail) {
  303. dev_err(dev, "couldn't locate current descriptor\n");
  304. return 0;
  305. }
  306. }
  307. return priv->chan[ch].fifo[iter].desc->hdr;
  308. }
  309. /*
  310. * user diagnostics; report root cause of error based on execution unit status
  311. */
  312. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  313. {
  314. struct talitos_private *priv = dev_get_drvdata(dev);
  315. int i;
  316. if (!desc_hdr)
  317. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  318. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  319. case DESC_HDR_SEL0_AFEU:
  320. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  321. in_be32(priv->reg + TALITOS_AFEUISR),
  322. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  323. break;
  324. case DESC_HDR_SEL0_DEU:
  325. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  326. in_be32(priv->reg + TALITOS_DEUISR),
  327. in_be32(priv->reg + TALITOS_DEUISR_LO));
  328. break;
  329. case DESC_HDR_SEL0_MDEUA:
  330. case DESC_HDR_SEL0_MDEUB:
  331. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  332. in_be32(priv->reg + TALITOS_MDEUISR),
  333. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  334. break;
  335. case DESC_HDR_SEL0_RNG:
  336. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  337. in_be32(priv->reg + TALITOS_RNGUISR),
  338. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  339. break;
  340. case DESC_HDR_SEL0_PKEU:
  341. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  342. in_be32(priv->reg + TALITOS_PKEUISR),
  343. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  344. break;
  345. case DESC_HDR_SEL0_AESU:
  346. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  347. in_be32(priv->reg + TALITOS_AESUISR),
  348. in_be32(priv->reg + TALITOS_AESUISR_LO));
  349. break;
  350. case DESC_HDR_SEL0_CRCU:
  351. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  352. in_be32(priv->reg + TALITOS_CRCUISR),
  353. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  354. break;
  355. case DESC_HDR_SEL0_KEU:
  356. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  357. in_be32(priv->reg + TALITOS_KEUISR),
  358. in_be32(priv->reg + TALITOS_KEUISR_LO));
  359. break;
  360. }
  361. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  362. case DESC_HDR_SEL1_MDEUA:
  363. case DESC_HDR_SEL1_MDEUB:
  364. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  365. in_be32(priv->reg + TALITOS_MDEUISR),
  366. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  367. break;
  368. case DESC_HDR_SEL1_CRCU:
  369. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  370. in_be32(priv->reg + TALITOS_CRCUISR),
  371. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  372. break;
  373. }
  374. for (i = 0; i < 8; i++)
  375. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  376. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  377. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  378. }
  379. /*
  380. * recover from error interrupts
  381. */
  382. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  383. {
  384. struct talitos_private *priv = dev_get_drvdata(dev);
  385. unsigned int timeout = TALITOS_TIMEOUT;
  386. int ch, error, reset_dev = 0, reset_ch = 0;
  387. u32 v, v_lo;
  388. for (ch = 0; ch < priv->num_channels; ch++) {
  389. /* skip channels without errors */
  390. if (!(isr & (1 << (ch * 2 + 1))))
  391. continue;
  392. error = -EINVAL;
  393. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  394. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  395. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  396. dev_err(dev, "double fetch fifo overflow error\n");
  397. error = -EAGAIN;
  398. reset_ch = 1;
  399. }
  400. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  401. /* h/w dropped descriptor */
  402. dev_err(dev, "single fetch fifo overflow error\n");
  403. error = -EAGAIN;
  404. }
  405. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  406. dev_err(dev, "master data transfer error\n");
  407. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  408. dev_err(dev, "s/g data length zero error\n");
  409. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  410. dev_err(dev, "fetch pointer zero error\n");
  411. if (v_lo & TALITOS_CCPSR_LO_IDH)
  412. dev_err(dev, "illegal descriptor header error\n");
  413. if (v_lo & TALITOS_CCPSR_LO_IEU)
  414. dev_err(dev, "invalid execution unit error\n");
  415. if (v_lo & TALITOS_CCPSR_LO_EU)
  416. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  417. if (v_lo & TALITOS_CCPSR_LO_GB)
  418. dev_err(dev, "gather boundary error\n");
  419. if (v_lo & TALITOS_CCPSR_LO_GRL)
  420. dev_err(dev, "gather return/length error\n");
  421. if (v_lo & TALITOS_CCPSR_LO_SB)
  422. dev_err(dev, "scatter boundary error\n");
  423. if (v_lo & TALITOS_CCPSR_LO_SRL)
  424. dev_err(dev, "scatter return/length error\n");
  425. flush_channel(dev, ch, error, reset_ch);
  426. if (reset_ch) {
  427. reset_channel(dev, ch);
  428. } else {
  429. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  430. TALITOS_CCCR_CONT);
  431. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  432. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  433. TALITOS_CCCR_CONT) && --timeout)
  434. cpu_relax();
  435. if (timeout == 0) {
  436. dev_err(dev, "failed to restart channel %d\n",
  437. ch);
  438. reset_dev = 1;
  439. }
  440. }
  441. }
  442. if (reset_dev || isr & ~TALITOS_ISR_4CHERR || isr_lo) {
  443. dev_err(dev, "done overflow, internal time out, or rngu error: "
  444. "ISR 0x%08x_%08x\n", isr, isr_lo);
  445. /* purge request queues */
  446. for (ch = 0; ch < priv->num_channels; ch++)
  447. flush_channel(dev, ch, -EIO, 1);
  448. /* reset and reinitialize the device */
  449. init_device(dev);
  450. }
  451. }
  452. #define DEF_TALITOS_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  453. static irqreturn_t talitos_interrupt_##name(int irq, void *data) \
  454. { \
  455. struct device *dev = data; \
  456. struct talitos_private *priv = dev_get_drvdata(dev); \
  457. u32 isr, isr_lo; \
  458. unsigned long flags; \
  459. \
  460. spin_lock_irqsave(&priv->reg_lock, flags); \
  461. isr = in_be32(priv->reg + TALITOS_ISR); \
  462. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  463. /* Acknowledge interrupt */ \
  464. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  465. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  466. \
  467. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  468. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  469. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  470. } \
  471. else { \
  472. if (likely(isr & ch_done_mask)) { \
  473. /* mask further done interrupts. */ \
  474. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  475. /* done_task will unmask done interrupts at exit */ \
  476. tasklet_schedule(&priv->done_task[tlet]); \
  477. } \
  478. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  479. } \
  480. \
  481. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  482. IRQ_NONE; \
  483. }
  484. DEF_TALITOS_INTERRUPT(4ch, TALITOS_ISR_4CHDONE, TALITOS_ISR_4CHERR, 0)
  485. DEF_TALITOS_INTERRUPT(ch0_2, TALITOS_ISR_CH_0_2_DONE, TALITOS_ISR_CH_0_2_ERR, 0)
  486. DEF_TALITOS_INTERRUPT(ch1_3, TALITOS_ISR_CH_1_3_DONE, TALITOS_ISR_CH_1_3_ERR, 1)
  487. /*
  488. * hwrng
  489. */
  490. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  491. {
  492. struct device *dev = (struct device *)rng->priv;
  493. struct talitos_private *priv = dev_get_drvdata(dev);
  494. u32 ofl;
  495. int i;
  496. for (i = 0; i < 20; i++) {
  497. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  498. TALITOS_RNGUSR_LO_OFL;
  499. if (ofl || !wait)
  500. break;
  501. udelay(10);
  502. }
  503. return !!ofl;
  504. }
  505. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  506. {
  507. struct device *dev = (struct device *)rng->priv;
  508. struct talitos_private *priv = dev_get_drvdata(dev);
  509. /* rng fifo requires 64-bit accesses */
  510. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  511. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  512. return sizeof(u32);
  513. }
  514. static int talitos_rng_init(struct hwrng *rng)
  515. {
  516. struct device *dev = (struct device *)rng->priv;
  517. struct talitos_private *priv = dev_get_drvdata(dev);
  518. unsigned int timeout = TALITOS_TIMEOUT;
  519. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  520. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  521. && --timeout)
  522. cpu_relax();
  523. if (timeout == 0) {
  524. dev_err(dev, "failed to reset rng hw\n");
  525. return -ENODEV;
  526. }
  527. /* start generating */
  528. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  529. return 0;
  530. }
  531. static int talitos_register_rng(struct device *dev)
  532. {
  533. struct talitos_private *priv = dev_get_drvdata(dev);
  534. priv->rng.name = dev_driver_string(dev),
  535. priv->rng.init = talitos_rng_init,
  536. priv->rng.data_present = talitos_rng_data_present,
  537. priv->rng.data_read = talitos_rng_data_read,
  538. priv->rng.priv = (unsigned long)dev;
  539. return hwrng_register(&priv->rng);
  540. }
  541. static void talitos_unregister_rng(struct device *dev)
  542. {
  543. struct talitos_private *priv = dev_get_drvdata(dev);
  544. hwrng_unregister(&priv->rng);
  545. }
  546. /*
  547. * crypto alg
  548. */
  549. #define TALITOS_CRA_PRIORITY 3000
  550. #define TALITOS_MAX_KEY_SIZE 96
  551. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  552. struct talitos_ctx {
  553. struct device *dev;
  554. int ch;
  555. __be32 desc_hdr_template;
  556. u8 key[TALITOS_MAX_KEY_SIZE];
  557. u8 iv[TALITOS_MAX_IV_LENGTH];
  558. unsigned int keylen;
  559. unsigned int enckeylen;
  560. unsigned int authkeylen;
  561. unsigned int authsize;
  562. };
  563. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  564. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  565. struct talitos_ahash_req_ctx {
  566. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  567. unsigned int hw_context_size;
  568. u8 buf[HASH_MAX_BLOCK_SIZE];
  569. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  570. unsigned int swinit;
  571. unsigned int first;
  572. unsigned int last;
  573. unsigned int to_hash_later;
  574. u64 nbuf;
  575. struct scatterlist bufsl[2];
  576. struct scatterlist *psrc;
  577. };
  578. static int aead_setauthsize(struct crypto_aead *authenc,
  579. unsigned int authsize)
  580. {
  581. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  582. ctx->authsize = authsize;
  583. return 0;
  584. }
  585. static int aead_setkey(struct crypto_aead *authenc,
  586. const u8 *key, unsigned int keylen)
  587. {
  588. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  589. struct crypto_authenc_keys keys;
  590. if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
  591. goto badkey;
  592. if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
  593. goto badkey;
  594. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  595. memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
  596. ctx->keylen = keys.authkeylen + keys.enckeylen;
  597. ctx->enckeylen = keys.enckeylen;
  598. ctx->authkeylen = keys.authkeylen;
  599. return 0;
  600. badkey:
  601. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  602. return -EINVAL;
  603. }
  604. /*
  605. * talitos_edesc - s/w-extended descriptor
  606. * @assoc_nents: number of segments in associated data scatterlist
  607. * @src_nents: number of segments in input scatterlist
  608. * @dst_nents: number of segments in output scatterlist
  609. * @assoc_chained: whether assoc is chained or not
  610. * @src_chained: whether src is chained or not
  611. * @dst_chained: whether dst is chained or not
  612. * @iv_dma: dma address of iv for checking continuity and link table
  613. * @dma_len: length of dma mapped link_tbl space
  614. * @dma_link_tbl: bus physical address of link_tbl
  615. * @desc: h/w descriptor
  616. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  617. *
  618. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  619. * is greater than 1, an integrity check value is concatenated to the end
  620. * of link_tbl data
  621. */
  622. struct talitos_edesc {
  623. int assoc_nents;
  624. int src_nents;
  625. int dst_nents;
  626. bool assoc_chained;
  627. bool src_chained;
  628. bool dst_chained;
  629. dma_addr_t iv_dma;
  630. int dma_len;
  631. dma_addr_t dma_link_tbl;
  632. struct talitos_desc desc;
  633. struct talitos_ptr link_tbl[0];
  634. };
  635. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  636. unsigned int nents, enum dma_data_direction dir,
  637. bool chained)
  638. {
  639. if (unlikely(chained))
  640. while (sg) {
  641. dma_map_sg(dev, sg, 1, dir);
  642. sg = sg_next(sg);
  643. }
  644. else
  645. dma_map_sg(dev, sg, nents, dir);
  646. return nents;
  647. }
  648. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  649. enum dma_data_direction dir)
  650. {
  651. while (sg) {
  652. dma_unmap_sg(dev, sg, 1, dir);
  653. sg = sg_next(sg);
  654. }
  655. }
  656. static void talitos_sg_unmap(struct device *dev,
  657. struct talitos_edesc *edesc,
  658. struct scatterlist *src,
  659. struct scatterlist *dst)
  660. {
  661. unsigned int src_nents = edesc->src_nents ? : 1;
  662. unsigned int dst_nents = edesc->dst_nents ? : 1;
  663. if (src != dst) {
  664. if (edesc->src_chained)
  665. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  666. else
  667. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  668. if (dst) {
  669. if (edesc->dst_chained)
  670. talitos_unmap_sg_chain(dev, dst,
  671. DMA_FROM_DEVICE);
  672. else
  673. dma_unmap_sg(dev, dst, dst_nents,
  674. DMA_FROM_DEVICE);
  675. }
  676. } else
  677. if (edesc->src_chained)
  678. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  679. else
  680. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  681. }
  682. static void ipsec_esp_unmap(struct device *dev,
  683. struct talitos_edesc *edesc,
  684. struct aead_request *areq)
  685. {
  686. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  687. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  688. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  689. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  690. if (edesc->assoc_chained)
  691. talitos_unmap_sg_chain(dev, areq->assoc, DMA_TO_DEVICE);
  692. else if (areq->assoclen)
  693. /* assoc_nents counts also for IV in non-contiguous cases */
  694. dma_unmap_sg(dev, areq->assoc,
  695. edesc->assoc_nents ? edesc->assoc_nents - 1 : 1,
  696. DMA_TO_DEVICE);
  697. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  698. if (edesc->dma_len)
  699. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  700. DMA_BIDIRECTIONAL);
  701. }
  702. /*
  703. * ipsec_esp descriptor callbacks
  704. */
  705. static void ipsec_esp_encrypt_done(struct device *dev,
  706. struct talitos_desc *desc, void *context,
  707. int err)
  708. {
  709. struct aead_request *areq = context;
  710. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  711. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  712. struct talitos_edesc *edesc;
  713. struct scatterlist *sg;
  714. void *icvdata;
  715. edesc = container_of(desc, struct talitos_edesc, desc);
  716. ipsec_esp_unmap(dev, edesc, areq);
  717. /* copy the generated ICV to dst */
  718. if (edesc->dst_nents) {
  719. icvdata = &edesc->link_tbl[edesc->src_nents +
  720. edesc->dst_nents + 2 +
  721. edesc->assoc_nents];
  722. sg = sg_last(areq->dst, edesc->dst_nents);
  723. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  724. icvdata, ctx->authsize);
  725. }
  726. kfree(edesc);
  727. aead_request_complete(areq, err);
  728. }
  729. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  730. struct talitos_desc *desc,
  731. void *context, int err)
  732. {
  733. struct aead_request *req = context;
  734. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  735. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  736. struct talitos_edesc *edesc;
  737. struct scatterlist *sg;
  738. void *icvdata;
  739. edesc = container_of(desc, struct talitos_edesc, desc);
  740. ipsec_esp_unmap(dev, edesc, req);
  741. if (!err) {
  742. /* auth check */
  743. if (edesc->dma_len)
  744. icvdata = &edesc->link_tbl[edesc->src_nents +
  745. edesc->dst_nents + 2 +
  746. edesc->assoc_nents];
  747. else
  748. icvdata = &edesc->link_tbl[0];
  749. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  750. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  751. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  752. }
  753. kfree(edesc);
  754. aead_request_complete(req, err);
  755. }
  756. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  757. struct talitos_desc *desc,
  758. void *context, int err)
  759. {
  760. struct aead_request *req = context;
  761. struct talitos_edesc *edesc;
  762. edesc = container_of(desc, struct talitos_edesc, desc);
  763. ipsec_esp_unmap(dev, edesc, req);
  764. /* check ICV auth status */
  765. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  766. DESC_HDR_LO_ICCR1_PASS))
  767. err = -EBADMSG;
  768. kfree(edesc);
  769. aead_request_complete(req, err);
  770. }
  771. /*
  772. * convert scatterlist to SEC h/w link table format
  773. * stop at cryptlen bytes
  774. */
  775. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  776. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  777. {
  778. int n_sg = sg_count;
  779. while (n_sg--) {
  780. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  781. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  782. link_tbl_ptr->j_extent = 0;
  783. link_tbl_ptr++;
  784. cryptlen -= sg_dma_len(sg);
  785. sg = sg_next(sg);
  786. }
  787. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  788. link_tbl_ptr--;
  789. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  790. /* Empty this entry, and move to previous one */
  791. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  792. link_tbl_ptr->len = 0;
  793. sg_count--;
  794. link_tbl_ptr--;
  795. }
  796. be16_add_cpu(&link_tbl_ptr->len, cryptlen);
  797. /* tag end of link table */
  798. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  799. return sg_count;
  800. }
  801. /*
  802. * fill in and submit ipsec_esp descriptor
  803. */
  804. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  805. u64 seq, void (*callback) (struct device *dev,
  806. struct talitos_desc *desc,
  807. void *context, int error))
  808. {
  809. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  810. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  811. struct device *dev = ctx->dev;
  812. struct talitos_desc *desc = &edesc->desc;
  813. unsigned int cryptlen = areq->cryptlen;
  814. unsigned int authsize = ctx->authsize;
  815. unsigned int ivsize = crypto_aead_ivsize(aead);
  816. int sg_count, ret;
  817. int sg_link_tbl_len;
  818. /* hmac key */
  819. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  820. 0, DMA_TO_DEVICE);
  821. /* hmac data */
  822. desc->ptr[1].len = cpu_to_be16(areq->assoclen + ivsize);
  823. if (edesc->assoc_nents) {
  824. int tbl_off = edesc->src_nents + edesc->dst_nents + 2;
  825. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  826. to_talitos_ptr(&desc->ptr[1], edesc->dma_link_tbl + tbl_off *
  827. sizeof(struct talitos_ptr));
  828. desc->ptr[1].j_extent = DESC_PTR_LNKTBL_JUMP;
  829. /* assoc_nents - 1 entries for assoc, 1 for IV */
  830. sg_count = sg_to_link_tbl(areq->assoc, edesc->assoc_nents - 1,
  831. areq->assoclen, tbl_ptr);
  832. /* add IV to link table */
  833. tbl_ptr += sg_count - 1;
  834. tbl_ptr->j_extent = 0;
  835. tbl_ptr++;
  836. to_talitos_ptr(tbl_ptr, edesc->iv_dma);
  837. tbl_ptr->len = cpu_to_be16(ivsize);
  838. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  839. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  840. edesc->dma_len, DMA_BIDIRECTIONAL);
  841. } else {
  842. if (areq->assoclen)
  843. to_talitos_ptr(&desc->ptr[1],
  844. sg_dma_address(areq->assoc));
  845. else
  846. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma);
  847. desc->ptr[1].j_extent = 0;
  848. }
  849. /* cipher iv */
  850. to_talitos_ptr(&desc->ptr[2], edesc->iv_dma);
  851. desc->ptr[2].len = cpu_to_be16(ivsize);
  852. desc->ptr[2].j_extent = 0;
  853. /* Sync needed for the aead_givencrypt case */
  854. dma_sync_single_for_device(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);
  855. /* cipher key */
  856. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  857. (char *)&ctx->key + ctx->authkeylen, 0,
  858. DMA_TO_DEVICE);
  859. /*
  860. * cipher in
  861. * map and adjust cipher len to aead request cryptlen.
  862. * extent is bytes of HMAC postpended to ciphertext,
  863. * typically 12 for ipsec
  864. */
  865. desc->ptr[4].len = cpu_to_be16(cryptlen);
  866. desc->ptr[4].j_extent = authsize;
  867. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  868. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  869. : DMA_TO_DEVICE,
  870. edesc->src_chained);
  871. if (sg_count == 1) {
  872. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  873. } else {
  874. sg_link_tbl_len = cryptlen;
  875. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  876. sg_link_tbl_len = cryptlen + authsize;
  877. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  878. &edesc->link_tbl[0]);
  879. if (sg_count > 1) {
  880. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  881. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  882. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  883. edesc->dma_len,
  884. DMA_BIDIRECTIONAL);
  885. } else {
  886. /* Only one segment now, so no link tbl needed */
  887. to_talitos_ptr(&desc->ptr[4],
  888. sg_dma_address(areq->src));
  889. }
  890. }
  891. /* cipher out */
  892. desc->ptr[5].len = cpu_to_be16(cryptlen);
  893. desc->ptr[5].j_extent = authsize;
  894. if (areq->src != areq->dst)
  895. sg_count = talitos_map_sg(dev, areq->dst,
  896. edesc->dst_nents ? : 1,
  897. DMA_FROM_DEVICE, edesc->dst_chained);
  898. if (sg_count == 1) {
  899. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  900. } else {
  901. int tbl_off = edesc->src_nents + 1;
  902. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  903. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  904. tbl_off * sizeof(struct talitos_ptr));
  905. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  906. tbl_ptr);
  907. /* Add an entry to the link table for ICV data */
  908. tbl_ptr += sg_count - 1;
  909. tbl_ptr->j_extent = 0;
  910. tbl_ptr++;
  911. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  912. tbl_ptr->len = cpu_to_be16(authsize);
  913. /* icv data follows link tables */
  914. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl +
  915. (tbl_off + edesc->dst_nents + 1 +
  916. edesc->assoc_nents) *
  917. sizeof(struct talitos_ptr));
  918. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  919. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  920. edesc->dma_len, DMA_BIDIRECTIONAL);
  921. }
  922. /* iv out */
  923. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  924. DMA_FROM_DEVICE);
  925. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  926. if (ret != -EINPROGRESS) {
  927. ipsec_esp_unmap(dev, edesc, areq);
  928. kfree(edesc);
  929. }
  930. return ret;
  931. }
  932. /*
  933. * derive number of elements in scatterlist
  934. */
  935. static int sg_count(struct scatterlist *sg_list, int nbytes, bool *chained)
  936. {
  937. struct scatterlist *sg = sg_list;
  938. int sg_nents = 0;
  939. *chained = false;
  940. while (nbytes > 0) {
  941. sg_nents++;
  942. nbytes -= sg->length;
  943. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  944. *chained = true;
  945. sg = sg_next(sg);
  946. }
  947. return sg_nents;
  948. }
  949. /*
  950. * allocate and map the extended descriptor
  951. */
  952. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  953. struct scatterlist *assoc,
  954. struct scatterlist *src,
  955. struct scatterlist *dst,
  956. u8 *iv,
  957. unsigned int assoclen,
  958. unsigned int cryptlen,
  959. unsigned int authsize,
  960. unsigned int ivsize,
  961. int icv_stashing,
  962. u32 cryptoflags,
  963. bool encrypt)
  964. {
  965. struct talitos_edesc *edesc;
  966. int assoc_nents = 0, src_nents, dst_nents, alloc_len, dma_len;
  967. bool assoc_chained = false, src_chained = false, dst_chained = false;
  968. dma_addr_t iv_dma = 0;
  969. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  970. GFP_ATOMIC;
  971. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  972. dev_err(dev, "length exceeds h/w max limit\n");
  973. return ERR_PTR(-EINVAL);
  974. }
  975. if (ivsize)
  976. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  977. if (assoclen) {
  978. /*
  979. * Currently it is assumed that iv is provided whenever assoc
  980. * is.
  981. */
  982. BUG_ON(!iv);
  983. assoc_nents = sg_count(assoc, assoclen, &assoc_chained);
  984. talitos_map_sg(dev, assoc, assoc_nents, DMA_TO_DEVICE,
  985. assoc_chained);
  986. assoc_nents = (assoc_nents == 1) ? 0 : assoc_nents;
  987. if (assoc_nents || sg_dma_address(assoc) + assoclen != iv_dma)
  988. assoc_nents = assoc_nents ? assoc_nents + 1 : 2;
  989. }
  990. if (!dst || dst == src) {
  991. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  992. src_nents = (src_nents == 1) ? 0 : src_nents;
  993. dst_nents = dst ? src_nents : 0;
  994. } else { /* dst && dst != src*/
  995. src_nents = sg_count(src, cryptlen + (encrypt ? 0 : authsize),
  996. &src_chained);
  997. src_nents = (src_nents == 1) ? 0 : src_nents;
  998. dst_nents = sg_count(dst, cryptlen + (encrypt ? authsize : 0),
  999. &dst_chained);
  1000. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1001. }
  1002. /*
  1003. * allocate space for base edesc plus the link tables,
  1004. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1005. * and the ICV data itself
  1006. */
  1007. alloc_len = sizeof(struct talitos_edesc);
  1008. if (assoc_nents || src_nents || dst_nents) {
  1009. dma_len = (src_nents + dst_nents + 2 + assoc_nents) *
  1010. sizeof(struct talitos_ptr) + authsize;
  1011. alloc_len += dma_len;
  1012. } else {
  1013. dma_len = 0;
  1014. alloc_len += icv_stashing ? authsize : 0;
  1015. }
  1016. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1017. if (!edesc) {
  1018. if (assoc_chained)
  1019. talitos_unmap_sg_chain(dev, assoc, DMA_TO_DEVICE);
  1020. else if (assoclen)
  1021. dma_unmap_sg(dev, assoc,
  1022. assoc_nents ? assoc_nents - 1 : 1,
  1023. DMA_TO_DEVICE);
  1024. if (iv_dma)
  1025. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1026. dev_err(dev, "could not allocate edescriptor\n");
  1027. return ERR_PTR(-ENOMEM);
  1028. }
  1029. edesc->assoc_nents = assoc_nents;
  1030. edesc->src_nents = src_nents;
  1031. edesc->dst_nents = dst_nents;
  1032. edesc->assoc_chained = assoc_chained;
  1033. edesc->src_chained = src_chained;
  1034. edesc->dst_chained = dst_chained;
  1035. edesc->iv_dma = iv_dma;
  1036. edesc->dma_len = dma_len;
  1037. if (dma_len)
  1038. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1039. edesc->dma_len,
  1040. DMA_BIDIRECTIONAL);
  1041. return edesc;
  1042. }
  1043. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1044. int icv_stashing, bool encrypt)
  1045. {
  1046. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1047. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1048. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1049. return talitos_edesc_alloc(ctx->dev, areq->assoc, areq->src, areq->dst,
  1050. iv, areq->assoclen, areq->cryptlen,
  1051. ctx->authsize, ivsize, icv_stashing,
  1052. areq->base.flags, encrypt);
  1053. }
  1054. static int aead_encrypt(struct aead_request *req)
  1055. {
  1056. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1057. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1058. struct talitos_edesc *edesc;
  1059. /* allocate extended descriptor */
  1060. edesc = aead_edesc_alloc(req, req->iv, 0, true);
  1061. if (IS_ERR(edesc))
  1062. return PTR_ERR(edesc);
  1063. /* set encrypt */
  1064. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1065. return ipsec_esp(edesc, req, 0, ipsec_esp_encrypt_done);
  1066. }
  1067. static int aead_decrypt(struct aead_request *req)
  1068. {
  1069. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1070. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1071. unsigned int authsize = ctx->authsize;
  1072. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1073. struct talitos_edesc *edesc;
  1074. struct scatterlist *sg;
  1075. void *icvdata;
  1076. req->cryptlen -= authsize;
  1077. /* allocate extended descriptor */
  1078. edesc = aead_edesc_alloc(req, req->iv, 1, false);
  1079. if (IS_ERR(edesc))
  1080. return PTR_ERR(edesc);
  1081. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1082. ((!edesc->src_nents && !edesc->dst_nents) ||
  1083. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1084. /* decrypt and check the ICV */
  1085. edesc->desc.hdr = ctx->desc_hdr_template |
  1086. DESC_HDR_DIR_INBOUND |
  1087. DESC_HDR_MODE1_MDEU_CICV;
  1088. /* reset integrity check result bits */
  1089. edesc->desc.hdr_lo = 0;
  1090. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_hwauth_done);
  1091. }
  1092. /* Have to check the ICV with software */
  1093. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1094. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1095. if (edesc->dma_len)
  1096. icvdata = &edesc->link_tbl[edesc->src_nents +
  1097. edesc->dst_nents + 2 +
  1098. edesc->assoc_nents];
  1099. else
  1100. icvdata = &edesc->link_tbl[0];
  1101. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1102. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1103. ctx->authsize);
  1104. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_swauth_done);
  1105. }
  1106. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1107. {
  1108. struct aead_request *areq = &req->areq;
  1109. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1110. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1111. struct talitos_edesc *edesc;
  1112. /* allocate extended descriptor */
  1113. edesc = aead_edesc_alloc(areq, req->giv, 0, true);
  1114. if (IS_ERR(edesc))
  1115. return PTR_ERR(edesc);
  1116. /* set encrypt */
  1117. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1118. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1119. /* avoid consecutive packets going out with same IV */
  1120. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1121. return ipsec_esp(edesc, areq, req->seq, ipsec_esp_encrypt_done);
  1122. }
  1123. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1124. const u8 *key, unsigned int keylen)
  1125. {
  1126. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1127. memcpy(&ctx->key, key, keylen);
  1128. ctx->keylen = keylen;
  1129. return 0;
  1130. }
  1131. static void common_nonsnoop_unmap(struct device *dev,
  1132. struct talitos_edesc *edesc,
  1133. struct ablkcipher_request *areq)
  1134. {
  1135. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1136. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1137. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1138. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1139. if (edesc->dma_len)
  1140. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1141. DMA_BIDIRECTIONAL);
  1142. }
  1143. static void ablkcipher_done(struct device *dev,
  1144. struct talitos_desc *desc, void *context,
  1145. int err)
  1146. {
  1147. struct ablkcipher_request *areq = context;
  1148. struct talitos_edesc *edesc;
  1149. edesc = container_of(desc, struct talitos_edesc, desc);
  1150. common_nonsnoop_unmap(dev, edesc, areq);
  1151. kfree(edesc);
  1152. areq->base.complete(&areq->base, err);
  1153. }
  1154. static int common_nonsnoop(struct talitos_edesc *edesc,
  1155. struct ablkcipher_request *areq,
  1156. void (*callback) (struct device *dev,
  1157. struct talitos_desc *desc,
  1158. void *context, int error))
  1159. {
  1160. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1161. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1162. struct device *dev = ctx->dev;
  1163. struct talitos_desc *desc = &edesc->desc;
  1164. unsigned int cryptlen = areq->nbytes;
  1165. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1166. int sg_count, ret;
  1167. /* first DWORD empty */
  1168. desc->ptr[0].len = 0;
  1169. to_talitos_ptr(&desc->ptr[0], 0);
  1170. desc->ptr[0].j_extent = 0;
  1171. /* cipher iv */
  1172. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma);
  1173. desc->ptr[1].len = cpu_to_be16(ivsize);
  1174. desc->ptr[1].j_extent = 0;
  1175. /* cipher key */
  1176. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1177. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1178. /*
  1179. * cipher in
  1180. */
  1181. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1182. desc->ptr[3].j_extent = 0;
  1183. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1184. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1185. : DMA_TO_DEVICE,
  1186. edesc->src_chained);
  1187. if (sg_count == 1) {
  1188. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1189. } else {
  1190. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1191. &edesc->link_tbl[0]);
  1192. if (sg_count > 1) {
  1193. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1194. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1195. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1196. edesc->dma_len,
  1197. DMA_BIDIRECTIONAL);
  1198. } else {
  1199. /* Only one segment now, so no link tbl needed */
  1200. to_talitos_ptr(&desc->ptr[3],
  1201. sg_dma_address(areq->src));
  1202. }
  1203. }
  1204. /* cipher out */
  1205. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1206. desc->ptr[4].j_extent = 0;
  1207. if (areq->src != areq->dst)
  1208. sg_count = talitos_map_sg(dev, areq->dst,
  1209. edesc->dst_nents ? : 1,
  1210. DMA_FROM_DEVICE, edesc->dst_chained);
  1211. if (sg_count == 1) {
  1212. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1213. } else {
  1214. struct talitos_ptr *link_tbl_ptr =
  1215. &edesc->link_tbl[edesc->src_nents + 1];
  1216. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1217. (edesc->src_nents + 1) *
  1218. sizeof(struct talitos_ptr));
  1219. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1220. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1221. link_tbl_ptr);
  1222. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1223. edesc->dma_len, DMA_BIDIRECTIONAL);
  1224. }
  1225. /* iv out */
  1226. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1227. DMA_FROM_DEVICE);
  1228. /* last DWORD empty */
  1229. desc->ptr[6].len = 0;
  1230. to_talitos_ptr(&desc->ptr[6], 0);
  1231. desc->ptr[6].j_extent = 0;
  1232. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1233. if (ret != -EINPROGRESS) {
  1234. common_nonsnoop_unmap(dev, edesc, areq);
  1235. kfree(edesc);
  1236. }
  1237. return ret;
  1238. }
  1239. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1240. areq, bool encrypt)
  1241. {
  1242. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1243. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1244. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1245. return talitos_edesc_alloc(ctx->dev, NULL, areq->src, areq->dst,
  1246. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1247. areq->base.flags, encrypt);
  1248. }
  1249. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1250. {
  1251. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1252. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1253. struct talitos_edesc *edesc;
  1254. /* allocate extended descriptor */
  1255. edesc = ablkcipher_edesc_alloc(areq, true);
  1256. if (IS_ERR(edesc))
  1257. return PTR_ERR(edesc);
  1258. /* set encrypt */
  1259. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1260. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1261. }
  1262. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1263. {
  1264. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1265. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1266. struct talitos_edesc *edesc;
  1267. /* allocate extended descriptor */
  1268. edesc = ablkcipher_edesc_alloc(areq, false);
  1269. if (IS_ERR(edesc))
  1270. return PTR_ERR(edesc);
  1271. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1272. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1273. }
  1274. static void common_nonsnoop_hash_unmap(struct device *dev,
  1275. struct talitos_edesc *edesc,
  1276. struct ahash_request *areq)
  1277. {
  1278. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1279. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1280. /* When using hashctx-in, must unmap it. */
  1281. if (edesc->desc.ptr[1].len)
  1282. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1283. DMA_TO_DEVICE);
  1284. if (edesc->desc.ptr[2].len)
  1285. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1286. DMA_TO_DEVICE);
  1287. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1288. if (edesc->dma_len)
  1289. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1290. DMA_BIDIRECTIONAL);
  1291. }
  1292. static void ahash_done(struct device *dev,
  1293. struct talitos_desc *desc, void *context,
  1294. int err)
  1295. {
  1296. struct ahash_request *areq = context;
  1297. struct talitos_edesc *edesc =
  1298. container_of(desc, struct talitos_edesc, desc);
  1299. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1300. if (!req_ctx->last && req_ctx->to_hash_later) {
  1301. /* Position any partial block for next update/final/finup */
  1302. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1303. req_ctx->nbuf = req_ctx->to_hash_later;
  1304. }
  1305. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1306. kfree(edesc);
  1307. areq->base.complete(&areq->base, err);
  1308. }
  1309. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1310. struct ahash_request *areq, unsigned int length,
  1311. void (*callback) (struct device *dev,
  1312. struct talitos_desc *desc,
  1313. void *context, int error))
  1314. {
  1315. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1316. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1317. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1318. struct device *dev = ctx->dev;
  1319. struct talitos_desc *desc = &edesc->desc;
  1320. int sg_count, ret;
  1321. /* first DWORD empty */
  1322. desc->ptr[0] = zero_entry;
  1323. /* hash context in */
  1324. if (!req_ctx->first || req_ctx->swinit) {
  1325. map_single_talitos_ptr(dev, &desc->ptr[1],
  1326. req_ctx->hw_context_size,
  1327. (char *)req_ctx->hw_context, 0,
  1328. DMA_TO_DEVICE);
  1329. req_ctx->swinit = 0;
  1330. } else {
  1331. desc->ptr[1] = zero_entry;
  1332. /* Indicate next op is not the first. */
  1333. req_ctx->first = 0;
  1334. }
  1335. /* HMAC key */
  1336. if (ctx->keylen)
  1337. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1338. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1339. else
  1340. desc->ptr[2] = zero_entry;
  1341. /*
  1342. * data in
  1343. */
  1344. desc->ptr[3].len = cpu_to_be16(length);
  1345. desc->ptr[3].j_extent = 0;
  1346. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1347. edesc->src_nents ? : 1,
  1348. DMA_TO_DEVICE, edesc->src_chained);
  1349. if (sg_count == 1) {
  1350. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1351. } else {
  1352. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1353. &edesc->link_tbl[0]);
  1354. if (sg_count > 1) {
  1355. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1356. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1357. dma_sync_single_for_device(ctx->dev,
  1358. edesc->dma_link_tbl,
  1359. edesc->dma_len,
  1360. DMA_BIDIRECTIONAL);
  1361. } else {
  1362. /* Only one segment now, so no link tbl needed */
  1363. to_talitos_ptr(&desc->ptr[3],
  1364. sg_dma_address(req_ctx->psrc));
  1365. }
  1366. }
  1367. /* fifth DWORD empty */
  1368. desc->ptr[4] = zero_entry;
  1369. /* hash/HMAC out -or- hash context out */
  1370. if (req_ctx->last)
  1371. map_single_talitos_ptr(dev, &desc->ptr[5],
  1372. crypto_ahash_digestsize(tfm),
  1373. areq->result, 0, DMA_FROM_DEVICE);
  1374. else
  1375. map_single_talitos_ptr(dev, &desc->ptr[5],
  1376. req_ctx->hw_context_size,
  1377. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1378. /* last DWORD empty */
  1379. desc->ptr[6] = zero_entry;
  1380. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1381. if (ret != -EINPROGRESS) {
  1382. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1383. kfree(edesc);
  1384. }
  1385. return ret;
  1386. }
  1387. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1388. unsigned int nbytes)
  1389. {
  1390. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1391. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1392. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1393. return talitos_edesc_alloc(ctx->dev, NULL, req_ctx->psrc, NULL, NULL, 0,
  1394. nbytes, 0, 0, 0, areq->base.flags, false);
  1395. }
  1396. static int ahash_init(struct ahash_request *areq)
  1397. {
  1398. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1399. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1400. /* Initialize the context */
  1401. req_ctx->nbuf = 0;
  1402. req_ctx->first = 1; /* first indicates h/w must init its context */
  1403. req_ctx->swinit = 0; /* assume h/w init of context */
  1404. req_ctx->hw_context_size =
  1405. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1406. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1407. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1408. return 0;
  1409. }
  1410. /*
  1411. * on h/w without explicit sha224 support, we initialize h/w context
  1412. * manually with sha224 constants, and tell it to run sha256.
  1413. */
  1414. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1415. {
  1416. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1417. ahash_init(areq);
  1418. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1419. req_ctx->hw_context[0] = SHA224_H0;
  1420. req_ctx->hw_context[1] = SHA224_H1;
  1421. req_ctx->hw_context[2] = SHA224_H2;
  1422. req_ctx->hw_context[3] = SHA224_H3;
  1423. req_ctx->hw_context[4] = SHA224_H4;
  1424. req_ctx->hw_context[5] = SHA224_H5;
  1425. req_ctx->hw_context[6] = SHA224_H6;
  1426. req_ctx->hw_context[7] = SHA224_H7;
  1427. /* init 64-bit count */
  1428. req_ctx->hw_context[8] = 0;
  1429. req_ctx->hw_context[9] = 0;
  1430. return 0;
  1431. }
  1432. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1433. {
  1434. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1435. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1436. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1437. struct talitos_edesc *edesc;
  1438. unsigned int blocksize =
  1439. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1440. unsigned int nbytes_to_hash;
  1441. unsigned int to_hash_later;
  1442. unsigned int nsg;
  1443. bool chained;
  1444. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1445. /* Buffer up to one whole block */
  1446. sg_copy_to_buffer(areq->src,
  1447. sg_count(areq->src, nbytes, &chained),
  1448. req_ctx->buf + req_ctx->nbuf, nbytes);
  1449. req_ctx->nbuf += nbytes;
  1450. return 0;
  1451. }
  1452. /* At least (blocksize + 1) bytes are available to hash */
  1453. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1454. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1455. if (req_ctx->last)
  1456. to_hash_later = 0;
  1457. else if (to_hash_later)
  1458. /* There is a partial block. Hash the full block(s) now */
  1459. nbytes_to_hash -= to_hash_later;
  1460. else {
  1461. /* Keep one block buffered */
  1462. nbytes_to_hash -= blocksize;
  1463. to_hash_later = blocksize;
  1464. }
  1465. /* Chain in any previously buffered data */
  1466. if (req_ctx->nbuf) {
  1467. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1468. sg_init_table(req_ctx->bufsl, nsg);
  1469. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1470. if (nsg > 1)
  1471. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1472. req_ctx->psrc = req_ctx->bufsl;
  1473. } else
  1474. req_ctx->psrc = areq->src;
  1475. if (to_hash_later) {
  1476. int nents = sg_count(areq->src, nbytes, &chained);
  1477. sg_pcopy_to_buffer(areq->src, nents,
  1478. req_ctx->bufnext,
  1479. to_hash_later,
  1480. nbytes - to_hash_later);
  1481. }
  1482. req_ctx->to_hash_later = to_hash_later;
  1483. /* Allocate extended descriptor */
  1484. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1485. if (IS_ERR(edesc))
  1486. return PTR_ERR(edesc);
  1487. edesc->desc.hdr = ctx->desc_hdr_template;
  1488. /* On last one, request SEC to pad; otherwise continue */
  1489. if (req_ctx->last)
  1490. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1491. else
  1492. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1493. /* request SEC to INIT hash. */
  1494. if (req_ctx->first && !req_ctx->swinit)
  1495. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1496. /* When the tfm context has a keylen, it's an HMAC.
  1497. * A first or last (ie. not middle) descriptor must request HMAC.
  1498. */
  1499. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1500. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1501. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1502. ahash_done);
  1503. }
  1504. static int ahash_update(struct ahash_request *areq)
  1505. {
  1506. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1507. req_ctx->last = 0;
  1508. return ahash_process_req(areq, areq->nbytes);
  1509. }
  1510. static int ahash_final(struct ahash_request *areq)
  1511. {
  1512. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1513. req_ctx->last = 1;
  1514. return ahash_process_req(areq, 0);
  1515. }
  1516. static int ahash_finup(struct ahash_request *areq)
  1517. {
  1518. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1519. req_ctx->last = 1;
  1520. return ahash_process_req(areq, areq->nbytes);
  1521. }
  1522. static int ahash_digest(struct ahash_request *areq)
  1523. {
  1524. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1525. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1526. ahash->init(areq);
  1527. req_ctx->last = 1;
  1528. return ahash_process_req(areq, areq->nbytes);
  1529. }
  1530. struct keyhash_result {
  1531. struct completion completion;
  1532. int err;
  1533. };
  1534. static void keyhash_complete(struct crypto_async_request *req, int err)
  1535. {
  1536. struct keyhash_result *res = req->data;
  1537. if (err == -EINPROGRESS)
  1538. return;
  1539. res->err = err;
  1540. complete(&res->completion);
  1541. }
  1542. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1543. u8 *hash)
  1544. {
  1545. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1546. struct scatterlist sg[1];
  1547. struct ahash_request *req;
  1548. struct keyhash_result hresult;
  1549. int ret;
  1550. init_completion(&hresult.completion);
  1551. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1552. if (!req)
  1553. return -ENOMEM;
  1554. /* Keep tfm keylen == 0 during hash of the long key */
  1555. ctx->keylen = 0;
  1556. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1557. keyhash_complete, &hresult);
  1558. sg_init_one(&sg[0], key, keylen);
  1559. ahash_request_set_crypt(req, sg, hash, keylen);
  1560. ret = crypto_ahash_digest(req);
  1561. switch (ret) {
  1562. case 0:
  1563. break;
  1564. case -EINPROGRESS:
  1565. case -EBUSY:
  1566. ret = wait_for_completion_interruptible(
  1567. &hresult.completion);
  1568. if (!ret)
  1569. ret = hresult.err;
  1570. break;
  1571. default:
  1572. break;
  1573. }
  1574. ahash_request_free(req);
  1575. return ret;
  1576. }
  1577. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1578. unsigned int keylen)
  1579. {
  1580. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1581. unsigned int blocksize =
  1582. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1583. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1584. unsigned int keysize = keylen;
  1585. u8 hash[SHA512_DIGEST_SIZE];
  1586. int ret;
  1587. if (keylen <= blocksize)
  1588. memcpy(ctx->key, key, keysize);
  1589. else {
  1590. /* Must get the hash of the long key */
  1591. ret = keyhash(tfm, key, keylen, hash);
  1592. if (ret) {
  1593. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1594. return -EINVAL;
  1595. }
  1596. keysize = digestsize;
  1597. memcpy(ctx->key, hash, digestsize);
  1598. }
  1599. ctx->keylen = keysize;
  1600. return 0;
  1601. }
  1602. struct talitos_alg_template {
  1603. u32 type;
  1604. union {
  1605. struct crypto_alg crypto;
  1606. struct ahash_alg hash;
  1607. } alg;
  1608. __be32 desc_hdr_template;
  1609. };
  1610. static struct talitos_alg_template driver_algs[] = {
  1611. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1612. { .type = CRYPTO_ALG_TYPE_AEAD,
  1613. .alg.crypto = {
  1614. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1615. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1616. .cra_blocksize = AES_BLOCK_SIZE,
  1617. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1618. .cra_aead = {
  1619. .ivsize = AES_BLOCK_SIZE,
  1620. .maxauthsize = SHA1_DIGEST_SIZE,
  1621. }
  1622. },
  1623. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1624. DESC_HDR_SEL0_AESU |
  1625. DESC_HDR_MODE0_AESU_CBC |
  1626. DESC_HDR_SEL1_MDEUA |
  1627. DESC_HDR_MODE1_MDEU_INIT |
  1628. DESC_HDR_MODE1_MDEU_PAD |
  1629. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1630. },
  1631. { .type = CRYPTO_ALG_TYPE_AEAD,
  1632. .alg.crypto = {
  1633. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1634. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1635. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1636. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1637. .cra_aead = {
  1638. .ivsize = DES3_EDE_BLOCK_SIZE,
  1639. .maxauthsize = SHA1_DIGEST_SIZE,
  1640. }
  1641. },
  1642. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1643. DESC_HDR_SEL0_DEU |
  1644. DESC_HDR_MODE0_DEU_CBC |
  1645. DESC_HDR_MODE0_DEU_3DES |
  1646. DESC_HDR_SEL1_MDEUA |
  1647. DESC_HDR_MODE1_MDEU_INIT |
  1648. DESC_HDR_MODE1_MDEU_PAD |
  1649. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1650. },
  1651. { .type = CRYPTO_ALG_TYPE_AEAD,
  1652. .alg.crypto = {
  1653. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1654. .cra_driver_name = "authenc-hmac-sha224-cbc-aes-talitos",
  1655. .cra_blocksize = AES_BLOCK_SIZE,
  1656. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1657. .cra_aead = {
  1658. .ivsize = AES_BLOCK_SIZE,
  1659. .maxauthsize = SHA224_DIGEST_SIZE,
  1660. }
  1661. },
  1662. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1663. DESC_HDR_SEL0_AESU |
  1664. DESC_HDR_MODE0_AESU_CBC |
  1665. DESC_HDR_SEL1_MDEUA |
  1666. DESC_HDR_MODE1_MDEU_INIT |
  1667. DESC_HDR_MODE1_MDEU_PAD |
  1668. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1669. },
  1670. { .type = CRYPTO_ALG_TYPE_AEAD,
  1671. .alg.crypto = {
  1672. .cra_name = "authenc(hmac(sha224),cbc(des3_ede))",
  1673. .cra_driver_name = "authenc-hmac-sha224-cbc-3des-talitos",
  1674. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1675. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1676. .cra_aead = {
  1677. .ivsize = DES3_EDE_BLOCK_SIZE,
  1678. .maxauthsize = SHA224_DIGEST_SIZE,
  1679. }
  1680. },
  1681. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1682. DESC_HDR_SEL0_DEU |
  1683. DESC_HDR_MODE0_DEU_CBC |
  1684. DESC_HDR_MODE0_DEU_3DES |
  1685. DESC_HDR_SEL1_MDEUA |
  1686. DESC_HDR_MODE1_MDEU_INIT |
  1687. DESC_HDR_MODE1_MDEU_PAD |
  1688. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1689. },
  1690. { .type = CRYPTO_ALG_TYPE_AEAD,
  1691. .alg.crypto = {
  1692. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1693. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1694. .cra_blocksize = AES_BLOCK_SIZE,
  1695. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1696. .cra_aead = {
  1697. .ivsize = AES_BLOCK_SIZE,
  1698. .maxauthsize = SHA256_DIGEST_SIZE,
  1699. }
  1700. },
  1701. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1702. DESC_HDR_SEL0_AESU |
  1703. DESC_HDR_MODE0_AESU_CBC |
  1704. DESC_HDR_SEL1_MDEUA |
  1705. DESC_HDR_MODE1_MDEU_INIT |
  1706. DESC_HDR_MODE1_MDEU_PAD |
  1707. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1708. },
  1709. { .type = CRYPTO_ALG_TYPE_AEAD,
  1710. .alg.crypto = {
  1711. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1712. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1713. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1714. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1715. .cra_aead = {
  1716. .ivsize = DES3_EDE_BLOCK_SIZE,
  1717. .maxauthsize = SHA256_DIGEST_SIZE,
  1718. }
  1719. },
  1720. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1721. DESC_HDR_SEL0_DEU |
  1722. DESC_HDR_MODE0_DEU_CBC |
  1723. DESC_HDR_MODE0_DEU_3DES |
  1724. DESC_HDR_SEL1_MDEUA |
  1725. DESC_HDR_MODE1_MDEU_INIT |
  1726. DESC_HDR_MODE1_MDEU_PAD |
  1727. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1728. },
  1729. { .type = CRYPTO_ALG_TYPE_AEAD,
  1730. .alg.crypto = {
  1731. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  1732. .cra_driver_name = "authenc-hmac-sha384-cbc-aes-talitos",
  1733. .cra_blocksize = AES_BLOCK_SIZE,
  1734. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1735. .cra_aead = {
  1736. .ivsize = AES_BLOCK_SIZE,
  1737. .maxauthsize = SHA384_DIGEST_SIZE,
  1738. }
  1739. },
  1740. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1741. DESC_HDR_SEL0_AESU |
  1742. DESC_HDR_MODE0_AESU_CBC |
  1743. DESC_HDR_SEL1_MDEUB |
  1744. DESC_HDR_MODE1_MDEU_INIT |
  1745. DESC_HDR_MODE1_MDEU_PAD |
  1746. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1747. },
  1748. { .type = CRYPTO_ALG_TYPE_AEAD,
  1749. .alg.crypto = {
  1750. .cra_name = "authenc(hmac(sha384),cbc(des3_ede))",
  1751. .cra_driver_name = "authenc-hmac-sha384-cbc-3des-talitos",
  1752. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1753. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1754. .cra_aead = {
  1755. .ivsize = DES3_EDE_BLOCK_SIZE,
  1756. .maxauthsize = SHA384_DIGEST_SIZE,
  1757. }
  1758. },
  1759. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1760. DESC_HDR_SEL0_DEU |
  1761. DESC_HDR_MODE0_DEU_CBC |
  1762. DESC_HDR_MODE0_DEU_3DES |
  1763. DESC_HDR_SEL1_MDEUB |
  1764. DESC_HDR_MODE1_MDEU_INIT |
  1765. DESC_HDR_MODE1_MDEU_PAD |
  1766. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1767. },
  1768. { .type = CRYPTO_ALG_TYPE_AEAD,
  1769. .alg.crypto = {
  1770. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  1771. .cra_driver_name = "authenc-hmac-sha512-cbc-aes-talitos",
  1772. .cra_blocksize = AES_BLOCK_SIZE,
  1773. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1774. .cra_aead = {
  1775. .ivsize = AES_BLOCK_SIZE,
  1776. .maxauthsize = SHA512_DIGEST_SIZE,
  1777. }
  1778. },
  1779. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1780. DESC_HDR_SEL0_AESU |
  1781. DESC_HDR_MODE0_AESU_CBC |
  1782. DESC_HDR_SEL1_MDEUB |
  1783. DESC_HDR_MODE1_MDEU_INIT |
  1784. DESC_HDR_MODE1_MDEU_PAD |
  1785. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1786. },
  1787. { .type = CRYPTO_ALG_TYPE_AEAD,
  1788. .alg.crypto = {
  1789. .cra_name = "authenc(hmac(sha512),cbc(des3_ede))",
  1790. .cra_driver_name = "authenc-hmac-sha512-cbc-3des-talitos",
  1791. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1792. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1793. .cra_aead = {
  1794. .ivsize = DES3_EDE_BLOCK_SIZE,
  1795. .maxauthsize = SHA512_DIGEST_SIZE,
  1796. }
  1797. },
  1798. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1799. DESC_HDR_SEL0_DEU |
  1800. DESC_HDR_MODE0_DEU_CBC |
  1801. DESC_HDR_MODE0_DEU_3DES |
  1802. DESC_HDR_SEL1_MDEUB |
  1803. DESC_HDR_MODE1_MDEU_INIT |
  1804. DESC_HDR_MODE1_MDEU_PAD |
  1805. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1806. },
  1807. { .type = CRYPTO_ALG_TYPE_AEAD,
  1808. .alg.crypto = {
  1809. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1810. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1811. .cra_blocksize = AES_BLOCK_SIZE,
  1812. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1813. .cra_aead = {
  1814. .ivsize = AES_BLOCK_SIZE,
  1815. .maxauthsize = MD5_DIGEST_SIZE,
  1816. }
  1817. },
  1818. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1819. DESC_HDR_SEL0_AESU |
  1820. DESC_HDR_MODE0_AESU_CBC |
  1821. DESC_HDR_SEL1_MDEUA |
  1822. DESC_HDR_MODE1_MDEU_INIT |
  1823. DESC_HDR_MODE1_MDEU_PAD |
  1824. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1825. },
  1826. { .type = CRYPTO_ALG_TYPE_AEAD,
  1827. .alg.crypto = {
  1828. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1829. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1830. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1831. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1832. .cra_aead = {
  1833. .ivsize = DES3_EDE_BLOCK_SIZE,
  1834. .maxauthsize = MD5_DIGEST_SIZE,
  1835. }
  1836. },
  1837. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1838. DESC_HDR_SEL0_DEU |
  1839. DESC_HDR_MODE0_DEU_CBC |
  1840. DESC_HDR_MODE0_DEU_3DES |
  1841. DESC_HDR_SEL1_MDEUA |
  1842. DESC_HDR_MODE1_MDEU_INIT |
  1843. DESC_HDR_MODE1_MDEU_PAD |
  1844. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1845. },
  1846. /* ABLKCIPHER algorithms. */
  1847. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1848. .alg.crypto = {
  1849. .cra_name = "cbc(aes)",
  1850. .cra_driver_name = "cbc-aes-talitos",
  1851. .cra_blocksize = AES_BLOCK_SIZE,
  1852. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1853. CRYPTO_ALG_ASYNC,
  1854. .cra_ablkcipher = {
  1855. .min_keysize = AES_MIN_KEY_SIZE,
  1856. .max_keysize = AES_MAX_KEY_SIZE,
  1857. .ivsize = AES_BLOCK_SIZE,
  1858. }
  1859. },
  1860. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1861. DESC_HDR_SEL0_AESU |
  1862. DESC_HDR_MODE0_AESU_CBC,
  1863. },
  1864. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1865. .alg.crypto = {
  1866. .cra_name = "cbc(des3_ede)",
  1867. .cra_driver_name = "cbc-3des-talitos",
  1868. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1869. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1870. CRYPTO_ALG_ASYNC,
  1871. .cra_ablkcipher = {
  1872. .min_keysize = DES3_EDE_KEY_SIZE,
  1873. .max_keysize = DES3_EDE_KEY_SIZE,
  1874. .ivsize = DES3_EDE_BLOCK_SIZE,
  1875. }
  1876. },
  1877. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1878. DESC_HDR_SEL0_DEU |
  1879. DESC_HDR_MODE0_DEU_CBC |
  1880. DESC_HDR_MODE0_DEU_3DES,
  1881. },
  1882. /* AHASH algorithms. */
  1883. { .type = CRYPTO_ALG_TYPE_AHASH,
  1884. .alg.hash = {
  1885. .halg.digestsize = MD5_DIGEST_SIZE,
  1886. .halg.base = {
  1887. .cra_name = "md5",
  1888. .cra_driver_name = "md5-talitos",
  1889. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  1890. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1891. CRYPTO_ALG_ASYNC,
  1892. }
  1893. },
  1894. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1895. DESC_HDR_SEL0_MDEUA |
  1896. DESC_HDR_MODE0_MDEU_MD5,
  1897. },
  1898. { .type = CRYPTO_ALG_TYPE_AHASH,
  1899. .alg.hash = {
  1900. .halg.digestsize = SHA1_DIGEST_SIZE,
  1901. .halg.base = {
  1902. .cra_name = "sha1",
  1903. .cra_driver_name = "sha1-talitos",
  1904. .cra_blocksize = SHA1_BLOCK_SIZE,
  1905. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1906. CRYPTO_ALG_ASYNC,
  1907. }
  1908. },
  1909. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1910. DESC_HDR_SEL0_MDEUA |
  1911. DESC_HDR_MODE0_MDEU_SHA1,
  1912. },
  1913. { .type = CRYPTO_ALG_TYPE_AHASH,
  1914. .alg.hash = {
  1915. .halg.digestsize = SHA224_DIGEST_SIZE,
  1916. .halg.base = {
  1917. .cra_name = "sha224",
  1918. .cra_driver_name = "sha224-talitos",
  1919. .cra_blocksize = SHA224_BLOCK_SIZE,
  1920. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1921. CRYPTO_ALG_ASYNC,
  1922. }
  1923. },
  1924. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1925. DESC_HDR_SEL0_MDEUA |
  1926. DESC_HDR_MODE0_MDEU_SHA224,
  1927. },
  1928. { .type = CRYPTO_ALG_TYPE_AHASH,
  1929. .alg.hash = {
  1930. .halg.digestsize = SHA256_DIGEST_SIZE,
  1931. .halg.base = {
  1932. .cra_name = "sha256",
  1933. .cra_driver_name = "sha256-talitos",
  1934. .cra_blocksize = SHA256_BLOCK_SIZE,
  1935. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1936. CRYPTO_ALG_ASYNC,
  1937. }
  1938. },
  1939. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1940. DESC_HDR_SEL0_MDEUA |
  1941. DESC_HDR_MODE0_MDEU_SHA256,
  1942. },
  1943. { .type = CRYPTO_ALG_TYPE_AHASH,
  1944. .alg.hash = {
  1945. .halg.digestsize = SHA384_DIGEST_SIZE,
  1946. .halg.base = {
  1947. .cra_name = "sha384",
  1948. .cra_driver_name = "sha384-talitos",
  1949. .cra_blocksize = SHA384_BLOCK_SIZE,
  1950. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1951. CRYPTO_ALG_ASYNC,
  1952. }
  1953. },
  1954. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1955. DESC_HDR_SEL0_MDEUB |
  1956. DESC_HDR_MODE0_MDEUB_SHA384,
  1957. },
  1958. { .type = CRYPTO_ALG_TYPE_AHASH,
  1959. .alg.hash = {
  1960. .halg.digestsize = SHA512_DIGEST_SIZE,
  1961. .halg.base = {
  1962. .cra_name = "sha512",
  1963. .cra_driver_name = "sha512-talitos",
  1964. .cra_blocksize = SHA512_BLOCK_SIZE,
  1965. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1966. CRYPTO_ALG_ASYNC,
  1967. }
  1968. },
  1969. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1970. DESC_HDR_SEL0_MDEUB |
  1971. DESC_HDR_MODE0_MDEUB_SHA512,
  1972. },
  1973. { .type = CRYPTO_ALG_TYPE_AHASH,
  1974. .alg.hash = {
  1975. .halg.digestsize = MD5_DIGEST_SIZE,
  1976. .halg.base = {
  1977. .cra_name = "hmac(md5)",
  1978. .cra_driver_name = "hmac-md5-talitos",
  1979. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  1980. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1981. CRYPTO_ALG_ASYNC,
  1982. }
  1983. },
  1984. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1985. DESC_HDR_SEL0_MDEUA |
  1986. DESC_HDR_MODE0_MDEU_MD5,
  1987. },
  1988. { .type = CRYPTO_ALG_TYPE_AHASH,
  1989. .alg.hash = {
  1990. .halg.digestsize = SHA1_DIGEST_SIZE,
  1991. .halg.base = {
  1992. .cra_name = "hmac(sha1)",
  1993. .cra_driver_name = "hmac-sha1-talitos",
  1994. .cra_blocksize = SHA1_BLOCK_SIZE,
  1995. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1996. CRYPTO_ALG_ASYNC,
  1997. }
  1998. },
  1999. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2000. DESC_HDR_SEL0_MDEUA |
  2001. DESC_HDR_MODE0_MDEU_SHA1,
  2002. },
  2003. { .type = CRYPTO_ALG_TYPE_AHASH,
  2004. .alg.hash = {
  2005. .halg.digestsize = SHA224_DIGEST_SIZE,
  2006. .halg.base = {
  2007. .cra_name = "hmac(sha224)",
  2008. .cra_driver_name = "hmac-sha224-talitos",
  2009. .cra_blocksize = SHA224_BLOCK_SIZE,
  2010. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2011. CRYPTO_ALG_ASYNC,
  2012. }
  2013. },
  2014. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2015. DESC_HDR_SEL0_MDEUA |
  2016. DESC_HDR_MODE0_MDEU_SHA224,
  2017. },
  2018. { .type = CRYPTO_ALG_TYPE_AHASH,
  2019. .alg.hash = {
  2020. .halg.digestsize = SHA256_DIGEST_SIZE,
  2021. .halg.base = {
  2022. .cra_name = "hmac(sha256)",
  2023. .cra_driver_name = "hmac-sha256-talitos",
  2024. .cra_blocksize = SHA256_BLOCK_SIZE,
  2025. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2026. CRYPTO_ALG_ASYNC,
  2027. }
  2028. },
  2029. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2030. DESC_HDR_SEL0_MDEUA |
  2031. DESC_HDR_MODE0_MDEU_SHA256,
  2032. },
  2033. { .type = CRYPTO_ALG_TYPE_AHASH,
  2034. .alg.hash = {
  2035. .halg.digestsize = SHA384_DIGEST_SIZE,
  2036. .halg.base = {
  2037. .cra_name = "hmac(sha384)",
  2038. .cra_driver_name = "hmac-sha384-talitos",
  2039. .cra_blocksize = SHA384_BLOCK_SIZE,
  2040. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2041. CRYPTO_ALG_ASYNC,
  2042. }
  2043. },
  2044. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2045. DESC_HDR_SEL0_MDEUB |
  2046. DESC_HDR_MODE0_MDEUB_SHA384,
  2047. },
  2048. { .type = CRYPTO_ALG_TYPE_AHASH,
  2049. .alg.hash = {
  2050. .halg.digestsize = SHA512_DIGEST_SIZE,
  2051. .halg.base = {
  2052. .cra_name = "hmac(sha512)",
  2053. .cra_driver_name = "hmac-sha512-talitos",
  2054. .cra_blocksize = SHA512_BLOCK_SIZE,
  2055. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2056. CRYPTO_ALG_ASYNC,
  2057. }
  2058. },
  2059. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2060. DESC_HDR_SEL0_MDEUB |
  2061. DESC_HDR_MODE0_MDEUB_SHA512,
  2062. }
  2063. };
  2064. struct talitos_crypto_alg {
  2065. struct list_head entry;
  2066. struct device *dev;
  2067. struct talitos_alg_template algt;
  2068. };
  2069. static int talitos_cra_init(struct crypto_tfm *tfm)
  2070. {
  2071. struct crypto_alg *alg = tfm->__crt_alg;
  2072. struct talitos_crypto_alg *talitos_alg;
  2073. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2074. struct talitos_private *priv;
  2075. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2076. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2077. struct talitos_crypto_alg,
  2078. algt.alg.hash);
  2079. else
  2080. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2081. algt.alg.crypto);
  2082. /* update context with ptr to dev */
  2083. ctx->dev = talitos_alg->dev;
  2084. /* assign SEC channel to tfm in round-robin fashion */
  2085. priv = dev_get_drvdata(ctx->dev);
  2086. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2087. (priv->num_channels - 1);
  2088. /* copy descriptor header template value */
  2089. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2090. /* select done notification */
  2091. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2092. return 0;
  2093. }
  2094. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2095. {
  2096. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2097. talitos_cra_init(tfm);
  2098. /* random first IV */
  2099. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2100. return 0;
  2101. }
  2102. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2103. {
  2104. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2105. talitos_cra_init(tfm);
  2106. ctx->keylen = 0;
  2107. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2108. sizeof(struct talitos_ahash_req_ctx));
  2109. return 0;
  2110. }
  2111. /*
  2112. * given the alg's descriptor header template, determine whether descriptor
  2113. * type and primary/secondary execution units required match the hw
  2114. * capabilities description provided in the device tree node.
  2115. */
  2116. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2117. {
  2118. struct talitos_private *priv = dev_get_drvdata(dev);
  2119. int ret;
  2120. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2121. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2122. if (SECONDARY_EU(desc_hdr_template))
  2123. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2124. & priv->exec_units);
  2125. return ret;
  2126. }
  2127. static int talitos_remove(struct platform_device *ofdev)
  2128. {
  2129. struct device *dev = &ofdev->dev;
  2130. struct talitos_private *priv = dev_get_drvdata(dev);
  2131. struct talitos_crypto_alg *t_alg, *n;
  2132. int i;
  2133. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2134. switch (t_alg->algt.type) {
  2135. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2136. case CRYPTO_ALG_TYPE_AEAD:
  2137. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2138. break;
  2139. case CRYPTO_ALG_TYPE_AHASH:
  2140. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2141. break;
  2142. }
  2143. list_del(&t_alg->entry);
  2144. kfree(t_alg);
  2145. }
  2146. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2147. talitos_unregister_rng(dev);
  2148. for (i = 0; i < priv->num_channels; i++)
  2149. kfree(priv->chan[i].fifo);
  2150. kfree(priv->chan);
  2151. for (i = 0; i < 2; i++)
  2152. if (priv->irq[i]) {
  2153. free_irq(priv->irq[i], dev);
  2154. irq_dispose_mapping(priv->irq[i]);
  2155. }
  2156. tasklet_kill(&priv->done_task[0]);
  2157. if (priv->irq[1])
  2158. tasklet_kill(&priv->done_task[1]);
  2159. iounmap(priv->reg);
  2160. kfree(priv);
  2161. return 0;
  2162. }
  2163. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2164. struct talitos_alg_template
  2165. *template)
  2166. {
  2167. struct talitos_private *priv = dev_get_drvdata(dev);
  2168. struct talitos_crypto_alg *t_alg;
  2169. struct crypto_alg *alg;
  2170. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2171. if (!t_alg)
  2172. return ERR_PTR(-ENOMEM);
  2173. t_alg->algt = *template;
  2174. switch (t_alg->algt.type) {
  2175. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2176. alg = &t_alg->algt.alg.crypto;
  2177. alg->cra_init = talitos_cra_init;
  2178. alg->cra_type = &crypto_ablkcipher_type;
  2179. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2180. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2181. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2182. alg->cra_ablkcipher.geniv = "eseqiv";
  2183. break;
  2184. case CRYPTO_ALG_TYPE_AEAD:
  2185. alg = &t_alg->algt.alg.crypto;
  2186. alg->cra_init = talitos_cra_init_aead;
  2187. alg->cra_type = &crypto_aead_type;
  2188. alg->cra_aead.setkey = aead_setkey;
  2189. alg->cra_aead.setauthsize = aead_setauthsize;
  2190. alg->cra_aead.encrypt = aead_encrypt;
  2191. alg->cra_aead.decrypt = aead_decrypt;
  2192. alg->cra_aead.givencrypt = aead_givencrypt;
  2193. alg->cra_aead.geniv = "<built-in>";
  2194. break;
  2195. case CRYPTO_ALG_TYPE_AHASH:
  2196. alg = &t_alg->algt.alg.hash.halg.base;
  2197. alg->cra_init = talitos_cra_init_ahash;
  2198. alg->cra_type = &crypto_ahash_type;
  2199. t_alg->algt.alg.hash.init = ahash_init;
  2200. t_alg->algt.alg.hash.update = ahash_update;
  2201. t_alg->algt.alg.hash.final = ahash_final;
  2202. t_alg->algt.alg.hash.finup = ahash_finup;
  2203. t_alg->algt.alg.hash.digest = ahash_digest;
  2204. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2205. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2206. !strncmp(alg->cra_name, "hmac", 4)) {
  2207. kfree(t_alg);
  2208. return ERR_PTR(-ENOTSUPP);
  2209. }
  2210. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2211. (!strcmp(alg->cra_name, "sha224") ||
  2212. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2213. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2214. t_alg->algt.desc_hdr_template =
  2215. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2216. DESC_HDR_SEL0_MDEUA |
  2217. DESC_HDR_MODE0_MDEU_SHA256;
  2218. }
  2219. break;
  2220. default:
  2221. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2222. return ERR_PTR(-EINVAL);
  2223. }
  2224. alg->cra_module = THIS_MODULE;
  2225. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2226. alg->cra_alignmask = 0;
  2227. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2228. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2229. t_alg->dev = dev;
  2230. return t_alg;
  2231. }
  2232. static int talitos_probe_irq(struct platform_device *ofdev)
  2233. {
  2234. struct device *dev = &ofdev->dev;
  2235. struct device_node *np = ofdev->dev.of_node;
  2236. struct talitos_private *priv = dev_get_drvdata(dev);
  2237. int err;
  2238. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2239. if (!priv->irq[0]) {
  2240. dev_err(dev, "failed to map irq\n");
  2241. return -EINVAL;
  2242. }
  2243. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2244. /* get the primary irq line */
  2245. if (!priv->irq[1]) {
  2246. err = request_irq(priv->irq[0], talitos_interrupt_4ch, 0,
  2247. dev_driver_string(dev), dev);
  2248. goto primary_out;
  2249. }
  2250. err = request_irq(priv->irq[0], talitos_interrupt_ch0_2, 0,
  2251. dev_driver_string(dev), dev);
  2252. if (err)
  2253. goto primary_out;
  2254. /* get the secondary irq line */
  2255. err = request_irq(priv->irq[1], talitos_interrupt_ch1_3, 0,
  2256. dev_driver_string(dev), dev);
  2257. if (err) {
  2258. dev_err(dev, "failed to request secondary irq\n");
  2259. irq_dispose_mapping(priv->irq[1]);
  2260. priv->irq[1] = 0;
  2261. }
  2262. return err;
  2263. primary_out:
  2264. if (err) {
  2265. dev_err(dev, "failed to request primary irq\n");
  2266. irq_dispose_mapping(priv->irq[0]);
  2267. priv->irq[0] = 0;
  2268. }
  2269. return err;
  2270. }
  2271. static int talitos_probe(struct platform_device *ofdev)
  2272. {
  2273. struct device *dev = &ofdev->dev;
  2274. struct device_node *np = ofdev->dev.of_node;
  2275. struct talitos_private *priv;
  2276. const unsigned int *prop;
  2277. int i, err;
  2278. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2279. if (!priv)
  2280. return -ENOMEM;
  2281. INIT_LIST_HEAD(&priv->alg_list);
  2282. dev_set_drvdata(dev, priv);
  2283. priv->ofdev = ofdev;
  2284. spin_lock_init(&priv->reg_lock);
  2285. err = talitos_probe_irq(ofdev);
  2286. if (err)
  2287. goto err_out;
  2288. if (!priv->irq[1]) {
  2289. tasklet_init(&priv->done_task[0], talitos_done_4ch,
  2290. (unsigned long)dev);
  2291. } else {
  2292. tasklet_init(&priv->done_task[0], talitos_done_ch0_2,
  2293. (unsigned long)dev);
  2294. tasklet_init(&priv->done_task[1], talitos_done_ch1_3,
  2295. (unsigned long)dev);
  2296. }
  2297. priv->reg = of_iomap(np, 0);
  2298. if (!priv->reg) {
  2299. dev_err(dev, "failed to of_iomap\n");
  2300. err = -ENOMEM;
  2301. goto err_out;
  2302. }
  2303. /* get SEC version capabilities from device tree */
  2304. prop = of_get_property(np, "fsl,num-channels", NULL);
  2305. if (prop)
  2306. priv->num_channels = *prop;
  2307. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2308. if (prop)
  2309. priv->chfifo_len = *prop;
  2310. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2311. if (prop)
  2312. priv->exec_units = *prop;
  2313. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2314. if (prop)
  2315. priv->desc_types = *prop;
  2316. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2317. !priv->exec_units || !priv->desc_types) {
  2318. dev_err(dev, "invalid property data in device tree node\n");
  2319. err = -EINVAL;
  2320. goto err_out;
  2321. }
  2322. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2323. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2324. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2325. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2326. TALITOS_FTR_SHA224_HWINIT |
  2327. TALITOS_FTR_HMAC_OK;
  2328. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2329. priv->num_channels, GFP_KERNEL);
  2330. if (!priv->chan) {
  2331. dev_err(dev, "failed to allocate channel management space\n");
  2332. err = -ENOMEM;
  2333. goto err_out;
  2334. }
  2335. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2336. for (i = 0; i < priv->num_channels; i++) {
  2337. priv->chan[i].reg = priv->reg + TALITOS_CH_STRIDE * (i + 1);
  2338. if (!priv->irq[1] || !(i & 1))
  2339. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2340. spin_lock_init(&priv->chan[i].head_lock);
  2341. spin_lock_init(&priv->chan[i].tail_lock);
  2342. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2343. priv->fifo_len, GFP_KERNEL);
  2344. if (!priv->chan[i].fifo) {
  2345. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2346. err = -ENOMEM;
  2347. goto err_out;
  2348. }
  2349. atomic_set(&priv->chan[i].submit_count,
  2350. -(priv->chfifo_len - 1));
  2351. }
  2352. dma_set_mask(dev, DMA_BIT_MASK(36));
  2353. /* reset and initialize the h/w */
  2354. err = init_device(dev);
  2355. if (err) {
  2356. dev_err(dev, "failed to initialize device\n");
  2357. goto err_out;
  2358. }
  2359. /* register the RNG, if available */
  2360. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2361. err = talitos_register_rng(dev);
  2362. if (err) {
  2363. dev_err(dev, "failed to register hwrng: %d\n", err);
  2364. goto err_out;
  2365. } else
  2366. dev_info(dev, "hwrng\n");
  2367. }
  2368. /* register crypto algorithms the device supports */
  2369. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2370. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2371. struct talitos_crypto_alg *t_alg;
  2372. char *name = NULL;
  2373. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2374. if (IS_ERR(t_alg)) {
  2375. err = PTR_ERR(t_alg);
  2376. if (err == -ENOTSUPP)
  2377. continue;
  2378. goto err_out;
  2379. }
  2380. switch (t_alg->algt.type) {
  2381. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2382. case CRYPTO_ALG_TYPE_AEAD:
  2383. err = crypto_register_alg(
  2384. &t_alg->algt.alg.crypto);
  2385. name = t_alg->algt.alg.crypto.cra_driver_name;
  2386. break;
  2387. case CRYPTO_ALG_TYPE_AHASH:
  2388. err = crypto_register_ahash(
  2389. &t_alg->algt.alg.hash);
  2390. name =
  2391. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2392. break;
  2393. }
  2394. if (err) {
  2395. dev_err(dev, "%s alg registration failed\n",
  2396. name);
  2397. kfree(t_alg);
  2398. } else
  2399. list_add_tail(&t_alg->entry, &priv->alg_list);
  2400. }
  2401. }
  2402. if (!list_empty(&priv->alg_list))
  2403. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2404. (char *)of_get_property(np, "compatible", NULL));
  2405. return 0;
  2406. err_out:
  2407. talitos_remove(ofdev);
  2408. return err;
  2409. }
  2410. static const struct of_device_id talitos_match[] = {
  2411. {
  2412. .compatible = "fsl,sec2.0",
  2413. },
  2414. {},
  2415. };
  2416. MODULE_DEVICE_TABLE(of, talitos_match);
  2417. static struct platform_driver talitos_driver = {
  2418. .driver = {
  2419. .name = "talitos",
  2420. .of_match_table = talitos_match,
  2421. },
  2422. .probe = talitos_probe,
  2423. .remove = talitos_remove,
  2424. };
  2425. module_platform_driver(talitos_driver);
  2426. MODULE_LICENSE("GPL");
  2427. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2428. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");