omap-sham.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. * Some ideas are from old omap-sha1-md5.c driver.
  15. */
  16. #define pr_fmt(fmt) "%s: " fmt, __func__
  17. #include <linux/err.h>
  18. #include <linux/device.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/omap-dma.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/of.h>
  33. #include <linux/of_device.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/delay.h>
  37. #include <linux/crypto.h>
  38. #include <linux/cryptohash.h>
  39. #include <crypto/scatterwalk.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/sha.h>
  42. #include <crypto/hash.h>
  43. #include <crypto/internal/hash.h>
  44. #define MD5_DIGEST_SIZE 16
  45. #define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
  46. #define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
  47. #define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
  48. #define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
  49. #define SHA_REG_CTRL 0x18
  50. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  51. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  52. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  53. #define SHA_REG_CTRL_ALGO (1 << 2)
  54. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  55. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  56. #define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
  57. #define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  58. #define SHA_REG_MASK_DMA_EN (1 << 3)
  59. #define SHA_REG_MASK_IT_EN (1 << 2)
  60. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  61. #define SHA_REG_AUTOIDLE (1 << 0)
  62. #define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
  63. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  64. #define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
  65. #define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
  66. #define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
  67. #define SHA_REG_MODE_CLOSE_HASH (1 << 4)
  68. #define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
  69. #define SHA_REG_MODE_ALGO_MASK (7 << 0)
  70. #define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
  71. #define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
  72. #define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
  73. #define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
  74. #define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
  75. #define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
  76. #define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
  77. #define SHA_REG_IRQSTATUS 0x118
  78. #define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
  79. #define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
  80. #define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
  81. #define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
  82. #define SHA_REG_IRQENA 0x11C
  83. #define SHA_REG_IRQENA_CTX_RDY (1 << 3)
  84. #define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
  85. #define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
  86. #define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
  87. #define DEFAULT_TIMEOUT_INTERVAL HZ
  88. /* mostly device flags */
  89. #define FLAGS_BUSY 0
  90. #define FLAGS_FINAL 1
  91. #define FLAGS_DMA_ACTIVE 2
  92. #define FLAGS_OUTPUT_READY 3
  93. #define FLAGS_INIT 4
  94. #define FLAGS_CPU 5
  95. #define FLAGS_DMA_READY 6
  96. #define FLAGS_AUTO_XOR 7
  97. #define FLAGS_BE32_SHA1 8
  98. /* context flags */
  99. #define FLAGS_FINUP 16
  100. #define FLAGS_SG 17
  101. #define FLAGS_MODE_SHIFT 18
  102. #define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
  103. #define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
  104. #define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
  105. #define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
  106. #define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
  107. #define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
  108. #define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
  109. #define FLAGS_HMAC 21
  110. #define FLAGS_ERROR 22
  111. #define OP_UPDATE 1
  112. #define OP_FINAL 2
  113. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  114. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  115. #define BUFLEN PAGE_SIZE
  116. struct omap_sham_dev;
  117. struct omap_sham_reqctx {
  118. struct omap_sham_dev *dd;
  119. unsigned long flags;
  120. unsigned long op;
  121. u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
  122. size_t digcnt;
  123. size_t bufcnt;
  124. size_t buflen;
  125. dma_addr_t dma_addr;
  126. /* walk state */
  127. struct scatterlist *sg;
  128. struct scatterlist sgl;
  129. unsigned int offset; /* offset in current sg */
  130. unsigned int total; /* total request */
  131. u8 buffer[0] OMAP_ALIGNED;
  132. };
  133. struct omap_sham_hmac_ctx {
  134. struct crypto_shash *shash;
  135. u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  136. u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  137. };
  138. struct omap_sham_ctx {
  139. struct omap_sham_dev *dd;
  140. unsigned long flags;
  141. /* fallback stuff */
  142. struct crypto_shash *fallback;
  143. struct omap_sham_hmac_ctx base[0];
  144. };
  145. #define OMAP_SHAM_QUEUE_LENGTH 1
  146. struct omap_sham_algs_info {
  147. struct ahash_alg *algs_list;
  148. unsigned int size;
  149. unsigned int registered;
  150. };
  151. struct omap_sham_pdata {
  152. struct omap_sham_algs_info *algs_info;
  153. unsigned int algs_info_size;
  154. unsigned long flags;
  155. int digest_size;
  156. void (*copy_hash)(struct ahash_request *req, int out);
  157. void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
  158. int final, int dma);
  159. void (*trigger)(struct omap_sham_dev *dd, size_t length);
  160. int (*poll_irq)(struct omap_sham_dev *dd);
  161. irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
  162. u32 odigest_ofs;
  163. u32 idigest_ofs;
  164. u32 din_ofs;
  165. u32 digcnt_ofs;
  166. u32 rev_ofs;
  167. u32 mask_ofs;
  168. u32 sysstatus_ofs;
  169. u32 mode_ofs;
  170. u32 length_ofs;
  171. u32 major_mask;
  172. u32 major_shift;
  173. u32 minor_mask;
  174. u32 minor_shift;
  175. };
  176. struct omap_sham_dev {
  177. struct list_head list;
  178. unsigned long phys_base;
  179. struct device *dev;
  180. void __iomem *io_base;
  181. int irq;
  182. spinlock_t lock;
  183. int err;
  184. unsigned int dma;
  185. struct dma_chan *dma_lch;
  186. struct tasklet_struct done_task;
  187. u8 polling_mode;
  188. unsigned long flags;
  189. struct crypto_queue queue;
  190. struct ahash_request *req;
  191. const struct omap_sham_pdata *pdata;
  192. };
  193. struct omap_sham_drv {
  194. struct list_head dev_list;
  195. spinlock_t lock;
  196. unsigned long flags;
  197. };
  198. static struct omap_sham_drv sham = {
  199. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  200. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  201. };
  202. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  203. {
  204. return __raw_readl(dd->io_base + offset);
  205. }
  206. static inline void omap_sham_write(struct omap_sham_dev *dd,
  207. u32 offset, u32 value)
  208. {
  209. __raw_writel(value, dd->io_base + offset);
  210. }
  211. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  212. u32 value, u32 mask)
  213. {
  214. u32 val;
  215. val = omap_sham_read(dd, address);
  216. val &= ~mask;
  217. val |= value;
  218. omap_sham_write(dd, address, val);
  219. }
  220. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  221. {
  222. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  223. while (!(omap_sham_read(dd, offset) & bit)) {
  224. if (time_is_before_jiffies(timeout))
  225. return -ETIMEDOUT;
  226. }
  227. return 0;
  228. }
  229. static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
  230. {
  231. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  232. struct omap_sham_dev *dd = ctx->dd;
  233. u32 *hash = (u32 *)ctx->digest;
  234. int i;
  235. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  236. if (out)
  237. hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
  238. else
  239. omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
  240. }
  241. }
  242. static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
  243. {
  244. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  245. struct omap_sham_dev *dd = ctx->dd;
  246. int i;
  247. if (ctx->flags & BIT(FLAGS_HMAC)) {
  248. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  249. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  250. struct omap_sham_hmac_ctx *bctx = tctx->base;
  251. u32 *opad = (u32 *)bctx->opad;
  252. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  253. if (out)
  254. opad[i] = omap_sham_read(dd,
  255. SHA_REG_ODIGEST(dd, i));
  256. else
  257. omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
  258. opad[i]);
  259. }
  260. }
  261. omap_sham_copy_hash_omap2(req, out);
  262. }
  263. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  264. {
  265. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  266. u32 *in = (u32 *)ctx->digest;
  267. u32 *hash = (u32 *)req->result;
  268. int i, d, big_endian = 0;
  269. if (!hash)
  270. return;
  271. switch (ctx->flags & FLAGS_MODE_MASK) {
  272. case FLAGS_MODE_MD5:
  273. d = MD5_DIGEST_SIZE / sizeof(u32);
  274. break;
  275. case FLAGS_MODE_SHA1:
  276. /* OMAP2 SHA1 is big endian */
  277. if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
  278. big_endian = 1;
  279. d = SHA1_DIGEST_SIZE / sizeof(u32);
  280. break;
  281. case FLAGS_MODE_SHA224:
  282. d = SHA224_DIGEST_SIZE / sizeof(u32);
  283. break;
  284. case FLAGS_MODE_SHA256:
  285. d = SHA256_DIGEST_SIZE / sizeof(u32);
  286. break;
  287. case FLAGS_MODE_SHA384:
  288. d = SHA384_DIGEST_SIZE / sizeof(u32);
  289. break;
  290. case FLAGS_MODE_SHA512:
  291. d = SHA512_DIGEST_SIZE / sizeof(u32);
  292. break;
  293. default:
  294. d = 0;
  295. }
  296. if (big_endian)
  297. for (i = 0; i < d; i++)
  298. hash[i] = be32_to_cpu(in[i]);
  299. else
  300. for (i = 0; i < d; i++)
  301. hash[i] = le32_to_cpu(in[i]);
  302. }
  303. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  304. {
  305. pm_runtime_get_sync(dd->dev);
  306. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  307. set_bit(FLAGS_INIT, &dd->flags);
  308. dd->err = 0;
  309. }
  310. return 0;
  311. }
  312. static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
  313. int final, int dma)
  314. {
  315. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  316. u32 val = length << 5, mask;
  317. if (likely(ctx->digcnt))
  318. omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
  319. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  320. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  321. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  322. /*
  323. * Setting ALGO_CONST only for the first iteration
  324. * and CLOSE_HASH only for the last one.
  325. */
  326. if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
  327. val |= SHA_REG_CTRL_ALGO;
  328. if (!ctx->digcnt)
  329. val |= SHA_REG_CTRL_ALGO_CONST;
  330. if (final)
  331. val |= SHA_REG_CTRL_CLOSE_HASH;
  332. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  333. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  334. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  335. }
  336. static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
  337. {
  338. }
  339. static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
  340. {
  341. return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
  342. }
  343. static int get_block_size(struct omap_sham_reqctx *ctx)
  344. {
  345. int d;
  346. switch (ctx->flags & FLAGS_MODE_MASK) {
  347. case FLAGS_MODE_MD5:
  348. case FLAGS_MODE_SHA1:
  349. d = SHA1_BLOCK_SIZE;
  350. break;
  351. case FLAGS_MODE_SHA224:
  352. case FLAGS_MODE_SHA256:
  353. d = SHA256_BLOCK_SIZE;
  354. break;
  355. case FLAGS_MODE_SHA384:
  356. case FLAGS_MODE_SHA512:
  357. d = SHA512_BLOCK_SIZE;
  358. break;
  359. default:
  360. d = 0;
  361. }
  362. return d;
  363. }
  364. static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
  365. u32 *value, int count)
  366. {
  367. for (; count--; value++, offset += 4)
  368. omap_sham_write(dd, offset, *value);
  369. }
  370. static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
  371. int final, int dma)
  372. {
  373. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  374. u32 val, mask;
  375. /*
  376. * Setting ALGO_CONST only for the first iteration and
  377. * CLOSE_HASH only for the last one. Note that flags mode bits
  378. * correspond to algorithm encoding in mode register.
  379. */
  380. val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
  381. if (!ctx->digcnt) {
  382. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  383. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  384. struct omap_sham_hmac_ctx *bctx = tctx->base;
  385. int bs, nr_dr;
  386. val |= SHA_REG_MODE_ALGO_CONSTANT;
  387. if (ctx->flags & BIT(FLAGS_HMAC)) {
  388. bs = get_block_size(ctx);
  389. nr_dr = bs / (2 * sizeof(u32));
  390. val |= SHA_REG_MODE_HMAC_KEY_PROC;
  391. omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
  392. (u32 *)bctx->ipad, nr_dr);
  393. omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
  394. (u32 *)bctx->ipad + nr_dr, nr_dr);
  395. ctx->digcnt += bs;
  396. }
  397. }
  398. if (final) {
  399. val |= SHA_REG_MODE_CLOSE_HASH;
  400. if (ctx->flags & BIT(FLAGS_HMAC))
  401. val |= SHA_REG_MODE_HMAC_OUTER_HASH;
  402. }
  403. mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
  404. SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
  405. SHA_REG_MODE_HMAC_KEY_PROC;
  406. dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
  407. omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
  408. omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
  409. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  410. SHA_REG_MASK_IT_EN |
  411. (dma ? SHA_REG_MASK_DMA_EN : 0),
  412. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  413. }
  414. static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
  415. {
  416. omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
  417. }
  418. static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
  419. {
  420. return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
  421. SHA_REG_IRQSTATUS_INPUT_RDY);
  422. }
  423. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
  424. size_t length, int final)
  425. {
  426. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  427. int count, len32, bs32, offset = 0;
  428. const u32 *buffer = (const u32 *)buf;
  429. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  430. ctx->digcnt, length, final);
  431. dd->pdata->write_ctrl(dd, length, final, 0);
  432. dd->pdata->trigger(dd, length);
  433. /* should be non-zero before next lines to disable clocks later */
  434. ctx->digcnt += length;
  435. if (final)
  436. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  437. set_bit(FLAGS_CPU, &dd->flags);
  438. len32 = DIV_ROUND_UP(length, sizeof(u32));
  439. bs32 = get_block_size(ctx) / sizeof(u32);
  440. while (len32) {
  441. if (dd->pdata->poll_irq(dd))
  442. return -ETIMEDOUT;
  443. for (count = 0; count < min(len32, bs32); count++, offset++)
  444. omap_sham_write(dd, SHA_REG_DIN(dd, count),
  445. buffer[offset]);
  446. len32 -= min(len32, bs32);
  447. }
  448. return -EINPROGRESS;
  449. }
  450. static void omap_sham_dma_callback(void *param)
  451. {
  452. struct omap_sham_dev *dd = param;
  453. set_bit(FLAGS_DMA_READY, &dd->flags);
  454. tasklet_schedule(&dd->done_task);
  455. }
  456. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
  457. size_t length, int final, int is_sg)
  458. {
  459. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  460. struct dma_async_tx_descriptor *tx;
  461. struct dma_slave_config cfg;
  462. int len32, ret, dma_min = get_block_size(ctx);
  463. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  464. ctx->digcnt, length, final);
  465. memset(&cfg, 0, sizeof(cfg));
  466. cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
  467. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  468. cfg.dst_maxburst = dma_min / DMA_SLAVE_BUSWIDTH_4_BYTES;
  469. ret = dmaengine_slave_config(dd->dma_lch, &cfg);
  470. if (ret) {
  471. pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
  472. return ret;
  473. }
  474. len32 = DIV_ROUND_UP(length, dma_min) * dma_min;
  475. if (is_sg) {
  476. /*
  477. * The SG entry passed in may not have the 'length' member
  478. * set correctly so use a local SG entry (sgl) with the
  479. * proper value for 'length' instead. If this is not done,
  480. * the dmaengine may try to DMA the incorrect amount of data.
  481. */
  482. sg_init_table(&ctx->sgl, 1);
  483. ctx->sgl.page_link = ctx->sg->page_link;
  484. ctx->sgl.offset = ctx->sg->offset;
  485. sg_dma_len(&ctx->sgl) = len32;
  486. sg_dma_address(&ctx->sgl) = sg_dma_address(ctx->sg);
  487. tx = dmaengine_prep_slave_sg(dd->dma_lch, &ctx->sgl, 1,
  488. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  489. } else {
  490. tx = dmaengine_prep_slave_single(dd->dma_lch, dma_addr, len32,
  491. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  492. }
  493. if (!tx) {
  494. dev_err(dd->dev, "prep_slave_sg/single() failed\n");
  495. return -EINVAL;
  496. }
  497. tx->callback = omap_sham_dma_callback;
  498. tx->callback_param = dd;
  499. dd->pdata->write_ctrl(dd, length, final, 1);
  500. ctx->digcnt += length;
  501. if (final)
  502. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  503. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  504. dmaengine_submit(tx);
  505. dma_async_issue_pending(dd->dma_lch);
  506. dd->pdata->trigger(dd, length);
  507. return -EINPROGRESS;
  508. }
  509. static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
  510. const u8 *data, size_t length)
  511. {
  512. size_t count = min(length, ctx->buflen - ctx->bufcnt);
  513. count = min(count, ctx->total);
  514. if (count <= 0)
  515. return 0;
  516. memcpy(ctx->buffer + ctx->bufcnt, data, count);
  517. ctx->bufcnt += count;
  518. return count;
  519. }
  520. static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
  521. {
  522. size_t count;
  523. const u8 *vaddr;
  524. while (ctx->sg) {
  525. vaddr = kmap_atomic(sg_page(ctx->sg));
  526. vaddr += ctx->sg->offset;
  527. count = omap_sham_append_buffer(ctx,
  528. vaddr + ctx->offset,
  529. ctx->sg->length - ctx->offset);
  530. kunmap_atomic((void *)vaddr);
  531. if (!count)
  532. break;
  533. ctx->offset += count;
  534. ctx->total -= count;
  535. if (ctx->offset == ctx->sg->length) {
  536. ctx->sg = sg_next(ctx->sg);
  537. if (ctx->sg)
  538. ctx->offset = 0;
  539. else
  540. ctx->total = 0;
  541. }
  542. }
  543. return 0;
  544. }
  545. static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
  546. struct omap_sham_reqctx *ctx,
  547. size_t length, int final)
  548. {
  549. int ret;
  550. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
  551. DMA_TO_DEVICE);
  552. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  553. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
  554. return -EINVAL;
  555. }
  556. ctx->flags &= ~BIT(FLAGS_SG);
  557. ret = omap_sham_xmit_dma(dd, ctx->dma_addr, length, final, 0);
  558. if (ret != -EINPROGRESS)
  559. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  560. DMA_TO_DEVICE);
  561. return ret;
  562. }
  563. static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
  564. {
  565. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  566. unsigned int final;
  567. size_t count;
  568. omap_sham_append_sg(ctx);
  569. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  570. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
  571. ctx->bufcnt, ctx->digcnt, final);
  572. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  573. count = ctx->bufcnt;
  574. ctx->bufcnt = 0;
  575. return omap_sham_xmit_dma_map(dd, ctx, count, final);
  576. }
  577. return 0;
  578. }
  579. /* Start address alignment */
  580. #define SG_AA(sg) (IS_ALIGNED(sg->offset, sizeof(u32)))
  581. /* SHA1 block size alignment */
  582. #define SG_SA(sg, bs) (IS_ALIGNED(sg->length, bs))
  583. static int omap_sham_update_dma_start(struct omap_sham_dev *dd)
  584. {
  585. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  586. unsigned int length, final, tail;
  587. struct scatterlist *sg;
  588. int ret, bs;
  589. if (!ctx->total)
  590. return 0;
  591. if (ctx->bufcnt || ctx->offset)
  592. return omap_sham_update_dma_slow(dd);
  593. /*
  594. * Don't use the sg interface when the transfer size is less
  595. * than the number of elements in a DMA frame. Otherwise,
  596. * the dmaengine infrastructure will calculate that it needs
  597. * to transfer 0 frames which ultimately fails.
  598. */
  599. if (ctx->total < get_block_size(ctx))
  600. return omap_sham_update_dma_slow(dd);
  601. dev_dbg(dd->dev, "fast: digcnt: %d, bufcnt: %u, total: %u\n",
  602. ctx->digcnt, ctx->bufcnt, ctx->total);
  603. sg = ctx->sg;
  604. bs = get_block_size(ctx);
  605. if (!SG_AA(sg))
  606. return omap_sham_update_dma_slow(dd);
  607. if (!sg_is_last(sg) && !SG_SA(sg, bs))
  608. /* size is not BLOCK_SIZE aligned */
  609. return omap_sham_update_dma_slow(dd);
  610. length = min(ctx->total, sg->length);
  611. if (sg_is_last(sg)) {
  612. if (!(ctx->flags & BIT(FLAGS_FINUP))) {
  613. /* not last sg must be BLOCK_SIZE aligned */
  614. tail = length & (bs - 1);
  615. /* without finup() we need one block to close hash */
  616. if (!tail)
  617. tail = bs;
  618. length -= tail;
  619. }
  620. }
  621. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  622. dev_err(dd->dev, "dma_map_sg error\n");
  623. return -EINVAL;
  624. }
  625. ctx->flags |= BIT(FLAGS_SG);
  626. ctx->total -= length;
  627. ctx->offset = length; /* offset where to start slow */
  628. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  629. ret = omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, final, 1);
  630. if (ret != -EINPROGRESS)
  631. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  632. return ret;
  633. }
  634. static int omap_sham_update_cpu(struct omap_sham_dev *dd)
  635. {
  636. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  637. int bufcnt, final;
  638. if (!ctx->total)
  639. return 0;
  640. omap_sham_append_sg(ctx);
  641. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  642. dev_dbg(dd->dev, "cpu: bufcnt: %u, digcnt: %d, final: %d\n",
  643. ctx->bufcnt, ctx->digcnt, final);
  644. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  645. bufcnt = ctx->bufcnt;
  646. ctx->bufcnt = 0;
  647. return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, final);
  648. }
  649. return 0;
  650. }
  651. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  652. {
  653. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  654. dmaengine_terminate_all(dd->dma_lch);
  655. if (ctx->flags & BIT(FLAGS_SG)) {
  656. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  657. if (ctx->sg->length == ctx->offset) {
  658. ctx->sg = sg_next(ctx->sg);
  659. if (ctx->sg)
  660. ctx->offset = 0;
  661. }
  662. } else {
  663. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  664. DMA_TO_DEVICE);
  665. }
  666. return 0;
  667. }
  668. static int omap_sham_init(struct ahash_request *req)
  669. {
  670. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  671. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  672. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  673. struct omap_sham_dev *dd = NULL, *tmp;
  674. int bs = 0;
  675. spin_lock_bh(&sham.lock);
  676. if (!tctx->dd) {
  677. list_for_each_entry(tmp, &sham.dev_list, list) {
  678. dd = tmp;
  679. break;
  680. }
  681. tctx->dd = dd;
  682. } else {
  683. dd = tctx->dd;
  684. }
  685. spin_unlock_bh(&sham.lock);
  686. ctx->dd = dd;
  687. ctx->flags = 0;
  688. dev_dbg(dd->dev, "init: digest size: %d\n",
  689. crypto_ahash_digestsize(tfm));
  690. switch (crypto_ahash_digestsize(tfm)) {
  691. case MD5_DIGEST_SIZE:
  692. ctx->flags |= FLAGS_MODE_MD5;
  693. bs = SHA1_BLOCK_SIZE;
  694. break;
  695. case SHA1_DIGEST_SIZE:
  696. ctx->flags |= FLAGS_MODE_SHA1;
  697. bs = SHA1_BLOCK_SIZE;
  698. break;
  699. case SHA224_DIGEST_SIZE:
  700. ctx->flags |= FLAGS_MODE_SHA224;
  701. bs = SHA224_BLOCK_SIZE;
  702. break;
  703. case SHA256_DIGEST_SIZE:
  704. ctx->flags |= FLAGS_MODE_SHA256;
  705. bs = SHA256_BLOCK_SIZE;
  706. break;
  707. case SHA384_DIGEST_SIZE:
  708. ctx->flags |= FLAGS_MODE_SHA384;
  709. bs = SHA384_BLOCK_SIZE;
  710. break;
  711. case SHA512_DIGEST_SIZE:
  712. ctx->flags |= FLAGS_MODE_SHA512;
  713. bs = SHA512_BLOCK_SIZE;
  714. break;
  715. }
  716. ctx->bufcnt = 0;
  717. ctx->digcnt = 0;
  718. ctx->buflen = BUFLEN;
  719. if (tctx->flags & BIT(FLAGS_HMAC)) {
  720. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  721. struct omap_sham_hmac_ctx *bctx = tctx->base;
  722. memcpy(ctx->buffer, bctx->ipad, bs);
  723. ctx->bufcnt = bs;
  724. }
  725. ctx->flags |= BIT(FLAGS_HMAC);
  726. }
  727. return 0;
  728. }
  729. static int omap_sham_update_req(struct omap_sham_dev *dd)
  730. {
  731. struct ahash_request *req = dd->req;
  732. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  733. int err;
  734. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  735. ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
  736. if (ctx->flags & BIT(FLAGS_CPU))
  737. err = omap_sham_update_cpu(dd);
  738. else
  739. err = omap_sham_update_dma_start(dd);
  740. /* wait for dma completion before can take more data */
  741. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  742. return err;
  743. }
  744. static int omap_sham_final_req(struct omap_sham_dev *dd)
  745. {
  746. struct ahash_request *req = dd->req;
  747. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  748. int err = 0, use_dma = 1;
  749. if ((ctx->bufcnt <= get_block_size(ctx)) || dd->polling_mode)
  750. /*
  751. * faster to handle last block with cpu or
  752. * use cpu when dma is not present.
  753. */
  754. use_dma = 0;
  755. if (use_dma)
  756. err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
  757. else
  758. err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
  759. ctx->bufcnt = 0;
  760. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  761. return err;
  762. }
  763. static int omap_sham_finish_hmac(struct ahash_request *req)
  764. {
  765. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  766. struct omap_sham_hmac_ctx *bctx = tctx->base;
  767. int bs = crypto_shash_blocksize(bctx->shash);
  768. int ds = crypto_shash_digestsize(bctx->shash);
  769. SHASH_DESC_ON_STACK(shash, bctx->shash);
  770. shash->tfm = bctx->shash;
  771. shash->flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  772. return crypto_shash_init(shash) ?:
  773. crypto_shash_update(shash, bctx->opad, bs) ?:
  774. crypto_shash_finup(shash, req->result, ds, req->result);
  775. }
  776. static int omap_sham_finish(struct ahash_request *req)
  777. {
  778. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  779. struct omap_sham_dev *dd = ctx->dd;
  780. int err = 0;
  781. if (ctx->digcnt) {
  782. omap_sham_copy_ready_hash(req);
  783. if ((ctx->flags & BIT(FLAGS_HMAC)) &&
  784. !test_bit(FLAGS_AUTO_XOR, &dd->flags))
  785. err = omap_sham_finish_hmac(req);
  786. }
  787. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  788. return err;
  789. }
  790. static void omap_sham_finish_req(struct ahash_request *req, int err)
  791. {
  792. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  793. struct omap_sham_dev *dd = ctx->dd;
  794. if (!err) {
  795. dd->pdata->copy_hash(req, 1);
  796. if (test_bit(FLAGS_FINAL, &dd->flags))
  797. err = omap_sham_finish(req);
  798. } else {
  799. ctx->flags |= BIT(FLAGS_ERROR);
  800. }
  801. /* atomic operation is not needed here */
  802. dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
  803. BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
  804. pm_runtime_put(dd->dev);
  805. if (req->base.complete)
  806. req->base.complete(&req->base, err);
  807. /* handle new request */
  808. tasklet_schedule(&dd->done_task);
  809. }
  810. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  811. struct ahash_request *req)
  812. {
  813. struct crypto_async_request *async_req, *backlog;
  814. struct omap_sham_reqctx *ctx;
  815. unsigned long flags;
  816. int err = 0, ret = 0;
  817. spin_lock_irqsave(&dd->lock, flags);
  818. if (req)
  819. ret = ahash_enqueue_request(&dd->queue, req);
  820. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  821. spin_unlock_irqrestore(&dd->lock, flags);
  822. return ret;
  823. }
  824. backlog = crypto_get_backlog(&dd->queue);
  825. async_req = crypto_dequeue_request(&dd->queue);
  826. if (async_req)
  827. set_bit(FLAGS_BUSY, &dd->flags);
  828. spin_unlock_irqrestore(&dd->lock, flags);
  829. if (!async_req)
  830. return ret;
  831. if (backlog)
  832. backlog->complete(backlog, -EINPROGRESS);
  833. req = ahash_request_cast(async_req);
  834. dd->req = req;
  835. ctx = ahash_request_ctx(req);
  836. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  837. ctx->op, req->nbytes);
  838. err = omap_sham_hw_init(dd);
  839. if (err)
  840. goto err1;
  841. if (ctx->digcnt)
  842. /* request has changed - restore hash */
  843. dd->pdata->copy_hash(req, 0);
  844. if (ctx->op == OP_UPDATE) {
  845. err = omap_sham_update_req(dd);
  846. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  847. /* no final() after finup() */
  848. err = omap_sham_final_req(dd);
  849. } else if (ctx->op == OP_FINAL) {
  850. err = omap_sham_final_req(dd);
  851. }
  852. err1:
  853. if (err != -EINPROGRESS)
  854. /* done_task will not finish it, so do it here */
  855. omap_sham_finish_req(req, err);
  856. dev_dbg(dd->dev, "exit, err: %d\n", err);
  857. return ret;
  858. }
  859. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  860. {
  861. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  862. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  863. struct omap_sham_dev *dd = tctx->dd;
  864. ctx->op = op;
  865. return omap_sham_handle_queue(dd, req);
  866. }
  867. static int omap_sham_update(struct ahash_request *req)
  868. {
  869. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  870. struct omap_sham_dev *dd = ctx->dd;
  871. int bs = get_block_size(ctx);
  872. if (!req->nbytes)
  873. return 0;
  874. ctx->total = req->nbytes;
  875. ctx->sg = req->src;
  876. ctx->offset = 0;
  877. if (ctx->flags & BIT(FLAGS_FINUP)) {
  878. if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 9) {
  879. /*
  880. * OMAP HW accel works only with buffers >= 9
  881. * will switch to bypass in final()
  882. * final has the same request and data
  883. */
  884. omap_sham_append_sg(ctx);
  885. return 0;
  886. } else if ((ctx->bufcnt + ctx->total <= bs) ||
  887. dd->polling_mode) {
  888. /*
  889. * faster to use CPU for short transfers or
  890. * use cpu when dma is not present.
  891. */
  892. ctx->flags |= BIT(FLAGS_CPU);
  893. }
  894. } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
  895. omap_sham_append_sg(ctx);
  896. return 0;
  897. }
  898. if (dd->polling_mode)
  899. ctx->flags |= BIT(FLAGS_CPU);
  900. return omap_sham_enqueue(req, OP_UPDATE);
  901. }
  902. static int omap_sham_shash_digest(struct crypto_shash *tfm, u32 flags,
  903. const u8 *data, unsigned int len, u8 *out)
  904. {
  905. SHASH_DESC_ON_STACK(shash, tfm);
  906. shash->tfm = tfm;
  907. shash->flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  908. return crypto_shash_digest(shash, data, len, out);
  909. }
  910. static int omap_sham_final_shash(struct ahash_request *req)
  911. {
  912. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  913. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  914. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  915. ctx->buffer, ctx->bufcnt, req->result);
  916. }
  917. static int omap_sham_final(struct ahash_request *req)
  918. {
  919. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  920. ctx->flags |= BIT(FLAGS_FINUP);
  921. if (ctx->flags & BIT(FLAGS_ERROR))
  922. return 0; /* uncompleted hash is not needed */
  923. /* OMAP HW accel works only with buffers >= 9 */
  924. /* HMAC is always >= 9 because ipad == block size */
  925. if ((ctx->digcnt + ctx->bufcnt) < 9)
  926. return omap_sham_final_shash(req);
  927. else if (ctx->bufcnt)
  928. return omap_sham_enqueue(req, OP_FINAL);
  929. /* copy ready hash (+ finalize hmac) */
  930. return omap_sham_finish(req);
  931. }
  932. static int omap_sham_finup(struct ahash_request *req)
  933. {
  934. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  935. int err1, err2;
  936. ctx->flags |= BIT(FLAGS_FINUP);
  937. err1 = omap_sham_update(req);
  938. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  939. return err1;
  940. /*
  941. * final() has to be always called to cleanup resources
  942. * even if udpate() failed, except EINPROGRESS
  943. */
  944. err2 = omap_sham_final(req);
  945. return err1 ?: err2;
  946. }
  947. static int omap_sham_digest(struct ahash_request *req)
  948. {
  949. return omap_sham_init(req) ?: omap_sham_finup(req);
  950. }
  951. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  952. unsigned int keylen)
  953. {
  954. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  955. struct omap_sham_hmac_ctx *bctx = tctx->base;
  956. int bs = crypto_shash_blocksize(bctx->shash);
  957. int ds = crypto_shash_digestsize(bctx->shash);
  958. struct omap_sham_dev *dd = NULL, *tmp;
  959. int err, i;
  960. spin_lock_bh(&sham.lock);
  961. if (!tctx->dd) {
  962. list_for_each_entry(tmp, &sham.dev_list, list) {
  963. dd = tmp;
  964. break;
  965. }
  966. tctx->dd = dd;
  967. } else {
  968. dd = tctx->dd;
  969. }
  970. spin_unlock_bh(&sham.lock);
  971. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  972. if (err)
  973. return err;
  974. if (keylen > bs) {
  975. err = omap_sham_shash_digest(bctx->shash,
  976. crypto_shash_get_flags(bctx->shash),
  977. key, keylen, bctx->ipad);
  978. if (err)
  979. return err;
  980. keylen = ds;
  981. } else {
  982. memcpy(bctx->ipad, key, keylen);
  983. }
  984. memset(bctx->ipad + keylen, 0, bs - keylen);
  985. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  986. memcpy(bctx->opad, bctx->ipad, bs);
  987. for (i = 0; i < bs; i++) {
  988. bctx->ipad[i] ^= 0x36;
  989. bctx->opad[i] ^= 0x5c;
  990. }
  991. }
  992. return err;
  993. }
  994. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  995. {
  996. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  997. const char *alg_name = crypto_tfm_alg_name(tfm);
  998. /* Allocate a fallback and abort if it failed. */
  999. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  1000. CRYPTO_ALG_NEED_FALLBACK);
  1001. if (IS_ERR(tctx->fallback)) {
  1002. pr_err("omap-sham: fallback driver '%s' "
  1003. "could not be loaded.\n", alg_name);
  1004. return PTR_ERR(tctx->fallback);
  1005. }
  1006. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1007. sizeof(struct omap_sham_reqctx) + BUFLEN);
  1008. if (alg_base) {
  1009. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1010. tctx->flags |= BIT(FLAGS_HMAC);
  1011. bctx->shash = crypto_alloc_shash(alg_base, 0,
  1012. CRYPTO_ALG_NEED_FALLBACK);
  1013. if (IS_ERR(bctx->shash)) {
  1014. pr_err("omap-sham: base driver '%s' "
  1015. "could not be loaded.\n", alg_base);
  1016. crypto_free_shash(tctx->fallback);
  1017. return PTR_ERR(bctx->shash);
  1018. }
  1019. }
  1020. return 0;
  1021. }
  1022. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  1023. {
  1024. return omap_sham_cra_init_alg(tfm, NULL);
  1025. }
  1026. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  1027. {
  1028. return omap_sham_cra_init_alg(tfm, "sha1");
  1029. }
  1030. static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
  1031. {
  1032. return omap_sham_cra_init_alg(tfm, "sha224");
  1033. }
  1034. static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
  1035. {
  1036. return omap_sham_cra_init_alg(tfm, "sha256");
  1037. }
  1038. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  1039. {
  1040. return omap_sham_cra_init_alg(tfm, "md5");
  1041. }
  1042. static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
  1043. {
  1044. return omap_sham_cra_init_alg(tfm, "sha384");
  1045. }
  1046. static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
  1047. {
  1048. return omap_sham_cra_init_alg(tfm, "sha512");
  1049. }
  1050. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  1051. {
  1052. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1053. crypto_free_shash(tctx->fallback);
  1054. tctx->fallback = NULL;
  1055. if (tctx->flags & BIT(FLAGS_HMAC)) {
  1056. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1057. crypto_free_shash(bctx->shash);
  1058. }
  1059. }
  1060. static struct ahash_alg algs_sha1_md5[] = {
  1061. {
  1062. .init = omap_sham_init,
  1063. .update = omap_sham_update,
  1064. .final = omap_sham_final,
  1065. .finup = omap_sham_finup,
  1066. .digest = omap_sham_digest,
  1067. .halg.digestsize = SHA1_DIGEST_SIZE,
  1068. .halg.base = {
  1069. .cra_name = "sha1",
  1070. .cra_driver_name = "omap-sha1",
  1071. .cra_priority = 100,
  1072. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1073. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1074. CRYPTO_ALG_ASYNC |
  1075. CRYPTO_ALG_NEED_FALLBACK,
  1076. .cra_blocksize = SHA1_BLOCK_SIZE,
  1077. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1078. .cra_alignmask = 0,
  1079. .cra_module = THIS_MODULE,
  1080. .cra_init = omap_sham_cra_init,
  1081. .cra_exit = omap_sham_cra_exit,
  1082. }
  1083. },
  1084. {
  1085. .init = omap_sham_init,
  1086. .update = omap_sham_update,
  1087. .final = omap_sham_final,
  1088. .finup = omap_sham_finup,
  1089. .digest = omap_sham_digest,
  1090. .halg.digestsize = MD5_DIGEST_SIZE,
  1091. .halg.base = {
  1092. .cra_name = "md5",
  1093. .cra_driver_name = "omap-md5",
  1094. .cra_priority = 100,
  1095. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1096. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1097. CRYPTO_ALG_ASYNC |
  1098. CRYPTO_ALG_NEED_FALLBACK,
  1099. .cra_blocksize = SHA1_BLOCK_SIZE,
  1100. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1101. .cra_alignmask = OMAP_ALIGN_MASK,
  1102. .cra_module = THIS_MODULE,
  1103. .cra_init = omap_sham_cra_init,
  1104. .cra_exit = omap_sham_cra_exit,
  1105. }
  1106. },
  1107. {
  1108. .init = omap_sham_init,
  1109. .update = omap_sham_update,
  1110. .final = omap_sham_final,
  1111. .finup = omap_sham_finup,
  1112. .digest = omap_sham_digest,
  1113. .setkey = omap_sham_setkey,
  1114. .halg.digestsize = SHA1_DIGEST_SIZE,
  1115. .halg.base = {
  1116. .cra_name = "hmac(sha1)",
  1117. .cra_driver_name = "omap-hmac-sha1",
  1118. .cra_priority = 100,
  1119. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1120. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1121. CRYPTO_ALG_ASYNC |
  1122. CRYPTO_ALG_NEED_FALLBACK,
  1123. .cra_blocksize = SHA1_BLOCK_SIZE,
  1124. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1125. sizeof(struct omap_sham_hmac_ctx),
  1126. .cra_alignmask = OMAP_ALIGN_MASK,
  1127. .cra_module = THIS_MODULE,
  1128. .cra_init = omap_sham_cra_sha1_init,
  1129. .cra_exit = omap_sham_cra_exit,
  1130. }
  1131. },
  1132. {
  1133. .init = omap_sham_init,
  1134. .update = omap_sham_update,
  1135. .final = omap_sham_final,
  1136. .finup = omap_sham_finup,
  1137. .digest = omap_sham_digest,
  1138. .setkey = omap_sham_setkey,
  1139. .halg.digestsize = MD5_DIGEST_SIZE,
  1140. .halg.base = {
  1141. .cra_name = "hmac(md5)",
  1142. .cra_driver_name = "omap-hmac-md5",
  1143. .cra_priority = 100,
  1144. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1145. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1146. CRYPTO_ALG_ASYNC |
  1147. CRYPTO_ALG_NEED_FALLBACK,
  1148. .cra_blocksize = SHA1_BLOCK_SIZE,
  1149. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1150. sizeof(struct omap_sham_hmac_ctx),
  1151. .cra_alignmask = OMAP_ALIGN_MASK,
  1152. .cra_module = THIS_MODULE,
  1153. .cra_init = omap_sham_cra_md5_init,
  1154. .cra_exit = omap_sham_cra_exit,
  1155. }
  1156. }
  1157. };
  1158. /* OMAP4 has some algs in addition to what OMAP2 has */
  1159. static struct ahash_alg algs_sha224_sha256[] = {
  1160. {
  1161. .init = omap_sham_init,
  1162. .update = omap_sham_update,
  1163. .final = omap_sham_final,
  1164. .finup = omap_sham_finup,
  1165. .digest = omap_sham_digest,
  1166. .halg.digestsize = SHA224_DIGEST_SIZE,
  1167. .halg.base = {
  1168. .cra_name = "sha224",
  1169. .cra_driver_name = "omap-sha224",
  1170. .cra_priority = 100,
  1171. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1172. CRYPTO_ALG_ASYNC |
  1173. CRYPTO_ALG_NEED_FALLBACK,
  1174. .cra_blocksize = SHA224_BLOCK_SIZE,
  1175. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1176. .cra_alignmask = 0,
  1177. .cra_module = THIS_MODULE,
  1178. .cra_init = omap_sham_cra_init,
  1179. .cra_exit = omap_sham_cra_exit,
  1180. }
  1181. },
  1182. {
  1183. .init = omap_sham_init,
  1184. .update = omap_sham_update,
  1185. .final = omap_sham_final,
  1186. .finup = omap_sham_finup,
  1187. .digest = omap_sham_digest,
  1188. .halg.digestsize = SHA256_DIGEST_SIZE,
  1189. .halg.base = {
  1190. .cra_name = "sha256",
  1191. .cra_driver_name = "omap-sha256",
  1192. .cra_priority = 100,
  1193. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1194. CRYPTO_ALG_ASYNC |
  1195. CRYPTO_ALG_NEED_FALLBACK,
  1196. .cra_blocksize = SHA256_BLOCK_SIZE,
  1197. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1198. .cra_alignmask = 0,
  1199. .cra_module = THIS_MODULE,
  1200. .cra_init = omap_sham_cra_init,
  1201. .cra_exit = omap_sham_cra_exit,
  1202. }
  1203. },
  1204. {
  1205. .init = omap_sham_init,
  1206. .update = omap_sham_update,
  1207. .final = omap_sham_final,
  1208. .finup = omap_sham_finup,
  1209. .digest = omap_sham_digest,
  1210. .setkey = omap_sham_setkey,
  1211. .halg.digestsize = SHA224_DIGEST_SIZE,
  1212. .halg.base = {
  1213. .cra_name = "hmac(sha224)",
  1214. .cra_driver_name = "omap-hmac-sha224",
  1215. .cra_priority = 100,
  1216. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1217. CRYPTO_ALG_ASYNC |
  1218. CRYPTO_ALG_NEED_FALLBACK,
  1219. .cra_blocksize = SHA224_BLOCK_SIZE,
  1220. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1221. sizeof(struct omap_sham_hmac_ctx),
  1222. .cra_alignmask = OMAP_ALIGN_MASK,
  1223. .cra_module = THIS_MODULE,
  1224. .cra_init = omap_sham_cra_sha224_init,
  1225. .cra_exit = omap_sham_cra_exit,
  1226. }
  1227. },
  1228. {
  1229. .init = omap_sham_init,
  1230. .update = omap_sham_update,
  1231. .final = omap_sham_final,
  1232. .finup = omap_sham_finup,
  1233. .digest = omap_sham_digest,
  1234. .setkey = omap_sham_setkey,
  1235. .halg.digestsize = SHA256_DIGEST_SIZE,
  1236. .halg.base = {
  1237. .cra_name = "hmac(sha256)",
  1238. .cra_driver_name = "omap-hmac-sha256",
  1239. .cra_priority = 100,
  1240. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1241. CRYPTO_ALG_ASYNC |
  1242. CRYPTO_ALG_NEED_FALLBACK,
  1243. .cra_blocksize = SHA256_BLOCK_SIZE,
  1244. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1245. sizeof(struct omap_sham_hmac_ctx),
  1246. .cra_alignmask = OMAP_ALIGN_MASK,
  1247. .cra_module = THIS_MODULE,
  1248. .cra_init = omap_sham_cra_sha256_init,
  1249. .cra_exit = omap_sham_cra_exit,
  1250. }
  1251. },
  1252. };
  1253. static struct ahash_alg algs_sha384_sha512[] = {
  1254. {
  1255. .init = omap_sham_init,
  1256. .update = omap_sham_update,
  1257. .final = omap_sham_final,
  1258. .finup = omap_sham_finup,
  1259. .digest = omap_sham_digest,
  1260. .halg.digestsize = SHA384_DIGEST_SIZE,
  1261. .halg.base = {
  1262. .cra_name = "sha384",
  1263. .cra_driver_name = "omap-sha384",
  1264. .cra_priority = 100,
  1265. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1266. CRYPTO_ALG_ASYNC |
  1267. CRYPTO_ALG_NEED_FALLBACK,
  1268. .cra_blocksize = SHA384_BLOCK_SIZE,
  1269. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1270. .cra_alignmask = 0,
  1271. .cra_module = THIS_MODULE,
  1272. .cra_init = omap_sham_cra_init,
  1273. .cra_exit = omap_sham_cra_exit,
  1274. }
  1275. },
  1276. {
  1277. .init = omap_sham_init,
  1278. .update = omap_sham_update,
  1279. .final = omap_sham_final,
  1280. .finup = omap_sham_finup,
  1281. .digest = omap_sham_digest,
  1282. .halg.digestsize = SHA512_DIGEST_SIZE,
  1283. .halg.base = {
  1284. .cra_name = "sha512",
  1285. .cra_driver_name = "omap-sha512",
  1286. .cra_priority = 100,
  1287. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1288. CRYPTO_ALG_ASYNC |
  1289. CRYPTO_ALG_NEED_FALLBACK,
  1290. .cra_blocksize = SHA512_BLOCK_SIZE,
  1291. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1292. .cra_alignmask = 0,
  1293. .cra_module = THIS_MODULE,
  1294. .cra_init = omap_sham_cra_init,
  1295. .cra_exit = omap_sham_cra_exit,
  1296. }
  1297. },
  1298. {
  1299. .init = omap_sham_init,
  1300. .update = omap_sham_update,
  1301. .final = omap_sham_final,
  1302. .finup = omap_sham_finup,
  1303. .digest = omap_sham_digest,
  1304. .setkey = omap_sham_setkey,
  1305. .halg.digestsize = SHA384_DIGEST_SIZE,
  1306. .halg.base = {
  1307. .cra_name = "hmac(sha384)",
  1308. .cra_driver_name = "omap-hmac-sha384",
  1309. .cra_priority = 100,
  1310. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1311. CRYPTO_ALG_ASYNC |
  1312. CRYPTO_ALG_NEED_FALLBACK,
  1313. .cra_blocksize = SHA384_BLOCK_SIZE,
  1314. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1315. sizeof(struct omap_sham_hmac_ctx),
  1316. .cra_alignmask = OMAP_ALIGN_MASK,
  1317. .cra_module = THIS_MODULE,
  1318. .cra_init = omap_sham_cra_sha384_init,
  1319. .cra_exit = omap_sham_cra_exit,
  1320. }
  1321. },
  1322. {
  1323. .init = omap_sham_init,
  1324. .update = omap_sham_update,
  1325. .final = omap_sham_final,
  1326. .finup = omap_sham_finup,
  1327. .digest = omap_sham_digest,
  1328. .setkey = omap_sham_setkey,
  1329. .halg.digestsize = SHA512_DIGEST_SIZE,
  1330. .halg.base = {
  1331. .cra_name = "hmac(sha512)",
  1332. .cra_driver_name = "omap-hmac-sha512",
  1333. .cra_priority = 100,
  1334. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1335. CRYPTO_ALG_ASYNC |
  1336. CRYPTO_ALG_NEED_FALLBACK,
  1337. .cra_blocksize = SHA512_BLOCK_SIZE,
  1338. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1339. sizeof(struct omap_sham_hmac_ctx),
  1340. .cra_alignmask = OMAP_ALIGN_MASK,
  1341. .cra_module = THIS_MODULE,
  1342. .cra_init = omap_sham_cra_sha512_init,
  1343. .cra_exit = omap_sham_cra_exit,
  1344. }
  1345. },
  1346. };
  1347. static void omap_sham_done_task(unsigned long data)
  1348. {
  1349. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  1350. int err = 0;
  1351. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1352. omap_sham_handle_queue(dd, NULL);
  1353. return;
  1354. }
  1355. if (test_bit(FLAGS_CPU, &dd->flags)) {
  1356. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1357. /* hash or semi-hash ready */
  1358. err = omap_sham_update_cpu(dd);
  1359. if (err != -EINPROGRESS)
  1360. goto finish;
  1361. }
  1362. } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
  1363. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  1364. omap_sham_update_dma_stop(dd);
  1365. if (dd->err) {
  1366. err = dd->err;
  1367. goto finish;
  1368. }
  1369. }
  1370. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1371. /* hash or semi-hash ready */
  1372. clear_bit(FLAGS_DMA_READY, &dd->flags);
  1373. err = omap_sham_update_dma_start(dd);
  1374. if (err != -EINPROGRESS)
  1375. goto finish;
  1376. }
  1377. }
  1378. return;
  1379. finish:
  1380. dev_dbg(dd->dev, "update done: err: %d\n", err);
  1381. /* finish curent request */
  1382. omap_sham_finish_req(dd->req, err);
  1383. }
  1384. static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
  1385. {
  1386. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1387. dev_warn(dd->dev, "Interrupt when no active requests.\n");
  1388. } else {
  1389. set_bit(FLAGS_OUTPUT_READY, &dd->flags);
  1390. tasklet_schedule(&dd->done_task);
  1391. }
  1392. return IRQ_HANDLED;
  1393. }
  1394. static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
  1395. {
  1396. struct omap_sham_dev *dd = dev_id;
  1397. if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
  1398. /* final -> allow device to go to power-saving mode */
  1399. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  1400. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  1401. SHA_REG_CTRL_OUTPUT_READY);
  1402. omap_sham_read(dd, SHA_REG_CTRL);
  1403. return omap_sham_irq_common(dd);
  1404. }
  1405. static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
  1406. {
  1407. struct omap_sham_dev *dd = dev_id;
  1408. omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
  1409. return omap_sham_irq_common(dd);
  1410. }
  1411. static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
  1412. {
  1413. .algs_list = algs_sha1_md5,
  1414. .size = ARRAY_SIZE(algs_sha1_md5),
  1415. },
  1416. };
  1417. static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
  1418. .algs_info = omap_sham_algs_info_omap2,
  1419. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
  1420. .flags = BIT(FLAGS_BE32_SHA1),
  1421. .digest_size = SHA1_DIGEST_SIZE,
  1422. .copy_hash = omap_sham_copy_hash_omap2,
  1423. .write_ctrl = omap_sham_write_ctrl_omap2,
  1424. .trigger = omap_sham_trigger_omap2,
  1425. .poll_irq = omap_sham_poll_irq_omap2,
  1426. .intr_hdlr = omap_sham_irq_omap2,
  1427. .idigest_ofs = 0x00,
  1428. .din_ofs = 0x1c,
  1429. .digcnt_ofs = 0x14,
  1430. .rev_ofs = 0x5c,
  1431. .mask_ofs = 0x60,
  1432. .sysstatus_ofs = 0x64,
  1433. .major_mask = 0xf0,
  1434. .major_shift = 4,
  1435. .minor_mask = 0x0f,
  1436. .minor_shift = 0,
  1437. };
  1438. #ifdef CONFIG_OF
  1439. static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
  1440. {
  1441. .algs_list = algs_sha1_md5,
  1442. .size = ARRAY_SIZE(algs_sha1_md5),
  1443. },
  1444. {
  1445. .algs_list = algs_sha224_sha256,
  1446. .size = ARRAY_SIZE(algs_sha224_sha256),
  1447. },
  1448. };
  1449. static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
  1450. .algs_info = omap_sham_algs_info_omap4,
  1451. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
  1452. .flags = BIT(FLAGS_AUTO_XOR),
  1453. .digest_size = SHA256_DIGEST_SIZE,
  1454. .copy_hash = omap_sham_copy_hash_omap4,
  1455. .write_ctrl = omap_sham_write_ctrl_omap4,
  1456. .trigger = omap_sham_trigger_omap4,
  1457. .poll_irq = omap_sham_poll_irq_omap4,
  1458. .intr_hdlr = omap_sham_irq_omap4,
  1459. .idigest_ofs = 0x020,
  1460. .odigest_ofs = 0x0,
  1461. .din_ofs = 0x080,
  1462. .digcnt_ofs = 0x040,
  1463. .rev_ofs = 0x100,
  1464. .mask_ofs = 0x110,
  1465. .sysstatus_ofs = 0x114,
  1466. .mode_ofs = 0x44,
  1467. .length_ofs = 0x48,
  1468. .major_mask = 0x0700,
  1469. .major_shift = 8,
  1470. .minor_mask = 0x003f,
  1471. .minor_shift = 0,
  1472. };
  1473. static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
  1474. {
  1475. .algs_list = algs_sha1_md5,
  1476. .size = ARRAY_SIZE(algs_sha1_md5),
  1477. },
  1478. {
  1479. .algs_list = algs_sha224_sha256,
  1480. .size = ARRAY_SIZE(algs_sha224_sha256),
  1481. },
  1482. {
  1483. .algs_list = algs_sha384_sha512,
  1484. .size = ARRAY_SIZE(algs_sha384_sha512),
  1485. },
  1486. };
  1487. static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
  1488. .algs_info = omap_sham_algs_info_omap5,
  1489. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
  1490. .flags = BIT(FLAGS_AUTO_XOR),
  1491. .digest_size = SHA512_DIGEST_SIZE,
  1492. .copy_hash = omap_sham_copy_hash_omap4,
  1493. .write_ctrl = omap_sham_write_ctrl_omap4,
  1494. .trigger = omap_sham_trigger_omap4,
  1495. .poll_irq = omap_sham_poll_irq_omap4,
  1496. .intr_hdlr = omap_sham_irq_omap4,
  1497. .idigest_ofs = 0x240,
  1498. .odigest_ofs = 0x200,
  1499. .din_ofs = 0x080,
  1500. .digcnt_ofs = 0x280,
  1501. .rev_ofs = 0x100,
  1502. .mask_ofs = 0x110,
  1503. .sysstatus_ofs = 0x114,
  1504. .mode_ofs = 0x284,
  1505. .length_ofs = 0x288,
  1506. .major_mask = 0x0700,
  1507. .major_shift = 8,
  1508. .minor_mask = 0x003f,
  1509. .minor_shift = 0,
  1510. };
  1511. static const struct of_device_id omap_sham_of_match[] = {
  1512. {
  1513. .compatible = "ti,omap2-sham",
  1514. .data = &omap_sham_pdata_omap2,
  1515. },
  1516. {
  1517. .compatible = "ti,omap4-sham",
  1518. .data = &omap_sham_pdata_omap4,
  1519. },
  1520. {
  1521. .compatible = "ti,omap5-sham",
  1522. .data = &omap_sham_pdata_omap5,
  1523. },
  1524. {},
  1525. };
  1526. MODULE_DEVICE_TABLE(of, omap_sham_of_match);
  1527. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1528. struct device *dev, struct resource *res)
  1529. {
  1530. struct device_node *node = dev->of_node;
  1531. const struct of_device_id *match;
  1532. int err = 0;
  1533. match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
  1534. if (!match) {
  1535. dev_err(dev, "no compatible OF match\n");
  1536. err = -EINVAL;
  1537. goto err;
  1538. }
  1539. err = of_address_to_resource(node, 0, res);
  1540. if (err < 0) {
  1541. dev_err(dev, "can't translate OF node address\n");
  1542. err = -EINVAL;
  1543. goto err;
  1544. }
  1545. dd->irq = irq_of_parse_and_map(node, 0);
  1546. if (!dd->irq) {
  1547. dev_err(dev, "can't translate OF irq value\n");
  1548. err = -EINVAL;
  1549. goto err;
  1550. }
  1551. dd->dma = -1; /* Dummy value that's unused */
  1552. dd->pdata = match->data;
  1553. err:
  1554. return err;
  1555. }
  1556. #else
  1557. static const struct of_device_id omap_sham_of_match[] = {
  1558. {},
  1559. };
  1560. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1561. struct device *dev, struct resource *res)
  1562. {
  1563. return -EINVAL;
  1564. }
  1565. #endif
  1566. static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
  1567. struct platform_device *pdev, struct resource *res)
  1568. {
  1569. struct device *dev = &pdev->dev;
  1570. struct resource *r;
  1571. int err = 0;
  1572. /* Get the base address */
  1573. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1574. if (!r) {
  1575. dev_err(dev, "no MEM resource info\n");
  1576. err = -ENODEV;
  1577. goto err;
  1578. }
  1579. memcpy(res, r, sizeof(*res));
  1580. /* Get the IRQ */
  1581. dd->irq = platform_get_irq(pdev, 0);
  1582. if (dd->irq < 0) {
  1583. dev_err(dev, "no IRQ resource info\n");
  1584. err = dd->irq;
  1585. goto err;
  1586. }
  1587. /* Get the DMA */
  1588. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1589. if (!r) {
  1590. dev_err(dev, "no DMA resource info\n");
  1591. err = -ENODEV;
  1592. goto err;
  1593. }
  1594. dd->dma = r->start;
  1595. /* Only OMAP2/3 can be non-DT */
  1596. dd->pdata = &omap_sham_pdata_omap2;
  1597. err:
  1598. return err;
  1599. }
  1600. static int omap_sham_probe(struct platform_device *pdev)
  1601. {
  1602. struct omap_sham_dev *dd;
  1603. struct device *dev = &pdev->dev;
  1604. struct resource res;
  1605. dma_cap_mask_t mask;
  1606. int err, i, j;
  1607. u32 rev;
  1608. dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
  1609. if (dd == NULL) {
  1610. dev_err(dev, "unable to alloc data struct.\n");
  1611. err = -ENOMEM;
  1612. goto data_err;
  1613. }
  1614. dd->dev = dev;
  1615. platform_set_drvdata(pdev, dd);
  1616. INIT_LIST_HEAD(&dd->list);
  1617. spin_lock_init(&dd->lock);
  1618. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  1619. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  1620. err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
  1621. omap_sham_get_res_pdev(dd, pdev, &res);
  1622. if (err)
  1623. goto data_err;
  1624. dd->io_base = devm_ioremap_resource(dev, &res);
  1625. if (IS_ERR(dd->io_base)) {
  1626. err = PTR_ERR(dd->io_base);
  1627. goto data_err;
  1628. }
  1629. dd->phys_base = res.start;
  1630. err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
  1631. IRQF_TRIGGER_NONE, dev_name(dev), dd);
  1632. if (err) {
  1633. dev_err(dev, "unable to request irq %d, err = %d\n",
  1634. dd->irq, err);
  1635. goto data_err;
  1636. }
  1637. dma_cap_zero(mask);
  1638. dma_cap_set(DMA_SLAVE, mask);
  1639. dd->dma_lch = dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
  1640. &dd->dma, dev, "rx");
  1641. if (!dd->dma_lch) {
  1642. dd->polling_mode = 1;
  1643. dev_dbg(dev, "using polling mode instead of dma\n");
  1644. }
  1645. dd->flags |= dd->pdata->flags;
  1646. pm_runtime_enable(dev);
  1647. pm_runtime_irq_safe(dev);
  1648. pm_runtime_get_sync(dev);
  1649. rev = omap_sham_read(dd, SHA_REG_REV(dd));
  1650. pm_runtime_put_sync(&pdev->dev);
  1651. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  1652. (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
  1653. (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  1654. spin_lock(&sham.lock);
  1655. list_add_tail(&dd->list, &sham.dev_list);
  1656. spin_unlock(&sham.lock);
  1657. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1658. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1659. err = crypto_register_ahash(
  1660. &dd->pdata->algs_info[i].algs_list[j]);
  1661. if (err)
  1662. goto err_algs;
  1663. dd->pdata->algs_info[i].registered++;
  1664. }
  1665. }
  1666. return 0;
  1667. err_algs:
  1668. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1669. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1670. crypto_unregister_ahash(
  1671. &dd->pdata->algs_info[i].algs_list[j]);
  1672. pm_runtime_disable(dev);
  1673. if (dd->dma_lch)
  1674. dma_release_channel(dd->dma_lch);
  1675. data_err:
  1676. dev_err(dev, "initialization failed.\n");
  1677. return err;
  1678. }
  1679. static int omap_sham_remove(struct platform_device *pdev)
  1680. {
  1681. static struct omap_sham_dev *dd;
  1682. int i, j;
  1683. dd = platform_get_drvdata(pdev);
  1684. if (!dd)
  1685. return -ENODEV;
  1686. spin_lock(&sham.lock);
  1687. list_del(&dd->list);
  1688. spin_unlock(&sham.lock);
  1689. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1690. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1691. crypto_unregister_ahash(
  1692. &dd->pdata->algs_info[i].algs_list[j]);
  1693. tasklet_kill(&dd->done_task);
  1694. pm_runtime_disable(&pdev->dev);
  1695. if (dd->dma_lch)
  1696. dma_release_channel(dd->dma_lch);
  1697. return 0;
  1698. }
  1699. #ifdef CONFIG_PM_SLEEP
  1700. static int omap_sham_suspend(struct device *dev)
  1701. {
  1702. pm_runtime_put_sync(dev);
  1703. return 0;
  1704. }
  1705. static int omap_sham_resume(struct device *dev)
  1706. {
  1707. pm_runtime_get_sync(dev);
  1708. return 0;
  1709. }
  1710. #endif
  1711. static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
  1712. static struct platform_driver omap_sham_driver = {
  1713. .probe = omap_sham_probe,
  1714. .remove = omap_sham_remove,
  1715. .driver = {
  1716. .name = "omap-sham",
  1717. .pm = &omap_sham_pm_ops,
  1718. .of_match_table = omap_sham_of_match,
  1719. },
  1720. };
  1721. module_platform_driver(omap_sham_driver);
  1722. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1723. MODULE_LICENSE("GPL v2");
  1724. MODULE_AUTHOR("Dmitry Kasatkin");
  1725. MODULE_ALIAS("platform:omap-sham");