mmcc-msm8974.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,mmcc-msm8974.h>
  24. #include <dt-bindings/reset/qcom,mmcc-msm8974.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. enum {
  32. P_XO,
  33. P_MMPLL0,
  34. P_EDPLINK,
  35. P_MMPLL1,
  36. P_HDMIPLL,
  37. P_GPLL0,
  38. P_EDPVCO,
  39. P_GPLL1,
  40. P_DSI0PLL,
  41. P_DSI0PLL_BYTE,
  42. P_MMPLL2,
  43. P_MMPLL3,
  44. P_DSI1PLL,
  45. P_DSI1PLL_BYTE,
  46. };
  47. static const struct parent_map mmcc_xo_mmpll0_mmpll1_gpll0_map[] = {
  48. { P_XO, 0 },
  49. { P_MMPLL0, 1 },
  50. { P_MMPLL1, 2 },
  51. { P_GPLL0, 5 }
  52. };
  53. static const char *mmcc_xo_mmpll0_mmpll1_gpll0[] = {
  54. "xo",
  55. "mmpll0_vote",
  56. "mmpll1_vote",
  57. "mmss_gpll0_vote",
  58. };
  59. static const struct parent_map mmcc_xo_mmpll0_dsi_hdmi_gpll0_map[] = {
  60. { P_XO, 0 },
  61. { P_MMPLL0, 1 },
  62. { P_HDMIPLL, 4 },
  63. { P_GPLL0, 5 },
  64. { P_DSI0PLL, 2 },
  65. { P_DSI1PLL, 3 }
  66. };
  67. static const char *mmcc_xo_mmpll0_dsi_hdmi_gpll0[] = {
  68. "xo",
  69. "mmpll0_vote",
  70. "hdmipll",
  71. "mmss_gpll0_vote",
  72. "dsi0pll",
  73. "dsi1pll",
  74. };
  75. static const struct parent_map mmcc_xo_mmpll0_1_2_gpll0_map[] = {
  76. { P_XO, 0 },
  77. { P_MMPLL0, 1 },
  78. { P_MMPLL1, 2 },
  79. { P_GPLL0, 5 },
  80. { P_MMPLL2, 3 }
  81. };
  82. static const char *mmcc_xo_mmpll0_1_2_gpll0[] = {
  83. "xo",
  84. "mmpll0_vote",
  85. "mmpll1_vote",
  86. "mmss_gpll0_vote",
  87. "mmpll2",
  88. };
  89. static const struct parent_map mmcc_xo_mmpll0_1_3_gpll0_map[] = {
  90. { P_XO, 0 },
  91. { P_MMPLL0, 1 },
  92. { P_MMPLL1, 2 },
  93. { P_GPLL0, 5 },
  94. { P_MMPLL3, 3 }
  95. };
  96. static const char *mmcc_xo_mmpll0_1_3_gpll0[] = {
  97. "xo",
  98. "mmpll0_vote",
  99. "mmpll1_vote",
  100. "mmss_gpll0_vote",
  101. "mmpll3",
  102. };
  103. static const struct parent_map mmcc_xo_mmpll0_1_gpll1_0_map[] = {
  104. { P_XO, 0 },
  105. { P_MMPLL0, 1 },
  106. { P_MMPLL1, 2 },
  107. { P_GPLL0, 5 },
  108. { P_GPLL1, 4 }
  109. };
  110. static const char *mmcc_xo_mmpll0_1_gpll1_0[] = {
  111. "xo",
  112. "mmpll0_vote",
  113. "mmpll1_vote",
  114. "mmss_gpll0_vote",
  115. "gpll1_vote",
  116. };
  117. static const struct parent_map mmcc_xo_dsi_hdmi_edp_map[] = {
  118. { P_XO, 0 },
  119. { P_EDPLINK, 4 },
  120. { P_HDMIPLL, 3 },
  121. { P_EDPVCO, 5 },
  122. { P_DSI0PLL, 1 },
  123. { P_DSI1PLL, 2 }
  124. };
  125. static const char *mmcc_xo_dsi_hdmi_edp[] = {
  126. "xo",
  127. "edp_link_clk",
  128. "hdmipll",
  129. "edp_vco_div",
  130. "dsi0pll",
  131. "dsi1pll",
  132. };
  133. static const struct parent_map mmcc_xo_dsi_hdmi_edp_gpll0_map[] = {
  134. { P_XO, 0 },
  135. { P_EDPLINK, 4 },
  136. { P_HDMIPLL, 3 },
  137. { P_GPLL0, 5 },
  138. { P_DSI0PLL, 1 },
  139. { P_DSI1PLL, 2 }
  140. };
  141. static const char *mmcc_xo_dsi_hdmi_edp_gpll0[] = {
  142. "xo",
  143. "edp_link_clk",
  144. "hdmipll",
  145. "gpll0_vote",
  146. "dsi0pll",
  147. "dsi1pll",
  148. };
  149. static const struct parent_map mmcc_xo_dsibyte_hdmi_edp_gpll0_map[] = {
  150. { P_XO, 0 },
  151. { P_EDPLINK, 4 },
  152. { P_HDMIPLL, 3 },
  153. { P_GPLL0, 5 },
  154. { P_DSI0PLL_BYTE, 1 },
  155. { P_DSI1PLL_BYTE, 2 }
  156. };
  157. static const char *mmcc_xo_dsibyte_hdmi_edp_gpll0[] = {
  158. "xo",
  159. "edp_link_clk",
  160. "hdmipll",
  161. "gpll0_vote",
  162. "dsi0pllbyte",
  163. "dsi1pllbyte",
  164. };
  165. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  166. static struct clk_pll mmpll0 = {
  167. .l_reg = 0x0004,
  168. .m_reg = 0x0008,
  169. .n_reg = 0x000c,
  170. .config_reg = 0x0014,
  171. .mode_reg = 0x0000,
  172. .status_reg = 0x001c,
  173. .status_bit = 17,
  174. .clkr.hw.init = &(struct clk_init_data){
  175. .name = "mmpll0",
  176. .parent_names = (const char *[]){ "xo" },
  177. .num_parents = 1,
  178. .ops = &clk_pll_ops,
  179. },
  180. };
  181. static struct clk_regmap mmpll0_vote = {
  182. .enable_reg = 0x0100,
  183. .enable_mask = BIT(0),
  184. .hw.init = &(struct clk_init_data){
  185. .name = "mmpll0_vote",
  186. .parent_names = (const char *[]){ "mmpll0" },
  187. .num_parents = 1,
  188. .ops = &clk_pll_vote_ops,
  189. },
  190. };
  191. static struct clk_pll mmpll1 = {
  192. .l_reg = 0x0044,
  193. .m_reg = 0x0048,
  194. .n_reg = 0x004c,
  195. .config_reg = 0x0050,
  196. .mode_reg = 0x0040,
  197. .status_reg = 0x005c,
  198. .status_bit = 17,
  199. .clkr.hw.init = &(struct clk_init_data){
  200. .name = "mmpll1",
  201. .parent_names = (const char *[]){ "xo" },
  202. .num_parents = 1,
  203. .ops = &clk_pll_ops,
  204. },
  205. };
  206. static struct clk_regmap mmpll1_vote = {
  207. .enable_reg = 0x0100,
  208. .enable_mask = BIT(1),
  209. .hw.init = &(struct clk_init_data){
  210. .name = "mmpll1_vote",
  211. .parent_names = (const char *[]){ "mmpll1" },
  212. .num_parents = 1,
  213. .ops = &clk_pll_vote_ops,
  214. },
  215. };
  216. static struct clk_pll mmpll2 = {
  217. .l_reg = 0x4104,
  218. .m_reg = 0x4108,
  219. .n_reg = 0x410c,
  220. .config_reg = 0x4110,
  221. .mode_reg = 0x4100,
  222. .status_reg = 0x411c,
  223. .clkr.hw.init = &(struct clk_init_data){
  224. .name = "mmpll2",
  225. .parent_names = (const char *[]){ "xo" },
  226. .num_parents = 1,
  227. .ops = &clk_pll_ops,
  228. },
  229. };
  230. static struct clk_pll mmpll3 = {
  231. .l_reg = 0x0084,
  232. .m_reg = 0x0088,
  233. .n_reg = 0x008c,
  234. .config_reg = 0x0090,
  235. .mode_reg = 0x0080,
  236. .status_reg = 0x009c,
  237. .status_bit = 17,
  238. .clkr.hw.init = &(struct clk_init_data){
  239. .name = "mmpll3",
  240. .parent_names = (const char *[]){ "xo" },
  241. .num_parents = 1,
  242. .ops = &clk_pll_ops,
  243. },
  244. };
  245. static struct clk_rcg2 mmss_ahb_clk_src = {
  246. .cmd_rcgr = 0x5000,
  247. .hid_width = 5,
  248. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  249. .clkr.hw.init = &(struct clk_init_data){
  250. .name = "mmss_ahb_clk_src",
  251. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  252. .num_parents = 4,
  253. .ops = &clk_rcg2_ops,
  254. },
  255. };
  256. static struct freq_tbl ftbl_mmss_axi_clk[] = {
  257. F( 19200000, P_XO, 1, 0, 0),
  258. F( 37500000, P_GPLL0, 16, 0, 0),
  259. F( 50000000, P_GPLL0, 12, 0, 0),
  260. F( 75000000, P_GPLL0, 8, 0, 0),
  261. F(100000000, P_GPLL0, 6, 0, 0),
  262. F(150000000, P_GPLL0, 4, 0, 0),
  263. F(291750000, P_MMPLL1, 4, 0, 0),
  264. F(400000000, P_MMPLL0, 2, 0, 0),
  265. F(466800000, P_MMPLL1, 2.5, 0, 0),
  266. };
  267. static struct clk_rcg2 mmss_axi_clk_src = {
  268. .cmd_rcgr = 0x5040,
  269. .hid_width = 5,
  270. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  271. .freq_tbl = ftbl_mmss_axi_clk,
  272. .clkr.hw.init = &(struct clk_init_data){
  273. .name = "mmss_axi_clk_src",
  274. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  275. .num_parents = 4,
  276. .ops = &clk_rcg2_ops,
  277. },
  278. };
  279. static struct freq_tbl ftbl_ocmemnoc_clk[] = {
  280. F( 19200000, P_XO, 1, 0, 0),
  281. F( 37500000, P_GPLL0, 16, 0, 0),
  282. F( 50000000, P_GPLL0, 12, 0, 0),
  283. F( 75000000, P_GPLL0, 8, 0, 0),
  284. F(100000000, P_GPLL0, 6, 0, 0),
  285. F(150000000, P_GPLL0, 4, 0, 0),
  286. F(291750000, P_MMPLL1, 4, 0, 0),
  287. F(400000000, P_MMPLL0, 2, 0, 0),
  288. };
  289. static struct clk_rcg2 ocmemnoc_clk_src = {
  290. .cmd_rcgr = 0x5090,
  291. .hid_width = 5,
  292. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  293. .freq_tbl = ftbl_ocmemnoc_clk,
  294. .clkr.hw.init = &(struct clk_init_data){
  295. .name = "ocmemnoc_clk_src",
  296. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  297. .num_parents = 4,
  298. .ops = &clk_rcg2_ops,
  299. },
  300. };
  301. static struct freq_tbl ftbl_camss_csi0_3_clk[] = {
  302. F(100000000, P_GPLL0, 6, 0, 0),
  303. F(200000000, P_MMPLL0, 4, 0, 0),
  304. { }
  305. };
  306. static struct clk_rcg2 csi0_clk_src = {
  307. .cmd_rcgr = 0x3090,
  308. .hid_width = 5,
  309. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  310. .freq_tbl = ftbl_camss_csi0_3_clk,
  311. .clkr.hw.init = &(struct clk_init_data){
  312. .name = "csi0_clk_src",
  313. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  314. .num_parents = 4,
  315. .ops = &clk_rcg2_ops,
  316. },
  317. };
  318. static struct clk_rcg2 csi1_clk_src = {
  319. .cmd_rcgr = 0x3100,
  320. .hid_width = 5,
  321. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  322. .freq_tbl = ftbl_camss_csi0_3_clk,
  323. .clkr.hw.init = &(struct clk_init_data){
  324. .name = "csi1_clk_src",
  325. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  326. .num_parents = 4,
  327. .ops = &clk_rcg2_ops,
  328. },
  329. };
  330. static struct clk_rcg2 csi2_clk_src = {
  331. .cmd_rcgr = 0x3160,
  332. .hid_width = 5,
  333. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  334. .freq_tbl = ftbl_camss_csi0_3_clk,
  335. .clkr.hw.init = &(struct clk_init_data){
  336. .name = "csi2_clk_src",
  337. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  338. .num_parents = 4,
  339. .ops = &clk_rcg2_ops,
  340. },
  341. };
  342. static struct clk_rcg2 csi3_clk_src = {
  343. .cmd_rcgr = 0x31c0,
  344. .hid_width = 5,
  345. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  346. .freq_tbl = ftbl_camss_csi0_3_clk,
  347. .clkr.hw.init = &(struct clk_init_data){
  348. .name = "csi3_clk_src",
  349. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  350. .num_parents = 4,
  351. .ops = &clk_rcg2_ops,
  352. },
  353. };
  354. static struct freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
  355. F(37500000, P_GPLL0, 16, 0, 0),
  356. F(50000000, P_GPLL0, 12, 0, 0),
  357. F(60000000, P_GPLL0, 10, 0, 0),
  358. F(80000000, P_GPLL0, 7.5, 0, 0),
  359. F(100000000, P_GPLL0, 6, 0, 0),
  360. F(109090000, P_GPLL0, 5.5, 0, 0),
  361. F(133330000, P_GPLL0, 4.5, 0, 0),
  362. F(200000000, P_GPLL0, 3, 0, 0),
  363. F(228570000, P_MMPLL0, 3.5, 0, 0),
  364. F(266670000, P_MMPLL0, 3, 0, 0),
  365. F(320000000, P_MMPLL0, 2.5, 0, 0),
  366. F(400000000, P_MMPLL0, 2, 0, 0),
  367. F(465000000, P_MMPLL3, 2, 0, 0),
  368. { }
  369. };
  370. static struct clk_rcg2 vfe0_clk_src = {
  371. .cmd_rcgr = 0x3600,
  372. .hid_width = 5,
  373. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  374. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  375. .clkr.hw.init = &(struct clk_init_data){
  376. .name = "vfe0_clk_src",
  377. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  378. .num_parents = 4,
  379. .ops = &clk_rcg2_ops,
  380. },
  381. };
  382. static struct clk_rcg2 vfe1_clk_src = {
  383. .cmd_rcgr = 0x3620,
  384. .hid_width = 5,
  385. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  386. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  387. .clkr.hw.init = &(struct clk_init_data){
  388. .name = "vfe1_clk_src",
  389. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  390. .num_parents = 4,
  391. .ops = &clk_rcg2_ops,
  392. },
  393. };
  394. static struct freq_tbl ftbl_mdss_mdp_clk[] = {
  395. F(37500000, P_GPLL0, 16, 0, 0),
  396. F(60000000, P_GPLL0, 10, 0, 0),
  397. F(75000000, P_GPLL0, 8, 0, 0),
  398. F(85710000, P_GPLL0, 7, 0, 0),
  399. F(100000000, P_GPLL0, 6, 0, 0),
  400. F(133330000, P_MMPLL0, 6, 0, 0),
  401. F(160000000, P_MMPLL0, 5, 0, 0),
  402. F(200000000, P_MMPLL0, 4, 0, 0),
  403. F(228570000, P_MMPLL0, 3.5, 0, 0),
  404. F(240000000, P_GPLL0, 2.5, 0, 0),
  405. F(266670000, P_MMPLL0, 3, 0, 0),
  406. F(320000000, P_MMPLL0, 2.5, 0, 0),
  407. { }
  408. };
  409. static struct clk_rcg2 mdp_clk_src = {
  410. .cmd_rcgr = 0x2040,
  411. .hid_width = 5,
  412. .parent_map = mmcc_xo_mmpll0_dsi_hdmi_gpll0_map,
  413. .freq_tbl = ftbl_mdss_mdp_clk,
  414. .clkr.hw.init = &(struct clk_init_data){
  415. .name = "mdp_clk_src",
  416. .parent_names = mmcc_xo_mmpll0_dsi_hdmi_gpll0,
  417. .num_parents = 6,
  418. .ops = &clk_rcg2_ops,
  419. },
  420. };
  421. static struct clk_rcg2 gfx3d_clk_src = {
  422. .cmd_rcgr = 0x4000,
  423. .hid_width = 5,
  424. .parent_map = mmcc_xo_mmpll0_1_2_gpll0_map,
  425. .clkr.hw.init = &(struct clk_init_data){
  426. .name = "gfx3d_clk_src",
  427. .parent_names = mmcc_xo_mmpll0_1_2_gpll0,
  428. .num_parents = 5,
  429. .ops = &clk_rcg2_ops,
  430. },
  431. };
  432. static struct freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
  433. F(75000000, P_GPLL0, 8, 0, 0),
  434. F(133330000, P_GPLL0, 4.5, 0, 0),
  435. F(200000000, P_GPLL0, 3, 0, 0),
  436. F(228570000, P_MMPLL0, 3.5, 0, 0),
  437. F(266670000, P_MMPLL0, 3, 0, 0),
  438. F(320000000, P_MMPLL0, 2.5, 0, 0),
  439. { }
  440. };
  441. static struct clk_rcg2 jpeg0_clk_src = {
  442. .cmd_rcgr = 0x3500,
  443. .hid_width = 5,
  444. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  445. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  446. .clkr.hw.init = &(struct clk_init_data){
  447. .name = "jpeg0_clk_src",
  448. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  449. .num_parents = 4,
  450. .ops = &clk_rcg2_ops,
  451. },
  452. };
  453. static struct clk_rcg2 jpeg1_clk_src = {
  454. .cmd_rcgr = 0x3520,
  455. .hid_width = 5,
  456. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  457. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  458. .clkr.hw.init = &(struct clk_init_data){
  459. .name = "jpeg1_clk_src",
  460. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  461. .num_parents = 4,
  462. .ops = &clk_rcg2_ops,
  463. },
  464. };
  465. static struct clk_rcg2 jpeg2_clk_src = {
  466. .cmd_rcgr = 0x3540,
  467. .hid_width = 5,
  468. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  469. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  470. .clkr.hw.init = &(struct clk_init_data){
  471. .name = "jpeg2_clk_src",
  472. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  473. .num_parents = 4,
  474. .ops = &clk_rcg2_ops,
  475. },
  476. };
  477. static struct freq_tbl pixel_freq_tbl[] = {
  478. { .src = P_DSI0PLL },
  479. { }
  480. };
  481. static struct clk_rcg2 pclk0_clk_src = {
  482. .cmd_rcgr = 0x2000,
  483. .mnd_width = 8,
  484. .hid_width = 5,
  485. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  486. .freq_tbl = pixel_freq_tbl,
  487. .clkr.hw.init = &(struct clk_init_data){
  488. .name = "pclk0_clk_src",
  489. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  490. .num_parents = 6,
  491. .ops = &clk_pixel_ops,
  492. .flags = CLK_SET_RATE_PARENT,
  493. },
  494. };
  495. static struct clk_rcg2 pclk1_clk_src = {
  496. .cmd_rcgr = 0x2020,
  497. .mnd_width = 8,
  498. .hid_width = 5,
  499. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  500. .freq_tbl = pixel_freq_tbl,
  501. .clkr.hw.init = &(struct clk_init_data){
  502. .name = "pclk1_clk_src",
  503. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  504. .num_parents = 6,
  505. .ops = &clk_pixel_ops,
  506. .flags = CLK_SET_RATE_PARENT,
  507. },
  508. };
  509. static struct freq_tbl ftbl_venus0_vcodec0_clk[] = {
  510. F(50000000, P_GPLL0, 12, 0, 0),
  511. F(100000000, P_GPLL0, 6, 0, 0),
  512. F(133330000, P_MMPLL0, 6, 0, 0),
  513. F(200000000, P_MMPLL0, 4, 0, 0),
  514. F(266670000, P_MMPLL0, 3, 0, 0),
  515. F(465000000, P_MMPLL3, 2, 0, 0),
  516. { }
  517. };
  518. static struct clk_rcg2 vcodec0_clk_src = {
  519. .cmd_rcgr = 0x1000,
  520. .mnd_width = 8,
  521. .hid_width = 5,
  522. .parent_map = mmcc_xo_mmpll0_1_3_gpll0_map,
  523. .freq_tbl = ftbl_venus0_vcodec0_clk,
  524. .clkr.hw.init = &(struct clk_init_data){
  525. .name = "vcodec0_clk_src",
  526. .parent_names = mmcc_xo_mmpll0_1_3_gpll0,
  527. .num_parents = 5,
  528. .ops = &clk_rcg2_ops,
  529. },
  530. };
  531. static struct freq_tbl ftbl_camss_cci_cci_clk[] = {
  532. F(19200000, P_XO, 1, 0, 0),
  533. { }
  534. };
  535. static struct clk_rcg2 cci_clk_src = {
  536. .cmd_rcgr = 0x3300,
  537. .hid_width = 5,
  538. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  539. .freq_tbl = ftbl_camss_cci_cci_clk,
  540. .clkr.hw.init = &(struct clk_init_data){
  541. .name = "cci_clk_src",
  542. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  543. .num_parents = 4,
  544. .ops = &clk_rcg2_ops,
  545. },
  546. };
  547. static struct freq_tbl ftbl_camss_gp0_1_clk[] = {
  548. F(10000, P_XO, 16, 1, 120),
  549. F(24000, P_XO, 16, 1, 50),
  550. F(6000000, P_GPLL0, 10, 1, 10),
  551. F(12000000, P_GPLL0, 10, 1, 5),
  552. F(13000000, P_GPLL0, 4, 13, 150),
  553. F(24000000, P_GPLL0, 5, 1, 5),
  554. { }
  555. };
  556. static struct clk_rcg2 camss_gp0_clk_src = {
  557. .cmd_rcgr = 0x3420,
  558. .mnd_width = 8,
  559. .hid_width = 5,
  560. .parent_map = mmcc_xo_mmpll0_1_gpll1_0_map,
  561. .freq_tbl = ftbl_camss_gp0_1_clk,
  562. .clkr.hw.init = &(struct clk_init_data){
  563. .name = "camss_gp0_clk_src",
  564. .parent_names = mmcc_xo_mmpll0_1_gpll1_0,
  565. .num_parents = 5,
  566. .ops = &clk_rcg2_ops,
  567. },
  568. };
  569. static struct clk_rcg2 camss_gp1_clk_src = {
  570. .cmd_rcgr = 0x3450,
  571. .mnd_width = 8,
  572. .hid_width = 5,
  573. .parent_map = mmcc_xo_mmpll0_1_gpll1_0_map,
  574. .freq_tbl = ftbl_camss_gp0_1_clk,
  575. .clkr.hw.init = &(struct clk_init_data){
  576. .name = "camss_gp1_clk_src",
  577. .parent_names = mmcc_xo_mmpll0_1_gpll1_0,
  578. .num_parents = 5,
  579. .ops = &clk_rcg2_ops,
  580. },
  581. };
  582. static struct freq_tbl ftbl_camss_mclk0_3_clk[] = {
  583. F(4800000, P_XO, 4, 0, 0),
  584. F(6000000, P_GPLL0, 10, 1, 10),
  585. F(8000000, P_GPLL0, 15, 1, 5),
  586. F(9600000, P_XO, 2, 0, 0),
  587. F(16000000, P_GPLL0, 12.5, 1, 3),
  588. F(19200000, P_XO, 1, 0, 0),
  589. F(24000000, P_GPLL0, 5, 1, 5),
  590. F(32000000, P_MMPLL0, 5, 1, 5),
  591. F(48000000, P_GPLL0, 12.5, 0, 0),
  592. F(64000000, P_MMPLL0, 12.5, 0, 0),
  593. F(66670000, P_GPLL0, 9, 0, 0),
  594. { }
  595. };
  596. static struct clk_rcg2 mclk0_clk_src = {
  597. .cmd_rcgr = 0x3360,
  598. .hid_width = 5,
  599. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  600. .freq_tbl = ftbl_camss_mclk0_3_clk,
  601. .clkr.hw.init = &(struct clk_init_data){
  602. .name = "mclk0_clk_src",
  603. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  604. .num_parents = 4,
  605. .ops = &clk_rcg2_ops,
  606. },
  607. };
  608. static struct clk_rcg2 mclk1_clk_src = {
  609. .cmd_rcgr = 0x3390,
  610. .hid_width = 5,
  611. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  612. .freq_tbl = ftbl_camss_mclk0_3_clk,
  613. .clkr.hw.init = &(struct clk_init_data){
  614. .name = "mclk1_clk_src",
  615. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  616. .num_parents = 4,
  617. .ops = &clk_rcg2_ops,
  618. },
  619. };
  620. static struct clk_rcg2 mclk2_clk_src = {
  621. .cmd_rcgr = 0x33c0,
  622. .hid_width = 5,
  623. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  624. .freq_tbl = ftbl_camss_mclk0_3_clk,
  625. .clkr.hw.init = &(struct clk_init_data){
  626. .name = "mclk2_clk_src",
  627. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  628. .num_parents = 4,
  629. .ops = &clk_rcg2_ops,
  630. },
  631. };
  632. static struct clk_rcg2 mclk3_clk_src = {
  633. .cmd_rcgr = 0x33f0,
  634. .hid_width = 5,
  635. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  636. .freq_tbl = ftbl_camss_mclk0_3_clk,
  637. .clkr.hw.init = &(struct clk_init_data){
  638. .name = "mclk3_clk_src",
  639. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  640. .num_parents = 4,
  641. .ops = &clk_rcg2_ops,
  642. },
  643. };
  644. static struct freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
  645. F(100000000, P_GPLL0, 6, 0, 0),
  646. F(200000000, P_MMPLL0, 4, 0, 0),
  647. { }
  648. };
  649. static struct clk_rcg2 csi0phytimer_clk_src = {
  650. .cmd_rcgr = 0x3000,
  651. .hid_width = 5,
  652. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  653. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  654. .clkr.hw.init = &(struct clk_init_data){
  655. .name = "csi0phytimer_clk_src",
  656. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  657. .num_parents = 4,
  658. .ops = &clk_rcg2_ops,
  659. },
  660. };
  661. static struct clk_rcg2 csi1phytimer_clk_src = {
  662. .cmd_rcgr = 0x3030,
  663. .hid_width = 5,
  664. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  665. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  666. .clkr.hw.init = &(struct clk_init_data){
  667. .name = "csi1phytimer_clk_src",
  668. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  669. .num_parents = 4,
  670. .ops = &clk_rcg2_ops,
  671. },
  672. };
  673. static struct clk_rcg2 csi2phytimer_clk_src = {
  674. .cmd_rcgr = 0x3060,
  675. .hid_width = 5,
  676. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  677. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  678. .clkr.hw.init = &(struct clk_init_data){
  679. .name = "csi2phytimer_clk_src",
  680. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  681. .num_parents = 4,
  682. .ops = &clk_rcg2_ops,
  683. },
  684. };
  685. static struct freq_tbl ftbl_camss_vfe_cpp_clk[] = {
  686. F(133330000, P_GPLL0, 4.5, 0, 0),
  687. F(266670000, P_MMPLL0, 3, 0, 0),
  688. F(320000000, P_MMPLL0, 2.5, 0, 0),
  689. F(400000000, P_MMPLL0, 2, 0, 0),
  690. F(465000000, P_MMPLL3, 2, 0, 0),
  691. { }
  692. };
  693. static struct clk_rcg2 cpp_clk_src = {
  694. .cmd_rcgr = 0x3640,
  695. .hid_width = 5,
  696. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  697. .freq_tbl = ftbl_camss_vfe_cpp_clk,
  698. .clkr.hw.init = &(struct clk_init_data){
  699. .name = "cpp_clk_src",
  700. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  701. .num_parents = 4,
  702. .ops = &clk_rcg2_ops,
  703. },
  704. };
  705. static struct freq_tbl byte_freq_tbl[] = {
  706. { .src = P_DSI0PLL_BYTE },
  707. { }
  708. };
  709. static struct clk_rcg2 byte0_clk_src = {
  710. .cmd_rcgr = 0x2120,
  711. .hid_width = 5,
  712. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  713. .freq_tbl = byte_freq_tbl,
  714. .clkr.hw.init = &(struct clk_init_data){
  715. .name = "byte0_clk_src",
  716. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  717. .num_parents = 6,
  718. .ops = &clk_byte_ops,
  719. .flags = CLK_SET_RATE_PARENT,
  720. },
  721. };
  722. static struct clk_rcg2 byte1_clk_src = {
  723. .cmd_rcgr = 0x2140,
  724. .hid_width = 5,
  725. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  726. .freq_tbl = byte_freq_tbl,
  727. .clkr.hw.init = &(struct clk_init_data){
  728. .name = "byte1_clk_src",
  729. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  730. .num_parents = 6,
  731. .ops = &clk_byte_ops,
  732. .flags = CLK_SET_RATE_PARENT,
  733. },
  734. };
  735. static struct freq_tbl ftbl_mdss_edpaux_clk[] = {
  736. F(19200000, P_XO, 1, 0, 0),
  737. { }
  738. };
  739. static struct clk_rcg2 edpaux_clk_src = {
  740. .cmd_rcgr = 0x20e0,
  741. .hid_width = 5,
  742. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  743. .freq_tbl = ftbl_mdss_edpaux_clk,
  744. .clkr.hw.init = &(struct clk_init_data){
  745. .name = "edpaux_clk_src",
  746. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  747. .num_parents = 4,
  748. .ops = &clk_rcg2_ops,
  749. },
  750. };
  751. static struct freq_tbl ftbl_mdss_edplink_clk[] = {
  752. F(135000000, P_EDPLINK, 2, 0, 0),
  753. F(270000000, P_EDPLINK, 11, 0, 0),
  754. { }
  755. };
  756. static struct clk_rcg2 edplink_clk_src = {
  757. .cmd_rcgr = 0x20c0,
  758. .hid_width = 5,
  759. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  760. .freq_tbl = ftbl_mdss_edplink_clk,
  761. .clkr.hw.init = &(struct clk_init_data){
  762. .name = "edplink_clk_src",
  763. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  764. .num_parents = 6,
  765. .ops = &clk_rcg2_ops,
  766. .flags = CLK_SET_RATE_PARENT,
  767. },
  768. };
  769. static struct freq_tbl edp_pixel_freq_tbl[] = {
  770. { .src = P_EDPVCO },
  771. { }
  772. };
  773. static struct clk_rcg2 edppixel_clk_src = {
  774. .cmd_rcgr = 0x20a0,
  775. .mnd_width = 8,
  776. .hid_width = 5,
  777. .parent_map = mmcc_xo_dsi_hdmi_edp_map,
  778. .freq_tbl = edp_pixel_freq_tbl,
  779. .clkr.hw.init = &(struct clk_init_data){
  780. .name = "edppixel_clk_src",
  781. .parent_names = mmcc_xo_dsi_hdmi_edp,
  782. .num_parents = 6,
  783. .ops = &clk_edp_pixel_ops,
  784. },
  785. };
  786. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  787. F(19200000, P_XO, 1, 0, 0),
  788. { }
  789. };
  790. static struct clk_rcg2 esc0_clk_src = {
  791. .cmd_rcgr = 0x2160,
  792. .hid_width = 5,
  793. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  794. .freq_tbl = ftbl_mdss_esc0_1_clk,
  795. .clkr.hw.init = &(struct clk_init_data){
  796. .name = "esc0_clk_src",
  797. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  798. .num_parents = 6,
  799. .ops = &clk_rcg2_ops,
  800. },
  801. };
  802. static struct clk_rcg2 esc1_clk_src = {
  803. .cmd_rcgr = 0x2180,
  804. .hid_width = 5,
  805. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  806. .freq_tbl = ftbl_mdss_esc0_1_clk,
  807. .clkr.hw.init = &(struct clk_init_data){
  808. .name = "esc1_clk_src",
  809. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  810. .num_parents = 6,
  811. .ops = &clk_rcg2_ops,
  812. },
  813. };
  814. static struct freq_tbl extpclk_freq_tbl[] = {
  815. { .src = P_HDMIPLL },
  816. { }
  817. };
  818. static struct clk_rcg2 extpclk_clk_src = {
  819. .cmd_rcgr = 0x2060,
  820. .hid_width = 5,
  821. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  822. .freq_tbl = extpclk_freq_tbl,
  823. .clkr.hw.init = &(struct clk_init_data){
  824. .name = "extpclk_clk_src",
  825. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  826. .num_parents = 6,
  827. .ops = &clk_byte_ops,
  828. .flags = CLK_SET_RATE_PARENT,
  829. },
  830. };
  831. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  832. F(19200000, P_XO, 1, 0, 0),
  833. { }
  834. };
  835. static struct clk_rcg2 hdmi_clk_src = {
  836. .cmd_rcgr = 0x2100,
  837. .hid_width = 5,
  838. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  839. .freq_tbl = ftbl_mdss_hdmi_clk,
  840. .clkr.hw.init = &(struct clk_init_data){
  841. .name = "hdmi_clk_src",
  842. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  843. .num_parents = 4,
  844. .ops = &clk_rcg2_ops,
  845. },
  846. };
  847. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  848. F(19200000, P_XO, 1, 0, 0),
  849. { }
  850. };
  851. static struct clk_rcg2 vsync_clk_src = {
  852. .cmd_rcgr = 0x2080,
  853. .hid_width = 5,
  854. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  855. .freq_tbl = ftbl_mdss_vsync_clk,
  856. .clkr.hw.init = &(struct clk_init_data){
  857. .name = "vsync_clk_src",
  858. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  859. .num_parents = 4,
  860. .ops = &clk_rcg2_ops,
  861. },
  862. };
  863. static struct clk_branch camss_cci_cci_ahb_clk = {
  864. .halt_reg = 0x3348,
  865. .clkr = {
  866. .enable_reg = 0x3348,
  867. .enable_mask = BIT(0),
  868. .hw.init = &(struct clk_init_data){
  869. .name = "camss_cci_cci_ahb_clk",
  870. .parent_names = (const char *[]){
  871. "mmss_ahb_clk_src",
  872. },
  873. .num_parents = 1,
  874. .ops = &clk_branch2_ops,
  875. },
  876. },
  877. };
  878. static struct clk_branch camss_cci_cci_clk = {
  879. .halt_reg = 0x3344,
  880. .clkr = {
  881. .enable_reg = 0x3344,
  882. .enable_mask = BIT(0),
  883. .hw.init = &(struct clk_init_data){
  884. .name = "camss_cci_cci_clk",
  885. .parent_names = (const char *[]){
  886. "cci_clk_src",
  887. },
  888. .num_parents = 1,
  889. .flags = CLK_SET_RATE_PARENT,
  890. .ops = &clk_branch2_ops,
  891. },
  892. },
  893. };
  894. static struct clk_branch camss_csi0_ahb_clk = {
  895. .halt_reg = 0x30bc,
  896. .clkr = {
  897. .enable_reg = 0x30bc,
  898. .enable_mask = BIT(0),
  899. .hw.init = &(struct clk_init_data){
  900. .name = "camss_csi0_ahb_clk",
  901. .parent_names = (const char *[]){
  902. "mmss_ahb_clk_src",
  903. },
  904. .num_parents = 1,
  905. .ops = &clk_branch2_ops,
  906. },
  907. },
  908. };
  909. static struct clk_branch camss_csi0_clk = {
  910. .halt_reg = 0x30b4,
  911. .clkr = {
  912. .enable_reg = 0x30b4,
  913. .enable_mask = BIT(0),
  914. .hw.init = &(struct clk_init_data){
  915. .name = "camss_csi0_clk",
  916. .parent_names = (const char *[]){
  917. "csi0_clk_src",
  918. },
  919. .num_parents = 1,
  920. .flags = CLK_SET_RATE_PARENT,
  921. .ops = &clk_branch2_ops,
  922. },
  923. },
  924. };
  925. static struct clk_branch camss_csi0phy_clk = {
  926. .halt_reg = 0x30c4,
  927. .clkr = {
  928. .enable_reg = 0x30c4,
  929. .enable_mask = BIT(0),
  930. .hw.init = &(struct clk_init_data){
  931. .name = "camss_csi0phy_clk",
  932. .parent_names = (const char *[]){
  933. "csi0_clk_src",
  934. },
  935. .num_parents = 1,
  936. .flags = CLK_SET_RATE_PARENT,
  937. .ops = &clk_branch2_ops,
  938. },
  939. },
  940. };
  941. static struct clk_branch camss_csi0pix_clk = {
  942. .halt_reg = 0x30e4,
  943. .clkr = {
  944. .enable_reg = 0x30e4,
  945. .enable_mask = BIT(0),
  946. .hw.init = &(struct clk_init_data){
  947. .name = "camss_csi0pix_clk",
  948. .parent_names = (const char *[]){
  949. "csi0_clk_src",
  950. },
  951. .num_parents = 1,
  952. .flags = CLK_SET_RATE_PARENT,
  953. .ops = &clk_branch2_ops,
  954. },
  955. },
  956. };
  957. static struct clk_branch camss_csi0rdi_clk = {
  958. .halt_reg = 0x30d4,
  959. .clkr = {
  960. .enable_reg = 0x30d4,
  961. .enable_mask = BIT(0),
  962. .hw.init = &(struct clk_init_data){
  963. .name = "camss_csi0rdi_clk",
  964. .parent_names = (const char *[]){
  965. "csi0_clk_src",
  966. },
  967. .num_parents = 1,
  968. .flags = CLK_SET_RATE_PARENT,
  969. .ops = &clk_branch2_ops,
  970. },
  971. },
  972. };
  973. static struct clk_branch camss_csi1_ahb_clk = {
  974. .halt_reg = 0x3128,
  975. .clkr = {
  976. .enable_reg = 0x3128,
  977. .enable_mask = BIT(0),
  978. .hw.init = &(struct clk_init_data){
  979. .name = "camss_csi1_ahb_clk",
  980. .parent_names = (const char *[]){
  981. "mmss_ahb_clk_src",
  982. },
  983. .num_parents = 1,
  984. .ops = &clk_branch2_ops,
  985. },
  986. },
  987. };
  988. static struct clk_branch camss_csi1_clk = {
  989. .halt_reg = 0x3124,
  990. .clkr = {
  991. .enable_reg = 0x3124,
  992. .enable_mask = BIT(0),
  993. .hw.init = &(struct clk_init_data){
  994. .name = "camss_csi1_clk",
  995. .parent_names = (const char *[]){
  996. "csi1_clk_src",
  997. },
  998. .num_parents = 1,
  999. .flags = CLK_SET_RATE_PARENT,
  1000. .ops = &clk_branch2_ops,
  1001. },
  1002. },
  1003. };
  1004. static struct clk_branch camss_csi1phy_clk = {
  1005. .halt_reg = 0x3134,
  1006. .clkr = {
  1007. .enable_reg = 0x3134,
  1008. .enable_mask = BIT(0),
  1009. .hw.init = &(struct clk_init_data){
  1010. .name = "camss_csi1phy_clk",
  1011. .parent_names = (const char *[]){
  1012. "csi1_clk_src",
  1013. },
  1014. .num_parents = 1,
  1015. .flags = CLK_SET_RATE_PARENT,
  1016. .ops = &clk_branch2_ops,
  1017. },
  1018. },
  1019. };
  1020. static struct clk_branch camss_csi1pix_clk = {
  1021. .halt_reg = 0x3154,
  1022. .clkr = {
  1023. .enable_reg = 0x3154,
  1024. .enable_mask = BIT(0),
  1025. .hw.init = &(struct clk_init_data){
  1026. .name = "camss_csi1pix_clk",
  1027. .parent_names = (const char *[]){
  1028. "csi1_clk_src",
  1029. },
  1030. .num_parents = 1,
  1031. .flags = CLK_SET_RATE_PARENT,
  1032. .ops = &clk_branch2_ops,
  1033. },
  1034. },
  1035. };
  1036. static struct clk_branch camss_csi1rdi_clk = {
  1037. .halt_reg = 0x3144,
  1038. .clkr = {
  1039. .enable_reg = 0x3144,
  1040. .enable_mask = BIT(0),
  1041. .hw.init = &(struct clk_init_data){
  1042. .name = "camss_csi1rdi_clk",
  1043. .parent_names = (const char *[]){
  1044. "csi1_clk_src",
  1045. },
  1046. .num_parents = 1,
  1047. .flags = CLK_SET_RATE_PARENT,
  1048. .ops = &clk_branch2_ops,
  1049. },
  1050. },
  1051. };
  1052. static struct clk_branch camss_csi2_ahb_clk = {
  1053. .halt_reg = 0x3188,
  1054. .clkr = {
  1055. .enable_reg = 0x3188,
  1056. .enable_mask = BIT(0),
  1057. .hw.init = &(struct clk_init_data){
  1058. .name = "camss_csi2_ahb_clk",
  1059. .parent_names = (const char *[]){
  1060. "mmss_ahb_clk_src",
  1061. },
  1062. .num_parents = 1,
  1063. .ops = &clk_branch2_ops,
  1064. },
  1065. },
  1066. };
  1067. static struct clk_branch camss_csi2_clk = {
  1068. .halt_reg = 0x3184,
  1069. .clkr = {
  1070. .enable_reg = 0x3184,
  1071. .enable_mask = BIT(0),
  1072. .hw.init = &(struct clk_init_data){
  1073. .name = "camss_csi2_clk",
  1074. .parent_names = (const char *[]){
  1075. "csi2_clk_src",
  1076. },
  1077. .num_parents = 1,
  1078. .flags = CLK_SET_RATE_PARENT,
  1079. .ops = &clk_branch2_ops,
  1080. },
  1081. },
  1082. };
  1083. static struct clk_branch camss_csi2phy_clk = {
  1084. .halt_reg = 0x3194,
  1085. .clkr = {
  1086. .enable_reg = 0x3194,
  1087. .enable_mask = BIT(0),
  1088. .hw.init = &(struct clk_init_data){
  1089. .name = "camss_csi2phy_clk",
  1090. .parent_names = (const char *[]){
  1091. "csi2_clk_src",
  1092. },
  1093. .num_parents = 1,
  1094. .flags = CLK_SET_RATE_PARENT,
  1095. .ops = &clk_branch2_ops,
  1096. },
  1097. },
  1098. };
  1099. static struct clk_branch camss_csi2pix_clk = {
  1100. .halt_reg = 0x31b4,
  1101. .clkr = {
  1102. .enable_reg = 0x31b4,
  1103. .enable_mask = BIT(0),
  1104. .hw.init = &(struct clk_init_data){
  1105. .name = "camss_csi2pix_clk",
  1106. .parent_names = (const char *[]){
  1107. "csi2_clk_src",
  1108. },
  1109. .num_parents = 1,
  1110. .flags = CLK_SET_RATE_PARENT,
  1111. .ops = &clk_branch2_ops,
  1112. },
  1113. },
  1114. };
  1115. static struct clk_branch camss_csi2rdi_clk = {
  1116. .halt_reg = 0x31a4,
  1117. .clkr = {
  1118. .enable_reg = 0x31a4,
  1119. .enable_mask = BIT(0),
  1120. .hw.init = &(struct clk_init_data){
  1121. .name = "camss_csi2rdi_clk",
  1122. .parent_names = (const char *[]){
  1123. "csi2_clk_src",
  1124. },
  1125. .num_parents = 1,
  1126. .flags = CLK_SET_RATE_PARENT,
  1127. .ops = &clk_branch2_ops,
  1128. },
  1129. },
  1130. };
  1131. static struct clk_branch camss_csi3_ahb_clk = {
  1132. .halt_reg = 0x31e8,
  1133. .clkr = {
  1134. .enable_reg = 0x31e8,
  1135. .enable_mask = BIT(0),
  1136. .hw.init = &(struct clk_init_data){
  1137. .name = "camss_csi3_ahb_clk",
  1138. .parent_names = (const char *[]){
  1139. "mmss_ahb_clk_src",
  1140. },
  1141. .num_parents = 1,
  1142. .ops = &clk_branch2_ops,
  1143. },
  1144. },
  1145. };
  1146. static struct clk_branch camss_csi3_clk = {
  1147. .halt_reg = 0x31e4,
  1148. .clkr = {
  1149. .enable_reg = 0x31e4,
  1150. .enable_mask = BIT(0),
  1151. .hw.init = &(struct clk_init_data){
  1152. .name = "camss_csi3_clk",
  1153. .parent_names = (const char *[]){
  1154. "csi3_clk_src",
  1155. },
  1156. .num_parents = 1,
  1157. .flags = CLK_SET_RATE_PARENT,
  1158. .ops = &clk_branch2_ops,
  1159. },
  1160. },
  1161. };
  1162. static struct clk_branch camss_csi3phy_clk = {
  1163. .halt_reg = 0x31f4,
  1164. .clkr = {
  1165. .enable_reg = 0x31f4,
  1166. .enable_mask = BIT(0),
  1167. .hw.init = &(struct clk_init_data){
  1168. .name = "camss_csi3phy_clk",
  1169. .parent_names = (const char *[]){
  1170. "csi3_clk_src",
  1171. },
  1172. .num_parents = 1,
  1173. .flags = CLK_SET_RATE_PARENT,
  1174. .ops = &clk_branch2_ops,
  1175. },
  1176. },
  1177. };
  1178. static struct clk_branch camss_csi3pix_clk = {
  1179. .halt_reg = 0x3214,
  1180. .clkr = {
  1181. .enable_reg = 0x3214,
  1182. .enable_mask = BIT(0),
  1183. .hw.init = &(struct clk_init_data){
  1184. .name = "camss_csi3pix_clk",
  1185. .parent_names = (const char *[]){
  1186. "csi3_clk_src",
  1187. },
  1188. .num_parents = 1,
  1189. .flags = CLK_SET_RATE_PARENT,
  1190. .ops = &clk_branch2_ops,
  1191. },
  1192. },
  1193. };
  1194. static struct clk_branch camss_csi3rdi_clk = {
  1195. .halt_reg = 0x3204,
  1196. .clkr = {
  1197. .enable_reg = 0x3204,
  1198. .enable_mask = BIT(0),
  1199. .hw.init = &(struct clk_init_data){
  1200. .name = "camss_csi3rdi_clk",
  1201. .parent_names = (const char *[]){
  1202. "csi3_clk_src",
  1203. },
  1204. .num_parents = 1,
  1205. .flags = CLK_SET_RATE_PARENT,
  1206. .ops = &clk_branch2_ops,
  1207. },
  1208. },
  1209. };
  1210. static struct clk_branch camss_csi_vfe0_clk = {
  1211. .halt_reg = 0x3704,
  1212. .clkr = {
  1213. .enable_reg = 0x3704,
  1214. .enable_mask = BIT(0),
  1215. .hw.init = &(struct clk_init_data){
  1216. .name = "camss_csi_vfe0_clk",
  1217. .parent_names = (const char *[]){
  1218. "vfe0_clk_src",
  1219. },
  1220. .num_parents = 1,
  1221. .flags = CLK_SET_RATE_PARENT,
  1222. .ops = &clk_branch2_ops,
  1223. },
  1224. },
  1225. };
  1226. static struct clk_branch camss_csi_vfe1_clk = {
  1227. .halt_reg = 0x3714,
  1228. .clkr = {
  1229. .enable_reg = 0x3714,
  1230. .enable_mask = BIT(0),
  1231. .hw.init = &(struct clk_init_data){
  1232. .name = "camss_csi_vfe1_clk",
  1233. .parent_names = (const char *[]){
  1234. "vfe1_clk_src",
  1235. },
  1236. .num_parents = 1,
  1237. .flags = CLK_SET_RATE_PARENT,
  1238. .ops = &clk_branch2_ops,
  1239. },
  1240. },
  1241. };
  1242. static struct clk_branch camss_gp0_clk = {
  1243. .halt_reg = 0x3444,
  1244. .clkr = {
  1245. .enable_reg = 0x3444,
  1246. .enable_mask = BIT(0),
  1247. .hw.init = &(struct clk_init_data){
  1248. .name = "camss_gp0_clk",
  1249. .parent_names = (const char *[]){
  1250. "camss_gp0_clk_src",
  1251. },
  1252. .num_parents = 1,
  1253. .flags = CLK_SET_RATE_PARENT,
  1254. .ops = &clk_branch2_ops,
  1255. },
  1256. },
  1257. };
  1258. static struct clk_branch camss_gp1_clk = {
  1259. .halt_reg = 0x3474,
  1260. .clkr = {
  1261. .enable_reg = 0x3474,
  1262. .enable_mask = BIT(0),
  1263. .hw.init = &(struct clk_init_data){
  1264. .name = "camss_gp1_clk",
  1265. .parent_names = (const char *[]){
  1266. "camss_gp1_clk_src",
  1267. },
  1268. .num_parents = 1,
  1269. .flags = CLK_SET_RATE_PARENT,
  1270. .ops = &clk_branch2_ops,
  1271. },
  1272. },
  1273. };
  1274. static struct clk_branch camss_ispif_ahb_clk = {
  1275. .halt_reg = 0x3224,
  1276. .clkr = {
  1277. .enable_reg = 0x3224,
  1278. .enable_mask = BIT(0),
  1279. .hw.init = &(struct clk_init_data){
  1280. .name = "camss_ispif_ahb_clk",
  1281. .parent_names = (const char *[]){
  1282. "mmss_ahb_clk_src",
  1283. },
  1284. .num_parents = 1,
  1285. .ops = &clk_branch2_ops,
  1286. },
  1287. },
  1288. };
  1289. static struct clk_branch camss_jpeg_jpeg0_clk = {
  1290. .halt_reg = 0x35a8,
  1291. .clkr = {
  1292. .enable_reg = 0x35a8,
  1293. .enable_mask = BIT(0),
  1294. .hw.init = &(struct clk_init_data){
  1295. .name = "camss_jpeg_jpeg0_clk",
  1296. .parent_names = (const char *[]){
  1297. "jpeg0_clk_src",
  1298. },
  1299. .num_parents = 1,
  1300. .flags = CLK_SET_RATE_PARENT,
  1301. .ops = &clk_branch2_ops,
  1302. },
  1303. },
  1304. };
  1305. static struct clk_branch camss_jpeg_jpeg1_clk = {
  1306. .halt_reg = 0x35ac,
  1307. .clkr = {
  1308. .enable_reg = 0x35ac,
  1309. .enable_mask = BIT(0),
  1310. .hw.init = &(struct clk_init_data){
  1311. .name = "camss_jpeg_jpeg1_clk",
  1312. .parent_names = (const char *[]){
  1313. "jpeg1_clk_src",
  1314. },
  1315. .num_parents = 1,
  1316. .flags = CLK_SET_RATE_PARENT,
  1317. .ops = &clk_branch2_ops,
  1318. },
  1319. },
  1320. };
  1321. static struct clk_branch camss_jpeg_jpeg2_clk = {
  1322. .halt_reg = 0x35b0,
  1323. .clkr = {
  1324. .enable_reg = 0x35b0,
  1325. .enable_mask = BIT(0),
  1326. .hw.init = &(struct clk_init_data){
  1327. .name = "camss_jpeg_jpeg2_clk",
  1328. .parent_names = (const char *[]){
  1329. "jpeg2_clk_src",
  1330. },
  1331. .num_parents = 1,
  1332. .flags = CLK_SET_RATE_PARENT,
  1333. .ops = &clk_branch2_ops,
  1334. },
  1335. },
  1336. };
  1337. static struct clk_branch camss_jpeg_jpeg_ahb_clk = {
  1338. .halt_reg = 0x35b4,
  1339. .clkr = {
  1340. .enable_reg = 0x35b4,
  1341. .enable_mask = BIT(0),
  1342. .hw.init = &(struct clk_init_data){
  1343. .name = "camss_jpeg_jpeg_ahb_clk",
  1344. .parent_names = (const char *[]){
  1345. "mmss_ahb_clk_src",
  1346. },
  1347. .num_parents = 1,
  1348. .ops = &clk_branch2_ops,
  1349. },
  1350. },
  1351. };
  1352. static struct clk_branch camss_jpeg_jpeg_axi_clk = {
  1353. .halt_reg = 0x35b8,
  1354. .clkr = {
  1355. .enable_reg = 0x35b8,
  1356. .enable_mask = BIT(0),
  1357. .hw.init = &(struct clk_init_data){
  1358. .name = "camss_jpeg_jpeg_axi_clk",
  1359. .parent_names = (const char *[]){
  1360. "mmss_axi_clk_src",
  1361. },
  1362. .num_parents = 1,
  1363. .ops = &clk_branch2_ops,
  1364. },
  1365. },
  1366. };
  1367. static struct clk_branch camss_jpeg_jpeg_ocmemnoc_clk = {
  1368. .halt_reg = 0x35bc,
  1369. .clkr = {
  1370. .enable_reg = 0x35bc,
  1371. .enable_mask = BIT(0),
  1372. .hw.init = &(struct clk_init_data){
  1373. .name = "camss_jpeg_jpeg_ocmemnoc_clk",
  1374. .parent_names = (const char *[]){
  1375. "ocmemnoc_clk_src",
  1376. },
  1377. .num_parents = 1,
  1378. .flags = CLK_SET_RATE_PARENT,
  1379. .ops = &clk_branch2_ops,
  1380. },
  1381. },
  1382. };
  1383. static struct clk_branch camss_mclk0_clk = {
  1384. .halt_reg = 0x3384,
  1385. .clkr = {
  1386. .enable_reg = 0x3384,
  1387. .enable_mask = BIT(0),
  1388. .hw.init = &(struct clk_init_data){
  1389. .name = "camss_mclk0_clk",
  1390. .parent_names = (const char *[]){
  1391. "mclk0_clk_src",
  1392. },
  1393. .num_parents = 1,
  1394. .flags = CLK_SET_RATE_PARENT,
  1395. .ops = &clk_branch2_ops,
  1396. },
  1397. },
  1398. };
  1399. static struct clk_branch camss_mclk1_clk = {
  1400. .halt_reg = 0x33b4,
  1401. .clkr = {
  1402. .enable_reg = 0x33b4,
  1403. .enable_mask = BIT(0),
  1404. .hw.init = &(struct clk_init_data){
  1405. .name = "camss_mclk1_clk",
  1406. .parent_names = (const char *[]){
  1407. "mclk1_clk_src",
  1408. },
  1409. .num_parents = 1,
  1410. .flags = CLK_SET_RATE_PARENT,
  1411. .ops = &clk_branch2_ops,
  1412. },
  1413. },
  1414. };
  1415. static struct clk_branch camss_mclk2_clk = {
  1416. .halt_reg = 0x33e4,
  1417. .clkr = {
  1418. .enable_reg = 0x33e4,
  1419. .enable_mask = BIT(0),
  1420. .hw.init = &(struct clk_init_data){
  1421. .name = "camss_mclk2_clk",
  1422. .parent_names = (const char *[]){
  1423. "mclk2_clk_src",
  1424. },
  1425. .num_parents = 1,
  1426. .flags = CLK_SET_RATE_PARENT,
  1427. .ops = &clk_branch2_ops,
  1428. },
  1429. },
  1430. };
  1431. static struct clk_branch camss_mclk3_clk = {
  1432. .halt_reg = 0x3414,
  1433. .clkr = {
  1434. .enable_reg = 0x3414,
  1435. .enable_mask = BIT(0),
  1436. .hw.init = &(struct clk_init_data){
  1437. .name = "camss_mclk3_clk",
  1438. .parent_names = (const char *[]){
  1439. "mclk3_clk_src",
  1440. },
  1441. .num_parents = 1,
  1442. .flags = CLK_SET_RATE_PARENT,
  1443. .ops = &clk_branch2_ops,
  1444. },
  1445. },
  1446. };
  1447. static struct clk_branch camss_micro_ahb_clk = {
  1448. .halt_reg = 0x3494,
  1449. .clkr = {
  1450. .enable_reg = 0x3494,
  1451. .enable_mask = BIT(0),
  1452. .hw.init = &(struct clk_init_data){
  1453. .name = "camss_micro_ahb_clk",
  1454. .parent_names = (const char *[]){
  1455. "mmss_ahb_clk_src",
  1456. },
  1457. .num_parents = 1,
  1458. .ops = &clk_branch2_ops,
  1459. },
  1460. },
  1461. };
  1462. static struct clk_branch camss_phy0_csi0phytimer_clk = {
  1463. .halt_reg = 0x3024,
  1464. .clkr = {
  1465. .enable_reg = 0x3024,
  1466. .enable_mask = BIT(0),
  1467. .hw.init = &(struct clk_init_data){
  1468. .name = "camss_phy0_csi0phytimer_clk",
  1469. .parent_names = (const char *[]){
  1470. "csi0phytimer_clk_src",
  1471. },
  1472. .num_parents = 1,
  1473. .flags = CLK_SET_RATE_PARENT,
  1474. .ops = &clk_branch2_ops,
  1475. },
  1476. },
  1477. };
  1478. static struct clk_branch camss_phy1_csi1phytimer_clk = {
  1479. .halt_reg = 0x3054,
  1480. .clkr = {
  1481. .enable_reg = 0x3054,
  1482. .enable_mask = BIT(0),
  1483. .hw.init = &(struct clk_init_data){
  1484. .name = "camss_phy1_csi1phytimer_clk",
  1485. .parent_names = (const char *[]){
  1486. "csi1phytimer_clk_src",
  1487. },
  1488. .num_parents = 1,
  1489. .flags = CLK_SET_RATE_PARENT,
  1490. .ops = &clk_branch2_ops,
  1491. },
  1492. },
  1493. };
  1494. static struct clk_branch camss_phy2_csi2phytimer_clk = {
  1495. .halt_reg = 0x3084,
  1496. .clkr = {
  1497. .enable_reg = 0x3084,
  1498. .enable_mask = BIT(0),
  1499. .hw.init = &(struct clk_init_data){
  1500. .name = "camss_phy2_csi2phytimer_clk",
  1501. .parent_names = (const char *[]){
  1502. "csi2phytimer_clk_src",
  1503. },
  1504. .num_parents = 1,
  1505. .flags = CLK_SET_RATE_PARENT,
  1506. .ops = &clk_branch2_ops,
  1507. },
  1508. },
  1509. };
  1510. static struct clk_branch camss_top_ahb_clk = {
  1511. .halt_reg = 0x3484,
  1512. .clkr = {
  1513. .enable_reg = 0x3484,
  1514. .enable_mask = BIT(0),
  1515. .hw.init = &(struct clk_init_data){
  1516. .name = "camss_top_ahb_clk",
  1517. .parent_names = (const char *[]){
  1518. "mmss_ahb_clk_src",
  1519. },
  1520. .num_parents = 1,
  1521. .ops = &clk_branch2_ops,
  1522. },
  1523. },
  1524. };
  1525. static struct clk_branch camss_vfe_cpp_ahb_clk = {
  1526. .halt_reg = 0x36b4,
  1527. .clkr = {
  1528. .enable_reg = 0x36b4,
  1529. .enable_mask = BIT(0),
  1530. .hw.init = &(struct clk_init_data){
  1531. .name = "camss_vfe_cpp_ahb_clk",
  1532. .parent_names = (const char *[]){
  1533. "mmss_ahb_clk_src",
  1534. },
  1535. .num_parents = 1,
  1536. .ops = &clk_branch2_ops,
  1537. },
  1538. },
  1539. };
  1540. static struct clk_branch camss_vfe_cpp_clk = {
  1541. .halt_reg = 0x36b0,
  1542. .clkr = {
  1543. .enable_reg = 0x36b0,
  1544. .enable_mask = BIT(0),
  1545. .hw.init = &(struct clk_init_data){
  1546. .name = "camss_vfe_cpp_clk",
  1547. .parent_names = (const char *[]){
  1548. "cpp_clk_src",
  1549. },
  1550. .num_parents = 1,
  1551. .flags = CLK_SET_RATE_PARENT,
  1552. .ops = &clk_branch2_ops,
  1553. },
  1554. },
  1555. };
  1556. static struct clk_branch camss_vfe_vfe0_clk = {
  1557. .halt_reg = 0x36a8,
  1558. .clkr = {
  1559. .enable_reg = 0x36a8,
  1560. .enable_mask = BIT(0),
  1561. .hw.init = &(struct clk_init_data){
  1562. .name = "camss_vfe_vfe0_clk",
  1563. .parent_names = (const char *[]){
  1564. "vfe0_clk_src",
  1565. },
  1566. .num_parents = 1,
  1567. .flags = CLK_SET_RATE_PARENT,
  1568. .ops = &clk_branch2_ops,
  1569. },
  1570. },
  1571. };
  1572. static struct clk_branch camss_vfe_vfe1_clk = {
  1573. .halt_reg = 0x36ac,
  1574. .clkr = {
  1575. .enable_reg = 0x36ac,
  1576. .enable_mask = BIT(0),
  1577. .hw.init = &(struct clk_init_data){
  1578. .name = "camss_vfe_vfe1_clk",
  1579. .parent_names = (const char *[]){
  1580. "vfe1_clk_src",
  1581. },
  1582. .num_parents = 1,
  1583. .flags = CLK_SET_RATE_PARENT,
  1584. .ops = &clk_branch2_ops,
  1585. },
  1586. },
  1587. };
  1588. static struct clk_branch camss_vfe_vfe_ahb_clk = {
  1589. .halt_reg = 0x36b8,
  1590. .clkr = {
  1591. .enable_reg = 0x36b8,
  1592. .enable_mask = BIT(0),
  1593. .hw.init = &(struct clk_init_data){
  1594. .name = "camss_vfe_vfe_ahb_clk",
  1595. .parent_names = (const char *[]){
  1596. "mmss_ahb_clk_src",
  1597. },
  1598. .num_parents = 1,
  1599. .ops = &clk_branch2_ops,
  1600. },
  1601. },
  1602. };
  1603. static struct clk_branch camss_vfe_vfe_axi_clk = {
  1604. .halt_reg = 0x36bc,
  1605. .clkr = {
  1606. .enable_reg = 0x36bc,
  1607. .enable_mask = BIT(0),
  1608. .hw.init = &(struct clk_init_data){
  1609. .name = "camss_vfe_vfe_axi_clk",
  1610. .parent_names = (const char *[]){
  1611. "mmss_axi_clk_src",
  1612. },
  1613. .num_parents = 1,
  1614. .ops = &clk_branch2_ops,
  1615. },
  1616. },
  1617. };
  1618. static struct clk_branch camss_vfe_vfe_ocmemnoc_clk = {
  1619. .halt_reg = 0x36c0,
  1620. .clkr = {
  1621. .enable_reg = 0x36c0,
  1622. .enable_mask = BIT(0),
  1623. .hw.init = &(struct clk_init_data){
  1624. .name = "camss_vfe_vfe_ocmemnoc_clk",
  1625. .parent_names = (const char *[]){
  1626. "ocmemnoc_clk_src",
  1627. },
  1628. .num_parents = 1,
  1629. .flags = CLK_SET_RATE_PARENT,
  1630. .ops = &clk_branch2_ops,
  1631. },
  1632. },
  1633. };
  1634. static struct clk_branch mdss_ahb_clk = {
  1635. .halt_reg = 0x2308,
  1636. .clkr = {
  1637. .enable_reg = 0x2308,
  1638. .enable_mask = BIT(0),
  1639. .hw.init = &(struct clk_init_data){
  1640. .name = "mdss_ahb_clk",
  1641. .parent_names = (const char *[]){
  1642. "mmss_ahb_clk_src",
  1643. },
  1644. .num_parents = 1,
  1645. .ops = &clk_branch2_ops,
  1646. },
  1647. },
  1648. };
  1649. static struct clk_branch mdss_axi_clk = {
  1650. .halt_reg = 0x2310,
  1651. .clkr = {
  1652. .enable_reg = 0x2310,
  1653. .enable_mask = BIT(0),
  1654. .hw.init = &(struct clk_init_data){
  1655. .name = "mdss_axi_clk",
  1656. .parent_names = (const char *[]){
  1657. "mmss_axi_clk_src",
  1658. },
  1659. .num_parents = 1,
  1660. .flags = CLK_SET_RATE_PARENT,
  1661. .ops = &clk_branch2_ops,
  1662. },
  1663. },
  1664. };
  1665. static struct clk_branch mdss_byte0_clk = {
  1666. .halt_reg = 0x233c,
  1667. .clkr = {
  1668. .enable_reg = 0x233c,
  1669. .enable_mask = BIT(0),
  1670. .hw.init = &(struct clk_init_data){
  1671. .name = "mdss_byte0_clk",
  1672. .parent_names = (const char *[]){
  1673. "byte0_clk_src",
  1674. },
  1675. .num_parents = 1,
  1676. .flags = CLK_SET_RATE_PARENT,
  1677. .ops = &clk_branch2_ops,
  1678. },
  1679. },
  1680. };
  1681. static struct clk_branch mdss_byte1_clk = {
  1682. .halt_reg = 0x2340,
  1683. .clkr = {
  1684. .enable_reg = 0x2340,
  1685. .enable_mask = BIT(0),
  1686. .hw.init = &(struct clk_init_data){
  1687. .name = "mdss_byte1_clk",
  1688. .parent_names = (const char *[]){
  1689. "byte1_clk_src",
  1690. },
  1691. .num_parents = 1,
  1692. .flags = CLK_SET_RATE_PARENT,
  1693. .ops = &clk_branch2_ops,
  1694. },
  1695. },
  1696. };
  1697. static struct clk_branch mdss_edpaux_clk = {
  1698. .halt_reg = 0x2334,
  1699. .clkr = {
  1700. .enable_reg = 0x2334,
  1701. .enable_mask = BIT(0),
  1702. .hw.init = &(struct clk_init_data){
  1703. .name = "mdss_edpaux_clk",
  1704. .parent_names = (const char *[]){
  1705. "edpaux_clk_src",
  1706. },
  1707. .num_parents = 1,
  1708. .flags = CLK_SET_RATE_PARENT,
  1709. .ops = &clk_branch2_ops,
  1710. },
  1711. },
  1712. };
  1713. static struct clk_branch mdss_edplink_clk = {
  1714. .halt_reg = 0x2330,
  1715. .clkr = {
  1716. .enable_reg = 0x2330,
  1717. .enable_mask = BIT(0),
  1718. .hw.init = &(struct clk_init_data){
  1719. .name = "mdss_edplink_clk",
  1720. .parent_names = (const char *[]){
  1721. "edplink_clk_src",
  1722. },
  1723. .num_parents = 1,
  1724. .flags = CLK_SET_RATE_PARENT,
  1725. .ops = &clk_branch2_ops,
  1726. },
  1727. },
  1728. };
  1729. static struct clk_branch mdss_edppixel_clk = {
  1730. .halt_reg = 0x232c,
  1731. .clkr = {
  1732. .enable_reg = 0x232c,
  1733. .enable_mask = BIT(0),
  1734. .hw.init = &(struct clk_init_data){
  1735. .name = "mdss_edppixel_clk",
  1736. .parent_names = (const char *[]){
  1737. "edppixel_clk_src",
  1738. },
  1739. .num_parents = 1,
  1740. .flags = CLK_SET_RATE_PARENT,
  1741. .ops = &clk_branch2_ops,
  1742. },
  1743. },
  1744. };
  1745. static struct clk_branch mdss_esc0_clk = {
  1746. .halt_reg = 0x2344,
  1747. .clkr = {
  1748. .enable_reg = 0x2344,
  1749. .enable_mask = BIT(0),
  1750. .hw.init = &(struct clk_init_data){
  1751. .name = "mdss_esc0_clk",
  1752. .parent_names = (const char *[]){
  1753. "esc0_clk_src",
  1754. },
  1755. .num_parents = 1,
  1756. .flags = CLK_SET_RATE_PARENT,
  1757. .ops = &clk_branch2_ops,
  1758. },
  1759. },
  1760. };
  1761. static struct clk_branch mdss_esc1_clk = {
  1762. .halt_reg = 0x2348,
  1763. .clkr = {
  1764. .enable_reg = 0x2348,
  1765. .enable_mask = BIT(0),
  1766. .hw.init = &(struct clk_init_data){
  1767. .name = "mdss_esc1_clk",
  1768. .parent_names = (const char *[]){
  1769. "esc1_clk_src",
  1770. },
  1771. .num_parents = 1,
  1772. .flags = CLK_SET_RATE_PARENT,
  1773. .ops = &clk_branch2_ops,
  1774. },
  1775. },
  1776. };
  1777. static struct clk_branch mdss_extpclk_clk = {
  1778. .halt_reg = 0x2324,
  1779. .clkr = {
  1780. .enable_reg = 0x2324,
  1781. .enable_mask = BIT(0),
  1782. .hw.init = &(struct clk_init_data){
  1783. .name = "mdss_extpclk_clk",
  1784. .parent_names = (const char *[]){
  1785. "extpclk_clk_src",
  1786. },
  1787. .num_parents = 1,
  1788. .flags = CLK_SET_RATE_PARENT,
  1789. .ops = &clk_branch2_ops,
  1790. },
  1791. },
  1792. };
  1793. static struct clk_branch mdss_hdmi_ahb_clk = {
  1794. .halt_reg = 0x230c,
  1795. .clkr = {
  1796. .enable_reg = 0x230c,
  1797. .enable_mask = BIT(0),
  1798. .hw.init = &(struct clk_init_data){
  1799. .name = "mdss_hdmi_ahb_clk",
  1800. .parent_names = (const char *[]){
  1801. "mmss_ahb_clk_src",
  1802. },
  1803. .num_parents = 1,
  1804. .ops = &clk_branch2_ops,
  1805. },
  1806. },
  1807. };
  1808. static struct clk_branch mdss_hdmi_clk = {
  1809. .halt_reg = 0x2338,
  1810. .clkr = {
  1811. .enable_reg = 0x2338,
  1812. .enable_mask = BIT(0),
  1813. .hw.init = &(struct clk_init_data){
  1814. .name = "mdss_hdmi_clk",
  1815. .parent_names = (const char *[]){
  1816. "hdmi_clk_src",
  1817. },
  1818. .num_parents = 1,
  1819. .flags = CLK_SET_RATE_PARENT,
  1820. .ops = &clk_branch2_ops,
  1821. },
  1822. },
  1823. };
  1824. static struct clk_branch mdss_mdp_clk = {
  1825. .halt_reg = 0x231c,
  1826. .clkr = {
  1827. .enable_reg = 0x231c,
  1828. .enable_mask = BIT(0),
  1829. .hw.init = &(struct clk_init_data){
  1830. .name = "mdss_mdp_clk",
  1831. .parent_names = (const char *[]){
  1832. "mdp_clk_src",
  1833. },
  1834. .num_parents = 1,
  1835. .flags = CLK_SET_RATE_PARENT,
  1836. .ops = &clk_branch2_ops,
  1837. },
  1838. },
  1839. };
  1840. static struct clk_branch mdss_mdp_lut_clk = {
  1841. .halt_reg = 0x2320,
  1842. .clkr = {
  1843. .enable_reg = 0x2320,
  1844. .enable_mask = BIT(0),
  1845. .hw.init = &(struct clk_init_data){
  1846. .name = "mdss_mdp_lut_clk",
  1847. .parent_names = (const char *[]){
  1848. "mdp_clk_src",
  1849. },
  1850. .num_parents = 1,
  1851. .flags = CLK_SET_RATE_PARENT,
  1852. .ops = &clk_branch2_ops,
  1853. },
  1854. },
  1855. };
  1856. static struct clk_branch mdss_pclk0_clk = {
  1857. .halt_reg = 0x2314,
  1858. .clkr = {
  1859. .enable_reg = 0x2314,
  1860. .enable_mask = BIT(0),
  1861. .hw.init = &(struct clk_init_data){
  1862. .name = "mdss_pclk0_clk",
  1863. .parent_names = (const char *[]){
  1864. "pclk0_clk_src",
  1865. },
  1866. .num_parents = 1,
  1867. .flags = CLK_SET_RATE_PARENT,
  1868. .ops = &clk_branch2_ops,
  1869. },
  1870. },
  1871. };
  1872. static struct clk_branch mdss_pclk1_clk = {
  1873. .halt_reg = 0x2318,
  1874. .clkr = {
  1875. .enable_reg = 0x2318,
  1876. .enable_mask = BIT(0),
  1877. .hw.init = &(struct clk_init_data){
  1878. .name = "mdss_pclk1_clk",
  1879. .parent_names = (const char *[]){
  1880. "pclk1_clk_src",
  1881. },
  1882. .num_parents = 1,
  1883. .flags = CLK_SET_RATE_PARENT,
  1884. .ops = &clk_branch2_ops,
  1885. },
  1886. },
  1887. };
  1888. static struct clk_branch mdss_vsync_clk = {
  1889. .halt_reg = 0x2328,
  1890. .clkr = {
  1891. .enable_reg = 0x2328,
  1892. .enable_mask = BIT(0),
  1893. .hw.init = &(struct clk_init_data){
  1894. .name = "mdss_vsync_clk",
  1895. .parent_names = (const char *[]){
  1896. "vsync_clk_src",
  1897. },
  1898. .num_parents = 1,
  1899. .flags = CLK_SET_RATE_PARENT,
  1900. .ops = &clk_branch2_ops,
  1901. },
  1902. },
  1903. };
  1904. static struct clk_branch mmss_misc_ahb_clk = {
  1905. .halt_reg = 0x502c,
  1906. .clkr = {
  1907. .enable_reg = 0x502c,
  1908. .enable_mask = BIT(0),
  1909. .hw.init = &(struct clk_init_data){
  1910. .name = "mmss_misc_ahb_clk",
  1911. .parent_names = (const char *[]){
  1912. "mmss_ahb_clk_src",
  1913. },
  1914. .num_parents = 1,
  1915. .ops = &clk_branch2_ops,
  1916. },
  1917. },
  1918. };
  1919. static struct clk_branch mmss_mmssnoc_ahb_clk = {
  1920. .halt_reg = 0x5024,
  1921. .clkr = {
  1922. .enable_reg = 0x5024,
  1923. .enable_mask = BIT(0),
  1924. .hw.init = &(struct clk_init_data){
  1925. .name = "mmss_mmssnoc_ahb_clk",
  1926. .parent_names = (const char *[]){
  1927. "mmss_ahb_clk_src",
  1928. },
  1929. .num_parents = 1,
  1930. .ops = &clk_branch2_ops,
  1931. .flags = CLK_IGNORE_UNUSED,
  1932. },
  1933. },
  1934. };
  1935. static struct clk_branch mmss_mmssnoc_bto_ahb_clk = {
  1936. .halt_reg = 0x5028,
  1937. .clkr = {
  1938. .enable_reg = 0x5028,
  1939. .enable_mask = BIT(0),
  1940. .hw.init = &(struct clk_init_data){
  1941. .name = "mmss_mmssnoc_bto_ahb_clk",
  1942. .parent_names = (const char *[]){
  1943. "mmss_ahb_clk_src",
  1944. },
  1945. .num_parents = 1,
  1946. .ops = &clk_branch2_ops,
  1947. .flags = CLK_IGNORE_UNUSED,
  1948. },
  1949. },
  1950. };
  1951. static struct clk_branch mmss_mmssnoc_axi_clk = {
  1952. .halt_reg = 0x506c,
  1953. .clkr = {
  1954. .enable_reg = 0x506c,
  1955. .enable_mask = BIT(0),
  1956. .hw.init = &(struct clk_init_data){
  1957. .name = "mmss_mmssnoc_axi_clk",
  1958. .parent_names = (const char *[]){
  1959. "mmss_axi_clk_src",
  1960. },
  1961. .num_parents = 1,
  1962. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1963. .ops = &clk_branch2_ops,
  1964. },
  1965. },
  1966. };
  1967. static struct clk_branch mmss_s0_axi_clk = {
  1968. .halt_reg = 0x5064,
  1969. .clkr = {
  1970. .enable_reg = 0x5064,
  1971. .enable_mask = BIT(0),
  1972. .hw.init = &(struct clk_init_data){
  1973. .name = "mmss_s0_axi_clk",
  1974. .parent_names = (const char *[]){
  1975. "mmss_axi_clk_src",
  1976. },
  1977. .num_parents = 1,
  1978. .ops = &clk_branch2_ops,
  1979. .flags = CLK_IGNORE_UNUSED,
  1980. },
  1981. },
  1982. };
  1983. static struct clk_branch ocmemcx_ahb_clk = {
  1984. .halt_reg = 0x405c,
  1985. .clkr = {
  1986. .enable_reg = 0x405c,
  1987. .enable_mask = BIT(0),
  1988. .hw.init = &(struct clk_init_data){
  1989. .name = "ocmemcx_ahb_clk",
  1990. .parent_names = (const char *[]){
  1991. "mmss_ahb_clk_src",
  1992. },
  1993. .num_parents = 1,
  1994. .ops = &clk_branch2_ops,
  1995. },
  1996. },
  1997. };
  1998. static struct clk_branch ocmemcx_ocmemnoc_clk = {
  1999. .halt_reg = 0x4058,
  2000. .clkr = {
  2001. .enable_reg = 0x4058,
  2002. .enable_mask = BIT(0),
  2003. .hw.init = &(struct clk_init_data){
  2004. .name = "ocmemcx_ocmemnoc_clk",
  2005. .parent_names = (const char *[]){
  2006. "ocmemnoc_clk_src",
  2007. },
  2008. .num_parents = 1,
  2009. .flags = CLK_SET_RATE_PARENT,
  2010. .ops = &clk_branch2_ops,
  2011. },
  2012. },
  2013. };
  2014. static struct clk_branch oxili_ocmemgx_clk = {
  2015. .halt_reg = 0x402c,
  2016. .clkr = {
  2017. .enable_reg = 0x402c,
  2018. .enable_mask = BIT(0),
  2019. .hw.init = &(struct clk_init_data){
  2020. .name = "oxili_ocmemgx_clk",
  2021. .parent_names = (const char *[]){
  2022. "gfx3d_clk_src",
  2023. },
  2024. .num_parents = 1,
  2025. .flags = CLK_SET_RATE_PARENT,
  2026. .ops = &clk_branch2_ops,
  2027. },
  2028. },
  2029. };
  2030. static struct clk_branch ocmemnoc_clk = {
  2031. .halt_reg = 0x50b4,
  2032. .clkr = {
  2033. .enable_reg = 0x50b4,
  2034. .enable_mask = BIT(0),
  2035. .hw.init = &(struct clk_init_data){
  2036. .name = "ocmemnoc_clk",
  2037. .parent_names = (const char *[]){
  2038. "ocmemnoc_clk_src",
  2039. },
  2040. .num_parents = 1,
  2041. .flags = CLK_SET_RATE_PARENT,
  2042. .ops = &clk_branch2_ops,
  2043. },
  2044. },
  2045. };
  2046. static struct clk_branch oxili_gfx3d_clk = {
  2047. .halt_reg = 0x4028,
  2048. .clkr = {
  2049. .enable_reg = 0x4028,
  2050. .enable_mask = BIT(0),
  2051. .hw.init = &(struct clk_init_data){
  2052. .name = "oxili_gfx3d_clk",
  2053. .parent_names = (const char *[]){
  2054. "gfx3d_clk_src",
  2055. },
  2056. .num_parents = 1,
  2057. .flags = CLK_SET_RATE_PARENT,
  2058. .ops = &clk_branch2_ops,
  2059. },
  2060. },
  2061. };
  2062. static struct clk_branch oxilicx_ahb_clk = {
  2063. .halt_reg = 0x403c,
  2064. .clkr = {
  2065. .enable_reg = 0x403c,
  2066. .enable_mask = BIT(0),
  2067. .hw.init = &(struct clk_init_data){
  2068. .name = "oxilicx_ahb_clk",
  2069. .parent_names = (const char *[]){
  2070. "mmss_ahb_clk_src",
  2071. },
  2072. .num_parents = 1,
  2073. .ops = &clk_branch2_ops,
  2074. },
  2075. },
  2076. };
  2077. static struct clk_branch oxilicx_axi_clk = {
  2078. .halt_reg = 0x4038,
  2079. .clkr = {
  2080. .enable_reg = 0x4038,
  2081. .enable_mask = BIT(0),
  2082. .hw.init = &(struct clk_init_data){
  2083. .name = "oxilicx_axi_clk",
  2084. .parent_names = (const char *[]){
  2085. "mmss_axi_clk_src",
  2086. },
  2087. .num_parents = 1,
  2088. .ops = &clk_branch2_ops,
  2089. },
  2090. },
  2091. };
  2092. static struct clk_branch venus0_ahb_clk = {
  2093. .halt_reg = 0x1030,
  2094. .clkr = {
  2095. .enable_reg = 0x1030,
  2096. .enable_mask = BIT(0),
  2097. .hw.init = &(struct clk_init_data){
  2098. .name = "venus0_ahb_clk",
  2099. .parent_names = (const char *[]){
  2100. "mmss_ahb_clk_src",
  2101. },
  2102. .num_parents = 1,
  2103. .ops = &clk_branch2_ops,
  2104. },
  2105. },
  2106. };
  2107. static struct clk_branch venus0_axi_clk = {
  2108. .halt_reg = 0x1034,
  2109. .clkr = {
  2110. .enable_reg = 0x1034,
  2111. .enable_mask = BIT(0),
  2112. .hw.init = &(struct clk_init_data){
  2113. .name = "venus0_axi_clk",
  2114. .parent_names = (const char *[]){
  2115. "mmss_axi_clk_src",
  2116. },
  2117. .num_parents = 1,
  2118. .ops = &clk_branch2_ops,
  2119. },
  2120. },
  2121. };
  2122. static struct clk_branch venus0_ocmemnoc_clk = {
  2123. .halt_reg = 0x1038,
  2124. .clkr = {
  2125. .enable_reg = 0x1038,
  2126. .enable_mask = BIT(0),
  2127. .hw.init = &(struct clk_init_data){
  2128. .name = "venus0_ocmemnoc_clk",
  2129. .parent_names = (const char *[]){
  2130. "ocmemnoc_clk_src",
  2131. },
  2132. .num_parents = 1,
  2133. .flags = CLK_SET_RATE_PARENT,
  2134. .ops = &clk_branch2_ops,
  2135. },
  2136. },
  2137. };
  2138. static struct clk_branch venus0_vcodec0_clk = {
  2139. .halt_reg = 0x1028,
  2140. .clkr = {
  2141. .enable_reg = 0x1028,
  2142. .enable_mask = BIT(0),
  2143. .hw.init = &(struct clk_init_data){
  2144. .name = "venus0_vcodec0_clk",
  2145. .parent_names = (const char *[]){
  2146. "vcodec0_clk_src",
  2147. },
  2148. .num_parents = 1,
  2149. .flags = CLK_SET_RATE_PARENT,
  2150. .ops = &clk_branch2_ops,
  2151. },
  2152. },
  2153. };
  2154. static const struct pll_config mmpll1_config = {
  2155. .l = 60,
  2156. .m = 25,
  2157. .n = 32,
  2158. .vco_val = 0x0,
  2159. .vco_mask = 0x3 << 20,
  2160. .pre_div_val = 0x0,
  2161. .pre_div_mask = 0x7 << 12,
  2162. .post_div_val = 0x0,
  2163. .post_div_mask = 0x3 << 8,
  2164. .mn_ena_mask = BIT(24),
  2165. .main_output_mask = BIT(0),
  2166. };
  2167. static struct pll_config mmpll3_config = {
  2168. .l = 48,
  2169. .m = 7,
  2170. .n = 16,
  2171. .vco_val = 0x0,
  2172. .vco_mask = 0x3 << 20,
  2173. .pre_div_val = 0x0,
  2174. .pre_div_mask = 0x7 << 12,
  2175. .post_div_val = 0x0,
  2176. .post_div_mask = 0x3 << 8,
  2177. .mn_ena_mask = BIT(24),
  2178. .main_output_mask = BIT(0),
  2179. .aux_output_mask = BIT(1),
  2180. };
  2181. static struct clk_regmap *mmcc_msm8974_clocks[] = {
  2182. [MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
  2183. [MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
  2184. [OCMEMNOC_CLK_SRC] = &ocmemnoc_clk_src.clkr,
  2185. [MMPLL0] = &mmpll0.clkr,
  2186. [MMPLL0_VOTE] = &mmpll0_vote,
  2187. [MMPLL1] = &mmpll1.clkr,
  2188. [MMPLL1_VOTE] = &mmpll1_vote,
  2189. [MMPLL2] = &mmpll2.clkr,
  2190. [MMPLL3] = &mmpll3.clkr,
  2191. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2192. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2193. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2194. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2195. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2196. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2197. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2198. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2199. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2200. [JPEG1_CLK_SRC] = &jpeg1_clk_src.clkr,
  2201. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  2202. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2203. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2204. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2205. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2206. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2207. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2208. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2209. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2210. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2211. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2212. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2213. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2214. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2215. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2216. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2217. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2218. [EDPAUX_CLK_SRC] = &edpaux_clk_src.clkr,
  2219. [EDPLINK_CLK_SRC] = &edplink_clk_src.clkr,
  2220. [EDPPIXEL_CLK_SRC] = &edppixel_clk_src.clkr,
  2221. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2222. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2223. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2224. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2225. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2226. [CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
  2227. [CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
  2228. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2229. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2230. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2231. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2232. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2233. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2234. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2235. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2236. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2237. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2238. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2239. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2240. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  2241. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2242. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2243. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2244. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2245. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  2246. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2247. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2248. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2249. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2250. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2251. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2252. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2253. [CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
  2254. [CAMSS_JPEG_JPEG1_CLK] = &camss_jpeg_jpeg1_clk.clkr,
  2255. [CAMSS_JPEG_JPEG2_CLK] = &camss_jpeg_jpeg2_clk.clkr,
  2256. [CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
  2257. [CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
  2258. [CAMSS_JPEG_JPEG_OCMEMNOC_CLK] = &camss_jpeg_jpeg_ocmemnoc_clk.clkr,
  2259. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2260. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2261. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2262. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2263. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2264. [CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
  2265. [CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
  2266. [CAMSS_PHY2_CSI2PHYTIMER_CLK] = &camss_phy2_csi2phytimer_clk.clkr,
  2267. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2268. [CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
  2269. [CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
  2270. [CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
  2271. [CAMSS_VFE_VFE1_CLK] = &camss_vfe_vfe1_clk.clkr,
  2272. [CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
  2273. [CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
  2274. [CAMSS_VFE_VFE_OCMEMNOC_CLK] = &camss_vfe_vfe_ocmemnoc_clk.clkr,
  2275. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2276. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2277. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2278. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  2279. [MDSS_EDPAUX_CLK] = &mdss_edpaux_clk.clkr,
  2280. [MDSS_EDPLINK_CLK] = &mdss_edplink_clk.clkr,
  2281. [MDSS_EDPPIXEL_CLK] = &mdss_edppixel_clk.clkr,
  2282. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2283. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  2284. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  2285. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  2286. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  2287. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2288. [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
  2289. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2290. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  2291. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2292. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  2293. [MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
  2294. [MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
  2295. [MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
  2296. [MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
  2297. [OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
  2298. [OCMEMCX_OCMEMNOC_CLK] = &ocmemcx_ocmemnoc_clk.clkr,
  2299. [OXILI_OCMEMGX_CLK] = &oxili_ocmemgx_clk.clkr,
  2300. [OCMEMNOC_CLK] = &ocmemnoc_clk.clkr,
  2301. [OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
  2302. [OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
  2303. [OXILICX_AXI_CLK] = &oxilicx_axi_clk.clkr,
  2304. [VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
  2305. [VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
  2306. [VENUS0_OCMEMNOC_CLK] = &venus0_ocmemnoc_clk.clkr,
  2307. [VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
  2308. };
  2309. static const struct qcom_reset_map mmcc_msm8974_resets[] = {
  2310. [SPDM_RESET] = { 0x0200 },
  2311. [SPDM_RM_RESET] = { 0x0300 },
  2312. [VENUS0_RESET] = { 0x1020 },
  2313. [MDSS_RESET] = { 0x2300 },
  2314. [CAMSS_PHY0_RESET] = { 0x3020 },
  2315. [CAMSS_PHY1_RESET] = { 0x3050 },
  2316. [CAMSS_PHY2_RESET] = { 0x3080 },
  2317. [CAMSS_CSI0_RESET] = { 0x30b0 },
  2318. [CAMSS_CSI0PHY_RESET] = { 0x30c0 },
  2319. [CAMSS_CSI0RDI_RESET] = { 0x30d0 },
  2320. [CAMSS_CSI0PIX_RESET] = { 0x30e0 },
  2321. [CAMSS_CSI1_RESET] = { 0x3120 },
  2322. [CAMSS_CSI1PHY_RESET] = { 0x3130 },
  2323. [CAMSS_CSI1RDI_RESET] = { 0x3140 },
  2324. [CAMSS_CSI1PIX_RESET] = { 0x3150 },
  2325. [CAMSS_CSI2_RESET] = { 0x3180 },
  2326. [CAMSS_CSI2PHY_RESET] = { 0x3190 },
  2327. [CAMSS_CSI2RDI_RESET] = { 0x31a0 },
  2328. [CAMSS_CSI2PIX_RESET] = { 0x31b0 },
  2329. [CAMSS_CSI3_RESET] = { 0x31e0 },
  2330. [CAMSS_CSI3PHY_RESET] = { 0x31f0 },
  2331. [CAMSS_CSI3RDI_RESET] = { 0x3200 },
  2332. [CAMSS_CSI3PIX_RESET] = { 0x3210 },
  2333. [CAMSS_ISPIF_RESET] = { 0x3220 },
  2334. [CAMSS_CCI_RESET] = { 0x3340 },
  2335. [CAMSS_MCLK0_RESET] = { 0x3380 },
  2336. [CAMSS_MCLK1_RESET] = { 0x33b0 },
  2337. [CAMSS_MCLK2_RESET] = { 0x33e0 },
  2338. [CAMSS_MCLK3_RESET] = { 0x3410 },
  2339. [CAMSS_GP0_RESET] = { 0x3440 },
  2340. [CAMSS_GP1_RESET] = { 0x3470 },
  2341. [CAMSS_TOP_RESET] = { 0x3480 },
  2342. [CAMSS_MICRO_RESET] = { 0x3490 },
  2343. [CAMSS_JPEG_RESET] = { 0x35a0 },
  2344. [CAMSS_VFE_RESET] = { 0x36a0 },
  2345. [CAMSS_CSI_VFE0_RESET] = { 0x3700 },
  2346. [CAMSS_CSI_VFE1_RESET] = { 0x3710 },
  2347. [OXILI_RESET] = { 0x4020 },
  2348. [OXILICX_RESET] = { 0x4030 },
  2349. [OCMEMCX_RESET] = { 0x4050 },
  2350. [MMSS_RBCRP_RESET] = { 0x4080 },
  2351. [MMSSNOCAHB_RESET] = { 0x5020 },
  2352. [MMSSNOCAXI_RESET] = { 0x5060 },
  2353. [OCMEMNOC_RESET] = { 0x50b0 },
  2354. };
  2355. static const struct regmap_config mmcc_msm8974_regmap_config = {
  2356. .reg_bits = 32,
  2357. .reg_stride = 4,
  2358. .val_bits = 32,
  2359. .max_register = 0x5104,
  2360. .fast_io = true,
  2361. };
  2362. static const struct qcom_cc_desc mmcc_msm8974_desc = {
  2363. .config = &mmcc_msm8974_regmap_config,
  2364. .clks = mmcc_msm8974_clocks,
  2365. .num_clks = ARRAY_SIZE(mmcc_msm8974_clocks),
  2366. .resets = mmcc_msm8974_resets,
  2367. .num_resets = ARRAY_SIZE(mmcc_msm8974_resets),
  2368. };
  2369. static const struct of_device_id mmcc_msm8974_match_table[] = {
  2370. { .compatible = "qcom,mmcc-msm8974" },
  2371. { }
  2372. };
  2373. MODULE_DEVICE_TABLE(of, mmcc_msm8974_match_table);
  2374. static int mmcc_msm8974_probe(struct platform_device *pdev)
  2375. {
  2376. struct regmap *regmap;
  2377. regmap = qcom_cc_map(pdev, &mmcc_msm8974_desc);
  2378. if (IS_ERR(regmap))
  2379. return PTR_ERR(regmap);
  2380. clk_pll_configure_sr_hpm_lp(&mmpll1, regmap, &mmpll1_config, true);
  2381. clk_pll_configure_sr_hpm_lp(&mmpll3, regmap, &mmpll3_config, false);
  2382. return qcom_cc_really_probe(pdev, &mmcc_msm8974_desc, regmap);
  2383. }
  2384. static int mmcc_msm8974_remove(struct platform_device *pdev)
  2385. {
  2386. qcom_cc_remove(pdev);
  2387. return 0;
  2388. }
  2389. static struct platform_driver mmcc_msm8974_driver = {
  2390. .probe = mmcc_msm8974_probe,
  2391. .remove = mmcc_msm8974_remove,
  2392. .driver = {
  2393. .name = "mmcc-msm8974",
  2394. .of_match_table = mmcc_msm8974_match_table,
  2395. },
  2396. };
  2397. module_platform_driver(mmcc_msm8974_driver);
  2398. MODULE_DESCRIPTION("QCOM MMCC MSM8974 Driver");
  2399. MODULE_LICENSE("GPL v2");
  2400. MODULE_ALIAS("platform:mmcc-msm8974");