mmcc-msm8960.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/delay.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/module.h>
  19. #include <linux/of.h>
  20. #include <linux/of_device.h>
  21. #include <linux/clk-provider.h>
  22. #include <linux/regmap.h>
  23. #include <linux/reset-controller.h>
  24. #include <dt-bindings/clock/qcom,mmcc-msm8960.h>
  25. #include <dt-bindings/reset/qcom,mmcc-msm8960.h>
  26. #include "common.h"
  27. #include "clk-regmap.h"
  28. #include "clk-pll.h"
  29. #include "clk-rcg.h"
  30. #include "clk-branch.h"
  31. #include "reset.h"
  32. enum {
  33. P_PXO,
  34. P_PLL8,
  35. P_PLL2,
  36. P_PLL3,
  37. P_PLL15,
  38. P_HDMI_PLL,
  39. };
  40. #define F_MN(f, s, _m, _n) { .freq = f, .src = s, .m = _m, .n = _n }
  41. static const struct parent_map mmcc_pxo_pll8_pll2_map[] = {
  42. { P_PXO, 0 },
  43. { P_PLL8, 2 },
  44. { P_PLL2, 1 }
  45. };
  46. static const char *mmcc_pxo_pll8_pll2[] = {
  47. "pxo",
  48. "pll8_vote",
  49. "pll2",
  50. };
  51. static const struct parent_map mmcc_pxo_pll8_pll2_pll3_map[] = {
  52. { P_PXO, 0 },
  53. { P_PLL8, 2 },
  54. { P_PLL2, 1 },
  55. { P_PLL3, 3 }
  56. };
  57. static const char *mmcc_pxo_pll8_pll2_pll15[] = {
  58. "pxo",
  59. "pll8_vote",
  60. "pll2",
  61. "pll15",
  62. };
  63. static const struct parent_map mmcc_pxo_pll8_pll2_pll15_map[] = {
  64. { P_PXO, 0 },
  65. { P_PLL8, 2 },
  66. { P_PLL2, 1 },
  67. { P_PLL15, 3 }
  68. };
  69. static const char *mmcc_pxo_pll8_pll2_pll3[] = {
  70. "pxo",
  71. "pll8_vote",
  72. "pll2",
  73. "pll3",
  74. };
  75. static struct clk_pll pll2 = {
  76. .l_reg = 0x320,
  77. .m_reg = 0x324,
  78. .n_reg = 0x328,
  79. .config_reg = 0x32c,
  80. .mode_reg = 0x31c,
  81. .status_reg = 0x334,
  82. .status_bit = 16,
  83. .clkr.hw.init = &(struct clk_init_data){
  84. .name = "pll2",
  85. .parent_names = (const char *[]){ "pxo" },
  86. .num_parents = 1,
  87. .ops = &clk_pll_ops,
  88. },
  89. };
  90. static struct clk_pll pll15 = {
  91. .l_reg = 0x33c,
  92. .m_reg = 0x340,
  93. .n_reg = 0x344,
  94. .config_reg = 0x348,
  95. .mode_reg = 0x338,
  96. .status_reg = 0x350,
  97. .status_bit = 16,
  98. .clkr.hw.init = &(struct clk_init_data){
  99. .name = "pll15",
  100. .parent_names = (const char *[]){ "pxo" },
  101. .num_parents = 1,
  102. .ops = &clk_pll_ops,
  103. },
  104. };
  105. static const struct pll_config pll15_config = {
  106. .l = 33,
  107. .m = 1,
  108. .n = 3,
  109. .vco_val = 0x2 << 16,
  110. .vco_mask = 0x3 << 16,
  111. .pre_div_val = 0x0,
  112. .pre_div_mask = BIT(19),
  113. .post_div_val = 0x0,
  114. .post_div_mask = 0x3 << 20,
  115. .mn_ena_mask = BIT(22),
  116. .main_output_mask = BIT(23),
  117. };
  118. static struct freq_tbl clk_tbl_cam[] = {
  119. { 6000000, P_PLL8, 4, 1, 16 },
  120. { 8000000, P_PLL8, 4, 1, 12 },
  121. { 12000000, P_PLL8, 4, 1, 8 },
  122. { 16000000, P_PLL8, 4, 1, 6 },
  123. { 19200000, P_PLL8, 4, 1, 5 },
  124. { 24000000, P_PLL8, 4, 1, 4 },
  125. { 32000000, P_PLL8, 4, 1, 3 },
  126. { 48000000, P_PLL8, 4, 1, 2 },
  127. { 64000000, P_PLL8, 3, 1, 2 },
  128. { 96000000, P_PLL8, 4, 0, 0 },
  129. { 128000000, P_PLL8, 3, 0, 0 },
  130. { }
  131. };
  132. static struct clk_rcg camclk0_src = {
  133. .ns_reg = 0x0148,
  134. .md_reg = 0x0144,
  135. .mn = {
  136. .mnctr_en_bit = 5,
  137. .mnctr_reset_bit = 8,
  138. .reset_in_cc = true,
  139. .mnctr_mode_shift = 6,
  140. .n_val_shift = 24,
  141. .m_val_shift = 8,
  142. .width = 8,
  143. },
  144. .p = {
  145. .pre_div_shift = 14,
  146. .pre_div_width = 2,
  147. },
  148. .s = {
  149. .src_sel_shift = 0,
  150. .parent_map = mmcc_pxo_pll8_pll2_map,
  151. },
  152. .freq_tbl = clk_tbl_cam,
  153. .clkr = {
  154. .enable_reg = 0x0140,
  155. .enable_mask = BIT(2),
  156. .hw.init = &(struct clk_init_data){
  157. .name = "camclk0_src",
  158. .parent_names = mmcc_pxo_pll8_pll2,
  159. .num_parents = 3,
  160. .ops = &clk_rcg_ops,
  161. },
  162. },
  163. };
  164. static struct clk_branch camclk0_clk = {
  165. .halt_reg = 0x01e8,
  166. .halt_bit = 15,
  167. .clkr = {
  168. .enable_reg = 0x0140,
  169. .enable_mask = BIT(0),
  170. .hw.init = &(struct clk_init_data){
  171. .name = "camclk0_clk",
  172. .parent_names = (const char *[]){ "camclk0_src" },
  173. .num_parents = 1,
  174. .ops = &clk_branch_ops,
  175. },
  176. },
  177. };
  178. static struct clk_rcg camclk1_src = {
  179. .ns_reg = 0x015c,
  180. .md_reg = 0x0158,
  181. .mn = {
  182. .mnctr_en_bit = 5,
  183. .mnctr_reset_bit = 8,
  184. .reset_in_cc = true,
  185. .mnctr_mode_shift = 6,
  186. .n_val_shift = 24,
  187. .m_val_shift = 8,
  188. .width = 8,
  189. },
  190. .p = {
  191. .pre_div_shift = 14,
  192. .pre_div_width = 2,
  193. },
  194. .s = {
  195. .src_sel_shift = 0,
  196. .parent_map = mmcc_pxo_pll8_pll2_map,
  197. },
  198. .freq_tbl = clk_tbl_cam,
  199. .clkr = {
  200. .enable_reg = 0x0154,
  201. .enable_mask = BIT(2),
  202. .hw.init = &(struct clk_init_data){
  203. .name = "camclk1_src",
  204. .parent_names = mmcc_pxo_pll8_pll2,
  205. .num_parents = 3,
  206. .ops = &clk_rcg_ops,
  207. },
  208. },
  209. };
  210. static struct clk_branch camclk1_clk = {
  211. .halt_reg = 0x01e8,
  212. .halt_bit = 16,
  213. .clkr = {
  214. .enable_reg = 0x0154,
  215. .enable_mask = BIT(0),
  216. .hw.init = &(struct clk_init_data){
  217. .name = "camclk1_clk",
  218. .parent_names = (const char *[]){ "camclk1_src" },
  219. .num_parents = 1,
  220. .ops = &clk_branch_ops,
  221. },
  222. },
  223. };
  224. static struct clk_rcg camclk2_src = {
  225. .ns_reg = 0x0228,
  226. .md_reg = 0x0224,
  227. .mn = {
  228. .mnctr_en_bit = 5,
  229. .mnctr_reset_bit = 8,
  230. .reset_in_cc = true,
  231. .mnctr_mode_shift = 6,
  232. .n_val_shift = 24,
  233. .m_val_shift = 8,
  234. .width = 8,
  235. },
  236. .p = {
  237. .pre_div_shift = 14,
  238. .pre_div_width = 2,
  239. },
  240. .s = {
  241. .src_sel_shift = 0,
  242. .parent_map = mmcc_pxo_pll8_pll2_map,
  243. },
  244. .freq_tbl = clk_tbl_cam,
  245. .clkr = {
  246. .enable_reg = 0x0220,
  247. .enable_mask = BIT(2),
  248. .hw.init = &(struct clk_init_data){
  249. .name = "camclk2_src",
  250. .parent_names = mmcc_pxo_pll8_pll2,
  251. .num_parents = 3,
  252. .ops = &clk_rcg_ops,
  253. },
  254. },
  255. };
  256. static struct clk_branch camclk2_clk = {
  257. .halt_reg = 0x01e8,
  258. .halt_bit = 16,
  259. .clkr = {
  260. .enable_reg = 0x0220,
  261. .enable_mask = BIT(0),
  262. .hw.init = &(struct clk_init_data){
  263. .name = "camclk2_clk",
  264. .parent_names = (const char *[]){ "camclk2_src" },
  265. .num_parents = 1,
  266. .ops = &clk_branch_ops,
  267. },
  268. },
  269. };
  270. static struct freq_tbl clk_tbl_csi[] = {
  271. { 27000000, P_PXO, 1, 0, 0 },
  272. { 85330000, P_PLL8, 1, 2, 9 },
  273. { 177780000, P_PLL2, 1, 2, 9 },
  274. { }
  275. };
  276. static struct clk_rcg csi0_src = {
  277. .ns_reg = 0x0048,
  278. .md_reg = 0x0044,
  279. .mn = {
  280. .mnctr_en_bit = 5,
  281. .mnctr_reset_bit = 7,
  282. .mnctr_mode_shift = 6,
  283. .n_val_shift = 24,
  284. .m_val_shift = 8,
  285. .width = 8,
  286. },
  287. .p = {
  288. .pre_div_shift = 14,
  289. .pre_div_width = 2,
  290. },
  291. .s = {
  292. .src_sel_shift = 0,
  293. .parent_map = mmcc_pxo_pll8_pll2_map,
  294. },
  295. .freq_tbl = clk_tbl_csi,
  296. .clkr = {
  297. .enable_reg = 0x0040,
  298. .enable_mask = BIT(2),
  299. .hw.init = &(struct clk_init_data){
  300. .name = "csi0_src",
  301. .parent_names = mmcc_pxo_pll8_pll2,
  302. .num_parents = 3,
  303. .ops = &clk_rcg_ops,
  304. },
  305. },
  306. };
  307. static struct clk_branch csi0_clk = {
  308. .halt_reg = 0x01cc,
  309. .halt_bit = 13,
  310. .clkr = {
  311. .enable_reg = 0x0040,
  312. .enable_mask = BIT(0),
  313. .hw.init = &(struct clk_init_data){
  314. .parent_names = (const char *[]){ "csi0_src" },
  315. .num_parents = 1,
  316. .name = "csi0_clk",
  317. .ops = &clk_branch_ops,
  318. .flags = CLK_SET_RATE_PARENT,
  319. },
  320. },
  321. };
  322. static struct clk_branch csi0_phy_clk = {
  323. .halt_reg = 0x01e8,
  324. .halt_bit = 9,
  325. .clkr = {
  326. .enable_reg = 0x0040,
  327. .enable_mask = BIT(8),
  328. .hw.init = &(struct clk_init_data){
  329. .parent_names = (const char *[]){ "csi0_src" },
  330. .num_parents = 1,
  331. .name = "csi0_phy_clk",
  332. .ops = &clk_branch_ops,
  333. .flags = CLK_SET_RATE_PARENT,
  334. },
  335. },
  336. };
  337. static struct clk_rcg csi1_src = {
  338. .ns_reg = 0x0010,
  339. .md_reg = 0x0028,
  340. .mn = {
  341. .mnctr_en_bit = 5,
  342. .mnctr_reset_bit = 7,
  343. .mnctr_mode_shift = 6,
  344. .n_val_shift = 24,
  345. .m_val_shift = 8,
  346. .width = 8,
  347. },
  348. .p = {
  349. .pre_div_shift = 14,
  350. .pre_div_width = 2,
  351. },
  352. .s = {
  353. .src_sel_shift = 0,
  354. .parent_map = mmcc_pxo_pll8_pll2_map,
  355. },
  356. .freq_tbl = clk_tbl_csi,
  357. .clkr = {
  358. .enable_reg = 0x0024,
  359. .enable_mask = BIT(2),
  360. .hw.init = &(struct clk_init_data){
  361. .name = "csi1_src",
  362. .parent_names = mmcc_pxo_pll8_pll2,
  363. .num_parents = 3,
  364. .ops = &clk_rcg_ops,
  365. },
  366. },
  367. };
  368. static struct clk_branch csi1_clk = {
  369. .halt_reg = 0x01cc,
  370. .halt_bit = 14,
  371. .clkr = {
  372. .enable_reg = 0x0024,
  373. .enable_mask = BIT(0),
  374. .hw.init = &(struct clk_init_data){
  375. .parent_names = (const char *[]){ "csi1_src" },
  376. .num_parents = 1,
  377. .name = "csi1_clk",
  378. .ops = &clk_branch_ops,
  379. .flags = CLK_SET_RATE_PARENT,
  380. },
  381. },
  382. };
  383. static struct clk_branch csi1_phy_clk = {
  384. .halt_reg = 0x01e8,
  385. .halt_bit = 10,
  386. .clkr = {
  387. .enable_reg = 0x0024,
  388. .enable_mask = BIT(8),
  389. .hw.init = &(struct clk_init_data){
  390. .parent_names = (const char *[]){ "csi1_src" },
  391. .num_parents = 1,
  392. .name = "csi1_phy_clk",
  393. .ops = &clk_branch_ops,
  394. .flags = CLK_SET_RATE_PARENT,
  395. },
  396. },
  397. };
  398. static struct clk_rcg csi2_src = {
  399. .ns_reg = 0x0234,
  400. .md_reg = 0x022c,
  401. .mn = {
  402. .mnctr_en_bit = 5,
  403. .mnctr_reset_bit = 7,
  404. .mnctr_mode_shift = 6,
  405. .n_val_shift = 24,
  406. .m_val_shift = 8,
  407. .width = 8,
  408. },
  409. .p = {
  410. .pre_div_shift = 14,
  411. .pre_div_width = 2,
  412. },
  413. .s = {
  414. .src_sel_shift = 0,
  415. .parent_map = mmcc_pxo_pll8_pll2_map,
  416. },
  417. .freq_tbl = clk_tbl_csi,
  418. .clkr = {
  419. .enable_reg = 0x022c,
  420. .enable_mask = BIT(2),
  421. .hw.init = &(struct clk_init_data){
  422. .name = "csi2_src",
  423. .parent_names = mmcc_pxo_pll8_pll2,
  424. .num_parents = 3,
  425. .ops = &clk_rcg_ops,
  426. },
  427. },
  428. };
  429. static struct clk_branch csi2_clk = {
  430. .halt_reg = 0x01cc,
  431. .halt_bit = 29,
  432. .clkr = {
  433. .enable_reg = 0x022c,
  434. .enable_mask = BIT(0),
  435. .hw.init = &(struct clk_init_data){
  436. .parent_names = (const char *[]){ "csi2_src" },
  437. .num_parents = 1,
  438. .name = "csi2_clk",
  439. .ops = &clk_branch_ops,
  440. .flags = CLK_SET_RATE_PARENT,
  441. },
  442. },
  443. };
  444. static struct clk_branch csi2_phy_clk = {
  445. .halt_reg = 0x01e8,
  446. .halt_bit = 29,
  447. .clkr = {
  448. .enable_reg = 0x022c,
  449. .enable_mask = BIT(8),
  450. .hw.init = &(struct clk_init_data){
  451. .parent_names = (const char *[]){ "csi2_src" },
  452. .num_parents = 1,
  453. .name = "csi2_phy_clk",
  454. .ops = &clk_branch_ops,
  455. .flags = CLK_SET_RATE_PARENT,
  456. },
  457. },
  458. };
  459. struct clk_pix_rdi {
  460. u32 s_reg;
  461. u32 s_mask;
  462. u32 s2_reg;
  463. u32 s2_mask;
  464. struct clk_regmap clkr;
  465. };
  466. #define to_clk_pix_rdi(_hw) \
  467. container_of(to_clk_regmap(_hw), struct clk_pix_rdi, clkr)
  468. static int pix_rdi_set_parent(struct clk_hw *hw, u8 index)
  469. {
  470. int i;
  471. int ret = 0;
  472. u32 val;
  473. struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw);
  474. struct clk *clk = hw->clk;
  475. int num_parents = __clk_get_num_parents(hw->clk);
  476. /*
  477. * These clocks select three inputs via two muxes. One mux selects
  478. * between csi0 and csi1 and the second mux selects between that mux's
  479. * output and csi2. The source and destination selections for each
  480. * mux must be clocking for the switch to succeed so just turn on
  481. * all three sources because it's easier than figuring out what source
  482. * needs to be on at what time.
  483. */
  484. for (i = 0; i < num_parents; i++) {
  485. ret = clk_prepare_enable(clk_get_parent_by_index(clk, i));
  486. if (ret)
  487. goto err;
  488. }
  489. if (index == 2)
  490. val = rdi->s2_mask;
  491. else
  492. val = 0;
  493. regmap_update_bits(rdi->clkr.regmap, rdi->s2_reg, rdi->s2_mask, val);
  494. /*
  495. * Wait at least 6 cycles of slowest clock
  496. * for the glitch-free MUX to fully switch sources.
  497. */
  498. udelay(1);
  499. if (index == 1)
  500. val = rdi->s_mask;
  501. else
  502. val = 0;
  503. regmap_update_bits(rdi->clkr.regmap, rdi->s_reg, rdi->s_mask, val);
  504. /*
  505. * Wait at least 6 cycles of slowest clock
  506. * for the glitch-free MUX to fully switch sources.
  507. */
  508. udelay(1);
  509. err:
  510. for (i--; i >= 0; i--)
  511. clk_disable_unprepare(clk_get_parent_by_index(clk, i));
  512. return ret;
  513. }
  514. static u8 pix_rdi_get_parent(struct clk_hw *hw)
  515. {
  516. u32 val;
  517. struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw);
  518. regmap_read(rdi->clkr.regmap, rdi->s2_reg, &val);
  519. if (val & rdi->s2_mask)
  520. return 2;
  521. regmap_read(rdi->clkr.regmap, rdi->s_reg, &val);
  522. if (val & rdi->s_mask)
  523. return 1;
  524. return 0;
  525. }
  526. static const struct clk_ops clk_ops_pix_rdi = {
  527. .enable = clk_enable_regmap,
  528. .disable = clk_disable_regmap,
  529. .set_parent = pix_rdi_set_parent,
  530. .get_parent = pix_rdi_get_parent,
  531. .determine_rate = __clk_mux_determine_rate,
  532. };
  533. static const char *pix_rdi_parents[] = {
  534. "csi0_clk",
  535. "csi1_clk",
  536. "csi2_clk",
  537. };
  538. static struct clk_pix_rdi csi_pix_clk = {
  539. .s_reg = 0x0058,
  540. .s_mask = BIT(25),
  541. .s2_reg = 0x0238,
  542. .s2_mask = BIT(13),
  543. .clkr = {
  544. .enable_reg = 0x0058,
  545. .enable_mask = BIT(26),
  546. .hw.init = &(struct clk_init_data){
  547. .name = "csi_pix_clk",
  548. .parent_names = pix_rdi_parents,
  549. .num_parents = 3,
  550. .ops = &clk_ops_pix_rdi,
  551. },
  552. },
  553. };
  554. static struct clk_pix_rdi csi_pix1_clk = {
  555. .s_reg = 0x0238,
  556. .s_mask = BIT(8),
  557. .s2_reg = 0x0238,
  558. .s2_mask = BIT(9),
  559. .clkr = {
  560. .enable_reg = 0x0238,
  561. .enable_mask = BIT(10),
  562. .hw.init = &(struct clk_init_data){
  563. .name = "csi_pix1_clk",
  564. .parent_names = pix_rdi_parents,
  565. .num_parents = 3,
  566. .ops = &clk_ops_pix_rdi,
  567. },
  568. },
  569. };
  570. static struct clk_pix_rdi csi_rdi_clk = {
  571. .s_reg = 0x0058,
  572. .s_mask = BIT(12),
  573. .s2_reg = 0x0238,
  574. .s2_mask = BIT(12),
  575. .clkr = {
  576. .enable_reg = 0x0058,
  577. .enable_mask = BIT(13),
  578. .hw.init = &(struct clk_init_data){
  579. .name = "csi_rdi_clk",
  580. .parent_names = pix_rdi_parents,
  581. .num_parents = 3,
  582. .ops = &clk_ops_pix_rdi,
  583. },
  584. },
  585. };
  586. static struct clk_pix_rdi csi_rdi1_clk = {
  587. .s_reg = 0x0238,
  588. .s_mask = BIT(0),
  589. .s2_reg = 0x0238,
  590. .s2_mask = BIT(1),
  591. .clkr = {
  592. .enable_reg = 0x0238,
  593. .enable_mask = BIT(2),
  594. .hw.init = &(struct clk_init_data){
  595. .name = "csi_rdi1_clk",
  596. .parent_names = pix_rdi_parents,
  597. .num_parents = 3,
  598. .ops = &clk_ops_pix_rdi,
  599. },
  600. },
  601. };
  602. static struct clk_pix_rdi csi_rdi2_clk = {
  603. .s_reg = 0x0238,
  604. .s_mask = BIT(4),
  605. .s2_reg = 0x0238,
  606. .s2_mask = BIT(5),
  607. .clkr = {
  608. .enable_reg = 0x0238,
  609. .enable_mask = BIT(6),
  610. .hw.init = &(struct clk_init_data){
  611. .name = "csi_rdi2_clk",
  612. .parent_names = pix_rdi_parents,
  613. .num_parents = 3,
  614. .ops = &clk_ops_pix_rdi,
  615. },
  616. },
  617. };
  618. static struct freq_tbl clk_tbl_csiphytimer[] = {
  619. { 85330000, P_PLL8, 1, 2, 9 },
  620. { 177780000, P_PLL2, 1, 2, 9 },
  621. { }
  622. };
  623. static struct clk_rcg csiphytimer_src = {
  624. .ns_reg = 0x0168,
  625. .md_reg = 0x0164,
  626. .mn = {
  627. .mnctr_en_bit = 5,
  628. .mnctr_reset_bit = 8,
  629. .reset_in_cc = true,
  630. .mnctr_mode_shift = 6,
  631. .n_val_shift = 24,
  632. .m_val_shift = 8,
  633. .width = 8,
  634. },
  635. .p = {
  636. .pre_div_shift = 14,
  637. .pre_div_width = 2,
  638. },
  639. .s = {
  640. .src_sel_shift = 0,
  641. .parent_map = mmcc_pxo_pll8_pll2_map,
  642. },
  643. .freq_tbl = clk_tbl_csiphytimer,
  644. .clkr = {
  645. .enable_reg = 0x0160,
  646. .enable_mask = BIT(2),
  647. .hw.init = &(struct clk_init_data){
  648. .name = "csiphytimer_src",
  649. .parent_names = mmcc_pxo_pll8_pll2,
  650. .num_parents = 3,
  651. .ops = &clk_rcg_ops,
  652. },
  653. },
  654. };
  655. static const char *csixphy_timer_src[] = { "csiphytimer_src" };
  656. static struct clk_branch csiphy0_timer_clk = {
  657. .halt_reg = 0x01e8,
  658. .halt_bit = 17,
  659. .clkr = {
  660. .enable_reg = 0x0160,
  661. .enable_mask = BIT(0),
  662. .hw.init = &(struct clk_init_data){
  663. .parent_names = csixphy_timer_src,
  664. .num_parents = 1,
  665. .name = "csiphy0_timer_clk",
  666. .ops = &clk_branch_ops,
  667. .flags = CLK_SET_RATE_PARENT,
  668. },
  669. },
  670. };
  671. static struct clk_branch csiphy1_timer_clk = {
  672. .halt_reg = 0x01e8,
  673. .halt_bit = 18,
  674. .clkr = {
  675. .enable_reg = 0x0160,
  676. .enable_mask = BIT(9),
  677. .hw.init = &(struct clk_init_data){
  678. .parent_names = csixphy_timer_src,
  679. .num_parents = 1,
  680. .name = "csiphy1_timer_clk",
  681. .ops = &clk_branch_ops,
  682. .flags = CLK_SET_RATE_PARENT,
  683. },
  684. },
  685. };
  686. static struct clk_branch csiphy2_timer_clk = {
  687. .halt_reg = 0x01e8,
  688. .halt_bit = 30,
  689. .clkr = {
  690. .enable_reg = 0x0160,
  691. .enable_mask = BIT(11),
  692. .hw.init = &(struct clk_init_data){
  693. .parent_names = csixphy_timer_src,
  694. .num_parents = 1,
  695. .name = "csiphy2_timer_clk",
  696. .ops = &clk_branch_ops,
  697. .flags = CLK_SET_RATE_PARENT,
  698. },
  699. },
  700. };
  701. static struct freq_tbl clk_tbl_gfx2d[] = {
  702. F_MN( 27000000, P_PXO, 1, 0),
  703. F_MN( 48000000, P_PLL8, 1, 8),
  704. F_MN( 54857000, P_PLL8, 1, 7),
  705. F_MN( 64000000, P_PLL8, 1, 6),
  706. F_MN( 76800000, P_PLL8, 1, 5),
  707. F_MN( 96000000, P_PLL8, 1, 4),
  708. F_MN(128000000, P_PLL8, 1, 3),
  709. F_MN(145455000, P_PLL2, 2, 11),
  710. F_MN(160000000, P_PLL2, 1, 5),
  711. F_MN(177778000, P_PLL2, 2, 9),
  712. F_MN(200000000, P_PLL2, 1, 4),
  713. F_MN(228571000, P_PLL2, 2, 7),
  714. { }
  715. };
  716. static struct clk_dyn_rcg gfx2d0_src = {
  717. .ns_reg[0] = 0x0070,
  718. .ns_reg[1] = 0x0070,
  719. .md_reg[0] = 0x0064,
  720. .md_reg[1] = 0x0068,
  721. .bank_reg = 0x0060,
  722. .mn[0] = {
  723. .mnctr_en_bit = 8,
  724. .mnctr_reset_bit = 25,
  725. .mnctr_mode_shift = 9,
  726. .n_val_shift = 20,
  727. .m_val_shift = 4,
  728. .width = 4,
  729. },
  730. .mn[1] = {
  731. .mnctr_en_bit = 5,
  732. .mnctr_reset_bit = 24,
  733. .mnctr_mode_shift = 6,
  734. .n_val_shift = 16,
  735. .m_val_shift = 4,
  736. .width = 4,
  737. },
  738. .s[0] = {
  739. .src_sel_shift = 3,
  740. .parent_map = mmcc_pxo_pll8_pll2_map,
  741. },
  742. .s[1] = {
  743. .src_sel_shift = 0,
  744. .parent_map = mmcc_pxo_pll8_pll2_map,
  745. },
  746. .mux_sel_bit = 11,
  747. .freq_tbl = clk_tbl_gfx2d,
  748. .clkr = {
  749. .enable_reg = 0x0060,
  750. .enable_mask = BIT(2),
  751. .hw.init = &(struct clk_init_data){
  752. .name = "gfx2d0_src",
  753. .parent_names = mmcc_pxo_pll8_pll2,
  754. .num_parents = 3,
  755. .ops = &clk_dyn_rcg_ops,
  756. },
  757. },
  758. };
  759. static struct clk_branch gfx2d0_clk = {
  760. .halt_reg = 0x01c8,
  761. .halt_bit = 9,
  762. .clkr = {
  763. .enable_reg = 0x0060,
  764. .enable_mask = BIT(0),
  765. .hw.init = &(struct clk_init_data){
  766. .name = "gfx2d0_clk",
  767. .parent_names = (const char *[]){ "gfx2d0_src" },
  768. .num_parents = 1,
  769. .ops = &clk_branch_ops,
  770. .flags = CLK_SET_RATE_PARENT,
  771. },
  772. },
  773. };
  774. static struct clk_dyn_rcg gfx2d1_src = {
  775. .ns_reg[0] = 0x007c,
  776. .ns_reg[1] = 0x007c,
  777. .md_reg[0] = 0x0078,
  778. .md_reg[1] = 0x006c,
  779. .bank_reg = 0x0074,
  780. .mn[0] = {
  781. .mnctr_en_bit = 8,
  782. .mnctr_reset_bit = 25,
  783. .mnctr_mode_shift = 9,
  784. .n_val_shift = 20,
  785. .m_val_shift = 4,
  786. .width = 4,
  787. },
  788. .mn[1] = {
  789. .mnctr_en_bit = 5,
  790. .mnctr_reset_bit = 24,
  791. .mnctr_mode_shift = 6,
  792. .n_val_shift = 16,
  793. .m_val_shift = 4,
  794. .width = 4,
  795. },
  796. .s[0] = {
  797. .src_sel_shift = 3,
  798. .parent_map = mmcc_pxo_pll8_pll2_map,
  799. },
  800. .s[1] = {
  801. .src_sel_shift = 0,
  802. .parent_map = mmcc_pxo_pll8_pll2_map,
  803. },
  804. .mux_sel_bit = 11,
  805. .freq_tbl = clk_tbl_gfx2d,
  806. .clkr = {
  807. .enable_reg = 0x0074,
  808. .enable_mask = BIT(2),
  809. .hw.init = &(struct clk_init_data){
  810. .name = "gfx2d1_src",
  811. .parent_names = mmcc_pxo_pll8_pll2,
  812. .num_parents = 3,
  813. .ops = &clk_dyn_rcg_ops,
  814. },
  815. },
  816. };
  817. static struct clk_branch gfx2d1_clk = {
  818. .halt_reg = 0x01c8,
  819. .halt_bit = 14,
  820. .clkr = {
  821. .enable_reg = 0x0074,
  822. .enable_mask = BIT(0),
  823. .hw.init = &(struct clk_init_data){
  824. .name = "gfx2d1_clk",
  825. .parent_names = (const char *[]){ "gfx2d1_src" },
  826. .num_parents = 1,
  827. .ops = &clk_branch_ops,
  828. .flags = CLK_SET_RATE_PARENT,
  829. },
  830. },
  831. };
  832. static struct freq_tbl clk_tbl_gfx3d[] = {
  833. F_MN( 27000000, P_PXO, 1, 0),
  834. F_MN( 48000000, P_PLL8, 1, 8),
  835. F_MN( 54857000, P_PLL8, 1, 7),
  836. F_MN( 64000000, P_PLL8, 1, 6),
  837. F_MN( 76800000, P_PLL8, 1, 5),
  838. F_MN( 96000000, P_PLL8, 1, 4),
  839. F_MN(128000000, P_PLL8, 1, 3),
  840. F_MN(145455000, P_PLL2, 2, 11),
  841. F_MN(160000000, P_PLL2, 1, 5),
  842. F_MN(177778000, P_PLL2, 2, 9),
  843. F_MN(200000000, P_PLL2, 1, 4),
  844. F_MN(228571000, P_PLL2, 2, 7),
  845. F_MN(266667000, P_PLL2, 1, 3),
  846. F_MN(300000000, P_PLL3, 1, 4),
  847. F_MN(320000000, P_PLL2, 2, 5),
  848. F_MN(400000000, P_PLL2, 1, 2),
  849. { }
  850. };
  851. static struct freq_tbl clk_tbl_gfx3d_8064[] = {
  852. F_MN( 27000000, P_PXO, 0, 0),
  853. F_MN( 48000000, P_PLL8, 1, 8),
  854. F_MN( 54857000, P_PLL8, 1, 7),
  855. F_MN( 64000000, P_PLL8, 1, 6),
  856. F_MN( 76800000, P_PLL8, 1, 5),
  857. F_MN( 96000000, P_PLL8, 1, 4),
  858. F_MN(128000000, P_PLL8, 1, 3),
  859. F_MN(145455000, P_PLL2, 2, 11),
  860. F_MN(160000000, P_PLL2, 1, 5),
  861. F_MN(177778000, P_PLL2, 2, 9),
  862. F_MN(192000000, P_PLL8, 1, 2),
  863. F_MN(200000000, P_PLL2, 1, 4),
  864. F_MN(228571000, P_PLL2, 2, 7),
  865. F_MN(266667000, P_PLL2, 1, 3),
  866. F_MN(320000000, P_PLL2, 2, 5),
  867. F_MN(400000000, P_PLL2, 1, 2),
  868. F_MN(450000000, P_PLL15, 1, 2),
  869. { }
  870. };
  871. static struct clk_dyn_rcg gfx3d_src = {
  872. .ns_reg[0] = 0x008c,
  873. .ns_reg[1] = 0x008c,
  874. .md_reg[0] = 0x0084,
  875. .md_reg[1] = 0x0088,
  876. .bank_reg = 0x0080,
  877. .mn[0] = {
  878. .mnctr_en_bit = 8,
  879. .mnctr_reset_bit = 25,
  880. .mnctr_mode_shift = 9,
  881. .n_val_shift = 18,
  882. .m_val_shift = 4,
  883. .width = 4,
  884. },
  885. .mn[1] = {
  886. .mnctr_en_bit = 5,
  887. .mnctr_reset_bit = 24,
  888. .mnctr_mode_shift = 6,
  889. .n_val_shift = 14,
  890. .m_val_shift = 4,
  891. .width = 4,
  892. },
  893. .s[0] = {
  894. .src_sel_shift = 3,
  895. .parent_map = mmcc_pxo_pll8_pll2_pll3_map,
  896. },
  897. .s[1] = {
  898. .src_sel_shift = 0,
  899. .parent_map = mmcc_pxo_pll8_pll2_pll3_map,
  900. },
  901. .mux_sel_bit = 11,
  902. .freq_tbl = clk_tbl_gfx3d,
  903. .clkr = {
  904. .enable_reg = 0x0080,
  905. .enable_mask = BIT(2),
  906. .hw.init = &(struct clk_init_data){
  907. .name = "gfx3d_src",
  908. .parent_names = mmcc_pxo_pll8_pll2_pll3,
  909. .num_parents = 4,
  910. .ops = &clk_dyn_rcg_ops,
  911. },
  912. },
  913. };
  914. static const struct clk_init_data gfx3d_8064_init = {
  915. .name = "gfx3d_src",
  916. .parent_names = mmcc_pxo_pll8_pll2_pll15,
  917. .num_parents = 4,
  918. .ops = &clk_dyn_rcg_ops,
  919. };
  920. static struct clk_branch gfx3d_clk = {
  921. .halt_reg = 0x01c8,
  922. .halt_bit = 4,
  923. .clkr = {
  924. .enable_reg = 0x0080,
  925. .enable_mask = BIT(0),
  926. .hw.init = &(struct clk_init_data){
  927. .name = "gfx3d_clk",
  928. .parent_names = (const char *[]){ "gfx3d_src" },
  929. .num_parents = 1,
  930. .ops = &clk_branch_ops,
  931. .flags = CLK_SET_RATE_PARENT,
  932. },
  933. },
  934. };
  935. static struct freq_tbl clk_tbl_vcap[] = {
  936. F_MN( 27000000, P_PXO, 0, 0),
  937. F_MN( 54860000, P_PLL8, 1, 7),
  938. F_MN( 64000000, P_PLL8, 1, 6),
  939. F_MN( 76800000, P_PLL8, 1, 5),
  940. F_MN(128000000, P_PLL8, 1, 3),
  941. F_MN(160000000, P_PLL2, 1, 5),
  942. F_MN(200000000, P_PLL2, 1, 4),
  943. { }
  944. };
  945. static struct clk_dyn_rcg vcap_src = {
  946. .ns_reg[0] = 0x021c,
  947. .ns_reg[1] = 0x021c,
  948. .md_reg[0] = 0x01ec,
  949. .md_reg[1] = 0x0218,
  950. .bank_reg = 0x0178,
  951. .mn[0] = {
  952. .mnctr_en_bit = 8,
  953. .mnctr_reset_bit = 23,
  954. .mnctr_mode_shift = 9,
  955. .n_val_shift = 18,
  956. .m_val_shift = 4,
  957. .width = 4,
  958. },
  959. .mn[1] = {
  960. .mnctr_en_bit = 5,
  961. .mnctr_reset_bit = 22,
  962. .mnctr_mode_shift = 6,
  963. .n_val_shift = 14,
  964. .m_val_shift = 4,
  965. .width = 4,
  966. },
  967. .s[0] = {
  968. .src_sel_shift = 3,
  969. .parent_map = mmcc_pxo_pll8_pll2_map,
  970. },
  971. .s[1] = {
  972. .src_sel_shift = 0,
  973. .parent_map = mmcc_pxo_pll8_pll2_map,
  974. },
  975. .mux_sel_bit = 11,
  976. .freq_tbl = clk_tbl_vcap,
  977. .clkr = {
  978. .enable_reg = 0x0178,
  979. .enable_mask = BIT(2),
  980. .hw.init = &(struct clk_init_data){
  981. .name = "vcap_src",
  982. .parent_names = mmcc_pxo_pll8_pll2,
  983. .num_parents = 3,
  984. .ops = &clk_dyn_rcg_ops,
  985. },
  986. },
  987. };
  988. static struct clk_branch vcap_clk = {
  989. .halt_reg = 0x0240,
  990. .halt_bit = 15,
  991. .clkr = {
  992. .enable_reg = 0x0178,
  993. .enable_mask = BIT(0),
  994. .hw.init = &(struct clk_init_data){
  995. .name = "vcap_clk",
  996. .parent_names = (const char *[]){ "vcap_src" },
  997. .num_parents = 1,
  998. .ops = &clk_branch_ops,
  999. .flags = CLK_SET_RATE_PARENT,
  1000. },
  1001. },
  1002. };
  1003. static struct clk_branch vcap_npl_clk = {
  1004. .halt_reg = 0x0240,
  1005. .halt_bit = 25,
  1006. .clkr = {
  1007. .enable_reg = 0x0178,
  1008. .enable_mask = BIT(13),
  1009. .hw.init = &(struct clk_init_data){
  1010. .name = "vcap_npl_clk",
  1011. .parent_names = (const char *[]){ "vcap_src" },
  1012. .num_parents = 1,
  1013. .ops = &clk_branch_ops,
  1014. .flags = CLK_SET_RATE_PARENT,
  1015. },
  1016. },
  1017. };
  1018. static struct freq_tbl clk_tbl_ijpeg[] = {
  1019. { 27000000, P_PXO, 1, 0, 0 },
  1020. { 36570000, P_PLL8, 1, 2, 21 },
  1021. { 54860000, P_PLL8, 7, 0, 0 },
  1022. { 96000000, P_PLL8, 4, 0, 0 },
  1023. { 109710000, P_PLL8, 1, 2, 7 },
  1024. { 128000000, P_PLL8, 3, 0, 0 },
  1025. { 153600000, P_PLL8, 1, 2, 5 },
  1026. { 200000000, P_PLL2, 4, 0, 0 },
  1027. { 228571000, P_PLL2, 1, 2, 7 },
  1028. { 266667000, P_PLL2, 1, 1, 3 },
  1029. { 320000000, P_PLL2, 1, 2, 5 },
  1030. { }
  1031. };
  1032. static struct clk_rcg ijpeg_src = {
  1033. .ns_reg = 0x00a0,
  1034. .md_reg = 0x009c,
  1035. .mn = {
  1036. .mnctr_en_bit = 5,
  1037. .mnctr_reset_bit = 7,
  1038. .mnctr_mode_shift = 6,
  1039. .n_val_shift = 16,
  1040. .m_val_shift = 8,
  1041. .width = 8,
  1042. },
  1043. .p = {
  1044. .pre_div_shift = 12,
  1045. .pre_div_width = 2,
  1046. },
  1047. .s = {
  1048. .src_sel_shift = 0,
  1049. .parent_map = mmcc_pxo_pll8_pll2_map,
  1050. },
  1051. .freq_tbl = clk_tbl_ijpeg,
  1052. .clkr = {
  1053. .enable_reg = 0x0098,
  1054. .enable_mask = BIT(2),
  1055. .hw.init = &(struct clk_init_data){
  1056. .name = "ijpeg_src",
  1057. .parent_names = mmcc_pxo_pll8_pll2,
  1058. .num_parents = 3,
  1059. .ops = &clk_rcg_ops,
  1060. },
  1061. },
  1062. };
  1063. static struct clk_branch ijpeg_clk = {
  1064. .halt_reg = 0x01c8,
  1065. .halt_bit = 24,
  1066. .clkr = {
  1067. .enable_reg = 0x0098,
  1068. .enable_mask = BIT(0),
  1069. .hw.init = &(struct clk_init_data){
  1070. .name = "ijpeg_clk",
  1071. .parent_names = (const char *[]){ "ijpeg_src" },
  1072. .num_parents = 1,
  1073. .ops = &clk_branch_ops,
  1074. .flags = CLK_SET_RATE_PARENT,
  1075. },
  1076. },
  1077. };
  1078. static struct freq_tbl clk_tbl_jpegd[] = {
  1079. { 64000000, P_PLL8, 6 },
  1080. { 76800000, P_PLL8, 5 },
  1081. { 96000000, P_PLL8, 4 },
  1082. { 160000000, P_PLL2, 5 },
  1083. { 200000000, P_PLL2, 4 },
  1084. { }
  1085. };
  1086. static struct clk_rcg jpegd_src = {
  1087. .ns_reg = 0x00ac,
  1088. .p = {
  1089. .pre_div_shift = 12,
  1090. .pre_div_width = 4,
  1091. },
  1092. .s = {
  1093. .src_sel_shift = 0,
  1094. .parent_map = mmcc_pxo_pll8_pll2_map,
  1095. },
  1096. .freq_tbl = clk_tbl_jpegd,
  1097. .clkr = {
  1098. .enable_reg = 0x00a4,
  1099. .enable_mask = BIT(2),
  1100. .hw.init = &(struct clk_init_data){
  1101. .name = "jpegd_src",
  1102. .parent_names = mmcc_pxo_pll8_pll2,
  1103. .num_parents = 3,
  1104. .ops = &clk_rcg_ops,
  1105. },
  1106. },
  1107. };
  1108. static struct clk_branch jpegd_clk = {
  1109. .halt_reg = 0x01c8,
  1110. .halt_bit = 19,
  1111. .clkr = {
  1112. .enable_reg = 0x00a4,
  1113. .enable_mask = BIT(0),
  1114. .hw.init = &(struct clk_init_data){
  1115. .name = "jpegd_clk",
  1116. .parent_names = (const char *[]){ "jpegd_src" },
  1117. .num_parents = 1,
  1118. .ops = &clk_branch_ops,
  1119. .flags = CLK_SET_RATE_PARENT,
  1120. },
  1121. },
  1122. };
  1123. static struct freq_tbl clk_tbl_mdp[] = {
  1124. { 9600000, P_PLL8, 1, 1, 40 },
  1125. { 13710000, P_PLL8, 1, 1, 28 },
  1126. { 27000000, P_PXO, 1, 0, 0 },
  1127. { 29540000, P_PLL8, 1, 1, 13 },
  1128. { 34910000, P_PLL8, 1, 1, 11 },
  1129. { 38400000, P_PLL8, 1, 1, 10 },
  1130. { 59080000, P_PLL8, 1, 2, 13 },
  1131. { 76800000, P_PLL8, 1, 1, 5 },
  1132. { 85330000, P_PLL8, 1, 2, 9 },
  1133. { 96000000, P_PLL8, 1, 1, 4 },
  1134. { 128000000, P_PLL8, 1, 1, 3 },
  1135. { 160000000, P_PLL2, 1, 1, 5 },
  1136. { 177780000, P_PLL2, 1, 2, 9 },
  1137. { 200000000, P_PLL2, 1, 1, 4 },
  1138. { 228571000, P_PLL2, 1, 2, 7 },
  1139. { 266667000, P_PLL2, 1, 1, 3 },
  1140. { }
  1141. };
  1142. static struct clk_dyn_rcg mdp_src = {
  1143. .ns_reg[0] = 0x00d0,
  1144. .ns_reg[1] = 0x00d0,
  1145. .md_reg[0] = 0x00c4,
  1146. .md_reg[1] = 0x00c8,
  1147. .bank_reg = 0x00c0,
  1148. .mn[0] = {
  1149. .mnctr_en_bit = 8,
  1150. .mnctr_reset_bit = 31,
  1151. .mnctr_mode_shift = 9,
  1152. .n_val_shift = 22,
  1153. .m_val_shift = 8,
  1154. .width = 8,
  1155. },
  1156. .mn[1] = {
  1157. .mnctr_en_bit = 5,
  1158. .mnctr_reset_bit = 30,
  1159. .mnctr_mode_shift = 6,
  1160. .n_val_shift = 14,
  1161. .m_val_shift = 8,
  1162. .width = 8,
  1163. },
  1164. .s[0] = {
  1165. .src_sel_shift = 3,
  1166. .parent_map = mmcc_pxo_pll8_pll2_map,
  1167. },
  1168. .s[1] = {
  1169. .src_sel_shift = 0,
  1170. .parent_map = mmcc_pxo_pll8_pll2_map,
  1171. },
  1172. .mux_sel_bit = 11,
  1173. .freq_tbl = clk_tbl_mdp,
  1174. .clkr = {
  1175. .enable_reg = 0x00c0,
  1176. .enable_mask = BIT(2),
  1177. .hw.init = &(struct clk_init_data){
  1178. .name = "mdp_src",
  1179. .parent_names = mmcc_pxo_pll8_pll2,
  1180. .num_parents = 3,
  1181. .ops = &clk_dyn_rcg_ops,
  1182. },
  1183. },
  1184. };
  1185. static struct clk_branch mdp_clk = {
  1186. .halt_reg = 0x01d0,
  1187. .halt_bit = 10,
  1188. .clkr = {
  1189. .enable_reg = 0x00c0,
  1190. .enable_mask = BIT(0),
  1191. .hw.init = &(struct clk_init_data){
  1192. .name = "mdp_clk",
  1193. .parent_names = (const char *[]){ "mdp_src" },
  1194. .num_parents = 1,
  1195. .ops = &clk_branch_ops,
  1196. .flags = CLK_SET_RATE_PARENT,
  1197. },
  1198. },
  1199. };
  1200. static struct clk_branch mdp_lut_clk = {
  1201. .halt_reg = 0x01e8,
  1202. .halt_bit = 13,
  1203. .clkr = {
  1204. .enable_reg = 0x016c,
  1205. .enable_mask = BIT(0),
  1206. .hw.init = &(struct clk_init_data){
  1207. .parent_names = (const char *[]){ "mdp_src" },
  1208. .num_parents = 1,
  1209. .name = "mdp_lut_clk",
  1210. .ops = &clk_branch_ops,
  1211. .flags = CLK_SET_RATE_PARENT,
  1212. },
  1213. },
  1214. };
  1215. static struct clk_branch mdp_vsync_clk = {
  1216. .halt_reg = 0x01cc,
  1217. .halt_bit = 22,
  1218. .clkr = {
  1219. .enable_reg = 0x0058,
  1220. .enable_mask = BIT(6),
  1221. .hw.init = &(struct clk_init_data){
  1222. .name = "mdp_vsync_clk",
  1223. .parent_names = (const char *[]){ "pxo" },
  1224. .num_parents = 1,
  1225. .ops = &clk_branch_ops
  1226. },
  1227. },
  1228. };
  1229. static struct freq_tbl clk_tbl_rot[] = {
  1230. { 27000000, P_PXO, 1 },
  1231. { 29540000, P_PLL8, 13 },
  1232. { 32000000, P_PLL8, 12 },
  1233. { 38400000, P_PLL8, 10 },
  1234. { 48000000, P_PLL8, 8 },
  1235. { 54860000, P_PLL8, 7 },
  1236. { 64000000, P_PLL8, 6 },
  1237. { 76800000, P_PLL8, 5 },
  1238. { 96000000, P_PLL8, 4 },
  1239. { 100000000, P_PLL2, 8 },
  1240. { 114290000, P_PLL2, 7 },
  1241. { 133330000, P_PLL2, 6 },
  1242. { 160000000, P_PLL2, 5 },
  1243. { 200000000, P_PLL2, 4 },
  1244. { }
  1245. };
  1246. static struct clk_dyn_rcg rot_src = {
  1247. .ns_reg[0] = 0x00e8,
  1248. .ns_reg[1] = 0x00e8,
  1249. .bank_reg = 0x00e8,
  1250. .p[0] = {
  1251. .pre_div_shift = 22,
  1252. .pre_div_width = 4,
  1253. },
  1254. .p[1] = {
  1255. .pre_div_shift = 26,
  1256. .pre_div_width = 4,
  1257. },
  1258. .s[0] = {
  1259. .src_sel_shift = 16,
  1260. .parent_map = mmcc_pxo_pll8_pll2_map,
  1261. },
  1262. .s[1] = {
  1263. .src_sel_shift = 19,
  1264. .parent_map = mmcc_pxo_pll8_pll2_map,
  1265. },
  1266. .mux_sel_bit = 30,
  1267. .freq_tbl = clk_tbl_rot,
  1268. .clkr = {
  1269. .enable_reg = 0x00e0,
  1270. .enable_mask = BIT(2),
  1271. .hw.init = &(struct clk_init_data){
  1272. .name = "rot_src",
  1273. .parent_names = mmcc_pxo_pll8_pll2,
  1274. .num_parents = 3,
  1275. .ops = &clk_dyn_rcg_ops,
  1276. },
  1277. },
  1278. };
  1279. static struct clk_branch rot_clk = {
  1280. .halt_reg = 0x01d0,
  1281. .halt_bit = 15,
  1282. .clkr = {
  1283. .enable_reg = 0x00e0,
  1284. .enable_mask = BIT(0),
  1285. .hw.init = &(struct clk_init_data){
  1286. .name = "rot_clk",
  1287. .parent_names = (const char *[]){ "rot_src" },
  1288. .num_parents = 1,
  1289. .ops = &clk_branch_ops,
  1290. .flags = CLK_SET_RATE_PARENT,
  1291. },
  1292. },
  1293. };
  1294. static const struct parent_map mmcc_pxo_hdmi_map[] = {
  1295. { P_PXO, 0 },
  1296. { P_HDMI_PLL, 3 }
  1297. };
  1298. static const char *mmcc_pxo_hdmi[] = {
  1299. "pxo",
  1300. "hdmi_pll",
  1301. };
  1302. static struct freq_tbl clk_tbl_tv[] = {
  1303. { .src = P_HDMI_PLL, .pre_div = 1 },
  1304. { }
  1305. };
  1306. static struct clk_rcg tv_src = {
  1307. .ns_reg = 0x00f4,
  1308. .md_reg = 0x00f0,
  1309. .mn = {
  1310. .mnctr_en_bit = 5,
  1311. .mnctr_reset_bit = 7,
  1312. .mnctr_mode_shift = 6,
  1313. .n_val_shift = 16,
  1314. .m_val_shift = 8,
  1315. .width = 8,
  1316. },
  1317. .p = {
  1318. .pre_div_shift = 14,
  1319. .pre_div_width = 2,
  1320. },
  1321. .s = {
  1322. .src_sel_shift = 0,
  1323. .parent_map = mmcc_pxo_hdmi_map,
  1324. },
  1325. .freq_tbl = clk_tbl_tv,
  1326. .clkr = {
  1327. .enable_reg = 0x00ec,
  1328. .enable_mask = BIT(2),
  1329. .hw.init = &(struct clk_init_data){
  1330. .name = "tv_src",
  1331. .parent_names = mmcc_pxo_hdmi,
  1332. .num_parents = 2,
  1333. .ops = &clk_rcg_bypass_ops,
  1334. .flags = CLK_SET_RATE_PARENT,
  1335. },
  1336. },
  1337. };
  1338. static const char *tv_src_name[] = { "tv_src" };
  1339. static struct clk_branch tv_enc_clk = {
  1340. .halt_reg = 0x01d4,
  1341. .halt_bit = 9,
  1342. .clkr = {
  1343. .enable_reg = 0x00ec,
  1344. .enable_mask = BIT(8),
  1345. .hw.init = &(struct clk_init_data){
  1346. .parent_names = tv_src_name,
  1347. .num_parents = 1,
  1348. .name = "tv_enc_clk",
  1349. .ops = &clk_branch_ops,
  1350. .flags = CLK_SET_RATE_PARENT,
  1351. },
  1352. },
  1353. };
  1354. static struct clk_branch tv_dac_clk = {
  1355. .halt_reg = 0x01d4,
  1356. .halt_bit = 10,
  1357. .clkr = {
  1358. .enable_reg = 0x00ec,
  1359. .enable_mask = BIT(10),
  1360. .hw.init = &(struct clk_init_data){
  1361. .parent_names = tv_src_name,
  1362. .num_parents = 1,
  1363. .name = "tv_dac_clk",
  1364. .ops = &clk_branch_ops,
  1365. .flags = CLK_SET_RATE_PARENT,
  1366. },
  1367. },
  1368. };
  1369. static struct clk_branch mdp_tv_clk = {
  1370. .halt_reg = 0x01d4,
  1371. .halt_bit = 12,
  1372. .clkr = {
  1373. .enable_reg = 0x00ec,
  1374. .enable_mask = BIT(0),
  1375. .hw.init = &(struct clk_init_data){
  1376. .parent_names = tv_src_name,
  1377. .num_parents = 1,
  1378. .name = "mdp_tv_clk",
  1379. .ops = &clk_branch_ops,
  1380. .flags = CLK_SET_RATE_PARENT,
  1381. },
  1382. },
  1383. };
  1384. static struct clk_branch hdmi_tv_clk = {
  1385. .halt_reg = 0x01d4,
  1386. .halt_bit = 11,
  1387. .clkr = {
  1388. .enable_reg = 0x00ec,
  1389. .enable_mask = BIT(12),
  1390. .hw.init = &(struct clk_init_data){
  1391. .parent_names = tv_src_name,
  1392. .num_parents = 1,
  1393. .name = "hdmi_tv_clk",
  1394. .ops = &clk_branch_ops,
  1395. .flags = CLK_SET_RATE_PARENT,
  1396. },
  1397. },
  1398. };
  1399. static struct clk_branch rgb_tv_clk = {
  1400. .halt_reg = 0x0240,
  1401. .halt_bit = 27,
  1402. .clkr = {
  1403. .enable_reg = 0x0124,
  1404. .enable_mask = BIT(14),
  1405. .hw.init = &(struct clk_init_data){
  1406. .parent_names = tv_src_name,
  1407. .num_parents = 1,
  1408. .name = "rgb_tv_clk",
  1409. .ops = &clk_branch_ops,
  1410. .flags = CLK_SET_RATE_PARENT,
  1411. },
  1412. },
  1413. };
  1414. static struct clk_branch npl_tv_clk = {
  1415. .halt_reg = 0x0240,
  1416. .halt_bit = 26,
  1417. .clkr = {
  1418. .enable_reg = 0x0124,
  1419. .enable_mask = BIT(16),
  1420. .hw.init = &(struct clk_init_data){
  1421. .parent_names = tv_src_name,
  1422. .num_parents = 1,
  1423. .name = "npl_tv_clk",
  1424. .ops = &clk_branch_ops,
  1425. .flags = CLK_SET_RATE_PARENT,
  1426. },
  1427. },
  1428. };
  1429. static struct clk_branch hdmi_app_clk = {
  1430. .halt_reg = 0x01cc,
  1431. .halt_bit = 25,
  1432. .clkr = {
  1433. .enable_reg = 0x005c,
  1434. .enable_mask = BIT(11),
  1435. .hw.init = &(struct clk_init_data){
  1436. .parent_names = (const char *[]){ "pxo" },
  1437. .num_parents = 1,
  1438. .name = "hdmi_app_clk",
  1439. .ops = &clk_branch_ops,
  1440. },
  1441. },
  1442. };
  1443. static struct freq_tbl clk_tbl_vcodec[] = {
  1444. F_MN( 27000000, P_PXO, 1, 0),
  1445. F_MN( 32000000, P_PLL8, 1, 12),
  1446. F_MN( 48000000, P_PLL8, 1, 8),
  1447. F_MN( 54860000, P_PLL8, 1, 7),
  1448. F_MN( 96000000, P_PLL8, 1, 4),
  1449. F_MN(133330000, P_PLL2, 1, 6),
  1450. F_MN(200000000, P_PLL2, 1, 4),
  1451. F_MN(228570000, P_PLL2, 2, 7),
  1452. F_MN(266670000, P_PLL2, 1, 3),
  1453. { }
  1454. };
  1455. static struct clk_dyn_rcg vcodec_src = {
  1456. .ns_reg[0] = 0x0100,
  1457. .ns_reg[1] = 0x0100,
  1458. .md_reg[0] = 0x00fc,
  1459. .md_reg[1] = 0x0128,
  1460. .bank_reg = 0x00f8,
  1461. .mn[0] = {
  1462. .mnctr_en_bit = 5,
  1463. .mnctr_reset_bit = 31,
  1464. .mnctr_mode_shift = 6,
  1465. .n_val_shift = 11,
  1466. .m_val_shift = 8,
  1467. .width = 8,
  1468. },
  1469. .mn[1] = {
  1470. .mnctr_en_bit = 10,
  1471. .mnctr_reset_bit = 30,
  1472. .mnctr_mode_shift = 11,
  1473. .n_val_shift = 19,
  1474. .m_val_shift = 8,
  1475. .width = 8,
  1476. },
  1477. .s[0] = {
  1478. .src_sel_shift = 27,
  1479. .parent_map = mmcc_pxo_pll8_pll2_map,
  1480. },
  1481. .s[1] = {
  1482. .src_sel_shift = 0,
  1483. .parent_map = mmcc_pxo_pll8_pll2_map,
  1484. },
  1485. .mux_sel_bit = 13,
  1486. .freq_tbl = clk_tbl_vcodec,
  1487. .clkr = {
  1488. .enable_reg = 0x00f8,
  1489. .enable_mask = BIT(2),
  1490. .hw.init = &(struct clk_init_data){
  1491. .name = "vcodec_src",
  1492. .parent_names = mmcc_pxo_pll8_pll2,
  1493. .num_parents = 3,
  1494. .ops = &clk_dyn_rcg_ops,
  1495. },
  1496. },
  1497. };
  1498. static struct clk_branch vcodec_clk = {
  1499. .halt_reg = 0x01d0,
  1500. .halt_bit = 29,
  1501. .clkr = {
  1502. .enable_reg = 0x00f8,
  1503. .enable_mask = BIT(0),
  1504. .hw.init = &(struct clk_init_data){
  1505. .name = "vcodec_clk",
  1506. .parent_names = (const char *[]){ "vcodec_src" },
  1507. .num_parents = 1,
  1508. .ops = &clk_branch_ops,
  1509. .flags = CLK_SET_RATE_PARENT,
  1510. },
  1511. },
  1512. };
  1513. static struct freq_tbl clk_tbl_vpe[] = {
  1514. { 27000000, P_PXO, 1 },
  1515. { 34909000, P_PLL8, 11 },
  1516. { 38400000, P_PLL8, 10 },
  1517. { 64000000, P_PLL8, 6 },
  1518. { 76800000, P_PLL8, 5 },
  1519. { 96000000, P_PLL8, 4 },
  1520. { 100000000, P_PLL2, 8 },
  1521. { 160000000, P_PLL2, 5 },
  1522. { }
  1523. };
  1524. static struct clk_rcg vpe_src = {
  1525. .ns_reg = 0x0118,
  1526. .p = {
  1527. .pre_div_shift = 12,
  1528. .pre_div_width = 4,
  1529. },
  1530. .s = {
  1531. .src_sel_shift = 0,
  1532. .parent_map = mmcc_pxo_pll8_pll2_map,
  1533. },
  1534. .freq_tbl = clk_tbl_vpe,
  1535. .clkr = {
  1536. .enable_reg = 0x0110,
  1537. .enable_mask = BIT(2),
  1538. .hw.init = &(struct clk_init_data){
  1539. .name = "vpe_src",
  1540. .parent_names = mmcc_pxo_pll8_pll2,
  1541. .num_parents = 3,
  1542. .ops = &clk_rcg_ops,
  1543. },
  1544. },
  1545. };
  1546. static struct clk_branch vpe_clk = {
  1547. .halt_reg = 0x01c8,
  1548. .halt_bit = 28,
  1549. .clkr = {
  1550. .enable_reg = 0x0110,
  1551. .enable_mask = BIT(0),
  1552. .hw.init = &(struct clk_init_data){
  1553. .name = "vpe_clk",
  1554. .parent_names = (const char *[]){ "vpe_src" },
  1555. .num_parents = 1,
  1556. .ops = &clk_branch_ops,
  1557. .flags = CLK_SET_RATE_PARENT,
  1558. },
  1559. },
  1560. };
  1561. static struct freq_tbl clk_tbl_vfe[] = {
  1562. { 13960000, P_PLL8, 1, 2, 55 },
  1563. { 27000000, P_PXO, 1, 0, 0 },
  1564. { 36570000, P_PLL8, 1, 2, 21 },
  1565. { 38400000, P_PLL8, 2, 1, 5 },
  1566. { 45180000, P_PLL8, 1, 2, 17 },
  1567. { 48000000, P_PLL8, 2, 1, 4 },
  1568. { 54860000, P_PLL8, 1, 1, 7 },
  1569. { 64000000, P_PLL8, 2, 1, 3 },
  1570. { 76800000, P_PLL8, 1, 1, 5 },
  1571. { 96000000, P_PLL8, 2, 1, 2 },
  1572. { 109710000, P_PLL8, 1, 2, 7 },
  1573. { 128000000, P_PLL8, 1, 1, 3 },
  1574. { 153600000, P_PLL8, 1, 2, 5 },
  1575. { 200000000, P_PLL2, 2, 1, 2 },
  1576. { 228570000, P_PLL2, 1, 2, 7 },
  1577. { 266667000, P_PLL2, 1, 1, 3 },
  1578. { 320000000, P_PLL2, 1, 2, 5 },
  1579. { }
  1580. };
  1581. static struct clk_rcg vfe_src = {
  1582. .ns_reg = 0x0108,
  1583. .mn = {
  1584. .mnctr_en_bit = 5,
  1585. .mnctr_reset_bit = 7,
  1586. .mnctr_mode_shift = 6,
  1587. .n_val_shift = 16,
  1588. .m_val_shift = 8,
  1589. .width = 8,
  1590. },
  1591. .p = {
  1592. .pre_div_shift = 10,
  1593. .pre_div_width = 1,
  1594. },
  1595. .s = {
  1596. .src_sel_shift = 0,
  1597. .parent_map = mmcc_pxo_pll8_pll2_map,
  1598. },
  1599. .freq_tbl = clk_tbl_vfe,
  1600. .clkr = {
  1601. .enable_reg = 0x0104,
  1602. .enable_mask = BIT(2),
  1603. .hw.init = &(struct clk_init_data){
  1604. .name = "vfe_src",
  1605. .parent_names = mmcc_pxo_pll8_pll2,
  1606. .num_parents = 3,
  1607. .ops = &clk_rcg_ops,
  1608. },
  1609. },
  1610. };
  1611. static struct clk_branch vfe_clk = {
  1612. .halt_reg = 0x01cc,
  1613. .halt_bit = 6,
  1614. .clkr = {
  1615. .enable_reg = 0x0104,
  1616. .enable_mask = BIT(0),
  1617. .hw.init = &(struct clk_init_data){
  1618. .name = "vfe_clk",
  1619. .parent_names = (const char *[]){ "vfe_src" },
  1620. .num_parents = 1,
  1621. .ops = &clk_branch_ops,
  1622. .flags = CLK_SET_RATE_PARENT,
  1623. },
  1624. },
  1625. };
  1626. static struct clk_branch vfe_csi_clk = {
  1627. .halt_reg = 0x01cc,
  1628. .halt_bit = 8,
  1629. .clkr = {
  1630. .enable_reg = 0x0104,
  1631. .enable_mask = BIT(12),
  1632. .hw.init = &(struct clk_init_data){
  1633. .parent_names = (const char *[]){ "vfe_src" },
  1634. .num_parents = 1,
  1635. .name = "vfe_csi_clk",
  1636. .ops = &clk_branch_ops,
  1637. .flags = CLK_SET_RATE_PARENT,
  1638. },
  1639. },
  1640. };
  1641. static struct clk_branch gmem_axi_clk = {
  1642. .halt_reg = 0x01d8,
  1643. .halt_bit = 6,
  1644. .clkr = {
  1645. .enable_reg = 0x0018,
  1646. .enable_mask = BIT(24),
  1647. .hw.init = &(struct clk_init_data){
  1648. .name = "gmem_axi_clk",
  1649. .ops = &clk_branch_ops,
  1650. .flags = CLK_IS_ROOT,
  1651. },
  1652. },
  1653. };
  1654. static struct clk_branch ijpeg_axi_clk = {
  1655. .hwcg_reg = 0x0018,
  1656. .hwcg_bit = 11,
  1657. .halt_reg = 0x01d8,
  1658. .halt_bit = 4,
  1659. .clkr = {
  1660. .enable_reg = 0x0018,
  1661. .enable_mask = BIT(21),
  1662. .hw.init = &(struct clk_init_data){
  1663. .name = "ijpeg_axi_clk",
  1664. .ops = &clk_branch_ops,
  1665. .flags = CLK_IS_ROOT,
  1666. },
  1667. },
  1668. };
  1669. static struct clk_branch mmss_imem_axi_clk = {
  1670. .hwcg_reg = 0x0018,
  1671. .hwcg_bit = 15,
  1672. .halt_reg = 0x01d8,
  1673. .halt_bit = 7,
  1674. .clkr = {
  1675. .enable_reg = 0x0018,
  1676. .enable_mask = BIT(22),
  1677. .hw.init = &(struct clk_init_data){
  1678. .name = "mmss_imem_axi_clk",
  1679. .ops = &clk_branch_ops,
  1680. .flags = CLK_IS_ROOT,
  1681. },
  1682. },
  1683. };
  1684. static struct clk_branch jpegd_axi_clk = {
  1685. .halt_reg = 0x01d8,
  1686. .halt_bit = 5,
  1687. .clkr = {
  1688. .enable_reg = 0x0018,
  1689. .enable_mask = BIT(25),
  1690. .hw.init = &(struct clk_init_data){
  1691. .name = "jpegd_axi_clk",
  1692. .ops = &clk_branch_ops,
  1693. .flags = CLK_IS_ROOT,
  1694. },
  1695. },
  1696. };
  1697. static struct clk_branch vcodec_axi_b_clk = {
  1698. .hwcg_reg = 0x0114,
  1699. .hwcg_bit = 22,
  1700. .halt_reg = 0x01e8,
  1701. .halt_bit = 25,
  1702. .clkr = {
  1703. .enable_reg = 0x0114,
  1704. .enable_mask = BIT(23),
  1705. .hw.init = &(struct clk_init_data){
  1706. .name = "vcodec_axi_b_clk",
  1707. .ops = &clk_branch_ops,
  1708. .flags = CLK_IS_ROOT,
  1709. },
  1710. },
  1711. };
  1712. static struct clk_branch vcodec_axi_a_clk = {
  1713. .hwcg_reg = 0x0114,
  1714. .hwcg_bit = 24,
  1715. .halt_reg = 0x01e8,
  1716. .halt_bit = 26,
  1717. .clkr = {
  1718. .enable_reg = 0x0114,
  1719. .enable_mask = BIT(25),
  1720. .hw.init = &(struct clk_init_data){
  1721. .name = "vcodec_axi_a_clk",
  1722. .ops = &clk_branch_ops,
  1723. .flags = CLK_IS_ROOT,
  1724. },
  1725. },
  1726. };
  1727. static struct clk_branch vcodec_axi_clk = {
  1728. .hwcg_reg = 0x0018,
  1729. .hwcg_bit = 13,
  1730. .halt_reg = 0x01d8,
  1731. .halt_bit = 3,
  1732. .clkr = {
  1733. .enable_reg = 0x0018,
  1734. .enable_mask = BIT(19),
  1735. .hw.init = &(struct clk_init_data){
  1736. .name = "vcodec_axi_clk",
  1737. .ops = &clk_branch_ops,
  1738. .flags = CLK_IS_ROOT,
  1739. },
  1740. },
  1741. };
  1742. static struct clk_branch vfe_axi_clk = {
  1743. .halt_reg = 0x01d8,
  1744. .halt_bit = 0,
  1745. .clkr = {
  1746. .enable_reg = 0x0018,
  1747. .enable_mask = BIT(18),
  1748. .hw.init = &(struct clk_init_data){
  1749. .name = "vfe_axi_clk",
  1750. .ops = &clk_branch_ops,
  1751. .flags = CLK_IS_ROOT,
  1752. },
  1753. },
  1754. };
  1755. static struct clk_branch mdp_axi_clk = {
  1756. .hwcg_reg = 0x0018,
  1757. .hwcg_bit = 16,
  1758. .halt_reg = 0x01d8,
  1759. .halt_bit = 8,
  1760. .clkr = {
  1761. .enable_reg = 0x0018,
  1762. .enable_mask = BIT(23),
  1763. .hw.init = &(struct clk_init_data){
  1764. .name = "mdp_axi_clk",
  1765. .ops = &clk_branch_ops,
  1766. .flags = CLK_IS_ROOT,
  1767. },
  1768. },
  1769. };
  1770. static struct clk_branch rot_axi_clk = {
  1771. .hwcg_reg = 0x0020,
  1772. .hwcg_bit = 25,
  1773. .halt_reg = 0x01d8,
  1774. .halt_bit = 2,
  1775. .clkr = {
  1776. .enable_reg = 0x0020,
  1777. .enable_mask = BIT(24),
  1778. .hw.init = &(struct clk_init_data){
  1779. .name = "rot_axi_clk",
  1780. .ops = &clk_branch_ops,
  1781. .flags = CLK_IS_ROOT,
  1782. },
  1783. },
  1784. };
  1785. static struct clk_branch vcap_axi_clk = {
  1786. .halt_reg = 0x0240,
  1787. .halt_bit = 20,
  1788. .hwcg_reg = 0x0244,
  1789. .hwcg_bit = 11,
  1790. .clkr = {
  1791. .enable_reg = 0x0244,
  1792. .enable_mask = BIT(12),
  1793. .hw.init = &(struct clk_init_data){
  1794. .name = "vcap_axi_clk",
  1795. .ops = &clk_branch_ops,
  1796. .flags = CLK_IS_ROOT,
  1797. },
  1798. },
  1799. };
  1800. static struct clk_branch vpe_axi_clk = {
  1801. .hwcg_reg = 0x0020,
  1802. .hwcg_bit = 27,
  1803. .halt_reg = 0x01d8,
  1804. .halt_bit = 1,
  1805. .clkr = {
  1806. .enable_reg = 0x0020,
  1807. .enable_mask = BIT(26),
  1808. .hw.init = &(struct clk_init_data){
  1809. .name = "vpe_axi_clk",
  1810. .ops = &clk_branch_ops,
  1811. .flags = CLK_IS_ROOT,
  1812. },
  1813. },
  1814. };
  1815. static struct clk_branch gfx3d_axi_clk = {
  1816. .hwcg_reg = 0x0244,
  1817. .hwcg_bit = 24,
  1818. .halt_reg = 0x0240,
  1819. .halt_bit = 30,
  1820. .clkr = {
  1821. .enable_reg = 0x0244,
  1822. .enable_mask = BIT(25),
  1823. .hw.init = &(struct clk_init_data){
  1824. .name = "gfx3d_axi_clk",
  1825. .ops = &clk_branch_ops,
  1826. .flags = CLK_IS_ROOT,
  1827. },
  1828. },
  1829. };
  1830. static struct clk_branch amp_ahb_clk = {
  1831. .halt_reg = 0x01dc,
  1832. .halt_bit = 18,
  1833. .clkr = {
  1834. .enable_reg = 0x0008,
  1835. .enable_mask = BIT(24),
  1836. .hw.init = &(struct clk_init_data){
  1837. .name = "amp_ahb_clk",
  1838. .ops = &clk_branch_ops,
  1839. .flags = CLK_IS_ROOT,
  1840. },
  1841. },
  1842. };
  1843. static struct clk_branch csi_ahb_clk = {
  1844. .halt_reg = 0x01dc,
  1845. .halt_bit = 16,
  1846. .clkr = {
  1847. .enable_reg = 0x0008,
  1848. .enable_mask = BIT(7),
  1849. .hw.init = &(struct clk_init_data){
  1850. .name = "csi_ahb_clk",
  1851. .ops = &clk_branch_ops,
  1852. .flags = CLK_IS_ROOT
  1853. },
  1854. },
  1855. };
  1856. static struct clk_branch dsi_m_ahb_clk = {
  1857. .halt_reg = 0x01dc,
  1858. .halt_bit = 19,
  1859. .clkr = {
  1860. .enable_reg = 0x0008,
  1861. .enable_mask = BIT(9),
  1862. .hw.init = &(struct clk_init_data){
  1863. .name = "dsi_m_ahb_clk",
  1864. .ops = &clk_branch_ops,
  1865. .flags = CLK_IS_ROOT,
  1866. },
  1867. },
  1868. };
  1869. static struct clk_branch dsi_s_ahb_clk = {
  1870. .hwcg_reg = 0x0038,
  1871. .hwcg_bit = 20,
  1872. .halt_reg = 0x01dc,
  1873. .halt_bit = 21,
  1874. .clkr = {
  1875. .enable_reg = 0x0008,
  1876. .enable_mask = BIT(18),
  1877. .hw.init = &(struct clk_init_data){
  1878. .name = "dsi_s_ahb_clk",
  1879. .ops = &clk_branch_ops,
  1880. .flags = CLK_IS_ROOT,
  1881. },
  1882. },
  1883. };
  1884. static struct clk_branch dsi2_m_ahb_clk = {
  1885. .halt_reg = 0x01d8,
  1886. .halt_bit = 18,
  1887. .clkr = {
  1888. .enable_reg = 0x0008,
  1889. .enable_mask = BIT(17),
  1890. .hw.init = &(struct clk_init_data){
  1891. .name = "dsi2_m_ahb_clk",
  1892. .ops = &clk_branch_ops,
  1893. .flags = CLK_IS_ROOT
  1894. },
  1895. },
  1896. };
  1897. static struct clk_branch dsi2_s_ahb_clk = {
  1898. .hwcg_reg = 0x0038,
  1899. .hwcg_bit = 15,
  1900. .halt_reg = 0x01dc,
  1901. .halt_bit = 20,
  1902. .clkr = {
  1903. .enable_reg = 0x0008,
  1904. .enable_mask = BIT(22),
  1905. .hw.init = &(struct clk_init_data){
  1906. .name = "dsi2_s_ahb_clk",
  1907. .ops = &clk_branch_ops,
  1908. .flags = CLK_IS_ROOT,
  1909. },
  1910. },
  1911. };
  1912. static struct clk_branch gfx2d0_ahb_clk = {
  1913. .hwcg_reg = 0x0038,
  1914. .hwcg_bit = 28,
  1915. .halt_reg = 0x01dc,
  1916. .halt_bit = 2,
  1917. .clkr = {
  1918. .enable_reg = 0x0008,
  1919. .enable_mask = BIT(19),
  1920. .hw.init = &(struct clk_init_data){
  1921. .name = "gfx2d0_ahb_clk",
  1922. .ops = &clk_branch_ops,
  1923. .flags = CLK_IS_ROOT,
  1924. },
  1925. },
  1926. };
  1927. static struct clk_branch gfx2d1_ahb_clk = {
  1928. .hwcg_reg = 0x0038,
  1929. .hwcg_bit = 29,
  1930. .halt_reg = 0x01dc,
  1931. .halt_bit = 3,
  1932. .clkr = {
  1933. .enable_reg = 0x0008,
  1934. .enable_mask = BIT(2),
  1935. .hw.init = &(struct clk_init_data){
  1936. .name = "gfx2d1_ahb_clk",
  1937. .ops = &clk_branch_ops,
  1938. .flags = CLK_IS_ROOT,
  1939. },
  1940. },
  1941. };
  1942. static struct clk_branch gfx3d_ahb_clk = {
  1943. .hwcg_reg = 0x0038,
  1944. .hwcg_bit = 27,
  1945. .halt_reg = 0x01dc,
  1946. .halt_bit = 4,
  1947. .clkr = {
  1948. .enable_reg = 0x0008,
  1949. .enable_mask = BIT(3),
  1950. .hw.init = &(struct clk_init_data){
  1951. .name = "gfx3d_ahb_clk",
  1952. .ops = &clk_branch_ops,
  1953. .flags = CLK_IS_ROOT,
  1954. },
  1955. },
  1956. };
  1957. static struct clk_branch hdmi_m_ahb_clk = {
  1958. .hwcg_reg = 0x0038,
  1959. .hwcg_bit = 21,
  1960. .halt_reg = 0x01dc,
  1961. .halt_bit = 5,
  1962. .clkr = {
  1963. .enable_reg = 0x0008,
  1964. .enable_mask = BIT(14),
  1965. .hw.init = &(struct clk_init_data){
  1966. .name = "hdmi_m_ahb_clk",
  1967. .ops = &clk_branch_ops,
  1968. .flags = CLK_IS_ROOT,
  1969. },
  1970. },
  1971. };
  1972. static struct clk_branch hdmi_s_ahb_clk = {
  1973. .hwcg_reg = 0x0038,
  1974. .hwcg_bit = 22,
  1975. .halt_reg = 0x01dc,
  1976. .halt_bit = 6,
  1977. .clkr = {
  1978. .enable_reg = 0x0008,
  1979. .enable_mask = BIT(4),
  1980. .hw.init = &(struct clk_init_data){
  1981. .name = "hdmi_s_ahb_clk",
  1982. .ops = &clk_branch_ops,
  1983. .flags = CLK_IS_ROOT,
  1984. },
  1985. },
  1986. };
  1987. static struct clk_branch ijpeg_ahb_clk = {
  1988. .halt_reg = 0x01dc,
  1989. .halt_bit = 9,
  1990. .clkr = {
  1991. .enable_reg = 0x0008,
  1992. .enable_mask = BIT(5),
  1993. .hw.init = &(struct clk_init_data){
  1994. .name = "ijpeg_ahb_clk",
  1995. .ops = &clk_branch_ops,
  1996. .flags = CLK_IS_ROOT
  1997. },
  1998. },
  1999. };
  2000. static struct clk_branch mmss_imem_ahb_clk = {
  2001. .hwcg_reg = 0x0038,
  2002. .hwcg_bit = 12,
  2003. .halt_reg = 0x01dc,
  2004. .halt_bit = 10,
  2005. .clkr = {
  2006. .enable_reg = 0x0008,
  2007. .enable_mask = BIT(6),
  2008. .hw.init = &(struct clk_init_data){
  2009. .name = "mmss_imem_ahb_clk",
  2010. .ops = &clk_branch_ops,
  2011. .flags = CLK_IS_ROOT
  2012. },
  2013. },
  2014. };
  2015. static struct clk_branch jpegd_ahb_clk = {
  2016. .halt_reg = 0x01dc,
  2017. .halt_bit = 7,
  2018. .clkr = {
  2019. .enable_reg = 0x0008,
  2020. .enable_mask = BIT(21),
  2021. .hw.init = &(struct clk_init_data){
  2022. .name = "jpegd_ahb_clk",
  2023. .ops = &clk_branch_ops,
  2024. .flags = CLK_IS_ROOT,
  2025. },
  2026. },
  2027. };
  2028. static struct clk_branch mdp_ahb_clk = {
  2029. .halt_reg = 0x01dc,
  2030. .halt_bit = 11,
  2031. .clkr = {
  2032. .enable_reg = 0x0008,
  2033. .enable_mask = BIT(10),
  2034. .hw.init = &(struct clk_init_data){
  2035. .name = "mdp_ahb_clk",
  2036. .ops = &clk_branch_ops,
  2037. .flags = CLK_IS_ROOT,
  2038. },
  2039. },
  2040. };
  2041. static struct clk_branch rot_ahb_clk = {
  2042. .halt_reg = 0x01dc,
  2043. .halt_bit = 13,
  2044. .clkr = {
  2045. .enable_reg = 0x0008,
  2046. .enable_mask = BIT(12),
  2047. .hw.init = &(struct clk_init_data){
  2048. .name = "rot_ahb_clk",
  2049. .ops = &clk_branch_ops,
  2050. .flags = CLK_IS_ROOT
  2051. },
  2052. },
  2053. };
  2054. static struct clk_branch smmu_ahb_clk = {
  2055. .hwcg_reg = 0x0008,
  2056. .hwcg_bit = 26,
  2057. .halt_reg = 0x01dc,
  2058. .halt_bit = 22,
  2059. .clkr = {
  2060. .enable_reg = 0x0008,
  2061. .enable_mask = BIT(15),
  2062. .hw.init = &(struct clk_init_data){
  2063. .name = "smmu_ahb_clk",
  2064. .ops = &clk_branch_ops,
  2065. .flags = CLK_IS_ROOT,
  2066. },
  2067. },
  2068. };
  2069. static struct clk_branch tv_enc_ahb_clk = {
  2070. .halt_reg = 0x01dc,
  2071. .halt_bit = 23,
  2072. .clkr = {
  2073. .enable_reg = 0x0008,
  2074. .enable_mask = BIT(25),
  2075. .hw.init = &(struct clk_init_data){
  2076. .name = "tv_enc_ahb_clk",
  2077. .ops = &clk_branch_ops,
  2078. .flags = CLK_IS_ROOT,
  2079. },
  2080. },
  2081. };
  2082. static struct clk_branch vcap_ahb_clk = {
  2083. .halt_reg = 0x0240,
  2084. .halt_bit = 23,
  2085. .clkr = {
  2086. .enable_reg = 0x0248,
  2087. .enable_mask = BIT(1),
  2088. .hw.init = &(struct clk_init_data){
  2089. .name = "vcap_ahb_clk",
  2090. .ops = &clk_branch_ops,
  2091. .flags = CLK_IS_ROOT,
  2092. },
  2093. },
  2094. };
  2095. static struct clk_branch vcodec_ahb_clk = {
  2096. .hwcg_reg = 0x0038,
  2097. .hwcg_bit = 26,
  2098. .halt_reg = 0x01dc,
  2099. .halt_bit = 12,
  2100. .clkr = {
  2101. .enable_reg = 0x0008,
  2102. .enable_mask = BIT(11),
  2103. .hw.init = &(struct clk_init_data){
  2104. .name = "vcodec_ahb_clk",
  2105. .ops = &clk_branch_ops,
  2106. .flags = CLK_IS_ROOT,
  2107. },
  2108. },
  2109. };
  2110. static struct clk_branch vfe_ahb_clk = {
  2111. .halt_reg = 0x01dc,
  2112. .halt_bit = 14,
  2113. .clkr = {
  2114. .enable_reg = 0x0008,
  2115. .enable_mask = BIT(13),
  2116. .hw.init = &(struct clk_init_data){
  2117. .name = "vfe_ahb_clk",
  2118. .ops = &clk_branch_ops,
  2119. .flags = CLK_IS_ROOT,
  2120. },
  2121. },
  2122. };
  2123. static struct clk_branch vpe_ahb_clk = {
  2124. .halt_reg = 0x01dc,
  2125. .halt_bit = 15,
  2126. .clkr = {
  2127. .enable_reg = 0x0008,
  2128. .enable_mask = BIT(16),
  2129. .hw.init = &(struct clk_init_data){
  2130. .name = "vpe_ahb_clk",
  2131. .ops = &clk_branch_ops,
  2132. .flags = CLK_IS_ROOT,
  2133. },
  2134. },
  2135. };
  2136. static struct clk_regmap *mmcc_msm8960_clks[] = {
  2137. [TV_ENC_AHB_CLK] = &tv_enc_ahb_clk.clkr,
  2138. [AMP_AHB_CLK] = &amp_ahb_clk.clkr,
  2139. [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr,
  2140. [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr,
  2141. [GFX2D0_AHB_CLK] = &gfx2d0_ahb_clk.clkr,
  2142. [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr,
  2143. [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr,
  2144. [VPE_AHB_CLK] = &vpe_ahb_clk.clkr,
  2145. [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr,
  2146. [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr,
  2147. [VFE_AHB_CLK] = &vfe_ahb_clk.clkr,
  2148. [ROT_AHB_CLK] = &rot_ahb_clk.clkr,
  2149. [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr,
  2150. [MDP_AHB_CLK] = &mdp_ahb_clk.clkr,
  2151. [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr,
  2152. [CSI_AHB_CLK] = &csi_ahb_clk.clkr,
  2153. [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr,
  2154. [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr,
  2155. [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr,
  2156. [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr,
  2157. [GFX2D1_AHB_CLK] = &gfx2d1_ahb_clk.clkr,
  2158. [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr,
  2159. [GMEM_AXI_CLK] = &gmem_axi_clk.clkr,
  2160. [MDP_AXI_CLK] = &mdp_axi_clk.clkr,
  2161. [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr,
  2162. [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr,
  2163. [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr,
  2164. [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr,
  2165. [VFE_AXI_CLK] = &vfe_axi_clk.clkr,
  2166. [VPE_AXI_CLK] = &vpe_axi_clk.clkr,
  2167. [ROT_AXI_CLK] = &rot_axi_clk.clkr,
  2168. [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr,
  2169. [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr,
  2170. [CSI0_SRC] = &csi0_src.clkr,
  2171. [CSI0_CLK] = &csi0_clk.clkr,
  2172. [CSI0_PHY_CLK] = &csi0_phy_clk.clkr,
  2173. [CSI1_SRC] = &csi1_src.clkr,
  2174. [CSI1_CLK] = &csi1_clk.clkr,
  2175. [CSI1_PHY_CLK] = &csi1_phy_clk.clkr,
  2176. [CSI2_SRC] = &csi2_src.clkr,
  2177. [CSI2_CLK] = &csi2_clk.clkr,
  2178. [CSI2_PHY_CLK] = &csi2_phy_clk.clkr,
  2179. [CSI_PIX_CLK] = &csi_pix_clk.clkr,
  2180. [CSI_RDI_CLK] = &csi_rdi_clk.clkr,
  2181. [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr,
  2182. [HDMI_APP_CLK] = &hdmi_app_clk.clkr,
  2183. [CSI_PIX1_CLK] = &csi_pix1_clk.clkr,
  2184. [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr,
  2185. [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr,
  2186. [GFX2D0_SRC] = &gfx2d0_src.clkr,
  2187. [GFX2D0_CLK] = &gfx2d0_clk.clkr,
  2188. [GFX2D1_SRC] = &gfx2d1_src.clkr,
  2189. [GFX2D1_CLK] = &gfx2d1_clk.clkr,
  2190. [GFX3D_SRC] = &gfx3d_src.clkr,
  2191. [GFX3D_CLK] = &gfx3d_clk.clkr,
  2192. [IJPEG_SRC] = &ijpeg_src.clkr,
  2193. [IJPEG_CLK] = &ijpeg_clk.clkr,
  2194. [JPEGD_SRC] = &jpegd_src.clkr,
  2195. [JPEGD_CLK] = &jpegd_clk.clkr,
  2196. [MDP_SRC] = &mdp_src.clkr,
  2197. [MDP_CLK] = &mdp_clk.clkr,
  2198. [MDP_LUT_CLK] = &mdp_lut_clk.clkr,
  2199. [ROT_SRC] = &rot_src.clkr,
  2200. [ROT_CLK] = &rot_clk.clkr,
  2201. [TV_ENC_CLK] = &tv_enc_clk.clkr,
  2202. [TV_DAC_CLK] = &tv_dac_clk.clkr,
  2203. [HDMI_TV_CLK] = &hdmi_tv_clk.clkr,
  2204. [MDP_TV_CLK] = &mdp_tv_clk.clkr,
  2205. [TV_SRC] = &tv_src.clkr,
  2206. [VCODEC_SRC] = &vcodec_src.clkr,
  2207. [VCODEC_CLK] = &vcodec_clk.clkr,
  2208. [VFE_SRC] = &vfe_src.clkr,
  2209. [VFE_CLK] = &vfe_clk.clkr,
  2210. [VFE_CSI_CLK] = &vfe_csi_clk.clkr,
  2211. [VPE_SRC] = &vpe_src.clkr,
  2212. [VPE_CLK] = &vpe_clk.clkr,
  2213. [CAMCLK0_SRC] = &camclk0_src.clkr,
  2214. [CAMCLK0_CLK] = &camclk0_clk.clkr,
  2215. [CAMCLK1_SRC] = &camclk1_src.clkr,
  2216. [CAMCLK1_CLK] = &camclk1_clk.clkr,
  2217. [CAMCLK2_SRC] = &camclk2_src.clkr,
  2218. [CAMCLK2_CLK] = &camclk2_clk.clkr,
  2219. [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr,
  2220. [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr,
  2221. [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr,
  2222. [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr,
  2223. [PLL2] = &pll2.clkr,
  2224. };
  2225. static const struct qcom_reset_map mmcc_msm8960_resets[] = {
  2226. [VPE_AXI_RESET] = { 0x0208, 15 },
  2227. [IJPEG_AXI_RESET] = { 0x0208, 14 },
  2228. [MPD_AXI_RESET] = { 0x0208, 13 },
  2229. [VFE_AXI_RESET] = { 0x0208, 9 },
  2230. [SP_AXI_RESET] = { 0x0208, 8 },
  2231. [VCODEC_AXI_RESET] = { 0x0208, 7 },
  2232. [ROT_AXI_RESET] = { 0x0208, 6 },
  2233. [VCODEC_AXI_A_RESET] = { 0x0208, 5 },
  2234. [VCODEC_AXI_B_RESET] = { 0x0208, 4 },
  2235. [FAB_S3_AXI_RESET] = { 0x0208, 3 },
  2236. [FAB_S2_AXI_RESET] = { 0x0208, 2 },
  2237. [FAB_S1_AXI_RESET] = { 0x0208, 1 },
  2238. [FAB_S0_AXI_RESET] = { 0x0208 },
  2239. [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 },
  2240. [SMMU_VPE_AHB_RESET] = { 0x020c, 30 },
  2241. [SMMU_VFE_AHB_RESET] = { 0x020c, 29 },
  2242. [SMMU_ROT_AHB_RESET] = { 0x020c, 28 },
  2243. [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 },
  2244. [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 },
  2245. [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 },
  2246. [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 },
  2247. [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 },
  2248. [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 },
  2249. [SMMU_GFX2D0_AHB_RESET] = { 0x020c, 21 },
  2250. [SMMU_GFX2D1_AHB_RESET] = { 0x020c, 20 },
  2251. [APU_AHB_RESET] = { 0x020c, 18 },
  2252. [CSI_AHB_RESET] = { 0x020c, 17 },
  2253. [TV_ENC_AHB_RESET] = { 0x020c, 15 },
  2254. [VPE_AHB_RESET] = { 0x020c, 14 },
  2255. [FABRIC_AHB_RESET] = { 0x020c, 13 },
  2256. [GFX2D0_AHB_RESET] = { 0x020c, 12 },
  2257. [GFX2D1_AHB_RESET] = { 0x020c, 11 },
  2258. [GFX3D_AHB_RESET] = { 0x020c, 10 },
  2259. [HDMI_AHB_RESET] = { 0x020c, 9 },
  2260. [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 },
  2261. [IJPEG_AHB_RESET] = { 0x020c, 7 },
  2262. [DSI_M_AHB_RESET] = { 0x020c, 6 },
  2263. [DSI_S_AHB_RESET] = { 0x020c, 5 },
  2264. [JPEGD_AHB_RESET] = { 0x020c, 4 },
  2265. [MDP_AHB_RESET] = { 0x020c, 3 },
  2266. [ROT_AHB_RESET] = { 0x020c, 2 },
  2267. [VCODEC_AHB_RESET] = { 0x020c, 1 },
  2268. [VFE_AHB_RESET] = { 0x020c, 0 },
  2269. [DSI2_M_AHB_RESET] = { 0x0210, 31 },
  2270. [DSI2_S_AHB_RESET] = { 0x0210, 30 },
  2271. [CSIPHY2_RESET] = { 0x0210, 29 },
  2272. [CSI_PIX1_RESET] = { 0x0210, 28 },
  2273. [CSIPHY0_RESET] = { 0x0210, 27 },
  2274. [CSIPHY1_RESET] = { 0x0210, 26 },
  2275. [DSI2_RESET] = { 0x0210, 25 },
  2276. [VFE_CSI_RESET] = { 0x0210, 24 },
  2277. [MDP_RESET] = { 0x0210, 21 },
  2278. [AMP_RESET] = { 0x0210, 20 },
  2279. [JPEGD_RESET] = { 0x0210, 19 },
  2280. [CSI1_RESET] = { 0x0210, 18 },
  2281. [VPE_RESET] = { 0x0210, 17 },
  2282. [MMSS_FABRIC_RESET] = { 0x0210, 16 },
  2283. [VFE_RESET] = { 0x0210, 15 },
  2284. [GFX2D0_RESET] = { 0x0210, 14 },
  2285. [GFX2D1_RESET] = { 0x0210, 13 },
  2286. [GFX3D_RESET] = { 0x0210, 12 },
  2287. [HDMI_RESET] = { 0x0210, 11 },
  2288. [MMSS_IMEM_RESET] = { 0x0210, 10 },
  2289. [IJPEG_RESET] = { 0x0210, 9 },
  2290. [CSI0_RESET] = { 0x0210, 8 },
  2291. [DSI_RESET] = { 0x0210, 7 },
  2292. [VCODEC_RESET] = { 0x0210, 6 },
  2293. [MDP_TV_RESET] = { 0x0210, 4 },
  2294. [MDP_VSYNC_RESET] = { 0x0210, 3 },
  2295. [ROT_RESET] = { 0x0210, 2 },
  2296. [TV_HDMI_RESET] = { 0x0210, 1 },
  2297. [TV_ENC_RESET] = { 0x0210 },
  2298. [CSI2_RESET] = { 0x0214, 2 },
  2299. [CSI_RDI1_RESET] = { 0x0214, 1 },
  2300. [CSI_RDI2_RESET] = { 0x0214 },
  2301. };
  2302. static struct clk_regmap *mmcc_apq8064_clks[] = {
  2303. [AMP_AHB_CLK] = &amp_ahb_clk.clkr,
  2304. [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr,
  2305. [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr,
  2306. [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr,
  2307. [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr,
  2308. [VPE_AHB_CLK] = &vpe_ahb_clk.clkr,
  2309. [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr,
  2310. [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr,
  2311. [VFE_AHB_CLK] = &vfe_ahb_clk.clkr,
  2312. [ROT_AHB_CLK] = &rot_ahb_clk.clkr,
  2313. [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr,
  2314. [MDP_AHB_CLK] = &mdp_ahb_clk.clkr,
  2315. [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr,
  2316. [CSI_AHB_CLK] = &csi_ahb_clk.clkr,
  2317. [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr,
  2318. [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr,
  2319. [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr,
  2320. [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr,
  2321. [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr,
  2322. [GMEM_AXI_CLK] = &gmem_axi_clk.clkr,
  2323. [MDP_AXI_CLK] = &mdp_axi_clk.clkr,
  2324. [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr,
  2325. [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr,
  2326. [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr,
  2327. [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr,
  2328. [VFE_AXI_CLK] = &vfe_axi_clk.clkr,
  2329. [VPE_AXI_CLK] = &vpe_axi_clk.clkr,
  2330. [ROT_AXI_CLK] = &rot_axi_clk.clkr,
  2331. [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr,
  2332. [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr,
  2333. [CSI0_SRC] = &csi0_src.clkr,
  2334. [CSI0_CLK] = &csi0_clk.clkr,
  2335. [CSI0_PHY_CLK] = &csi0_phy_clk.clkr,
  2336. [CSI1_SRC] = &csi1_src.clkr,
  2337. [CSI1_CLK] = &csi1_clk.clkr,
  2338. [CSI1_PHY_CLK] = &csi1_phy_clk.clkr,
  2339. [CSI2_SRC] = &csi2_src.clkr,
  2340. [CSI2_CLK] = &csi2_clk.clkr,
  2341. [CSI2_PHY_CLK] = &csi2_phy_clk.clkr,
  2342. [CSI_PIX_CLK] = &csi_pix_clk.clkr,
  2343. [CSI_RDI_CLK] = &csi_rdi_clk.clkr,
  2344. [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr,
  2345. [HDMI_APP_CLK] = &hdmi_app_clk.clkr,
  2346. [CSI_PIX1_CLK] = &csi_pix1_clk.clkr,
  2347. [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr,
  2348. [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr,
  2349. [GFX3D_SRC] = &gfx3d_src.clkr,
  2350. [GFX3D_CLK] = &gfx3d_clk.clkr,
  2351. [IJPEG_SRC] = &ijpeg_src.clkr,
  2352. [IJPEG_CLK] = &ijpeg_clk.clkr,
  2353. [JPEGD_SRC] = &jpegd_src.clkr,
  2354. [JPEGD_CLK] = &jpegd_clk.clkr,
  2355. [MDP_SRC] = &mdp_src.clkr,
  2356. [MDP_CLK] = &mdp_clk.clkr,
  2357. [MDP_LUT_CLK] = &mdp_lut_clk.clkr,
  2358. [ROT_SRC] = &rot_src.clkr,
  2359. [ROT_CLK] = &rot_clk.clkr,
  2360. [TV_DAC_CLK] = &tv_dac_clk.clkr,
  2361. [HDMI_TV_CLK] = &hdmi_tv_clk.clkr,
  2362. [MDP_TV_CLK] = &mdp_tv_clk.clkr,
  2363. [TV_SRC] = &tv_src.clkr,
  2364. [VCODEC_SRC] = &vcodec_src.clkr,
  2365. [VCODEC_CLK] = &vcodec_clk.clkr,
  2366. [VFE_SRC] = &vfe_src.clkr,
  2367. [VFE_CLK] = &vfe_clk.clkr,
  2368. [VFE_CSI_CLK] = &vfe_csi_clk.clkr,
  2369. [VPE_SRC] = &vpe_src.clkr,
  2370. [VPE_CLK] = &vpe_clk.clkr,
  2371. [CAMCLK0_SRC] = &camclk0_src.clkr,
  2372. [CAMCLK0_CLK] = &camclk0_clk.clkr,
  2373. [CAMCLK1_SRC] = &camclk1_src.clkr,
  2374. [CAMCLK1_CLK] = &camclk1_clk.clkr,
  2375. [CAMCLK2_SRC] = &camclk2_src.clkr,
  2376. [CAMCLK2_CLK] = &camclk2_clk.clkr,
  2377. [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr,
  2378. [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr,
  2379. [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr,
  2380. [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr,
  2381. [PLL2] = &pll2.clkr,
  2382. [RGB_TV_CLK] = &rgb_tv_clk.clkr,
  2383. [NPL_TV_CLK] = &npl_tv_clk.clkr,
  2384. [VCAP_AHB_CLK] = &vcap_ahb_clk.clkr,
  2385. [VCAP_AXI_CLK] = &vcap_axi_clk.clkr,
  2386. [VCAP_SRC] = &vcap_src.clkr,
  2387. [VCAP_CLK] = &vcap_clk.clkr,
  2388. [VCAP_NPL_CLK] = &vcap_npl_clk.clkr,
  2389. [PLL15] = &pll15.clkr,
  2390. };
  2391. static const struct qcom_reset_map mmcc_apq8064_resets[] = {
  2392. [GFX3D_AXI_RESET] = { 0x0208, 17 },
  2393. [VCAP_AXI_RESET] = { 0x0208, 16 },
  2394. [VPE_AXI_RESET] = { 0x0208, 15 },
  2395. [IJPEG_AXI_RESET] = { 0x0208, 14 },
  2396. [MPD_AXI_RESET] = { 0x0208, 13 },
  2397. [VFE_AXI_RESET] = { 0x0208, 9 },
  2398. [SP_AXI_RESET] = { 0x0208, 8 },
  2399. [VCODEC_AXI_RESET] = { 0x0208, 7 },
  2400. [ROT_AXI_RESET] = { 0x0208, 6 },
  2401. [VCODEC_AXI_A_RESET] = { 0x0208, 5 },
  2402. [VCODEC_AXI_B_RESET] = { 0x0208, 4 },
  2403. [FAB_S3_AXI_RESET] = { 0x0208, 3 },
  2404. [FAB_S2_AXI_RESET] = { 0x0208, 2 },
  2405. [FAB_S1_AXI_RESET] = { 0x0208, 1 },
  2406. [FAB_S0_AXI_RESET] = { 0x0208 },
  2407. [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 },
  2408. [SMMU_VPE_AHB_RESET] = { 0x020c, 30 },
  2409. [SMMU_VFE_AHB_RESET] = { 0x020c, 29 },
  2410. [SMMU_ROT_AHB_RESET] = { 0x020c, 28 },
  2411. [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 },
  2412. [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 },
  2413. [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 },
  2414. [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 },
  2415. [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 },
  2416. [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 },
  2417. [APU_AHB_RESET] = { 0x020c, 18 },
  2418. [CSI_AHB_RESET] = { 0x020c, 17 },
  2419. [TV_ENC_AHB_RESET] = { 0x020c, 15 },
  2420. [VPE_AHB_RESET] = { 0x020c, 14 },
  2421. [FABRIC_AHB_RESET] = { 0x020c, 13 },
  2422. [GFX3D_AHB_RESET] = { 0x020c, 10 },
  2423. [HDMI_AHB_RESET] = { 0x020c, 9 },
  2424. [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 },
  2425. [IJPEG_AHB_RESET] = { 0x020c, 7 },
  2426. [DSI_M_AHB_RESET] = { 0x020c, 6 },
  2427. [DSI_S_AHB_RESET] = { 0x020c, 5 },
  2428. [JPEGD_AHB_RESET] = { 0x020c, 4 },
  2429. [MDP_AHB_RESET] = { 0x020c, 3 },
  2430. [ROT_AHB_RESET] = { 0x020c, 2 },
  2431. [VCODEC_AHB_RESET] = { 0x020c, 1 },
  2432. [VFE_AHB_RESET] = { 0x020c, 0 },
  2433. [SMMU_VCAP_AHB_RESET] = { 0x0200, 3 },
  2434. [VCAP_AHB_RESET] = { 0x0200, 2 },
  2435. [DSI2_M_AHB_RESET] = { 0x0200, 1 },
  2436. [DSI2_S_AHB_RESET] = { 0x0200, 0 },
  2437. [CSIPHY2_RESET] = { 0x0210, 31 },
  2438. [CSI_PIX1_RESET] = { 0x0210, 30 },
  2439. [CSIPHY0_RESET] = { 0x0210, 29 },
  2440. [CSIPHY1_RESET] = { 0x0210, 28 },
  2441. [CSI_RDI_RESET] = { 0x0210, 27 },
  2442. [CSI_PIX_RESET] = { 0x0210, 26 },
  2443. [DSI2_RESET] = { 0x0210, 25 },
  2444. [VFE_CSI_RESET] = { 0x0210, 24 },
  2445. [MDP_RESET] = { 0x0210, 21 },
  2446. [AMP_RESET] = { 0x0210, 20 },
  2447. [JPEGD_RESET] = { 0x0210, 19 },
  2448. [CSI1_RESET] = { 0x0210, 18 },
  2449. [VPE_RESET] = { 0x0210, 17 },
  2450. [MMSS_FABRIC_RESET] = { 0x0210, 16 },
  2451. [VFE_RESET] = { 0x0210, 15 },
  2452. [GFX3D_RESET] = { 0x0210, 12 },
  2453. [HDMI_RESET] = { 0x0210, 11 },
  2454. [MMSS_IMEM_RESET] = { 0x0210, 10 },
  2455. [IJPEG_RESET] = { 0x0210, 9 },
  2456. [CSI0_RESET] = { 0x0210, 8 },
  2457. [DSI_RESET] = { 0x0210, 7 },
  2458. [VCODEC_RESET] = { 0x0210, 6 },
  2459. [MDP_TV_RESET] = { 0x0210, 4 },
  2460. [MDP_VSYNC_RESET] = { 0x0210, 3 },
  2461. [ROT_RESET] = { 0x0210, 2 },
  2462. [TV_HDMI_RESET] = { 0x0210, 1 },
  2463. [VCAP_NPL_RESET] = { 0x0214, 4 },
  2464. [VCAP_RESET] = { 0x0214, 3 },
  2465. [CSI2_RESET] = { 0x0214, 2 },
  2466. [CSI_RDI1_RESET] = { 0x0214, 1 },
  2467. [CSI_RDI2_RESET] = { 0x0214 },
  2468. };
  2469. static const struct regmap_config mmcc_msm8960_regmap_config = {
  2470. .reg_bits = 32,
  2471. .reg_stride = 4,
  2472. .val_bits = 32,
  2473. .max_register = 0x334,
  2474. .fast_io = true,
  2475. };
  2476. static const struct regmap_config mmcc_apq8064_regmap_config = {
  2477. .reg_bits = 32,
  2478. .reg_stride = 4,
  2479. .val_bits = 32,
  2480. .max_register = 0x350,
  2481. .fast_io = true,
  2482. };
  2483. static const struct qcom_cc_desc mmcc_msm8960_desc = {
  2484. .config = &mmcc_msm8960_regmap_config,
  2485. .clks = mmcc_msm8960_clks,
  2486. .num_clks = ARRAY_SIZE(mmcc_msm8960_clks),
  2487. .resets = mmcc_msm8960_resets,
  2488. .num_resets = ARRAY_SIZE(mmcc_msm8960_resets),
  2489. };
  2490. static const struct qcom_cc_desc mmcc_apq8064_desc = {
  2491. .config = &mmcc_apq8064_regmap_config,
  2492. .clks = mmcc_apq8064_clks,
  2493. .num_clks = ARRAY_SIZE(mmcc_apq8064_clks),
  2494. .resets = mmcc_apq8064_resets,
  2495. .num_resets = ARRAY_SIZE(mmcc_apq8064_resets),
  2496. };
  2497. static const struct of_device_id mmcc_msm8960_match_table[] = {
  2498. { .compatible = "qcom,mmcc-msm8960", .data = &mmcc_msm8960_desc },
  2499. { .compatible = "qcom,mmcc-apq8064", .data = &mmcc_apq8064_desc },
  2500. { }
  2501. };
  2502. MODULE_DEVICE_TABLE(of, mmcc_msm8960_match_table);
  2503. static int mmcc_msm8960_probe(struct platform_device *pdev)
  2504. {
  2505. const struct of_device_id *match;
  2506. struct regmap *regmap;
  2507. bool is_8064;
  2508. struct device *dev = &pdev->dev;
  2509. match = of_match_device(mmcc_msm8960_match_table, dev);
  2510. if (!match)
  2511. return -EINVAL;
  2512. is_8064 = of_device_is_compatible(dev->of_node, "qcom,mmcc-apq8064");
  2513. if (is_8064) {
  2514. gfx3d_src.freq_tbl = clk_tbl_gfx3d_8064;
  2515. gfx3d_src.clkr.hw.init = &gfx3d_8064_init;
  2516. gfx3d_src.s[0].parent_map = mmcc_pxo_pll8_pll2_pll15_map;
  2517. gfx3d_src.s[1].parent_map = mmcc_pxo_pll8_pll2_pll15_map;
  2518. }
  2519. regmap = qcom_cc_map(pdev, match->data);
  2520. if (IS_ERR(regmap))
  2521. return PTR_ERR(regmap);
  2522. clk_pll_configure_sr(&pll15, regmap, &pll15_config, false);
  2523. return qcom_cc_really_probe(pdev, match->data, regmap);
  2524. }
  2525. static int mmcc_msm8960_remove(struct platform_device *pdev)
  2526. {
  2527. qcom_cc_remove(pdev);
  2528. return 0;
  2529. }
  2530. static struct platform_driver mmcc_msm8960_driver = {
  2531. .probe = mmcc_msm8960_probe,
  2532. .remove = mmcc_msm8960_remove,
  2533. .driver = {
  2534. .name = "mmcc-msm8960",
  2535. .of_match_table = mmcc_msm8960_match_table,
  2536. },
  2537. };
  2538. module_platform_driver(mmcc_msm8960_driver);
  2539. MODULE_DESCRIPTION("QCOM MMCC MSM8960 Driver");
  2540. MODULE_LICENSE("GPL v2");
  2541. MODULE_ALIAS("platform:mmcc-msm8960");