mmcc-apq8084.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/module.h>
  16. #include <linux/regmap.h>
  17. #include <linux/reset-controller.h>
  18. #include <dt-bindings/clock/qcom,mmcc-apq8084.h>
  19. #include <dt-bindings/reset/qcom,mmcc-apq8084.h>
  20. #include "common.h"
  21. #include "clk-regmap.h"
  22. #include "clk-pll.h"
  23. #include "clk-rcg.h"
  24. #include "clk-branch.h"
  25. #include "reset.h"
  26. enum {
  27. P_XO,
  28. P_MMPLL0,
  29. P_EDPLINK,
  30. P_MMPLL1,
  31. P_HDMIPLL,
  32. P_GPLL0,
  33. P_EDPVCO,
  34. P_MMPLL4,
  35. P_DSI0PLL,
  36. P_DSI0PLL_BYTE,
  37. P_MMPLL2,
  38. P_MMPLL3,
  39. P_GPLL1,
  40. P_DSI1PLL,
  41. P_DSI1PLL_BYTE,
  42. P_MMSLEEP,
  43. };
  44. static const struct parent_map mmcc_xo_mmpll0_mmpll1_gpll0_map[] = {
  45. { P_XO, 0 },
  46. { P_MMPLL0, 1 },
  47. { P_MMPLL1, 2 },
  48. { P_GPLL0, 5 }
  49. };
  50. static const char *mmcc_xo_mmpll0_mmpll1_gpll0[] = {
  51. "xo",
  52. "mmpll0_vote",
  53. "mmpll1_vote",
  54. "mmss_gpll0_vote",
  55. };
  56. static const struct parent_map mmcc_xo_mmpll0_dsi_hdmi_gpll0_map[] = {
  57. { P_XO, 0 },
  58. { P_MMPLL0, 1 },
  59. { P_HDMIPLL, 4 },
  60. { P_GPLL0, 5 },
  61. { P_DSI0PLL, 2 },
  62. { P_DSI1PLL, 3 }
  63. };
  64. static const char *mmcc_xo_mmpll0_dsi_hdmi_gpll0[] = {
  65. "xo",
  66. "mmpll0_vote",
  67. "hdmipll",
  68. "mmss_gpll0_vote",
  69. "dsi0pll",
  70. "dsi1pll",
  71. };
  72. static const struct parent_map mmcc_xo_mmpll0_1_2_gpll0_map[] = {
  73. { P_XO, 0 },
  74. { P_MMPLL0, 1 },
  75. { P_MMPLL1, 2 },
  76. { P_GPLL0, 5 },
  77. { P_MMPLL2, 3 }
  78. };
  79. static const char *mmcc_xo_mmpll0_1_2_gpll0[] = {
  80. "xo",
  81. "mmpll0_vote",
  82. "mmpll1_vote",
  83. "mmss_gpll0_vote",
  84. "mmpll2",
  85. };
  86. static const struct parent_map mmcc_xo_mmpll0_1_3_gpll0_map[] = {
  87. { P_XO, 0 },
  88. { P_MMPLL0, 1 },
  89. { P_MMPLL1, 2 },
  90. { P_GPLL0, 5 },
  91. { P_MMPLL3, 3 }
  92. };
  93. static const char *mmcc_xo_mmpll0_1_3_gpll0[] = {
  94. "xo",
  95. "mmpll0_vote",
  96. "mmpll1_vote",
  97. "mmss_gpll0_vote",
  98. "mmpll3",
  99. };
  100. static const struct parent_map mmcc_xo_dsi_hdmi_edp_map[] = {
  101. { P_XO, 0 },
  102. { P_EDPLINK, 4 },
  103. { P_HDMIPLL, 3 },
  104. { P_EDPVCO, 5 },
  105. { P_DSI0PLL, 1 },
  106. { P_DSI1PLL, 2 }
  107. };
  108. static const char *mmcc_xo_dsi_hdmi_edp[] = {
  109. "xo",
  110. "edp_link_clk",
  111. "hdmipll",
  112. "edp_vco_div",
  113. "dsi0pll",
  114. "dsi1pll",
  115. };
  116. static const struct parent_map mmcc_xo_dsi_hdmi_edp_gpll0_map[] = {
  117. { P_XO, 0 },
  118. { P_EDPLINK, 4 },
  119. { P_HDMIPLL, 3 },
  120. { P_GPLL0, 5 },
  121. { P_DSI0PLL, 1 },
  122. { P_DSI1PLL, 2 }
  123. };
  124. static const char *mmcc_xo_dsi_hdmi_edp_gpll0[] = {
  125. "xo",
  126. "edp_link_clk",
  127. "hdmipll",
  128. "gpll0_vote",
  129. "dsi0pll",
  130. "dsi1pll",
  131. };
  132. static const struct parent_map mmcc_xo_dsibyte_hdmi_edp_gpll0_map[] = {
  133. { P_XO, 0 },
  134. { P_EDPLINK, 4 },
  135. { P_HDMIPLL, 3 },
  136. { P_GPLL0, 5 },
  137. { P_DSI0PLL_BYTE, 1 },
  138. { P_DSI1PLL_BYTE, 2 }
  139. };
  140. static const char *mmcc_xo_dsibyte_hdmi_edp_gpll0[] = {
  141. "xo",
  142. "edp_link_clk",
  143. "hdmipll",
  144. "gpll0_vote",
  145. "dsi0pllbyte",
  146. "dsi1pllbyte",
  147. };
  148. static const struct parent_map mmcc_xo_mmpll0_1_4_gpll0_map[] = {
  149. { P_XO, 0 },
  150. { P_MMPLL0, 1 },
  151. { P_MMPLL1, 2 },
  152. { P_GPLL0, 5 },
  153. { P_MMPLL4, 3 }
  154. };
  155. static const char *mmcc_xo_mmpll0_1_4_gpll0[] = {
  156. "xo",
  157. "mmpll0",
  158. "mmpll1",
  159. "mmpll4",
  160. "gpll0",
  161. };
  162. static const struct parent_map mmcc_xo_mmpll0_1_4_gpll1_0_map[] = {
  163. { P_XO, 0 },
  164. { P_MMPLL0, 1 },
  165. { P_MMPLL1, 2 },
  166. { P_MMPLL4, 3 },
  167. { P_GPLL0, 5 },
  168. { P_GPLL1, 4 }
  169. };
  170. static const char *mmcc_xo_mmpll0_1_4_gpll1_0[] = {
  171. "xo",
  172. "mmpll0",
  173. "mmpll1",
  174. "mmpll4",
  175. "gpll1",
  176. "gpll0",
  177. };
  178. static const struct parent_map mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map[] = {
  179. { P_XO, 0 },
  180. { P_MMPLL0, 1 },
  181. { P_MMPLL1, 2 },
  182. { P_MMPLL4, 3 },
  183. { P_GPLL0, 5 },
  184. { P_GPLL1, 4 },
  185. { P_MMSLEEP, 6 }
  186. };
  187. static const char *mmcc_xo_mmpll0_1_4_gpll1_0_sleep[] = {
  188. "xo",
  189. "mmpll0",
  190. "mmpll1",
  191. "mmpll4",
  192. "gpll1",
  193. "gpll0",
  194. "sleep_clk_src",
  195. };
  196. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  197. static struct clk_pll mmpll0 = {
  198. .l_reg = 0x0004,
  199. .m_reg = 0x0008,
  200. .n_reg = 0x000c,
  201. .config_reg = 0x0014,
  202. .mode_reg = 0x0000,
  203. .status_reg = 0x001c,
  204. .status_bit = 17,
  205. .clkr.hw.init = &(struct clk_init_data){
  206. .name = "mmpll0",
  207. .parent_names = (const char *[]){ "xo" },
  208. .num_parents = 1,
  209. .ops = &clk_pll_ops,
  210. },
  211. };
  212. static struct clk_regmap mmpll0_vote = {
  213. .enable_reg = 0x0100,
  214. .enable_mask = BIT(0),
  215. .hw.init = &(struct clk_init_data){
  216. .name = "mmpll0_vote",
  217. .parent_names = (const char *[]){ "mmpll0" },
  218. .num_parents = 1,
  219. .ops = &clk_pll_vote_ops,
  220. },
  221. };
  222. static struct clk_pll mmpll1 = {
  223. .l_reg = 0x0044,
  224. .m_reg = 0x0048,
  225. .n_reg = 0x004c,
  226. .config_reg = 0x0050,
  227. .mode_reg = 0x0040,
  228. .status_reg = 0x005c,
  229. .status_bit = 17,
  230. .clkr.hw.init = &(struct clk_init_data){
  231. .name = "mmpll1",
  232. .parent_names = (const char *[]){ "xo" },
  233. .num_parents = 1,
  234. .ops = &clk_pll_ops,
  235. },
  236. };
  237. static struct clk_regmap mmpll1_vote = {
  238. .enable_reg = 0x0100,
  239. .enable_mask = BIT(1),
  240. .hw.init = &(struct clk_init_data){
  241. .name = "mmpll1_vote",
  242. .parent_names = (const char *[]){ "mmpll1" },
  243. .num_parents = 1,
  244. .ops = &clk_pll_vote_ops,
  245. },
  246. };
  247. static struct clk_pll mmpll2 = {
  248. .l_reg = 0x4104,
  249. .m_reg = 0x4108,
  250. .n_reg = 0x410c,
  251. .config_reg = 0x4110,
  252. .mode_reg = 0x4100,
  253. .status_reg = 0x411c,
  254. .clkr.hw.init = &(struct clk_init_data){
  255. .name = "mmpll2",
  256. .parent_names = (const char *[]){ "xo" },
  257. .num_parents = 1,
  258. .ops = &clk_pll_ops,
  259. },
  260. };
  261. static struct clk_pll mmpll3 = {
  262. .l_reg = 0x0084,
  263. .m_reg = 0x0088,
  264. .n_reg = 0x008c,
  265. .config_reg = 0x0090,
  266. .mode_reg = 0x0080,
  267. .status_reg = 0x009c,
  268. .status_bit = 17,
  269. .clkr.hw.init = &(struct clk_init_data){
  270. .name = "mmpll3",
  271. .parent_names = (const char *[]){ "xo" },
  272. .num_parents = 1,
  273. .ops = &clk_pll_ops,
  274. },
  275. };
  276. static struct clk_pll mmpll4 = {
  277. .l_reg = 0x00a4,
  278. .m_reg = 0x00a8,
  279. .n_reg = 0x00ac,
  280. .config_reg = 0x00b0,
  281. .mode_reg = 0x0080,
  282. .status_reg = 0x00bc,
  283. .clkr.hw.init = &(struct clk_init_data){
  284. .name = "mmpll4",
  285. .parent_names = (const char *[]){ "xo" },
  286. .num_parents = 1,
  287. .ops = &clk_pll_ops,
  288. },
  289. };
  290. static struct clk_rcg2 mmss_ahb_clk_src = {
  291. .cmd_rcgr = 0x5000,
  292. .hid_width = 5,
  293. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  294. .clkr.hw.init = &(struct clk_init_data){
  295. .name = "mmss_ahb_clk_src",
  296. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  297. .num_parents = 4,
  298. .ops = &clk_rcg2_ops,
  299. },
  300. };
  301. static struct freq_tbl ftbl_mmss_axi_clk[] = {
  302. F(19200000, P_XO, 1, 0, 0),
  303. F(37500000, P_GPLL0, 16, 0, 0),
  304. F(50000000, P_GPLL0, 12, 0, 0),
  305. F(75000000, P_GPLL0, 8, 0, 0),
  306. F(100000000, P_GPLL0, 6, 0, 0),
  307. F(150000000, P_GPLL0, 4, 0, 0),
  308. F(333430000, P_MMPLL1, 3.5, 0, 0),
  309. F(400000000, P_MMPLL0, 2, 0, 0),
  310. F(466800000, P_MMPLL1, 2.5, 0, 0),
  311. };
  312. static struct clk_rcg2 mmss_axi_clk_src = {
  313. .cmd_rcgr = 0x5040,
  314. .hid_width = 5,
  315. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  316. .freq_tbl = ftbl_mmss_axi_clk,
  317. .clkr.hw.init = &(struct clk_init_data){
  318. .name = "mmss_axi_clk_src",
  319. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  320. .num_parents = 4,
  321. .ops = &clk_rcg2_ops,
  322. },
  323. };
  324. static struct freq_tbl ftbl_ocmemnoc_clk[] = {
  325. F(19200000, P_XO, 1, 0, 0),
  326. F(37500000, P_GPLL0, 16, 0, 0),
  327. F(50000000, P_GPLL0, 12, 0, 0),
  328. F(75000000, P_GPLL0, 8, 0, 0),
  329. F(109090000, P_GPLL0, 5.5, 0, 0),
  330. F(150000000, P_GPLL0, 4, 0, 0),
  331. F(228570000, P_MMPLL0, 3.5, 0, 0),
  332. F(320000000, P_MMPLL0, 2.5, 0, 0),
  333. };
  334. static struct clk_rcg2 ocmemnoc_clk_src = {
  335. .cmd_rcgr = 0x5090,
  336. .hid_width = 5,
  337. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  338. .freq_tbl = ftbl_ocmemnoc_clk,
  339. .clkr.hw.init = &(struct clk_init_data){
  340. .name = "ocmemnoc_clk_src",
  341. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  342. .num_parents = 4,
  343. .ops = &clk_rcg2_ops,
  344. },
  345. };
  346. static struct freq_tbl ftbl_camss_csi0_3_clk[] = {
  347. F(100000000, P_GPLL0, 6, 0, 0),
  348. F(200000000, P_MMPLL0, 4, 0, 0),
  349. { }
  350. };
  351. static struct clk_rcg2 csi0_clk_src = {
  352. .cmd_rcgr = 0x3090,
  353. .hid_width = 5,
  354. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  355. .freq_tbl = ftbl_camss_csi0_3_clk,
  356. .clkr.hw.init = &(struct clk_init_data){
  357. .name = "csi0_clk_src",
  358. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  359. .num_parents = 5,
  360. .ops = &clk_rcg2_ops,
  361. },
  362. };
  363. static struct clk_rcg2 csi1_clk_src = {
  364. .cmd_rcgr = 0x3100,
  365. .hid_width = 5,
  366. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  367. .freq_tbl = ftbl_camss_csi0_3_clk,
  368. .clkr.hw.init = &(struct clk_init_data){
  369. .name = "csi1_clk_src",
  370. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  371. .num_parents = 5,
  372. .ops = &clk_rcg2_ops,
  373. },
  374. };
  375. static struct clk_rcg2 csi2_clk_src = {
  376. .cmd_rcgr = 0x3160,
  377. .hid_width = 5,
  378. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  379. .freq_tbl = ftbl_camss_csi0_3_clk,
  380. .clkr.hw.init = &(struct clk_init_data){
  381. .name = "csi2_clk_src",
  382. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  383. .num_parents = 5,
  384. .ops = &clk_rcg2_ops,
  385. },
  386. };
  387. static struct clk_rcg2 csi3_clk_src = {
  388. .cmd_rcgr = 0x31c0,
  389. .hid_width = 5,
  390. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  391. .freq_tbl = ftbl_camss_csi0_3_clk,
  392. .clkr.hw.init = &(struct clk_init_data){
  393. .name = "csi3_clk_src",
  394. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  395. .num_parents = 5,
  396. .ops = &clk_rcg2_ops,
  397. },
  398. };
  399. static struct freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
  400. F(37500000, P_GPLL0, 16, 0, 0),
  401. F(50000000, P_GPLL0, 12, 0, 0),
  402. F(60000000, P_GPLL0, 10, 0, 0),
  403. F(80000000, P_GPLL0, 7.5, 0, 0),
  404. F(100000000, P_GPLL0, 6, 0, 0),
  405. F(109090000, P_GPLL0, 5.5, 0, 0),
  406. F(133330000, P_GPLL0, 4.5, 0, 0),
  407. F(200000000, P_GPLL0, 3, 0, 0),
  408. F(228570000, P_MMPLL0, 3.5, 0, 0),
  409. F(266670000, P_MMPLL0, 3, 0, 0),
  410. F(320000000, P_MMPLL0, 2.5, 0, 0),
  411. F(465000000, P_MMPLL4, 2, 0, 0),
  412. F(600000000, P_GPLL0, 1, 0, 0),
  413. { }
  414. };
  415. static struct clk_rcg2 vfe0_clk_src = {
  416. .cmd_rcgr = 0x3600,
  417. .hid_width = 5,
  418. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  419. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  420. .clkr.hw.init = &(struct clk_init_data){
  421. .name = "vfe0_clk_src",
  422. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  423. .num_parents = 5,
  424. .ops = &clk_rcg2_ops,
  425. },
  426. };
  427. static struct clk_rcg2 vfe1_clk_src = {
  428. .cmd_rcgr = 0x3620,
  429. .hid_width = 5,
  430. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  431. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  432. .clkr.hw.init = &(struct clk_init_data){
  433. .name = "vfe1_clk_src",
  434. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  435. .num_parents = 5,
  436. .ops = &clk_rcg2_ops,
  437. },
  438. };
  439. static struct freq_tbl ftbl_mdss_mdp_clk[] = {
  440. F(37500000, P_GPLL0, 16, 0, 0),
  441. F(60000000, P_GPLL0, 10, 0, 0),
  442. F(75000000, P_GPLL0, 8, 0, 0),
  443. F(85710000, P_GPLL0, 7, 0, 0),
  444. F(100000000, P_GPLL0, 6, 0, 0),
  445. F(150000000, P_GPLL0, 4, 0, 0),
  446. F(160000000, P_MMPLL0, 5, 0, 0),
  447. F(200000000, P_MMPLL0, 4, 0, 0),
  448. F(228570000, P_MMPLL0, 3.5, 0, 0),
  449. F(300000000, P_GPLL0, 2, 0, 0),
  450. F(320000000, P_MMPLL0, 2.5, 0, 0),
  451. { }
  452. };
  453. static struct clk_rcg2 mdp_clk_src = {
  454. .cmd_rcgr = 0x2040,
  455. .hid_width = 5,
  456. .parent_map = mmcc_xo_mmpll0_dsi_hdmi_gpll0_map,
  457. .freq_tbl = ftbl_mdss_mdp_clk,
  458. .clkr.hw.init = &(struct clk_init_data){
  459. .name = "mdp_clk_src",
  460. .parent_names = mmcc_xo_mmpll0_dsi_hdmi_gpll0,
  461. .num_parents = 6,
  462. .ops = &clk_rcg2_ops,
  463. },
  464. };
  465. static struct clk_rcg2 gfx3d_clk_src = {
  466. .cmd_rcgr = 0x4000,
  467. .hid_width = 5,
  468. .parent_map = mmcc_xo_mmpll0_1_2_gpll0_map,
  469. .clkr.hw.init = &(struct clk_init_data){
  470. .name = "gfx3d_clk_src",
  471. .parent_names = mmcc_xo_mmpll0_1_2_gpll0,
  472. .num_parents = 5,
  473. .ops = &clk_rcg2_ops,
  474. },
  475. };
  476. static struct freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
  477. F(75000000, P_GPLL0, 8, 0, 0),
  478. F(133330000, P_GPLL0, 4.5, 0, 0),
  479. F(200000000, P_GPLL0, 3, 0, 0),
  480. F(228570000, P_MMPLL0, 3.5, 0, 0),
  481. F(266670000, P_MMPLL0, 3, 0, 0),
  482. F(320000000, P_MMPLL0, 2.5, 0, 0),
  483. { }
  484. };
  485. static struct clk_rcg2 jpeg0_clk_src = {
  486. .cmd_rcgr = 0x3500,
  487. .hid_width = 5,
  488. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  489. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  490. .clkr.hw.init = &(struct clk_init_data){
  491. .name = "jpeg0_clk_src",
  492. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  493. .num_parents = 5,
  494. .ops = &clk_rcg2_ops,
  495. },
  496. };
  497. static struct clk_rcg2 jpeg1_clk_src = {
  498. .cmd_rcgr = 0x3520,
  499. .hid_width = 5,
  500. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  501. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  502. .clkr.hw.init = &(struct clk_init_data){
  503. .name = "jpeg1_clk_src",
  504. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  505. .num_parents = 5,
  506. .ops = &clk_rcg2_ops,
  507. },
  508. };
  509. static struct clk_rcg2 jpeg2_clk_src = {
  510. .cmd_rcgr = 0x3540,
  511. .hid_width = 5,
  512. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  513. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  514. .clkr.hw.init = &(struct clk_init_data){
  515. .name = "jpeg2_clk_src",
  516. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  517. .num_parents = 5,
  518. .ops = &clk_rcg2_ops,
  519. },
  520. };
  521. static struct freq_tbl pixel_freq_tbl[] = {
  522. { .src = P_DSI0PLL },
  523. { }
  524. };
  525. static struct clk_rcg2 pclk0_clk_src = {
  526. .cmd_rcgr = 0x2000,
  527. .mnd_width = 8,
  528. .hid_width = 5,
  529. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  530. .freq_tbl = pixel_freq_tbl,
  531. .clkr.hw.init = &(struct clk_init_data){
  532. .name = "pclk0_clk_src",
  533. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  534. .num_parents = 6,
  535. .ops = &clk_pixel_ops,
  536. .flags = CLK_SET_RATE_PARENT,
  537. },
  538. };
  539. static struct clk_rcg2 pclk1_clk_src = {
  540. .cmd_rcgr = 0x2020,
  541. .mnd_width = 8,
  542. .hid_width = 5,
  543. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  544. .freq_tbl = pixel_freq_tbl,
  545. .clkr.hw.init = &(struct clk_init_data){
  546. .name = "pclk1_clk_src",
  547. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  548. .num_parents = 6,
  549. .ops = &clk_pixel_ops,
  550. .flags = CLK_SET_RATE_PARENT,
  551. },
  552. };
  553. static struct freq_tbl ftbl_venus0_vcodec0_clk[] = {
  554. F(50000000, P_GPLL0, 12, 0, 0),
  555. F(100000000, P_GPLL0, 6, 0, 0),
  556. F(133330000, P_GPLL0, 4.5, 0, 0),
  557. F(200000000, P_MMPLL0, 4, 0, 0),
  558. F(266670000, P_MMPLL0, 3, 0, 0),
  559. F(465000000, P_MMPLL3, 2, 0, 0),
  560. { }
  561. };
  562. static struct clk_rcg2 vcodec0_clk_src = {
  563. .cmd_rcgr = 0x1000,
  564. .mnd_width = 8,
  565. .hid_width = 5,
  566. .parent_map = mmcc_xo_mmpll0_1_3_gpll0_map,
  567. .freq_tbl = ftbl_venus0_vcodec0_clk,
  568. .clkr.hw.init = &(struct clk_init_data){
  569. .name = "vcodec0_clk_src",
  570. .parent_names = mmcc_xo_mmpll0_1_3_gpll0,
  571. .num_parents = 5,
  572. .ops = &clk_rcg2_ops,
  573. },
  574. };
  575. static struct freq_tbl ftbl_avsync_vp_clk[] = {
  576. F(150000000, P_GPLL0, 4, 0, 0),
  577. F(320000000, P_MMPLL0, 2.5, 0, 0),
  578. { }
  579. };
  580. static struct clk_rcg2 vp_clk_src = {
  581. .cmd_rcgr = 0x2430,
  582. .hid_width = 5,
  583. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  584. .freq_tbl = ftbl_avsync_vp_clk,
  585. .clkr.hw.init = &(struct clk_init_data){
  586. .name = "vp_clk_src",
  587. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  588. .num_parents = 4,
  589. .ops = &clk_rcg2_ops,
  590. },
  591. };
  592. static struct freq_tbl ftbl_camss_cci_cci_clk[] = {
  593. F(19200000, P_XO, 1, 0, 0),
  594. { }
  595. };
  596. static struct clk_rcg2 cci_clk_src = {
  597. .cmd_rcgr = 0x3300,
  598. .mnd_width = 8,
  599. .hid_width = 5,
  600. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  601. .freq_tbl = ftbl_camss_cci_cci_clk,
  602. .clkr.hw.init = &(struct clk_init_data){
  603. .name = "cci_clk_src",
  604. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  605. .num_parents = 6,
  606. .ops = &clk_rcg2_ops,
  607. },
  608. };
  609. static struct freq_tbl ftbl_camss_gp0_1_clk[] = {
  610. F(10000, P_XO, 16, 1, 120),
  611. F(24000, P_XO, 16, 1, 50),
  612. F(6000000, P_GPLL0, 10, 1, 10),
  613. F(12000000, P_GPLL0, 10, 1, 5),
  614. F(13000000, P_GPLL0, 4, 13, 150),
  615. F(24000000, P_GPLL0, 5, 1, 5),
  616. { }
  617. };
  618. static struct clk_rcg2 camss_gp0_clk_src = {
  619. .cmd_rcgr = 0x3420,
  620. .mnd_width = 8,
  621. .hid_width = 5,
  622. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map,
  623. .freq_tbl = ftbl_camss_gp0_1_clk,
  624. .clkr.hw.init = &(struct clk_init_data){
  625. .name = "camss_gp0_clk_src",
  626. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0_sleep,
  627. .num_parents = 7,
  628. .ops = &clk_rcg2_ops,
  629. },
  630. };
  631. static struct clk_rcg2 camss_gp1_clk_src = {
  632. .cmd_rcgr = 0x3450,
  633. .mnd_width = 8,
  634. .hid_width = 5,
  635. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map,
  636. .freq_tbl = ftbl_camss_gp0_1_clk,
  637. .clkr.hw.init = &(struct clk_init_data){
  638. .name = "camss_gp1_clk_src",
  639. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0_sleep,
  640. .num_parents = 7,
  641. .ops = &clk_rcg2_ops,
  642. },
  643. };
  644. static struct freq_tbl ftbl_camss_mclk0_3_clk[] = {
  645. F(4800000, P_XO, 4, 0, 0),
  646. F(6000000, P_GPLL0, 10, 1, 10),
  647. F(8000000, P_GPLL0, 15, 1, 5),
  648. F(9600000, P_XO, 2, 0, 0),
  649. F(16000000, P_MMPLL0, 10, 1, 5),
  650. F(19200000, P_XO, 1, 0, 0),
  651. F(24000000, P_GPLL0, 5, 1, 5),
  652. F(32000000, P_MMPLL0, 5, 1, 5),
  653. F(48000000, P_GPLL0, 12.5, 0, 0),
  654. F(64000000, P_MMPLL0, 12.5, 0, 0),
  655. { }
  656. };
  657. static struct clk_rcg2 mclk0_clk_src = {
  658. .cmd_rcgr = 0x3360,
  659. .mnd_width = 8,
  660. .hid_width = 5,
  661. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  662. .freq_tbl = ftbl_camss_mclk0_3_clk,
  663. .clkr.hw.init = &(struct clk_init_data){
  664. .name = "mclk0_clk_src",
  665. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  666. .num_parents = 6,
  667. .ops = &clk_rcg2_ops,
  668. },
  669. };
  670. static struct clk_rcg2 mclk1_clk_src = {
  671. .cmd_rcgr = 0x3390,
  672. .mnd_width = 8,
  673. .hid_width = 5,
  674. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  675. .freq_tbl = ftbl_camss_mclk0_3_clk,
  676. .clkr.hw.init = &(struct clk_init_data){
  677. .name = "mclk1_clk_src",
  678. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  679. .num_parents = 6,
  680. .ops = &clk_rcg2_ops,
  681. },
  682. };
  683. static struct clk_rcg2 mclk2_clk_src = {
  684. .cmd_rcgr = 0x33c0,
  685. .mnd_width = 8,
  686. .hid_width = 5,
  687. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  688. .freq_tbl = ftbl_camss_mclk0_3_clk,
  689. .clkr.hw.init = &(struct clk_init_data){
  690. .name = "mclk2_clk_src",
  691. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  692. .num_parents = 6,
  693. .ops = &clk_rcg2_ops,
  694. },
  695. };
  696. static struct clk_rcg2 mclk3_clk_src = {
  697. .cmd_rcgr = 0x33f0,
  698. .mnd_width = 8,
  699. .hid_width = 5,
  700. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  701. .freq_tbl = ftbl_camss_mclk0_3_clk,
  702. .clkr.hw.init = &(struct clk_init_data){
  703. .name = "mclk3_clk_src",
  704. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  705. .num_parents = 6,
  706. .ops = &clk_rcg2_ops,
  707. },
  708. };
  709. static struct freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
  710. F(100000000, P_GPLL0, 6, 0, 0),
  711. F(200000000, P_MMPLL0, 4, 0, 0),
  712. { }
  713. };
  714. static struct clk_rcg2 csi0phytimer_clk_src = {
  715. .cmd_rcgr = 0x3000,
  716. .hid_width = 5,
  717. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  718. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  719. .clkr.hw.init = &(struct clk_init_data){
  720. .name = "csi0phytimer_clk_src",
  721. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  722. .num_parents = 5,
  723. .ops = &clk_rcg2_ops,
  724. },
  725. };
  726. static struct clk_rcg2 csi1phytimer_clk_src = {
  727. .cmd_rcgr = 0x3030,
  728. .hid_width = 5,
  729. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  730. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  731. .clkr.hw.init = &(struct clk_init_data){
  732. .name = "csi1phytimer_clk_src",
  733. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  734. .num_parents = 5,
  735. .ops = &clk_rcg2_ops,
  736. },
  737. };
  738. static struct clk_rcg2 csi2phytimer_clk_src = {
  739. .cmd_rcgr = 0x3060,
  740. .hid_width = 5,
  741. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  742. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  743. .clkr.hw.init = &(struct clk_init_data){
  744. .name = "csi2phytimer_clk_src",
  745. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  746. .num_parents = 5,
  747. .ops = &clk_rcg2_ops,
  748. },
  749. };
  750. static struct freq_tbl ftbl_camss_vfe_cpp_clk[] = {
  751. F(133330000, P_GPLL0, 4.5, 0, 0),
  752. F(266670000, P_MMPLL0, 3, 0, 0),
  753. F(320000000, P_MMPLL0, 2.5, 0, 0),
  754. F(372000000, P_MMPLL4, 2.5, 0, 0),
  755. F(465000000, P_MMPLL4, 2, 0, 0),
  756. F(600000000, P_GPLL0, 1, 0, 0),
  757. { }
  758. };
  759. static struct clk_rcg2 cpp_clk_src = {
  760. .cmd_rcgr = 0x3640,
  761. .hid_width = 5,
  762. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  763. .freq_tbl = ftbl_camss_vfe_cpp_clk,
  764. .clkr.hw.init = &(struct clk_init_data){
  765. .name = "cpp_clk_src",
  766. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  767. .num_parents = 5,
  768. .ops = &clk_rcg2_ops,
  769. },
  770. };
  771. static struct freq_tbl byte_freq_tbl[] = {
  772. { .src = P_DSI0PLL_BYTE },
  773. { }
  774. };
  775. static struct clk_rcg2 byte0_clk_src = {
  776. .cmd_rcgr = 0x2120,
  777. .hid_width = 5,
  778. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  779. .freq_tbl = byte_freq_tbl,
  780. .clkr.hw.init = &(struct clk_init_data){
  781. .name = "byte0_clk_src",
  782. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  783. .num_parents = 6,
  784. .ops = &clk_byte_ops,
  785. .flags = CLK_SET_RATE_PARENT,
  786. },
  787. };
  788. static struct clk_rcg2 byte1_clk_src = {
  789. .cmd_rcgr = 0x2140,
  790. .hid_width = 5,
  791. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  792. .freq_tbl = byte_freq_tbl,
  793. .clkr.hw.init = &(struct clk_init_data){
  794. .name = "byte1_clk_src",
  795. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  796. .num_parents = 6,
  797. .ops = &clk_byte_ops,
  798. .flags = CLK_SET_RATE_PARENT,
  799. },
  800. };
  801. static struct freq_tbl ftbl_mdss_edpaux_clk[] = {
  802. F(19200000, P_XO, 1, 0, 0),
  803. { }
  804. };
  805. static struct clk_rcg2 edpaux_clk_src = {
  806. .cmd_rcgr = 0x20e0,
  807. .hid_width = 5,
  808. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  809. .freq_tbl = ftbl_mdss_edpaux_clk,
  810. .clkr.hw.init = &(struct clk_init_data){
  811. .name = "edpaux_clk_src",
  812. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  813. .num_parents = 4,
  814. .ops = &clk_rcg2_ops,
  815. },
  816. };
  817. static struct freq_tbl ftbl_mdss_edplink_clk[] = {
  818. F(135000000, P_EDPLINK, 2, 0, 0),
  819. F(270000000, P_EDPLINK, 11, 0, 0),
  820. { }
  821. };
  822. static struct clk_rcg2 edplink_clk_src = {
  823. .cmd_rcgr = 0x20c0,
  824. .hid_width = 5,
  825. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  826. .freq_tbl = ftbl_mdss_edplink_clk,
  827. .clkr.hw.init = &(struct clk_init_data){
  828. .name = "edplink_clk_src",
  829. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  830. .num_parents = 6,
  831. .ops = &clk_rcg2_ops,
  832. .flags = CLK_SET_RATE_PARENT,
  833. },
  834. };
  835. static struct freq_tbl edp_pixel_freq_tbl[] = {
  836. { .src = P_EDPVCO },
  837. { }
  838. };
  839. static struct clk_rcg2 edppixel_clk_src = {
  840. .cmd_rcgr = 0x20a0,
  841. .mnd_width = 8,
  842. .hid_width = 5,
  843. .parent_map = mmcc_xo_dsi_hdmi_edp_map,
  844. .freq_tbl = edp_pixel_freq_tbl,
  845. .clkr.hw.init = &(struct clk_init_data){
  846. .name = "edppixel_clk_src",
  847. .parent_names = mmcc_xo_dsi_hdmi_edp,
  848. .num_parents = 6,
  849. .ops = &clk_edp_pixel_ops,
  850. },
  851. };
  852. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  853. F(19200000, P_XO, 1, 0, 0),
  854. { }
  855. };
  856. static struct clk_rcg2 esc0_clk_src = {
  857. .cmd_rcgr = 0x2160,
  858. .hid_width = 5,
  859. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  860. .freq_tbl = ftbl_mdss_esc0_1_clk,
  861. .clkr.hw.init = &(struct clk_init_data){
  862. .name = "esc0_clk_src",
  863. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  864. .num_parents = 6,
  865. .ops = &clk_rcg2_ops,
  866. },
  867. };
  868. static struct clk_rcg2 esc1_clk_src = {
  869. .cmd_rcgr = 0x2180,
  870. .hid_width = 5,
  871. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  872. .freq_tbl = ftbl_mdss_esc0_1_clk,
  873. .clkr.hw.init = &(struct clk_init_data){
  874. .name = "esc1_clk_src",
  875. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  876. .num_parents = 6,
  877. .ops = &clk_rcg2_ops,
  878. },
  879. };
  880. static struct freq_tbl extpclk_freq_tbl[] = {
  881. { .src = P_HDMIPLL },
  882. { }
  883. };
  884. static struct clk_rcg2 extpclk_clk_src = {
  885. .cmd_rcgr = 0x2060,
  886. .hid_width = 5,
  887. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  888. .freq_tbl = extpclk_freq_tbl,
  889. .clkr.hw.init = &(struct clk_init_data){
  890. .name = "extpclk_clk_src",
  891. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  892. .num_parents = 6,
  893. .ops = &clk_byte_ops,
  894. .flags = CLK_SET_RATE_PARENT,
  895. },
  896. };
  897. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  898. F(19200000, P_XO, 1, 0, 0),
  899. { }
  900. };
  901. static struct clk_rcg2 hdmi_clk_src = {
  902. .cmd_rcgr = 0x2100,
  903. .hid_width = 5,
  904. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  905. .freq_tbl = ftbl_mdss_hdmi_clk,
  906. .clkr.hw.init = &(struct clk_init_data){
  907. .name = "hdmi_clk_src",
  908. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  909. .num_parents = 4,
  910. .ops = &clk_rcg2_ops,
  911. },
  912. };
  913. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  914. F(19200000, P_XO, 1, 0, 0),
  915. { }
  916. };
  917. static struct clk_rcg2 vsync_clk_src = {
  918. .cmd_rcgr = 0x2080,
  919. .hid_width = 5,
  920. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  921. .freq_tbl = ftbl_mdss_vsync_clk,
  922. .clkr.hw.init = &(struct clk_init_data){
  923. .name = "vsync_clk_src",
  924. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  925. .num_parents = 4,
  926. .ops = &clk_rcg2_ops,
  927. },
  928. };
  929. static struct freq_tbl ftbl_mmss_rbcpr_clk[] = {
  930. F(50000000, P_GPLL0, 12, 0, 0),
  931. { }
  932. };
  933. static struct clk_rcg2 rbcpr_clk_src = {
  934. .cmd_rcgr = 0x4060,
  935. .hid_width = 5,
  936. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  937. .freq_tbl = ftbl_mmss_rbcpr_clk,
  938. .clkr.hw.init = &(struct clk_init_data){
  939. .name = "rbcpr_clk_src",
  940. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  941. .num_parents = 4,
  942. .ops = &clk_rcg2_ops,
  943. },
  944. };
  945. static struct freq_tbl ftbl_oxili_rbbmtimer_clk[] = {
  946. F(19200000, P_XO, 1, 0, 0),
  947. { }
  948. };
  949. static struct clk_rcg2 rbbmtimer_clk_src = {
  950. .cmd_rcgr = 0x4090,
  951. .hid_width = 5,
  952. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  953. .freq_tbl = ftbl_oxili_rbbmtimer_clk,
  954. .clkr.hw.init = &(struct clk_init_data){
  955. .name = "rbbmtimer_clk_src",
  956. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  957. .num_parents = 4,
  958. .ops = &clk_rcg2_ops,
  959. },
  960. };
  961. static struct freq_tbl ftbl_vpu_maple_clk[] = {
  962. F(50000000, P_GPLL0, 12, 0, 0),
  963. F(100000000, P_GPLL0, 6, 0, 0),
  964. F(133330000, P_GPLL0, 4.5, 0, 0),
  965. F(200000000, P_MMPLL0, 4, 0, 0),
  966. F(266670000, P_MMPLL0, 3, 0, 0),
  967. F(465000000, P_MMPLL3, 2, 0, 0),
  968. { }
  969. };
  970. static struct clk_rcg2 maple_clk_src = {
  971. .cmd_rcgr = 0x1320,
  972. .hid_width = 5,
  973. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  974. .freq_tbl = ftbl_vpu_maple_clk,
  975. .clkr.hw.init = &(struct clk_init_data){
  976. .name = "maple_clk_src",
  977. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  978. .num_parents = 4,
  979. .ops = &clk_rcg2_ops,
  980. },
  981. };
  982. static struct freq_tbl ftbl_vpu_vdp_clk[] = {
  983. F(50000000, P_GPLL0, 12, 0, 0),
  984. F(100000000, P_GPLL0, 6, 0, 0),
  985. F(200000000, P_MMPLL0, 4, 0, 0),
  986. F(320000000, P_MMPLL0, 2.5, 0, 0),
  987. F(400000000, P_MMPLL0, 2, 0, 0),
  988. { }
  989. };
  990. static struct clk_rcg2 vdp_clk_src = {
  991. .cmd_rcgr = 0x1300,
  992. .hid_width = 5,
  993. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  994. .freq_tbl = ftbl_vpu_vdp_clk,
  995. .clkr.hw.init = &(struct clk_init_data){
  996. .name = "vdp_clk_src",
  997. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  998. .num_parents = 4,
  999. .ops = &clk_rcg2_ops,
  1000. },
  1001. };
  1002. static struct freq_tbl ftbl_vpu_bus_clk[] = {
  1003. F(40000000, P_GPLL0, 15, 0, 0),
  1004. F(80000000, P_MMPLL0, 10, 0, 0),
  1005. { }
  1006. };
  1007. static struct clk_rcg2 vpu_bus_clk_src = {
  1008. .cmd_rcgr = 0x1340,
  1009. .hid_width = 5,
  1010. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  1011. .freq_tbl = ftbl_vpu_bus_clk,
  1012. .clkr.hw.init = &(struct clk_init_data){
  1013. .name = "vpu_bus_clk_src",
  1014. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  1015. .num_parents = 4,
  1016. .ops = &clk_rcg2_ops,
  1017. },
  1018. };
  1019. static struct clk_branch mmss_cxo_clk = {
  1020. .halt_reg = 0x5104,
  1021. .clkr = {
  1022. .enable_reg = 0x5104,
  1023. .enable_mask = BIT(0),
  1024. .hw.init = &(struct clk_init_data){
  1025. .name = "mmss_cxo_clk",
  1026. .parent_names = (const char *[]){ "xo" },
  1027. .num_parents = 1,
  1028. .flags = CLK_SET_RATE_PARENT,
  1029. .ops = &clk_branch2_ops,
  1030. },
  1031. },
  1032. };
  1033. static struct clk_branch mmss_sleepclk_clk = {
  1034. .halt_reg = 0x5100,
  1035. .clkr = {
  1036. .enable_reg = 0x5100,
  1037. .enable_mask = BIT(0),
  1038. .hw.init = &(struct clk_init_data){
  1039. .name = "mmss_sleepclk_clk",
  1040. .parent_names = (const char *[]){
  1041. "sleep_clk_src",
  1042. },
  1043. .num_parents = 1,
  1044. .flags = CLK_SET_RATE_PARENT,
  1045. .ops = &clk_branch2_ops,
  1046. },
  1047. },
  1048. };
  1049. static struct clk_branch avsync_ahb_clk = {
  1050. .halt_reg = 0x2414,
  1051. .clkr = {
  1052. .enable_reg = 0x2414,
  1053. .enable_mask = BIT(0),
  1054. .hw.init = &(struct clk_init_data){
  1055. .name = "avsync_ahb_clk",
  1056. .parent_names = (const char *[]){
  1057. "mmss_ahb_clk_src",
  1058. },
  1059. .num_parents = 1,
  1060. .flags = CLK_SET_RATE_PARENT,
  1061. .ops = &clk_branch2_ops,
  1062. },
  1063. },
  1064. };
  1065. static struct clk_branch avsync_edppixel_clk = {
  1066. .halt_reg = 0x2418,
  1067. .clkr = {
  1068. .enable_reg = 0x2418,
  1069. .enable_mask = BIT(0),
  1070. .hw.init = &(struct clk_init_data){
  1071. .name = "avsync_edppixel_clk",
  1072. .parent_names = (const char *[]){
  1073. "edppixel_clk_src",
  1074. },
  1075. .num_parents = 1,
  1076. .flags = CLK_SET_RATE_PARENT,
  1077. .ops = &clk_branch2_ops,
  1078. },
  1079. },
  1080. };
  1081. static struct clk_branch avsync_extpclk_clk = {
  1082. .halt_reg = 0x2410,
  1083. .clkr = {
  1084. .enable_reg = 0x2410,
  1085. .enable_mask = BIT(0),
  1086. .hw.init = &(struct clk_init_data){
  1087. .name = "avsync_extpclk_clk",
  1088. .parent_names = (const char *[]){
  1089. "extpclk_clk_src",
  1090. },
  1091. .num_parents = 1,
  1092. .flags = CLK_SET_RATE_PARENT,
  1093. .ops = &clk_branch2_ops,
  1094. },
  1095. },
  1096. };
  1097. static struct clk_branch avsync_pclk0_clk = {
  1098. .halt_reg = 0x241c,
  1099. .clkr = {
  1100. .enable_reg = 0x241c,
  1101. .enable_mask = BIT(0),
  1102. .hw.init = &(struct clk_init_data){
  1103. .name = "avsync_pclk0_clk",
  1104. .parent_names = (const char *[]){
  1105. "pclk0_clk_src",
  1106. },
  1107. .num_parents = 1,
  1108. .flags = CLK_SET_RATE_PARENT,
  1109. .ops = &clk_branch2_ops,
  1110. },
  1111. },
  1112. };
  1113. static struct clk_branch avsync_pclk1_clk = {
  1114. .halt_reg = 0x2420,
  1115. .clkr = {
  1116. .enable_reg = 0x2420,
  1117. .enable_mask = BIT(0),
  1118. .hw.init = &(struct clk_init_data){
  1119. .name = "avsync_pclk1_clk",
  1120. .parent_names = (const char *[]){
  1121. "pclk1_clk_src",
  1122. },
  1123. .num_parents = 1,
  1124. .flags = CLK_SET_RATE_PARENT,
  1125. .ops = &clk_branch2_ops,
  1126. },
  1127. },
  1128. };
  1129. static struct clk_branch avsync_vp_clk = {
  1130. .halt_reg = 0x2404,
  1131. .clkr = {
  1132. .enable_reg = 0x2404,
  1133. .enable_mask = BIT(0),
  1134. .hw.init = &(struct clk_init_data){
  1135. .name = "avsync_vp_clk",
  1136. .parent_names = (const char *[]){
  1137. "vp_clk_src",
  1138. },
  1139. .num_parents = 1,
  1140. .flags = CLK_SET_RATE_PARENT,
  1141. .ops = &clk_branch2_ops,
  1142. },
  1143. },
  1144. };
  1145. static struct clk_branch camss_ahb_clk = {
  1146. .halt_reg = 0x348c,
  1147. .clkr = {
  1148. .enable_reg = 0x348c,
  1149. .enable_mask = BIT(0),
  1150. .hw.init = &(struct clk_init_data){
  1151. .name = "camss_ahb_clk",
  1152. .parent_names = (const char *[]){
  1153. "mmss_ahb_clk_src",
  1154. },
  1155. .num_parents = 1,
  1156. .flags = CLK_SET_RATE_PARENT,
  1157. .ops = &clk_branch2_ops,
  1158. },
  1159. },
  1160. };
  1161. static struct clk_branch camss_cci_cci_ahb_clk = {
  1162. .halt_reg = 0x3348,
  1163. .clkr = {
  1164. .enable_reg = 0x3348,
  1165. .enable_mask = BIT(0),
  1166. .hw.init = &(struct clk_init_data){
  1167. .name = "camss_cci_cci_ahb_clk",
  1168. .parent_names = (const char *[]){
  1169. "mmss_ahb_clk_src",
  1170. },
  1171. .num_parents = 1,
  1172. .ops = &clk_branch2_ops,
  1173. },
  1174. },
  1175. };
  1176. static struct clk_branch camss_cci_cci_clk = {
  1177. .halt_reg = 0x3344,
  1178. .clkr = {
  1179. .enable_reg = 0x3344,
  1180. .enable_mask = BIT(0),
  1181. .hw.init = &(struct clk_init_data){
  1182. .name = "camss_cci_cci_clk",
  1183. .parent_names = (const char *[]){
  1184. "cci_clk_src",
  1185. },
  1186. .num_parents = 1,
  1187. .flags = CLK_SET_RATE_PARENT,
  1188. .ops = &clk_branch2_ops,
  1189. },
  1190. },
  1191. };
  1192. static struct clk_branch camss_csi0_ahb_clk = {
  1193. .halt_reg = 0x30bc,
  1194. .clkr = {
  1195. .enable_reg = 0x30bc,
  1196. .enable_mask = BIT(0),
  1197. .hw.init = &(struct clk_init_data){
  1198. .name = "camss_csi0_ahb_clk",
  1199. .parent_names = (const char *[]){
  1200. "mmss_ahb_clk_src",
  1201. },
  1202. .num_parents = 1,
  1203. .ops = &clk_branch2_ops,
  1204. },
  1205. },
  1206. };
  1207. static struct clk_branch camss_csi0_clk = {
  1208. .halt_reg = 0x30b4,
  1209. .clkr = {
  1210. .enable_reg = 0x30b4,
  1211. .enable_mask = BIT(0),
  1212. .hw.init = &(struct clk_init_data){
  1213. .name = "camss_csi0_clk",
  1214. .parent_names = (const char *[]){
  1215. "csi0_clk_src",
  1216. },
  1217. .num_parents = 1,
  1218. .flags = CLK_SET_RATE_PARENT,
  1219. .ops = &clk_branch2_ops,
  1220. },
  1221. },
  1222. };
  1223. static struct clk_branch camss_csi0phy_clk = {
  1224. .halt_reg = 0x30c4,
  1225. .clkr = {
  1226. .enable_reg = 0x30c4,
  1227. .enable_mask = BIT(0),
  1228. .hw.init = &(struct clk_init_data){
  1229. .name = "camss_csi0phy_clk",
  1230. .parent_names = (const char *[]){
  1231. "csi0_clk_src",
  1232. },
  1233. .num_parents = 1,
  1234. .flags = CLK_SET_RATE_PARENT,
  1235. .ops = &clk_branch2_ops,
  1236. },
  1237. },
  1238. };
  1239. static struct clk_branch camss_csi0pix_clk = {
  1240. .halt_reg = 0x30e4,
  1241. .clkr = {
  1242. .enable_reg = 0x30e4,
  1243. .enable_mask = BIT(0),
  1244. .hw.init = &(struct clk_init_data){
  1245. .name = "camss_csi0pix_clk",
  1246. .parent_names = (const char *[]){
  1247. "csi0_clk_src",
  1248. },
  1249. .num_parents = 1,
  1250. .flags = CLK_SET_RATE_PARENT,
  1251. .ops = &clk_branch2_ops,
  1252. },
  1253. },
  1254. };
  1255. static struct clk_branch camss_csi0rdi_clk = {
  1256. .halt_reg = 0x30d4,
  1257. .clkr = {
  1258. .enable_reg = 0x30d4,
  1259. .enable_mask = BIT(0),
  1260. .hw.init = &(struct clk_init_data){
  1261. .name = "camss_csi0rdi_clk",
  1262. .parent_names = (const char *[]){
  1263. "csi0_clk_src",
  1264. },
  1265. .num_parents = 1,
  1266. .flags = CLK_SET_RATE_PARENT,
  1267. .ops = &clk_branch2_ops,
  1268. },
  1269. },
  1270. };
  1271. static struct clk_branch camss_csi1_ahb_clk = {
  1272. .halt_reg = 0x3128,
  1273. .clkr = {
  1274. .enable_reg = 0x3128,
  1275. .enable_mask = BIT(0),
  1276. .hw.init = &(struct clk_init_data){
  1277. .name = "camss_csi1_ahb_clk",
  1278. .parent_names = (const char *[]){
  1279. "mmss_ahb_clk_src",
  1280. },
  1281. .num_parents = 1,
  1282. .flags = CLK_SET_RATE_PARENT,
  1283. .ops = &clk_branch2_ops,
  1284. },
  1285. },
  1286. };
  1287. static struct clk_branch camss_csi1_clk = {
  1288. .halt_reg = 0x3124,
  1289. .clkr = {
  1290. .enable_reg = 0x3124,
  1291. .enable_mask = BIT(0),
  1292. .hw.init = &(struct clk_init_data){
  1293. .name = "camss_csi1_clk",
  1294. .parent_names = (const char *[]){
  1295. "csi1_clk_src",
  1296. },
  1297. .num_parents = 1,
  1298. .flags = CLK_SET_RATE_PARENT,
  1299. .ops = &clk_branch2_ops,
  1300. },
  1301. },
  1302. };
  1303. static struct clk_branch camss_csi1phy_clk = {
  1304. .halt_reg = 0x3134,
  1305. .clkr = {
  1306. .enable_reg = 0x3134,
  1307. .enable_mask = BIT(0),
  1308. .hw.init = &(struct clk_init_data){
  1309. .name = "camss_csi1phy_clk",
  1310. .parent_names = (const char *[]){
  1311. "csi1_clk_src",
  1312. },
  1313. .num_parents = 1,
  1314. .flags = CLK_SET_RATE_PARENT,
  1315. .ops = &clk_branch2_ops,
  1316. },
  1317. },
  1318. };
  1319. static struct clk_branch camss_csi1pix_clk = {
  1320. .halt_reg = 0x3154,
  1321. .clkr = {
  1322. .enable_reg = 0x3154,
  1323. .enable_mask = BIT(0),
  1324. .hw.init = &(struct clk_init_data){
  1325. .name = "camss_csi1pix_clk",
  1326. .parent_names = (const char *[]){
  1327. "csi1_clk_src",
  1328. },
  1329. .num_parents = 1,
  1330. .flags = CLK_SET_RATE_PARENT,
  1331. .ops = &clk_branch2_ops,
  1332. },
  1333. },
  1334. };
  1335. static struct clk_branch camss_csi1rdi_clk = {
  1336. .halt_reg = 0x3144,
  1337. .clkr = {
  1338. .enable_reg = 0x3144,
  1339. .enable_mask = BIT(0),
  1340. .hw.init = &(struct clk_init_data){
  1341. .name = "camss_csi1rdi_clk",
  1342. .parent_names = (const char *[]){
  1343. "csi1_clk_src",
  1344. },
  1345. .num_parents = 1,
  1346. .flags = CLK_SET_RATE_PARENT,
  1347. .ops = &clk_branch2_ops,
  1348. },
  1349. },
  1350. };
  1351. static struct clk_branch camss_csi2_ahb_clk = {
  1352. .halt_reg = 0x3188,
  1353. .clkr = {
  1354. .enable_reg = 0x3188,
  1355. .enable_mask = BIT(0),
  1356. .hw.init = &(struct clk_init_data){
  1357. .name = "camss_csi2_ahb_clk",
  1358. .parent_names = (const char *[]){
  1359. "mmss_ahb_clk_src",
  1360. },
  1361. .num_parents = 1,
  1362. .ops = &clk_branch2_ops,
  1363. },
  1364. },
  1365. };
  1366. static struct clk_branch camss_csi2_clk = {
  1367. .halt_reg = 0x3184,
  1368. .clkr = {
  1369. .enable_reg = 0x3184,
  1370. .enable_mask = BIT(0),
  1371. .hw.init = &(struct clk_init_data){
  1372. .name = "camss_csi2_clk",
  1373. .parent_names = (const char *[]){
  1374. "csi2_clk_src",
  1375. },
  1376. .num_parents = 1,
  1377. .flags = CLK_SET_RATE_PARENT,
  1378. .ops = &clk_branch2_ops,
  1379. },
  1380. },
  1381. };
  1382. static struct clk_branch camss_csi2phy_clk = {
  1383. .halt_reg = 0x3194,
  1384. .clkr = {
  1385. .enable_reg = 0x3194,
  1386. .enable_mask = BIT(0),
  1387. .hw.init = &(struct clk_init_data){
  1388. .name = "camss_csi2phy_clk",
  1389. .parent_names = (const char *[]){
  1390. "csi2_clk_src",
  1391. },
  1392. .num_parents = 1,
  1393. .flags = CLK_SET_RATE_PARENT,
  1394. .ops = &clk_branch2_ops,
  1395. },
  1396. },
  1397. };
  1398. static struct clk_branch camss_csi2pix_clk = {
  1399. .halt_reg = 0x31b4,
  1400. .clkr = {
  1401. .enable_reg = 0x31b4,
  1402. .enable_mask = BIT(0),
  1403. .hw.init = &(struct clk_init_data){
  1404. .name = "camss_csi2pix_clk",
  1405. .parent_names = (const char *[]){
  1406. "csi2_clk_src",
  1407. },
  1408. .num_parents = 1,
  1409. .flags = CLK_SET_RATE_PARENT,
  1410. .ops = &clk_branch2_ops,
  1411. },
  1412. },
  1413. };
  1414. static struct clk_branch camss_csi2rdi_clk = {
  1415. .halt_reg = 0x31a4,
  1416. .clkr = {
  1417. .enable_reg = 0x31a4,
  1418. .enable_mask = BIT(0),
  1419. .hw.init = &(struct clk_init_data){
  1420. .name = "camss_csi2rdi_clk",
  1421. .parent_names = (const char *[]){
  1422. "csi2_clk_src",
  1423. },
  1424. .num_parents = 1,
  1425. .flags = CLK_SET_RATE_PARENT,
  1426. .ops = &clk_branch2_ops,
  1427. },
  1428. },
  1429. };
  1430. static struct clk_branch camss_csi3_ahb_clk = {
  1431. .halt_reg = 0x31e8,
  1432. .clkr = {
  1433. .enable_reg = 0x31e8,
  1434. .enable_mask = BIT(0),
  1435. .hw.init = &(struct clk_init_data){
  1436. .name = "camss_csi3_ahb_clk",
  1437. .parent_names = (const char *[]){
  1438. "mmss_ahb_clk_src",
  1439. },
  1440. .num_parents = 1,
  1441. .ops = &clk_branch2_ops,
  1442. },
  1443. },
  1444. };
  1445. static struct clk_branch camss_csi3_clk = {
  1446. .halt_reg = 0x31e4,
  1447. .clkr = {
  1448. .enable_reg = 0x31e4,
  1449. .enable_mask = BIT(0),
  1450. .hw.init = &(struct clk_init_data){
  1451. .name = "camss_csi3_clk",
  1452. .parent_names = (const char *[]){
  1453. "csi3_clk_src",
  1454. },
  1455. .num_parents = 1,
  1456. .flags = CLK_SET_RATE_PARENT,
  1457. .ops = &clk_branch2_ops,
  1458. },
  1459. },
  1460. };
  1461. static struct clk_branch camss_csi3phy_clk = {
  1462. .halt_reg = 0x31f4,
  1463. .clkr = {
  1464. .enable_reg = 0x31f4,
  1465. .enable_mask = BIT(0),
  1466. .hw.init = &(struct clk_init_data){
  1467. .name = "camss_csi3phy_clk",
  1468. .parent_names = (const char *[]){
  1469. "csi3_clk_src",
  1470. },
  1471. .num_parents = 1,
  1472. .flags = CLK_SET_RATE_PARENT,
  1473. .ops = &clk_branch2_ops,
  1474. },
  1475. },
  1476. };
  1477. static struct clk_branch camss_csi3pix_clk = {
  1478. .halt_reg = 0x3214,
  1479. .clkr = {
  1480. .enable_reg = 0x3214,
  1481. .enable_mask = BIT(0),
  1482. .hw.init = &(struct clk_init_data){
  1483. .name = "camss_csi3pix_clk",
  1484. .parent_names = (const char *[]){
  1485. "csi3_clk_src",
  1486. },
  1487. .num_parents = 1,
  1488. .flags = CLK_SET_RATE_PARENT,
  1489. .ops = &clk_branch2_ops,
  1490. },
  1491. },
  1492. };
  1493. static struct clk_branch camss_csi3rdi_clk = {
  1494. .halt_reg = 0x3204,
  1495. .clkr = {
  1496. .enable_reg = 0x3204,
  1497. .enable_mask = BIT(0),
  1498. .hw.init = &(struct clk_init_data){
  1499. .name = "camss_csi3rdi_clk",
  1500. .parent_names = (const char *[]){
  1501. "csi3_clk_src",
  1502. },
  1503. .num_parents = 1,
  1504. .flags = CLK_SET_RATE_PARENT,
  1505. .ops = &clk_branch2_ops,
  1506. },
  1507. },
  1508. };
  1509. static struct clk_branch camss_csi_vfe0_clk = {
  1510. .halt_reg = 0x3704,
  1511. .clkr = {
  1512. .enable_reg = 0x3704,
  1513. .enable_mask = BIT(0),
  1514. .hw.init = &(struct clk_init_data){
  1515. .name = "camss_csi_vfe0_clk",
  1516. .parent_names = (const char *[]){
  1517. "vfe0_clk_src",
  1518. },
  1519. .num_parents = 1,
  1520. .flags = CLK_SET_RATE_PARENT,
  1521. .ops = &clk_branch2_ops,
  1522. },
  1523. },
  1524. };
  1525. static struct clk_branch camss_csi_vfe1_clk = {
  1526. .halt_reg = 0x3714,
  1527. .clkr = {
  1528. .enable_reg = 0x3714,
  1529. .enable_mask = BIT(0),
  1530. .hw.init = &(struct clk_init_data){
  1531. .name = "camss_csi_vfe1_clk",
  1532. .parent_names = (const char *[]){
  1533. "vfe1_clk_src",
  1534. },
  1535. .num_parents = 1,
  1536. .flags = CLK_SET_RATE_PARENT,
  1537. .ops = &clk_branch2_ops,
  1538. },
  1539. },
  1540. };
  1541. static struct clk_branch camss_gp0_clk = {
  1542. .halt_reg = 0x3444,
  1543. .clkr = {
  1544. .enable_reg = 0x3444,
  1545. .enable_mask = BIT(0),
  1546. .hw.init = &(struct clk_init_data){
  1547. .name = "camss_gp0_clk",
  1548. .parent_names = (const char *[]){
  1549. "camss_gp0_clk_src",
  1550. },
  1551. .num_parents = 1,
  1552. .flags = CLK_SET_RATE_PARENT,
  1553. .ops = &clk_branch2_ops,
  1554. },
  1555. },
  1556. };
  1557. static struct clk_branch camss_gp1_clk = {
  1558. .halt_reg = 0x3474,
  1559. .clkr = {
  1560. .enable_reg = 0x3474,
  1561. .enable_mask = BIT(0),
  1562. .hw.init = &(struct clk_init_data){
  1563. .name = "camss_gp1_clk",
  1564. .parent_names = (const char *[]){
  1565. "camss_gp1_clk_src",
  1566. },
  1567. .num_parents = 1,
  1568. .flags = CLK_SET_RATE_PARENT,
  1569. .ops = &clk_branch2_ops,
  1570. },
  1571. },
  1572. };
  1573. static struct clk_branch camss_ispif_ahb_clk = {
  1574. .halt_reg = 0x3224,
  1575. .clkr = {
  1576. .enable_reg = 0x3224,
  1577. .enable_mask = BIT(0),
  1578. .hw.init = &(struct clk_init_data){
  1579. .name = "camss_ispif_ahb_clk",
  1580. .parent_names = (const char *[]){
  1581. "mmss_ahb_clk_src",
  1582. },
  1583. .num_parents = 1,
  1584. .flags = CLK_SET_RATE_PARENT,
  1585. .ops = &clk_branch2_ops,
  1586. },
  1587. },
  1588. };
  1589. static struct clk_branch camss_jpeg_jpeg0_clk = {
  1590. .halt_reg = 0x35a8,
  1591. .clkr = {
  1592. .enable_reg = 0x35a8,
  1593. .enable_mask = BIT(0),
  1594. .hw.init = &(struct clk_init_data){
  1595. .name = "camss_jpeg_jpeg0_clk",
  1596. .parent_names = (const char *[]){
  1597. "jpeg0_clk_src",
  1598. },
  1599. .num_parents = 1,
  1600. .flags = CLK_SET_RATE_PARENT,
  1601. .ops = &clk_branch2_ops,
  1602. },
  1603. },
  1604. };
  1605. static struct clk_branch camss_jpeg_jpeg1_clk = {
  1606. .halt_reg = 0x35ac,
  1607. .clkr = {
  1608. .enable_reg = 0x35ac,
  1609. .enable_mask = BIT(0),
  1610. .hw.init = &(struct clk_init_data){
  1611. .name = "camss_jpeg_jpeg1_clk",
  1612. .parent_names = (const char *[]){
  1613. "jpeg1_clk_src",
  1614. },
  1615. .num_parents = 1,
  1616. .flags = CLK_SET_RATE_PARENT,
  1617. .ops = &clk_branch2_ops,
  1618. },
  1619. },
  1620. };
  1621. static struct clk_branch camss_jpeg_jpeg2_clk = {
  1622. .halt_reg = 0x35b0,
  1623. .clkr = {
  1624. .enable_reg = 0x35b0,
  1625. .enable_mask = BIT(0),
  1626. .hw.init = &(struct clk_init_data){
  1627. .name = "camss_jpeg_jpeg2_clk",
  1628. .parent_names = (const char *[]){
  1629. "jpeg2_clk_src",
  1630. },
  1631. .num_parents = 1,
  1632. .flags = CLK_SET_RATE_PARENT,
  1633. .ops = &clk_branch2_ops,
  1634. },
  1635. },
  1636. };
  1637. static struct clk_branch camss_jpeg_jpeg_ahb_clk = {
  1638. .halt_reg = 0x35b4,
  1639. .clkr = {
  1640. .enable_reg = 0x35b4,
  1641. .enable_mask = BIT(0),
  1642. .hw.init = &(struct clk_init_data){
  1643. .name = "camss_jpeg_jpeg_ahb_clk",
  1644. .parent_names = (const char *[]){
  1645. "mmss_ahb_clk_src",
  1646. },
  1647. .num_parents = 1,
  1648. .ops = &clk_branch2_ops,
  1649. },
  1650. },
  1651. };
  1652. static struct clk_branch camss_jpeg_jpeg_axi_clk = {
  1653. .halt_reg = 0x35b8,
  1654. .clkr = {
  1655. .enable_reg = 0x35b8,
  1656. .enable_mask = BIT(0),
  1657. .hw.init = &(struct clk_init_data){
  1658. .name = "camss_jpeg_jpeg_axi_clk",
  1659. .parent_names = (const char *[]){
  1660. "mmss_axi_clk_src",
  1661. },
  1662. .num_parents = 1,
  1663. .ops = &clk_branch2_ops,
  1664. },
  1665. },
  1666. };
  1667. static struct clk_branch camss_mclk0_clk = {
  1668. .halt_reg = 0x3384,
  1669. .clkr = {
  1670. .enable_reg = 0x3384,
  1671. .enable_mask = BIT(0),
  1672. .hw.init = &(struct clk_init_data){
  1673. .name = "camss_mclk0_clk",
  1674. .parent_names = (const char *[]){
  1675. "mclk0_clk_src",
  1676. },
  1677. .num_parents = 1,
  1678. .flags = CLK_SET_RATE_PARENT,
  1679. .ops = &clk_branch2_ops,
  1680. },
  1681. },
  1682. };
  1683. static struct clk_branch camss_mclk1_clk = {
  1684. .halt_reg = 0x33b4,
  1685. .clkr = {
  1686. .enable_reg = 0x33b4,
  1687. .enable_mask = BIT(0),
  1688. .hw.init = &(struct clk_init_data){
  1689. .name = "camss_mclk1_clk",
  1690. .parent_names = (const char *[]){
  1691. "mclk1_clk_src",
  1692. },
  1693. .num_parents = 1,
  1694. .flags = CLK_SET_RATE_PARENT,
  1695. .ops = &clk_branch2_ops,
  1696. },
  1697. },
  1698. };
  1699. static struct clk_branch camss_mclk2_clk = {
  1700. .halt_reg = 0x33e4,
  1701. .clkr = {
  1702. .enable_reg = 0x33e4,
  1703. .enable_mask = BIT(0),
  1704. .hw.init = &(struct clk_init_data){
  1705. .name = "camss_mclk2_clk",
  1706. .parent_names = (const char *[]){
  1707. "mclk2_clk_src",
  1708. },
  1709. .num_parents = 1,
  1710. .flags = CLK_SET_RATE_PARENT,
  1711. .ops = &clk_branch2_ops,
  1712. },
  1713. },
  1714. };
  1715. static struct clk_branch camss_mclk3_clk = {
  1716. .halt_reg = 0x3414,
  1717. .clkr = {
  1718. .enable_reg = 0x3414,
  1719. .enable_mask = BIT(0),
  1720. .hw.init = &(struct clk_init_data){
  1721. .name = "camss_mclk3_clk",
  1722. .parent_names = (const char *[]){
  1723. "mclk3_clk_src",
  1724. },
  1725. .num_parents = 1,
  1726. .flags = CLK_SET_RATE_PARENT,
  1727. .ops = &clk_branch2_ops,
  1728. },
  1729. },
  1730. };
  1731. static struct clk_branch camss_micro_ahb_clk = {
  1732. .halt_reg = 0x3494,
  1733. .clkr = {
  1734. .enable_reg = 0x3494,
  1735. .enable_mask = BIT(0),
  1736. .hw.init = &(struct clk_init_data){
  1737. .name = "camss_micro_ahb_clk",
  1738. .parent_names = (const char *[]){
  1739. "mmss_ahb_clk_src",
  1740. },
  1741. .num_parents = 1,
  1742. .ops = &clk_branch2_ops,
  1743. },
  1744. },
  1745. };
  1746. static struct clk_branch camss_phy0_csi0phytimer_clk = {
  1747. .halt_reg = 0x3024,
  1748. .clkr = {
  1749. .enable_reg = 0x3024,
  1750. .enable_mask = BIT(0),
  1751. .hw.init = &(struct clk_init_data){
  1752. .name = "camss_phy0_csi0phytimer_clk",
  1753. .parent_names = (const char *[]){
  1754. "csi0phytimer_clk_src",
  1755. },
  1756. .num_parents = 1,
  1757. .flags = CLK_SET_RATE_PARENT,
  1758. .ops = &clk_branch2_ops,
  1759. },
  1760. },
  1761. };
  1762. static struct clk_branch camss_phy1_csi1phytimer_clk = {
  1763. .halt_reg = 0x3054,
  1764. .clkr = {
  1765. .enable_reg = 0x3054,
  1766. .enable_mask = BIT(0),
  1767. .hw.init = &(struct clk_init_data){
  1768. .name = "camss_phy1_csi1phytimer_clk",
  1769. .parent_names = (const char *[]){
  1770. "csi1phytimer_clk_src",
  1771. },
  1772. .num_parents = 1,
  1773. .flags = CLK_SET_RATE_PARENT,
  1774. .ops = &clk_branch2_ops,
  1775. },
  1776. },
  1777. };
  1778. static struct clk_branch camss_phy2_csi2phytimer_clk = {
  1779. .halt_reg = 0x3084,
  1780. .clkr = {
  1781. .enable_reg = 0x3084,
  1782. .enable_mask = BIT(0),
  1783. .hw.init = &(struct clk_init_data){
  1784. .name = "camss_phy2_csi2phytimer_clk",
  1785. .parent_names = (const char *[]){
  1786. "csi2phytimer_clk_src",
  1787. },
  1788. .num_parents = 1,
  1789. .flags = CLK_SET_RATE_PARENT,
  1790. .ops = &clk_branch2_ops,
  1791. },
  1792. },
  1793. };
  1794. static struct clk_branch camss_top_ahb_clk = {
  1795. .halt_reg = 0x3484,
  1796. .clkr = {
  1797. .enable_reg = 0x3484,
  1798. .enable_mask = BIT(0),
  1799. .hw.init = &(struct clk_init_data){
  1800. .name = "camss_top_ahb_clk",
  1801. .parent_names = (const char *[]){
  1802. "mmss_ahb_clk_src",
  1803. },
  1804. .num_parents = 1,
  1805. .flags = CLK_SET_RATE_PARENT,
  1806. .ops = &clk_branch2_ops,
  1807. },
  1808. },
  1809. };
  1810. static struct clk_branch camss_vfe_cpp_ahb_clk = {
  1811. .halt_reg = 0x36b4,
  1812. .clkr = {
  1813. .enable_reg = 0x36b4,
  1814. .enable_mask = BIT(0),
  1815. .hw.init = &(struct clk_init_data){
  1816. .name = "camss_vfe_cpp_ahb_clk",
  1817. .parent_names = (const char *[]){
  1818. "mmss_ahb_clk_src",
  1819. },
  1820. .num_parents = 1,
  1821. .flags = CLK_SET_RATE_PARENT,
  1822. .ops = &clk_branch2_ops,
  1823. },
  1824. },
  1825. };
  1826. static struct clk_branch camss_vfe_cpp_clk = {
  1827. .halt_reg = 0x36b0,
  1828. .clkr = {
  1829. .enable_reg = 0x36b0,
  1830. .enable_mask = BIT(0),
  1831. .hw.init = &(struct clk_init_data){
  1832. .name = "camss_vfe_cpp_clk",
  1833. .parent_names = (const char *[]){
  1834. "cpp_clk_src",
  1835. },
  1836. .num_parents = 1,
  1837. .flags = CLK_SET_RATE_PARENT,
  1838. .ops = &clk_branch2_ops,
  1839. },
  1840. },
  1841. };
  1842. static struct clk_branch camss_vfe_vfe0_clk = {
  1843. .halt_reg = 0x36a8,
  1844. .clkr = {
  1845. .enable_reg = 0x36a8,
  1846. .enable_mask = BIT(0),
  1847. .hw.init = &(struct clk_init_data){
  1848. .name = "camss_vfe_vfe0_clk",
  1849. .parent_names = (const char *[]){
  1850. "vfe0_clk_src",
  1851. },
  1852. .num_parents = 1,
  1853. .flags = CLK_SET_RATE_PARENT,
  1854. .ops = &clk_branch2_ops,
  1855. },
  1856. },
  1857. };
  1858. static struct clk_branch camss_vfe_vfe1_clk = {
  1859. .halt_reg = 0x36ac,
  1860. .clkr = {
  1861. .enable_reg = 0x36ac,
  1862. .enable_mask = BIT(0),
  1863. .hw.init = &(struct clk_init_data){
  1864. .name = "camss_vfe_vfe1_clk",
  1865. .parent_names = (const char *[]){
  1866. "vfe1_clk_src",
  1867. },
  1868. .num_parents = 1,
  1869. .flags = CLK_SET_RATE_PARENT,
  1870. .ops = &clk_branch2_ops,
  1871. },
  1872. },
  1873. };
  1874. static struct clk_branch camss_vfe_vfe_ahb_clk = {
  1875. .halt_reg = 0x36b8,
  1876. .clkr = {
  1877. .enable_reg = 0x36b8,
  1878. .enable_mask = BIT(0),
  1879. .hw.init = &(struct clk_init_data){
  1880. .name = "camss_vfe_vfe_ahb_clk",
  1881. .parent_names = (const char *[]){
  1882. "mmss_ahb_clk_src",
  1883. },
  1884. .num_parents = 1,
  1885. .flags = CLK_SET_RATE_PARENT,
  1886. .ops = &clk_branch2_ops,
  1887. },
  1888. },
  1889. };
  1890. static struct clk_branch camss_vfe_vfe_axi_clk = {
  1891. .halt_reg = 0x36bc,
  1892. .clkr = {
  1893. .enable_reg = 0x36bc,
  1894. .enable_mask = BIT(0),
  1895. .hw.init = &(struct clk_init_data){
  1896. .name = "camss_vfe_vfe_axi_clk",
  1897. .parent_names = (const char *[]){
  1898. "mmss_axi_clk_src",
  1899. },
  1900. .num_parents = 1,
  1901. .flags = CLK_SET_RATE_PARENT,
  1902. .ops = &clk_branch2_ops,
  1903. },
  1904. },
  1905. };
  1906. static struct clk_branch mdss_ahb_clk = {
  1907. .halt_reg = 0x2308,
  1908. .clkr = {
  1909. .enable_reg = 0x2308,
  1910. .enable_mask = BIT(0),
  1911. .hw.init = &(struct clk_init_data){
  1912. .name = "mdss_ahb_clk",
  1913. .parent_names = (const char *[]){
  1914. "mmss_ahb_clk_src",
  1915. },
  1916. .num_parents = 1,
  1917. .flags = CLK_SET_RATE_PARENT,
  1918. .ops = &clk_branch2_ops,
  1919. },
  1920. },
  1921. };
  1922. static struct clk_branch mdss_axi_clk = {
  1923. .halt_reg = 0x2310,
  1924. .clkr = {
  1925. .enable_reg = 0x2310,
  1926. .enable_mask = BIT(0),
  1927. .hw.init = &(struct clk_init_data){
  1928. .name = "mdss_axi_clk",
  1929. .parent_names = (const char *[]){
  1930. "mmss_axi_clk_src",
  1931. },
  1932. .num_parents = 1,
  1933. .flags = CLK_SET_RATE_PARENT,
  1934. .ops = &clk_branch2_ops,
  1935. },
  1936. },
  1937. };
  1938. static struct clk_branch mdss_byte0_clk = {
  1939. .halt_reg = 0x233c,
  1940. .clkr = {
  1941. .enable_reg = 0x233c,
  1942. .enable_mask = BIT(0),
  1943. .hw.init = &(struct clk_init_data){
  1944. .name = "mdss_byte0_clk",
  1945. .parent_names = (const char *[]){
  1946. "byte0_clk_src",
  1947. },
  1948. .num_parents = 1,
  1949. .flags = CLK_SET_RATE_PARENT,
  1950. .ops = &clk_branch2_ops,
  1951. },
  1952. },
  1953. };
  1954. static struct clk_branch mdss_byte1_clk = {
  1955. .halt_reg = 0x2340,
  1956. .clkr = {
  1957. .enable_reg = 0x2340,
  1958. .enable_mask = BIT(0),
  1959. .hw.init = &(struct clk_init_data){
  1960. .name = "mdss_byte1_clk",
  1961. .parent_names = (const char *[]){
  1962. "byte1_clk_src",
  1963. },
  1964. .num_parents = 1,
  1965. .flags = CLK_SET_RATE_PARENT,
  1966. .ops = &clk_branch2_ops,
  1967. },
  1968. },
  1969. };
  1970. static struct clk_branch mdss_edpaux_clk = {
  1971. .halt_reg = 0x2334,
  1972. .clkr = {
  1973. .enable_reg = 0x2334,
  1974. .enable_mask = BIT(0),
  1975. .hw.init = &(struct clk_init_data){
  1976. .name = "mdss_edpaux_clk",
  1977. .parent_names = (const char *[]){
  1978. "edpaux_clk_src",
  1979. },
  1980. .num_parents = 1,
  1981. .flags = CLK_SET_RATE_PARENT,
  1982. .ops = &clk_branch2_ops,
  1983. },
  1984. },
  1985. };
  1986. static struct clk_branch mdss_edplink_clk = {
  1987. .halt_reg = 0x2330,
  1988. .clkr = {
  1989. .enable_reg = 0x2330,
  1990. .enable_mask = BIT(0),
  1991. .hw.init = &(struct clk_init_data){
  1992. .name = "mdss_edplink_clk",
  1993. .parent_names = (const char *[]){
  1994. "edplink_clk_src",
  1995. },
  1996. .num_parents = 1,
  1997. .flags = CLK_SET_RATE_PARENT,
  1998. .ops = &clk_branch2_ops,
  1999. },
  2000. },
  2001. };
  2002. static struct clk_branch mdss_edppixel_clk = {
  2003. .halt_reg = 0x232c,
  2004. .clkr = {
  2005. .enable_reg = 0x232c,
  2006. .enable_mask = BIT(0),
  2007. .hw.init = &(struct clk_init_data){
  2008. .name = "mdss_edppixel_clk",
  2009. .parent_names = (const char *[]){
  2010. "edppixel_clk_src",
  2011. },
  2012. .num_parents = 1,
  2013. .flags = CLK_SET_RATE_PARENT,
  2014. .ops = &clk_branch2_ops,
  2015. },
  2016. },
  2017. };
  2018. static struct clk_branch mdss_esc0_clk = {
  2019. .halt_reg = 0x2344,
  2020. .clkr = {
  2021. .enable_reg = 0x2344,
  2022. .enable_mask = BIT(0),
  2023. .hw.init = &(struct clk_init_data){
  2024. .name = "mdss_esc0_clk",
  2025. .parent_names = (const char *[]){
  2026. "esc0_clk_src",
  2027. },
  2028. .num_parents = 1,
  2029. .flags = CLK_SET_RATE_PARENT,
  2030. .ops = &clk_branch2_ops,
  2031. },
  2032. },
  2033. };
  2034. static struct clk_branch mdss_esc1_clk = {
  2035. .halt_reg = 0x2348,
  2036. .clkr = {
  2037. .enable_reg = 0x2348,
  2038. .enable_mask = BIT(0),
  2039. .hw.init = &(struct clk_init_data){
  2040. .name = "mdss_esc1_clk",
  2041. .parent_names = (const char *[]){
  2042. "esc1_clk_src",
  2043. },
  2044. .num_parents = 1,
  2045. .flags = CLK_SET_RATE_PARENT,
  2046. .ops = &clk_branch2_ops,
  2047. },
  2048. },
  2049. };
  2050. static struct clk_branch mdss_extpclk_clk = {
  2051. .halt_reg = 0x2324,
  2052. .clkr = {
  2053. .enable_reg = 0x2324,
  2054. .enable_mask = BIT(0),
  2055. .hw.init = &(struct clk_init_data){
  2056. .name = "mdss_extpclk_clk",
  2057. .parent_names = (const char *[]){
  2058. "extpclk_clk_src",
  2059. },
  2060. .num_parents = 1,
  2061. .flags = CLK_SET_RATE_PARENT,
  2062. .ops = &clk_branch2_ops,
  2063. },
  2064. },
  2065. };
  2066. static struct clk_branch mdss_hdmi_ahb_clk = {
  2067. .halt_reg = 0x230c,
  2068. .clkr = {
  2069. .enable_reg = 0x230c,
  2070. .enable_mask = BIT(0),
  2071. .hw.init = &(struct clk_init_data){
  2072. .name = "mdss_hdmi_ahb_clk",
  2073. .parent_names = (const char *[]){
  2074. "mmss_ahb_clk_src",
  2075. },
  2076. .num_parents = 1,
  2077. .flags = CLK_SET_RATE_PARENT,
  2078. .ops = &clk_branch2_ops,
  2079. },
  2080. },
  2081. };
  2082. static struct clk_branch mdss_hdmi_clk = {
  2083. .halt_reg = 0x2338,
  2084. .clkr = {
  2085. .enable_reg = 0x2338,
  2086. .enable_mask = BIT(0),
  2087. .hw.init = &(struct clk_init_data){
  2088. .name = "mdss_hdmi_clk",
  2089. .parent_names = (const char *[]){
  2090. "hdmi_clk_src",
  2091. },
  2092. .num_parents = 1,
  2093. .flags = CLK_SET_RATE_PARENT,
  2094. .ops = &clk_branch2_ops,
  2095. },
  2096. },
  2097. };
  2098. static struct clk_branch mdss_mdp_clk = {
  2099. .halt_reg = 0x231c,
  2100. .clkr = {
  2101. .enable_reg = 0x231c,
  2102. .enable_mask = BIT(0),
  2103. .hw.init = &(struct clk_init_data){
  2104. .name = "mdss_mdp_clk",
  2105. .parent_names = (const char *[]){
  2106. "mdp_clk_src",
  2107. },
  2108. .num_parents = 1,
  2109. .flags = CLK_SET_RATE_PARENT,
  2110. .ops = &clk_branch2_ops,
  2111. },
  2112. },
  2113. };
  2114. static struct clk_branch mdss_mdp_lut_clk = {
  2115. .halt_reg = 0x2320,
  2116. .clkr = {
  2117. .enable_reg = 0x2320,
  2118. .enable_mask = BIT(0),
  2119. .hw.init = &(struct clk_init_data){
  2120. .name = "mdss_mdp_lut_clk",
  2121. .parent_names = (const char *[]){
  2122. "mdp_clk_src",
  2123. },
  2124. .num_parents = 1,
  2125. .flags = CLK_SET_RATE_PARENT,
  2126. .ops = &clk_branch2_ops,
  2127. },
  2128. },
  2129. };
  2130. static struct clk_branch mdss_pclk0_clk = {
  2131. .halt_reg = 0x2314,
  2132. .clkr = {
  2133. .enable_reg = 0x2314,
  2134. .enable_mask = BIT(0),
  2135. .hw.init = &(struct clk_init_data){
  2136. .name = "mdss_pclk0_clk",
  2137. .parent_names = (const char *[]){
  2138. "pclk0_clk_src",
  2139. },
  2140. .num_parents = 1,
  2141. .flags = CLK_SET_RATE_PARENT,
  2142. .ops = &clk_branch2_ops,
  2143. },
  2144. },
  2145. };
  2146. static struct clk_branch mdss_pclk1_clk = {
  2147. .halt_reg = 0x2318,
  2148. .clkr = {
  2149. .enable_reg = 0x2318,
  2150. .enable_mask = BIT(0),
  2151. .hw.init = &(struct clk_init_data){
  2152. .name = "mdss_pclk1_clk",
  2153. .parent_names = (const char *[]){
  2154. "pclk1_clk_src",
  2155. },
  2156. .num_parents = 1,
  2157. .flags = CLK_SET_RATE_PARENT,
  2158. .ops = &clk_branch2_ops,
  2159. },
  2160. },
  2161. };
  2162. static struct clk_branch mdss_vsync_clk = {
  2163. .halt_reg = 0x2328,
  2164. .clkr = {
  2165. .enable_reg = 0x2328,
  2166. .enable_mask = BIT(0),
  2167. .hw.init = &(struct clk_init_data){
  2168. .name = "mdss_vsync_clk",
  2169. .parent_names = (const char *[]){
  2170. "vsync_clk_src",
  2171. },
  2172. .num_parents = 1,
  2173. .flags = CLK_SET_RATE_PARENT,
  2174. .ops = &clk_branch2_ops,
  2175. },
  2176. },
  2177. };
  2178. static struct clk_branch mmss_rbcpr_ahb_clk = {
  2179. .halt_reg = 0x4088,
  2180. .clkr = {
  2181. .enable_reg = 0x4088,
  2182. .enable_mask = BIT(0),
  2183. .hw.init = &(struct clk_init_data){
  2184. .name = "mmss_rbcpr_ahb_clk",
  2185. .parent_names = (const char *[]){
  2186. "mmss_ahb_clk_src",
  2187. },
  2188. .num_parents = 1,
  2189. .flags = CLK_SET_RATE_PARENT,
  2190. .ops = &clk_branch2_ops,
  2191. },
  2192. },
  2193. };
  2194. static struct clk_branch mmss_rbcpr_clk = {
  2195. .halt_reg = 0x4084,
  2196. .clkr = {
  2197. .enable_reg = 0x4084,
  2198. .enable_mask = BIT(0),
  2199. .hw.init = &(struct clk_init_data){
  2200. .name = "mmss_rbcpr_clk",
  2201. .parent_names = (const char *[]){
  2202. "rbcpr_clk_src",
  2203. },
  2204. .num_parents = 1,
  2205. .flags = CLK_SET_RATE_PARENT,
  2206. .ops = &clk_branch2_ops,
  2207. },
  2208. },
  2209. };
  2210. static struct clk_branch mmss_spdm_ahb_clk = {
  2211. .halt_reg = 0x0230,
  2212. .clkr = {
  2213. .enable_reg = 0x0230,
  2214. .enable_mask = BIT(0),
  2215. .hw.init = &(struct clk_init_data){
  2216. .name = "mmss_spdm_ahb_clk",
  2217. .parent_names = (const char *[]){
  2218. "mmss_spdm_ahb_div_clk",
  2219. },
  2220. .num_parents = 1,
  2221. .flags = CLK_SET_RATE_PARENT,
  2222. .ops = &clk_branch2_ops,
  2223. },
  2224. },
  2225. };
  2226. static struct clk_branch mmss_spdm_axi_clk = {
  2227. .halt_reg = 0x0210,
  2228. .clkr = {
  2229. .enable_reg = 0x0210,
  2230. .enable_mask = BIT(0),
  2231. .hw.init = &(struct clk_init_data){
  2232. .name = "mmss_spdm_axi_clk",
  2233. .parent_names = (const char *[]){
  2234. "mmss_spdm_axi_div_clk",
  2235. },
  2236. .num_parents = 1,
  2237. .flags = CLK_SET_RATE_PARENT,
  2238. .ops = &clk_branch2_ops,
  2239. },
  2240. },
  2241. };
  2242. static struct clk_branch mmss_spdm_csi0_clk = {
  2243. .halt_reg = 0x023c,
  2244. .clkr = {
  2245. .enable_reg = 0x023c,
  2246. .enable_mask = BIT(0),
  2247. .hw.init = &(struct clk_init_data){
  2248. .name = "mmss_spdm_csi0_clk",
  2249. .parent_names = (const char *[]){
  2250. "mmss_spdm_csi0_div_clk",
  2251. },
  2252. .num_parents = 1,
  2253. .flags = CLK_SET_RATE_PARENT,
  2254. .ops = &clk_branch2_ops,
  2255. },
  2256. },
  2257. };
  2258. static struct clk_branch mmss_spdm_gfx3d_clk = {
  2259. .halt_reg = 0x022c,
  2260. .clkr = {
  2261. .enable_reg = 0x022c,
  2262. .enable_mask = BIT(0),
  2263. .hw.init = &(struct clk_init_data){
  2264. .name = "mmss_spdm_gfx3d_clk",
  2265. .parent_names = (const char *[]){
  2266. "mmss_spdm_gfx3d_div_clk",
  2267. },
  2268. .num_parents = 1,
  2269. .flags = CLK_SET_RATE_PARENT,
  2270. .ops = &clk_branch2_ops,
  2271. },
  2272. },
  2273. };
  2274. static struct clk_branch mmss_spdm_jpeg0_clk = {
  2275. .halt_reg = 0x0204,
  2276. .clkr = {
  2277. .enable_reg = 0x0204,
  2278. .enable_mask = BIT(0),
  2279. .hw.init = &(struct clk_init_data){
  2280. .name = "mmss_spdm_jpeg0_clk",
  2281. .parent_names = (const char *[]){
  2282. "mmss_spdm_jpeg0_div_clk",
  2283. },
  2284. .num_parents = 1,
  2285. .flags = CLK_SET_RATE_PARENT,
  2286. .ops = &clk_branch2_ops,
  2287. },
  2288. },
  2289. };
  2290. static struct clk_branch mmss_spdm_jpeg1_clk = {
  2291. .halt_reg = 0x0208,
  2292. .clkr = {
  2293. .enable_reg = 0x0208,
  2294. .enable_mask = BIT(0),
  2295. .hw.init = &(struct clk_init_data){
  2296. .name = "mmss_spdm_jpeg1_clk",
  2297. .parent_names = (const char *[]){
  2298. "mmss_spdm_jpeg1_div_clk",
  2299. },
  2300. .num_parents = 1,
  2301. .flags = CLK_SET_RATE_PARENT,
  2302. .ops = &clk_branch2_ops,
  2303. },
  2304. },
  2305. };
  2306. static struct clk_branch mmss_spdm_jpeg2_clk = {
  2307. .halt_reg = 0x0224,
  2308. .clkr = {
  2309. .enable_reg = 0x0224,
  2310. .enable_mask = BIT(0),
  2311. .hw.init = &(struct clk_init_data){
  2312. .name = "mmss_spdm_jpeg2_clk",
  2313. .parent_names = (const char *[]){
  2314. "mmss_spdm_jpeg2_div_clk",
  2315. },
  2316. .num_parents = 1,
  2317. .flags = CLK_SET_RATE_PARENT,
  2318. .ops = &clk_branch2_ops,
  2319. },
  2320. },
  2321. };
  2322. static struct clk_branch mmss_spdm_mdp_clk = {
  2323. .halt_reg = 0x020c,
  2324. .clkr = {
  2325. .enable_reg = 0x020c,
  2326. .enable_mask = BIT(0),
  2327. .hw.init = &(struct clk_init_data){
  2328. .name = "mmss_spdm_mdp_clk",
  2329. .parent_names = (const char *[]){
  2330. "mmss_spdm_mdp_div_clk",
  2331. },
  2332. .num_parents = 1,
  2333. .flags = CLK_SET_RATE_PARENT,
  2334. .ops = &clk_branch2_ops,
  2335. },
  2336. },
  2337. };
  2338. static struct clk_branch mmss_spdm_pclk0_clk = {
  2339. .halt_reg = 0x0234,
  2340. .clkr = {
  2341. .enable_reg = 0x0234,
  2342. .enable_mask = BIT(0),
  2343. .hw.init = &(struct clk_init_data){
  2344. .name = "mmss_spdm_pclk0_clk",
  2345. .parent_names = (const char *[]){
  2346. "mmss_spdm_pclk0_div_clk",
  2347. },
  2348. .num_parents = 1,
  2349. .flags = CLK_SET_RATE_PARENT,
  2350. .ops = &clk_branch2_ops,
  2351. },
  2352. },
  2353. };
  2354. static struct clk_branch mmss_spdm_pclk1_clk = {
  2355. .halt_reg = 0x0228,
  2356. .clkr = {
  2357. .enable_reg = 0x0228,
  2358. .enable_mask = BIT(0),
  2359. .hw.init = &(struct clk_init_data){
  2360. .name = "mmss_spdm_pclk1_clk",
  2361. .parent_names = (const char *[]){
  2362. "mmss_spdm_pclk1_div_clk",
  2363. },
  2364. .num_parents = 1,
  2365. .flags = CLK_SET_RATE_PARENT,
  2366. .ops = &clk_branch2_ops,
  2367. },
  2368. },
  2369. };
  2370. static struct clk_branch mmss_spdm_vcodec0_clk = {
  2371. .halt_reg = 0x0214,
  2372. .clkr = {
  2373. .enable_reg = 0x0214,
  2374. .enable_mask = BIT(0),
  2375. .hw.init = &(struct clk_init_data){
  2376. .name = "mmss_spdm_vcodec0_clk",
  2377. .parent_names = (const char *[]){
  2378. "mmss_spdm_vcodec0_div_clk",
  2379. },
  2380. .num_parents = 1,
  2381. .flags = CLK_SET_RATE_PARENT,
  2382. .ops = &clk_branch2_ops,
  2383. },
  2384. },
  2385. };
  2386. static struct clk_branch mmss_spdm_vfe0_clk = {
  2387. .halt_reg = 0x0218,
  2388. .clkr = {
  2389. .enable_reg = 0x0218,
  2390. .enable_mask = BIT(0),
  2391. .hw.init = &(struct clk_init_data){
  2392. .name = "mmss_spdm_vfe0_clk",
  2393. .parent_names = (const char *[]){
  2394. "mmss_spdm_vfe0_div_clk",
  2395. },
  2396. .num_parents = 1,
  2397. .flags = CLK_SET_RATE_PARENT,
  2398. .ops = &clk_branch2_ops,
  2399. },
  2400. },
  2401. };
  2402. static struct clk_branch mmss_spdm_vfe1_clk = {
  2403. .halt_reg = 0x021c,
  2404. .clkr = {
  2405. .enable_reg = 0x021c,
  2406. .enable_mask = BIT(0),
  2407. .hw.init = &(struct clk_init_data){
  2408. .name = "mmss_spdm_vfe1_clk",
  2409. .parent_names = (const char *[]){
  2410. "mmss_spdm_vfe1_div_clk",
  2411. },
  2412. .num_parents = 1,
  2413. .flags = CLK_SET_RATE_PARENT,
  2414. .ops = &clk_branch2_ops,
  2415. },
  2416. },
  2417. };
  2418. static struct clk_branch mmss_spdm_rm_axi_clk = {
  2419. .halt_reg = 0x0304,
  2420. .clkr = {
  2421. .enable_reg = 0x0304,
  2422. .enable_mask = BIT(0),
  2423. .hw.init = &(struct clk_init_data){
  2424. .name = "mmss_spdm_rm_axi_clk",
  2425. .parent_names = (const char *[]){
  2426. "mmss_axi_clk_src",
  2427. },
  2428. .num_parents = 1,
  2429. .flags = CLK_SET_RATE_PARENT,
  2430. .ops = &clk_branch2_ops,
  2431. },
  2432. },
  2433. };
  2434. static struct clk_branch mmss_spdm_rm_ocmemnoc_clk = {
  2435. .halt_reg = 0x0308,
  2436. .clkr = {
  2437. .enable_reg = 0x0308,
  2438. .enable_mask = BIT(0),
  2439. .hw.init = &(struct clk_init_data){
  2440. .name = "mmss_spdm_rm_ocmemnoc_clk",
  2441. .parent_names = (const char *[]){
  2442. "ocmemnoc_clk_src",
  2443. },
  2444. .num_parents = 1,
  2445. .flags = CLK_SET_RATE_PARENT,
  2446. .ops = &clk_branch2_ops,
  2447. },
  2448. },
  2449. };
  2450. static struct clk_branch mmss_misc_ahb_clk = {
  2451. .halt_reg = 0x502c,
  2452. .clkr = {
  2453. .enable_reg = 0x502c,
  2454. .enable_mask = BIT(0),
  2455. .hw.init = &(struct clk_init_data){
  2456. .name = "mmss_misc_ahb_clk",
  2457. .parent_names = (const char *[]){
  2458. "mmss_ahb_clk_src",
  2459. },
  2460. .num_parents = 1,
  2461. .flags = CLK_SET_RATE_PARENT,
  2462. .ops = &clk_branch2_ops,
  2463. },
  2464. },
  2465. };
  2466. static struct clk_branch mmss_mmssnoc_ahb_clk = {
  2467. .halt_reg = 0x5024,
  2468. .clkr = {
  2469. .enable_reg = 0x5024,
  2470. .enable_mask = BIT(0),
  2471. .hw.init = &(struct clk_init_data){
  2472. .name = "mmss_mmssnoc_ahb_clk",
  2473. .parent_names = (const char *[]){
  2474. "mmss_ahb_clk_src",
  2475. },
  2476. .num_parents = 1,
  2477. .ops = &clk_branch2_ops,
  2478. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2479. },
  2480. },
  2481. };
  2482. static struct clk_branch mmss_mmssnoc_bto_ahb_clk = {
  2483. .halt_reg = 0x5028,
  2484. .clkr = {
  2485. .enable_reg = 0x5028,
  2486. .enable_mask = BIT(0),
  2487. .hw.init = &(struct clk_init_data){
  2488. .name = "mmss_mmssnoc_bto_ahb_clk",
  2489. .parent_names = (const char *[]){
  2490. "mmss_ahb_clk_src",
  2491. },
  2492. .num_parents = 1,
  2493. .ops = &clk_branch2_ops,
  2494. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2495. },
  2496. },
  2497. };
  2498. static struct clk_branch mmss_mmssnoc_axi_clk = {
  2499. .halt_reg = 0x506c,
  2500. .clkr = {
  2501. .enable_reg = 0x506c,
  2502. .enable_mask = BIT(0),
  2503. .hw.init = &(struct clk_init_data){
  2504. .name = "mmss_mmssnoc_axi_clk",
  2505. .parent_names = (const char *[]){
  2506. "mmss_axi_clk_src",
  2507. },
  2508. .num_parents = 1,
  2509. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2510. .ops = &clk_branch2_ops,
  2511. },
  2512. },
  2513. };
  2514. static struct clk_branch mmss_s0_axi_clk = {
  2515. .halt_reg = 0x5064,
  2516. .clkr = {
  2517. .enable_reg = 0x5064,
  2518. .enable_mask = BIT(0),
  2519. .hw.init = &(struct clk_init_data){
  2520. .name = "mmss_s0_axi_clk",
  2521. .parent_names = (const char *[]){
  2522. "mmss_axi_clk_src",
  2523. },
  2524. .num_parents = 1,
  2525. .ops = &clk_branch2_ops,
  2526. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2527. },
  2528. },
  2529. };
  2530. static struct clk_branch ocmemcx_ahb_clk = {
  2531. .halt_reg = 0x405c,
  2532. .clkr = {
  2533. .enable_reg = 0x405c,
  2534. .enable_mask = BIT(0),
  2535. .hw.init = &(struct clk_init_data){
  2536. .name = "ocmemcx_ahb_clk",
  2537. .parent_names = (const char *[]){
  2538. "mmss_ahb_clk_src",
  2539. },
  2540. .num_parents = 1,
  2541. .flags = CLK_SET_RATE_PARENT,
  2542. .ops = &clk_branch2_ops,
  2543. },
  2544. },
  2545. };
  2546. static struct clk_branch ocmemcx_ocmemnoc_clk = {
  2547. .halt_reg = 0x4058,
  2548. .clkr = {
  2549. .enable_reg = 0x4058,
  2550. .enable_mask = BIT(0),
  2551. .hw.init = &(struct clk_init_data){
  2552. .name = "ocmemcx_ocmemnoc_clk",
  2553. .parent_names = (const char *[]){
  2554. "ocmemnoc_clk_src",
  2555. },
  2556. .num_parents = 1,
  2557. .flags = CLK_SET_RATE_PARENT,
  2558. .ops = &clk_branch2_ops,
  2559. },
  2560. },
  2561. };
  2562. static struct clk_branch oxili_ocmemgx_clk = {
  2563. .halt_reg = 0x402c,
  2564. .clkr = {
  2565. .enable_reg = 0x402c,
  2566. .enable_mask = BIT(0),
  2567. .hw.init = &(struct clk_init_data){
  2568. .name = "oxili_ocmemgx_clk",
  2569. .parent_names = (const char *[]){
  2570. "gfx3d_clk_src",
  2571. },
  2572. .num_parents = 1,
  2573. .flags = CLK_SET_RATE_PARENT,
  2574. .ops = &clk_branch2_ops,
  2575. },
  2576. },
  2577. };
  2578. static struct clk_branch oxili_gfx3d_clk = {
  2579. .halt_reg = 0x4028,
  2580. .clkr = {
  2581. .enable_reg = 0x4028,
  2582. .enable_mask = BIT(0),
  2583. .hw.init = &(struct clk_init_data){
  2584. .name = "oxili_gfx3d_clk",
  2585. .parent_names = (const char *[]){
  2586. "gfx3d_clk_src",
  2587. },
  2588. .num_parents = 1,
  2589. .flags = CLK_SET_RATE_PARENT,
  2590. .ops = &clk_branch2_ops,
  2591. },
  2592. },
  2593. };
  2594. static struct clk_branch oxili_rbbmtimer_clk = {
  2595. .halt_reg = 0x40b0,
  2596. .clkr = {
  2597. .enable_reg = 0x40b0,
  2598. .enable_mask = BIT(0),
  2599. .hw.init = &(struct clk_init_data){
  2600. .name = "oxili_rbbmtimer_clk",
  2601. .parent_names = (const char *[]){
  2602. "rbbmtimer_clk_src",
  2603. },
  2604. .num_parents = 1,
  2605. .flags = CLK_SET_RATE_PARENT,
  2606. .ops = &clk_branch2_ops,
  2607. },
  2608. },
  2609. };
  2610. static struct clk_branch oxilicx_ahb_clk = {
  2611. .halt_reg = 0x403c,
  2612. .clkr = {
  2613. .enable_reg = 0x403c,
  2614. .enable_mask = BIT(0),
  2615. .hw.init = &(struct clk_init_data){
  2616. .name = "oxilicx_ahb_clk",
  2617. .parent_names = (const char *[]){
  2618. "mmss_ahb_clk_src",
  2619. },
  2620. .num_parents = 1,
  2621. .flags = CLK_SET_RATE_PARENT,
  2622. .ops = &clk_branch2_ops,
  2623. },
  2624. },
  2625. };
  2626. static struct clk_branch venus0_ahb_clk = {
  2627. .halt_reg = 0x1030,
  2628. .clkr = {
  2629. .enable_reg = 0x1030,
  2630. .enable_mask = BIT(0),
  2631. .hw.init = &(struct clk_init_data){
  2632. .name = "venus0_ahb_clk",
  2633. .parent_names = (const char *[]){
  2634. "mmss_ahb_clk_src",
  2635. },
  2636. .num_parents = 1,
  2637. .flags = CLK_SET_RATE_PARENT,
  2638. .ops = &clk_branch2_ops,
  2639. },
  2640. },
  2641. };
  2642. static struct clk_branch venus0_axi_clk = {
  2643. .halt_reg = 0x1034,
  2644. .clkr = {
  2645. .enable_reg = 0x1034,
  2646. .enable_mask = BIT(0),
  2647. .hw.init = &(struct clk_init_data){
  2648. .name = "venus0_axi_clk",
  2649. .parent_names = (const char *[]){
  2650. "mmss_axi_clk_src",
  2651. },
  2652. .num_parents = 1,
  2653. .flags = CLK_SET_RATE_PARENT,
  2654. .ops = &clk_branch2_ops,
  2655. },
  2656. },
  2657. };
  2658. static struct clk_branch venus0_core0_vcodec_clk = {
  2659. .halt_reg = 0x1048,
  2660. .clkr = {
  2661. .enable_reg = 0x1048,
  2662. .enable_mask = BIT(0),
  2663. .hw.init = &(struct clk_init_data){
  2664. .name = "venus0_core0_vcodec_clk",
  2665. .parent_names = (const char *[]){
  2666. "vcodec0_clk_src",
  2667. },
  2668. .num_parents = 1,
  2669. .flags = CLK_SET_RATE_PARENT,
  2670. .ops = &clk_branch2_ops,
  2671. },
  2672. },
  2673. };
  2674. static struct clk_branch venus0_core1_vcodec_clk = {
  2675. .halt_reg = 0x104c,
  2676. .clkr = {
  2677. .enable_reg = 0x104c,
  2678. .enable_mask = BIT(0),
  2679. .hw.init = &(struct clk_init_data){
  2680. .name = "venus0_core1_vcodec_clk",
  2681. .parent_names = (const char *[]){
  2682. "vcodec0_clk_src",
  2683. },
  2684. .num_parents = 1,
  2685. .flags = CLK_SET_RATE_PARENT,
  2686. .ops = &clk_branch2_ops,
  2687. },
  2688. },
  2689. };
  2690. static struct clk_branch venus0_ocmemnoc_clk = {
  2691. .halt_reg = 0x1038,
  2692. .clkr = {
  2693. .enable_reg = 0x1038,
  2694. .enable_mask = BIT(0),
  2695. .hw.init = &(struct clk_init_data){
  2696. .name = "venus0_ocmemnoc_clk",
  2697. .parent_names = (const char *[]){
  2698. "ocmemnoc_clk_src",
  2699. },
  2700. .num_parents = 1,
  2701. .flags = CLK_SET_RATE_PARENT,
  2702. .ops = &clk_branch2_ops,
  2703. },
  2704. },
  2705. };
  2706. static struct clk_branch venus0_vcodec0_clk = {
  2707. .halt_reg = 0x1028,
  2708. .clkr = {
  2709. .enable_reg = 0x1028,
  2710. .enable_mask = BIT(0),
  2711. .hw.init = &(struct clk_init_data){
  2712. .name = "venus0_vcodec0_clk",
  2713. .parent_names = (const char *[]){
  2714. "vcodec0_clk_src",
  2715. },
  2716. .num_parents = 1,
  2717. .flags = CLK_SET_RATE_PARENT,
  2718. .ops = &clk_branch2_ops,
  2719. },
  2720. },
  2721. };
  2722. static struct clk_branch vpu_ahb_clk = {
  2723. .halt_reg = 0x1430,
  2724. .clkr = {
  2725. .enable_reg = 0x1430,
  2726. .enable_mask = BIT(0),
  2727. .hw.init = &(struct clk_init_data){
  2728. .name = "vpu_ahb_clk",
  2729. .parent_names = (const char *[]){
  2730. "mmss_ahb_clk_src",
  2731. },
  2732. .num_parents = 1,
  2733. .flags = CLK_SET_RATE_PARENT,
  2734. .ops = &clk_branch2_ops,
  2735. },
  2736. },
  2737. };
  2738. static struct clk_branch vpu_axi_clk = {
  2739. .halt_reg = 0x143c,
  2740. .clkr = {
  2741. .enable_reg = 0x143c,
  2742. .enable_mask = BIT(0),
  2743. .hw.init = &(struct clk_init_data){
  2744. .name = "vpu_axi_clk",
  2745. .parent_names = (const char *[]){
  2746. "mmss_axi_clk_src",
  2747. },
  2748. .num_parents = 1,
  2749. .flags = CLK_SET_RATE_PARENT,
  2750. .ops = &clk_branch2_ops,
  2751. },
  2752. },
  2753. };
  2754. static struct clk_branch vpu_bus_clk = {
  2755. .halt_reg = 0x1440,
  2756. .clkr = {
  2757. .enable_reg = 0x1440,
  2758. .enable_mask = BIT(0),
  2759. .hw.init = &(struct clk_init_data){
  2760. .name = "vpu_bus_clk",
  2761. .parent_names = (const char *[]){
  2762. "vpu_bus_clk_src",
  2763. },
  2764. .num_parents = 1,
  2765. .flags = CLK_SET_RATE_PARENT,
  2766. .ops = &clk_branch2_ops,
  2767. },
  2768. },
  2769. };
  2770. static struct clk_branch vpu_cxo_clk = {
  2771. .halt_reg = 0x1434,
  2772. .clkr = {
  2773. .enable_reg = 0x1434,
  2774. .enable_mask = BIT(0),
  2775. .hw.init = &(struct clk_init_data){
  2776. .name = "vpu_cxo_clk",
  2777. .parent_names = (const char *[]){ "xo" },
  2778. .num_parents = 1,
  2779. .flags = CLK_SET_RATE_PARENT,
  2780. .ops = &clk_branch2_ops,
  2781. },
  2782. },
  2783. };
  2784. static struct clk_branch vpu_maple_clk = {
  2785. .halt_reg = 0x142c,
  2786. .clkr = {
  2787. .enable_reg = 0x142c,
  2788. .enable_mask = BIT(0),
  2789. .hw.init = &(struct clk_init_data){
  2790. .name = "vpu_maple_clk",
  2791. .parent_names = (const char *[]){
  2792. "maple_clk_src",
  2793. },
  2794. .num_parents = 1,
  2795. .flags = CLK_SET_RATE_PARENT,
  2796. .ops = &clk_branch2_ops,
  2797. },
  2798. },
  2799. };
  2800. static struct clk_branch vpu_sleep_clk = {
  2801. .halt_reg = 0x1438,
  2802. .clkr = {
  2803. .enable_reg = 0x1438,
  2804. .enable_mask = BIT(0),
  2805. .hw.init = &(struct clk_init_data){
  2806. .name = "vpu_sleep_clk",
  2807. .parent_names = (const char *[]){
  2808. "sleep_clk_src",
  2809. },
  2810. .num_parents = 1,
  2811. .flags = CLK_SET_RATE_PARENT,
  2812. .ops = &clk_branch2_ops,
  2813. },
  2814. },
  2815. };
  2816. static struct clk_branch vpu_vdp_clk = {
  2817. .halt_reg = 0x1428,
  2818. .clkr = {
  2819. .enable_reg = 0x1428,
  2820. .enable_mask = BIT(0),
  2821. .hw.init = &(struct clk_init_data){
  2822. .name = "vpu_vdp_clk",
  2823. .parent_names = (const char *[]){
  2824. "vdp_clk_src",
  2825. },
  2826. .num_parents = 1,
  2827. .flags = CLK_SET_RATE_PARENT,
  2828. .ops = &clk_branch2_ops,
  2829. },
  2830. },
  2831. };
  2832. static const struct pll_config mmpll1_config = {
  2833. .l = 60,
  2834. .m = 25,
  2835. .n = 32,
  2836. .vco_val = 0x0,
  2837. .vco_mask = 0x3 << 20,
  2838. .pre_div_val = 0x0,
  2839. .pre_div_mask = 0x7 << 12,
  2840. .post_div_val = 0x0,
  2841. .post_div_mask = 0x3 << 8,
  2842. .mn_ena_mask = BIT(24),
  2843. .main_output_mask = BIT(0),
  2844. };
  2845. static const struct pll_config mmpll3_config = {
  2846. .l = 48,
  2847. .m = 7,
  2848. .n = 16,
  2849. .vco_val = 0x0,
  2850. .vco_mask = 0x3 << 20,
  2851. .pre_div_val = 0x0,
  2852. .pre_div_mask = 0x7 << 12,
  2853. .post_div_val = 0x0,
  2854. .post_div_mask = 0x3 << 8,
  2855. .mn_ena_mask = BIT(24),
  2856. .main_output_mask = BIT(0),
  2857. .aux_output_mask = BIT(1),
  2858. };
  2859. static struct clk_regmap *mmcc_apq8084_clocks[] = {
  2860. [MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
  2861. [MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
  2862. [MMPLL0] = &mmpll0.clkr,
  2863. [MMPLL0_VOTE] = &mmpll0_vote,
  2864. [MMPLL1] = &mmpll1.clkr,
  2865. [MMPLL1_VOTE] = &mmpll1_vote,
  2866. [MMPLL2] = &mmpll2.clkr,
  2867. [MMPLL3] = &mmpll3.clkr,
  2868. [MMPLL4] = &mmpll4.clkr,
  2869. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2870. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2871. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2872. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2873. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2874. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2875. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2876. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2877. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2878. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2879. [OCMEMNOC_CLK_SRC] = &ocmemnoc_clk_src.clkr,
  2880. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2881. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2882. [JPEG1_CLK_SRC] = &jpeg1_clk_src.clkr,
  2883. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  2884. [EDPPIXEL_CLK_SRC] = &edppixel_clk_src.clkr,
  2885. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2886. [VP_CLK_SRC] = &vp_clk_src.clkr,
  2887. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2888. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2889. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2890. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2891. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2892. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2893. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2894. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2895. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2896. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2897. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2898. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2899. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2900. [EDPAUX_CLK_SRC] = &edpaux_clk_src.clkr,
  2901. [EDPLINK_CLK_SRC] = &edplink_clk_src.clkr,
  2902. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2903. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2904. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2905. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2906. [MMSS_RBCPR_CLK_SRC] = &rbcpr_clk_src.clkr,
  2907. [RBBMTIMER_CLK_SRC] = &rbbmtimer_clk_src.clkr,
  2908. [MAPLE_CLK_SRC] = &maple_clk_src.clkr,
  2909. [VDP_CLK_SRC] = &vdp_clk_src.clkr,
  2910. [VPU_BUS_CLK_SRC] = &vpu_bus_clk_src.clkr,
  2911. [MMSS_CXO_CLK] = &mmss_cxo_clk.clkr,
  2912. [MMSS_SLEEPCLK_CLK] = &mmss_sleepclk_clk.clkr,
  2913. [AVSYNC_AHB_CLK] = &avsync_ahb_clk.clkr,
  2914. [AVSYNC_EDPPIXEL_CLK] = &avsync_edppixel_clk.clkr,
  2915. [AVSYNC_EXTPCLK_CLK] = &avsync_extpclk_clk.clkr,
  2916. [AVSYNC_PCLK0_CLK] = &avsync_pclk0_clk.clkr,
  2917. [AVSYNC_PCLK1_CLK] = &avsync_pclk1_clk.clkr,
  2918. [AVSYNC_VP_CLK] = &avsync_vp_clk.clkr,
  2919. [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
  2920. [CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
  2921. [CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
  2922. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2923. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2924. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2925. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2926. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2927. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2928. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2929. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2930. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2931. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2932. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2933. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2934. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  2935. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2936. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2937. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2938. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2939. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  2940. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2941. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2942. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2943. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2944. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2945. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2946. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2947. [CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
  2948. [CAMSS_JPEG_JPEG1_CLK] = &camss_jpeg_jpeg1_clk.clkr,
  2949. [CAMSS_JPEG_JPEG2_CLK] = &camss_jpeg_jpeg2_clk.clkr,
  2950. [CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
  2951. [CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
  2952. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2953. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2954. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2955. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2956. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2957. [CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
  2958. [CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
  2959. [CAMSS_PHY2_CSI2PHYTIMER_CLK] = &camss_phy2_csi2phytimer_clk.clkr,
  2960. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2961. [CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
  2962. [CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
  2963. [CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
  2964. [CAMSS_VFE_VFE1_CLK] = &camss_vfe_vfe1_clk.clkr,
  2965. [CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
  2966. [CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
  2967. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2968. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2969. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2970. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  2971. [MDSS_EDPAUX_CLK] = &mdss_edpaux_clk.clkr,
  2972. [MDSS_EDPLINK_CLK] = &mdss_edplink_clk.clkr,
  2973. [MDSS_EDPPIXEL_CLK] = &mdss_edppixel_clk.clkr,
  2974. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2975. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  2976. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  2977. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  2978. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  2979. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2980. [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
  2981. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2982. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  2983. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2984. [MMSS_RBCPR_AHB_CLK] = &mmss_rbcpr_ahb_clk.clkr,
  2985. [MMSS_RBCPR_CLK] = &mmss_rbcpr_clk.clkr,
  2986. [MMSS_SPDM_AHB_CLK] = &mmss_spdm_ahb_clk.clkr,
  2987. [MMSS_SPDM_AXI_CLK] = &mmss_spdm_axi_clk.clkr,
  2988. [MMSS_SPDM_CSI0_CLK] = &mmss_spdm_csi0_clk.clkr,
  2989. [MMSS_SPDM_GFX3D_CLK] = &mmss_spdm_gfx3d_clk.clkr,
  2990. [MMSS_SPDM_JPEG0_CLK] = &mmss_spdm_jpeg0_clk.clkr,
  2991. [MMSS_SPDM_JPEG1_CLK] = &mmss_spdm_jpeg1_clk.clkr,
  2992. [MMSS_SPDM_JPEG2_CLK] = &mmss_spdm_jpeg2_clk.clkr,
  2993. [MMSS_SPDM_MDP_CLK] = &mmss_spdm_mdp_clk.clkr,
  2994. [MMSS_SPDM_PCLK0_CLK] = &mmss_spdm_pclk0_clk.clkr,
  2995. [MMSS_SPDM_PCLK1_CLK] = &mmss_spdm_pclk1_clk.clkr,
  2996. [MMSS_SPDM_VCODEC0_CLK] = &mmss_spdm_vcodec0_clk.clkr,
  2997. [MMSS_SPDM_VFE0_CLK] = &mmss_spdm_vfe0_clk.clkr,
  2998. [MMSS_SPDM_VFE1_CLK] = &mmss_spdm_vfe1_clk.clkr,
  2999. [MMSS_SPDM_RM_AXI_CLK] = &mmss_spdm_rm_axi_clk.clkr,
  3000. [MMSS_SPDM_RM_OCMEMNOC_CLK] = &mmss_spdm_rm_ocmemnoc_clk.clkr,
  3001. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  3002. [MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
  3003. [MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
  3004. [MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
  3005. [MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
  3006. [OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
  3007. [OCMEMCX_OCMEMNOC_CLK] = &ocmemcx_ocmemnoc_clk.clkr,
  3008. [OXILI_OCMEMGX_CLK] = &oxili_ocmemgx_clk.clkr,
  3009. [OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
  3010. [OXILI_RBBMTIMER_CLK] = &oxili_rbbmtimer_clk.clkr,
  3011. [OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
  3012. [VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
  3013. [VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
  3014. [VENUS0_CORE0_VCODEC_CLK] = &venus0_core0_vcodec_clk.clkr,
  3015. [VENUS0_CORE1_VCODEC_CLK] = &venus0_core1_vcodec_clk.clkr,
  3016. [VENUS0_OCMEMNOC_CLK] = &venus0_ocmemnoc_clk.clkr,
  3017. [VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
  3018. [VPU_AHB_CLK] = &vpu_ahb_clk.clkr,
  3019. [VPU_AXI_CLK] = &vpu_axi_clk.clkr,
  3020. [VPU_BUS_CLK] = &vpu_bus_clk.clkr,
  3021. [VPU_CXO_CLK] = &vpu_cxo_clk.clkr,
  3022. [VPU_MAPLE_CLK] = &vpu_maple_clk.clkr,
  3023. [VPU_SLEEP_CLK] = &vpu_sleep_clk.clkr,
  3024. [VPU_VDP_CLK] = &vpu_vdp_clk.clkr,
  3025. };
  3026. static const struct qcom_reset_map mmcc_apq8084_resets[] = {
  3027. [MMSS_SPDM_RESET] = { 0x0200 },
  3028. [MMSS_SPDM_RM_RESET] = { 0x0300 },
  3029. [VENUS0_RESET] = { 0x1020 },
  3030. [VPU_RESET] = { 0x1400 },
  3031. [MDSS_RESET] = { 0x2300 },
  3032. [AVSYNC_RESET] = { 0x2400 },
  3033. [CAMSS_PHY0_RESET] = { 0x3020 },
  3034. [CAMSS_PHY1_RESET] = { 0x3050 },
  3035. [CAMSS_PHY2_RESET] = { 0x3080 },
  3036. [CAMSS_CSI0_RESET] = { 0x30b0 },
  3037. [CAMSS_CSI0PHY_RESET] = { 0x30c0 },
  3038. [CAMSS_CSI0RDI_RESET] = { 0x30d0 },
  3039. [CAMSS_CSI0PIX_RESET] = { 0x30e0 },
  3040. [CAMSS_CSI1_RESET] = { 0x3120 },
  3041. [CAMSS_CSI1PHY_RESET] = { 0x3130 },
  3042. [CAMSS_CSI1RDI_RESET] = { 0x3140 },
  3043. [CAMSS_CSI1PIX_RESET] = { 0x3150 },
  3044. [CAMSS_CSI2_RESET] = { 0x3180 },
  3045. [CAMSS_CSI2PHY_RESET] = { 0x3190 },
  3046. [CAMSS_CSI2RDI_RESET] = { 0x31a0 },
  3047. [CAMSS_CSI2PIX_RESET] = { 0x31b0 },
  3048. [CAMSS_CSI3_RESET] = { 0x31e0 },
  3049. [CAMSS_CSI3PHY_RESET] = { 0x31f0 },
  3050. [CAMSS_CSI3RDI_RESET] = { 0x3200 },
  3051. [CAMSS_CSI3PIX_RESET] = { 0x3210 },
  3052. [CAMSS_ISPIF_RESET] = { 0x3220 },
  3053. [CAMSS_CCI_RESET] = { 0x3340 },
  3054. [CAMSS_MCLK0_RESET] = { 0x3380 },
  3055. [CAMSS_MCLK1_RESET] = { 0x33b0 },
  3056. [CAMSS_MCLK2_RESET] = { 0x33e0 },
  3057. [CAMSS_MCLK3_RESET] = { 0x3410 },
  3058. [CAMSS_GP0_RESET] = { 0x3440 },
  3059. [CAMSS_GP1_RESET] = { 0x3470 },
  3060. [CAMSS_TOP_RESET] = { 0x3480 },
  3061. [CAMSS_AHB_RESET] = { 0x3488 },
  3062. [CAMSS_MICRO_RESET] = { 0x3490 },
  3063. [CAMSS_JPEG_RESET] = { 0x35a0 },
  3064. [CAMSS_VFE_RESET] = { 0x36a0 },
  3065. [CAMSS_CSI_VFE0_RESET] = { 0x3700 },
  3066. [CAMSS_CSI_VFE1_RESET] = { 0x3710 },
  3067. [OXILI_RESET] = { 0x4020 },
  3068. [OXILICX_RESET] = { 0x4030 },
  3069. [OCMEMCX_RESET] = { 0x4050 },
  3070. [MMSS_RBCRP_RESET] = { 0x4080 },
  3071. [MMSSNOCAHB_RESET] = { 0x5020 },
  3072. [MMSSNOCAXI_RESET] = { 0x5060 },
  3073. };
  3074. static const struct regmap_config mmcc_apq8084_regmap_config = {
  3075. .reg_bits = 32,
  3076. .reg_stride = 4,
  3077. .val_bits = 32,
  3078. .max_register = 0x5104,
  3079. .fast_io = true,
  3080. };
  3081. static const struct qcom_cc_desc mmcc_apq8084_desc = {
  3082. .config = &mmcc_apq8084_regmap_config,
  3083. .clks = mmcc_apq8084_clocks,
  3084. .num_clks = ARRAY_SIZE(mmcc_apq8084_clocks),
  3085. .resets = mmcc_apq8084_resets,
  3086. .num_resets = ARRAY_SIZE(mmcc_apq8084_resets),
  3087. };
  3088. static const struct of_device_id mmcc_apq8084_match_table[] = {
  3089. { .compatible = "qcom,mmcc-apq8084" },
  3090. { }
  3091. };
  3092. MODULE_DEVICE_TABLE(of, mmcc_apq8084_match_table);
  3093. static int mmcc_apq8084_probe(struct platform_device *pdev)
  3094. {
  3095. int ret;
  3096. struct regmap *regmap;
  3097. ret = qcom_cc_probe(pdev, &mmcc_apq8084_desc);
  3098. if (ret)
  3099. return ret;
  3100. regmap = dev_get_regmap(&pdev->dev, NULL);
  3101. clk_pll_configure_sr_hpm_lp(&mmpll1, regmap, &mmpll1_config, true);
  3102. clk_pll_configure_sr_hpm_lp(&mmpll3, regmap, &mmpll3_config, false);
  3103. return 0;
  3104. }
  3105. static int mmcc_apq8084_remove(struct platform_device *pdev)
  3106. {
  3107. qcom_cc_remove(pdev);
  3108. return 0;
  3109. }
  3110. static struct platform_driver mmcc_apq8084_driver = {
  3111. .probe = mmcc_apq8084_probe,
  3112. .remove = mmcc_apq8084_remove,
  3113. .driver = {
  3114. .name = "mmcc-apq8084",
  3115. .of_match_table = mmcc_apq8084_match_table,
  3116. },
  3117. };
  3118. module_platform_driver(mmcc_apq8084_driver);
  3119. MODULE_DESCRIPTION("QCOM MMCC APQ8084 Driver");
  3120. MODULE_LICENSE("GPL v2");
  3121. MODULE_ALIAS("platform:mmcc-apq8084");