gcc-msm8916.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868
  1. /*
  2. * Copyright 2015 Linaro Limited
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8916.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8916.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. enum {
  32. P_XO,
  33. P_GPLL0,
  34. P_GPLL0_AUX,
  35. P_BIMC,
  36. P_GPLL1,
  37. P_GPLL1_AUX,
  38. P_GPLL2,
  39. P_GPLL2_AUX,
  40. P_SLEEP_CLK,
  41. P_DSI0_PHYPLL_BYTE,
  42. P_DSI0_PHYPLL_DSI,
  43. };
  44. static const struct parent_map gcc_xo_gpll0_map[] = {
  45. { P_XO, 0 },
  46. { P_GPLL0, 1 },
  47. };
  48. static const char *gcc_xo_gpll0[] = {
  49. "xo",
  50. "gpll0_vote",
  51. };
  52. static const struct parent_map gcc_xo_gpll0_bimc_map[] = {
  53. { P_XO, 0 },
  54. { P_GPLL0, 1 },
  55. { P_BIMC, 2 },
  56. };
  57. static const char *gcc_xo_gpll0_bimc[] = {
  58. "xo",
  59. "gpll0_vote",
  60. "bimc_pll_vote",
  61. };
  62. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2a_map[] = {
  63. { P_XO, 0 },
  64. { P_GPLL0_AUX, 3 },
  65. { P_GPLL1, 1 },
  66. { P_GPLL2_AUX, 2 },
  67. };
  68. static const char *gcc_xo_gpll0a_gpll1_gpll2a[] = {
  69. "xo",
  70. "gpll0_vote",
  71. "gpll1_vote",
  72. "gpll2_vote",
  73. };
  74. static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
  75. { P_XO, 0 },
  76. { P_GPLL0, 1 },
  77. { P_GPLL2, 2 },
  78. };
  79. static const char *gcc_xo_gpll0_gpll2[] = {
  80. "xo",
  81. "gpll0_vote",
  82. "gpll2_vote",
  83. };
  84. static const struct parent_map gcc_xo_gpll0a_map[] = {
  85. { P_XO, 0 },
  86. { P_GPLL0_AUX, 2 },
  87. };
  88. static const char *gcc_xo_gpll0a[] = {
  89. "xo",
  90. "gpll0_vote",
  91. };
  92. static const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
  93. { P_XO, 0 },
  94. { P_GPLL0, 1 },
  95. { P_GPLL1_AUX, 2 },
  96. { P_SLEEP_CLK, 6 },
  97. };
  98. static const char *gcc_xo_gpll0_gpll1a_sleep[] = {
  99. "xo",
  100. "gpll0_vote",
  101. "gpll1_vote",
  102. "sleep_clk",
  103. };
  104. static const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
  105. { P_XO, 0 },
  106. { P_GPLL0, 1 },
  107. { P_GPLL1_AUX, 2 },
  108. };
  109. static const char *gcc_xo_gpll0_gpll1a[] = {
  110. "xo",
  111. "gpll0_vote",
  112. "gpll1_vote",
  113. };
  114. static const struct parent_map gcc_xo_dsibyte_map[] = {
  115. { P_XO, 0, },
  116. { P_DSI0_PHYPLL_BYTE, 2 },
  117. };
  118. static const char *gcc_xo_dsibyte[] = {
  119. "xo",
  120. "dsi0pllbyte",
  121. };
  122. static const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
  123. { P_XO, 0 },
  124. { P_GPLL0_AUX, 2 },
  125. { P_DSI0_PHYPLL_BYTE, 1 },
  126. };
  127. static const char *gcc_xo_gpll0a_dsibyte[] = {
  128. "xo",
  129. "gpll0_vote",
  130. "dsi0pllbyte",
  131. };
  132. static const struct parent_map gcc_xo_gpll0_dsiphy_map[] = {
  133. { P_XO, 0 },
  134. { P_GPLL0, 1 },
  135. { P_DSI0_PHYPLL_DSI, 2 },
  136. };
  137. static const char *gcc_xo_gpll0_dsiphy[] = {
  138. "xo",
  139. "gpll0_vote",
  140. "dsi0pll",
  141. };
  142. static const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
  143. { P_XO, 0 },
  144. { P_GPLL0_AUX, 2 },
  145. { P_DSI0_PHYPLL_DSI, 1 },
  146. };
  147. static const char *gcc_xo_gpll0a_dsiphy[] = {
  148. "xo",
  149. "gpll0_vote",
  150. "dsi0pll",
  151. };
  152. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2_map[] = {
  153. { P_XO, 0 },
  154. { P_GPLL0_AUX, 1 },
  155. { P_GPLL1, 3 },
  156. { P_GPLL2, 2 },
  157. };
  158. static const char *gcc_xo_gpll0a_gpll1_gpll2[] = {
  159. "xo",
  160. "gpll0_vote",
  161. "gpll1_vote",
  162. "gpll2_vote",
  163. };
  164. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  165. static struct clk_pll gpll0 = {
  166. .l_reg = 0x21004,
  167. .m_reg = 0x21008,
  168. .n_reg = 0x2100c,
  169. .config_reg = 0x21014,
  170. .mode_reg = 0x21000,
  171. .status_reg = 0x2101c,
  172. .status_bit = 17,
  173. .clkr.hw.init = &(struct clk_init_data){
  174. .name = "gpll0",
  175. .parent_names = (const char *[]){ "xo" },
  176. .num_parents = 1,
  177. .ops = &clk_pll_ops,
  178. },
  179. };
  180. static struct clk_regmap gpll0_vote = {
  181. .enable_reg = 0x45000,
  182. .enable_mask = BIT(0),
  183. .hw.init = &(struct clk_init_data){
  184. .name = "gpll0_vote",
  185. .parent_names = (const char *[]){ "gpll0" },
  186. .num_parents = 1,
  187. .ops = &clk_pll_vote_ops,
  188. },
  189. };
  190. static struct clk_pll gpll1 = {
  191. .l_reg = 0x20004,
  192. .m_reg = 0x20008,
  193. .n_reg = 0x2000c,
  194. .config_reg = 0x20014,
  195. .mode_reg = 0x20000,
  196. .status_reg = 0x2001c,
  197. .status_bit = 17,
  198. .clkr.hw.init = &(struct clk_init_data){
  199. .name = "gpll1",
  200. .parent_names = (const char *[]){ "xo" },
  201. .num_parents = 1,
  202. .ops = &clk_pll_ops,
  203. },
  204. };
  205. static struct clk_regmap gpll1_vote = {
  206. .enable_reg = 0x45000,
  207. .enable_mask = BIT(1),
  208. .hw.init = &(struct clk_init_data){
  209. .name = "gpll1_vote",
  210. .parent_names = (const char *[]){ "gpll1" },
  211. .num_parents = 1,
  212. .ops = &clk_pll_vote_ops,
  213. },
  214. };
  215. static struct clk_pll gpll2 = {
  216. .l_reg = 0x4a004,
  217. .m_reg = 0x4a008,
  218. .n_reg = 0x4a00c,
  219. .config_reg = 0x4a014,
  220. .mode_reg = 0x4a000,
  221. .status_reg = 0x4a01c,
  222. .status_bit = 17,
  223. .clkr.hw.init = &(struct clk_init_data){
  224. .name = "gpll2",
  225. .parent_names = (const char *[]){ "xo" },
  226. .num_parents = 1,
  227. .ops = &clk_pll_ops,
  228. },
  229. };
  230. static struct clk_regmap gpll2_vote = {
  231. .enable_reg = 0x45000,
  232. .enable_mask = BIT(2),
  233. .hw.init = &(struct clk_init_data){
  234. .name = "gpll2_vote",
  235. .parent_names = (const char *[]){ "gpll2" },
  236. .num_parents = 1,
  237. .ops = &clk_pll_vote_ops,
  238. },
  239. };
  240. static struct clk_pll bimc_pll = {
  241. .l_reg = 0x23004,
  242. .m_reg = 0x23008,
  243. .n_reg = 0x2300c,
  244. .config_reg = 0x23014,
  245. .mode_reg = 0x23000,
  246. .status_reg = 0x2301c,
  247. .status_bit = 17,
  248. .clkr.hw.init = &(struct clk_init_data){
  249. .name = "bimc_pll",
  250. .parent_names = (const char *[]){ "xo" },
  251. .num_parents = 1,
  252. .ops = &clk_pll_ops,
  253. },
  254. };
  255. static struct clk_regmap bimc_pll_vote = {
  256. .enable_reg = 0x45000,
  257. .enable_mask = BIT(3),
  258. .hw.init = &(struct clk_init_data){
  259. .name = "bimc_pll_vote",
  260. .parent_names = (const char *[]){ "bimc_pll" },
  261. .num_parents = 1,
  262. .ops = &clk_pll_vote_ops,
  263. },
  264. };
  265. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  266. .cmd_rcgr = 0x27000,
  267. .hid_width = 5,
  268. .parent_map = gcc_xo_gpll0_bimc_map,
  269. .clkr.hw.init = &(struct clk_init_data){
  270. .name = "pcnoc_bfdcd_clk_src",
  271. .parent_names = gcc_xo_gpll0_bimc,
  272. .num_parents = 3,
  273. .ops = &clk_rcg2_ops,
  274. },
  275. };
  276. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  277. .cmd_rcgr = 0x26004,
  278. .hid_width = 5,
  279. .parent_map = gcc_xo_gpll0_bimc_map,
  280. .clkr.hw.init = &(struct clk_init_data){
  281. .name = "system_noc_bfdcd_clk_src",
  282. .parent_names = gcc_xo_gpll0_bimc,
  283. .num_parents = 3,
  284. .ops = &clk_rcg2_ops,
  285. },
  286. };
  287. static const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
  288. F(40000000, P_GPLL0, 10, 1, 2),
  289. F(80000000, P_GPLL0, 10, 0, 0),
  290. { }
  291. };
  292. static struct clk_rcg2 camss_ahb_clk_src = {
  293. .cmd_rcgr = 0x5a000,
  294. .mnd_width = 8,
  295. .hid_width = 5,
  296. .parent_map = gcc_xo_gpll0_map,
  297. .freq_tbl = ftbl_gcc_camss_ahb_clk,
  298. .clkr.hw.init = &(struct clk_init_data){
  299. .name = "camss_ahb_clk_src",
  300. .parent_names = gcc_xo_gpll0,
  301. .num_parents = 2,
  302. .ops = &clk_rcg2_ops,
  303. },
  304. };
  305. static const struct freq_tbl ftbl_apss_ahb_clk[] = {
  306. F(19200000, P_XO, 1, 0, 0),
  307. F(50000000, P_GPLL0, 16, 0, 0),
  308. F(100000000, P_GPLL0, 8, 0, 0),
  309. F(133330000, P_GPLL0, 6, 0, 0),
  310. { }
  311. };
  312. static struct clk_rcg2 apss_ahb_clk_src = {
  313. .cmd_rcgr = 0x46000,
  314. .hid_width = 5,
  315. .parent_map = gcc_xo_gpll0_map,
  316. .freq_tbl = ftbl_apss_ahb_clk,
  317. .clkr.hw.init = &(struct clk_init_data){
  318. .name = "apss_ahb_clk_src",
  319. .parent_names = gcc_xo_gpll0,
  320. .num_parents = 2,
  321. .ops = &clk_rcg2_ops,
  322. },
  323. };
  324. static const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = {
  325. F(100000000, P_GPLL0, 8, 0, 0),
  326. F(200000000, P_GPLL0, 4, 0, 0),
  327. { }
  328. };
  329. static struct clk_rcg2 csi0_clk_src = {
  330. .cmd_rcgr = 0x4e020,
  331. .hid_width = 5,
  332. .parent_map = gcc_xo_gpll0_map,
  333. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  334. .clkr.hw.init = &(struct clk_init_data){
  335. .name = "csi0_clk_src",
  336. .parent_names = gcc_xo_gpll0,
  337. .num_parents = 2,
  338. .ops = &clk_rcg2_ops,
  339. },
  340. };
  341. static struct clk_rcg2 csi1_clk_src = {
  342. .cmd_rcgr = 0x4f020,
  343. .hid_width = 5,
  344. .parent_map = gcc_xo_gpll0_map,
  345. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  346. .clkr.hw.init = &(struct clk_init_data){
  347. .name = "csi1_clk_src",
  348. .parent_names = gcc_xo_gpll0,
  349. .num_parents = 2,
  350. .ops = &clk_rcg2_ops,
  351. },
  352. };
  353. static const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
  354. F(19200000, P_XO, 1, 0, 0),
  355. F(50000000, P_GPLL0_AUX, 16, 0, 0),
  356. F(80000000, P_GPLL0_AUX, 10, 0, 0),
  357. F(100000000, P_GPLL0_AUX, 8, 0, 0),
  358. F(160000000, P_GPLL0_AUX, 5, 0, 0),
  359. F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
  360. F(200000000, P_GPLL0_AUX, 4, 0, 0),
  361. F(266670000, P_GPLL0_AUX, 3, 0, 0),
  362. F(294912000, P_GPLL1, 3, 0, 0),
  363. F(310000000, P_GPLL2, 3, 0, 0),
  364. F(400000000, P_GPLL0_AUX, 2, 0, 0),
  365. { }
  366. };
  367. static struct clk_rcg2 gfx3d_clk_src = {
  368. .cmd_rcgr = 0x59000,
  369. .hid_width = 5,
  370. .parent_map = gcc_xo_gpll0a_gpll1_gpll2a_map,
  371. .freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
  372. .clkr.hw.init = &(struct clk_init_data){
  373. .name = "gfx3d_clk_src",
  374. .parent_names = gcc_xo_gpll0a_gpll1_gpll2a,
  375. .num_parents = 4,
  376. .ops = &clk_rcg2_ops,
  377. },
  378. };
  379. static const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
  380. F(50000000, P_GPLL0, 16, 0, 0),
  381. F(80000000, P_GPLL0, 10, 0, 0),
  382. F(100000000, P_GPLL0, 8, 0, 0),
  383. F(160000000, P_GPLL0, 5, 0, 0),
  384. F(177780000, P_GPLL0, 4.5, 0, 0),
  385. F(200000000, P_GPLL0, 4, 0, 0),
  386. F(266670000, P_GPLL0, 3, 0, 0),
  387. F(320000000, P_GPLL0, 2.5, 0, 0),
  388. F(400000000, P_GPLL0, 2, 0, 0),
  389. F(465000000, P_GPLL2, 2, 0, 0),
  390. { }
  391. };
  392. static struct clk_rcg2 vfe0_clk_src = {
  393. .cmd_rcgr = 0x58000,
  394. .hid_width = 5,
  395. .parent_map = gcc_xo_gpll0_gpll2_map,
  396. .freq_tbl = ftbl_gcc_camss_vfe0_clk,
  397. .clkr.hw.init = &(struct clk_init_data){
  398. .name = "vfe0_clk_src",
  399. .parent_names = gcc_xo_gpll0_gpll2,
  400. .num_parents = 3,
  401. .ops = &clk_rcg2_ops,
  402. },
  403. };
  404. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
  405. F(19200000, P_XO, 1, 0, 0),
  406. F(50000000, P_GPLL0, 16, 0, 0),
  407. { }
  408. };
  409. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  410. .cmd_rcgr = 0x0200c,
  411. .hid_width = 5,
  412. .parent_map = gcc_xo_gpll0_map,
  413. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  414. .clkr.hw.init = &(struct clk_init_data){
  415. .name = "blsp1_qup1_i2c_apps_clk_src",
  416. .parent_names = gcc_xo_gpll0,
  417. .num_parents = 2,
  418. .ops = &clk_rcg2_ops,
  419. },
  420. };
  421. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
  422. F(960000, P_XO, 10, 1, 2),
  423. F(4800000, P_XO, 4, 0, 0),
  424. F(9600000, P_XO, 2, 0, 0),
  425. F(16000000, P_GPLL0, 10, 1, 5),
  426. F(19200000, P_XO, 1, 0, 0),
  427. F(25000000, P_GPLL0, 16, 1, 2),
  428. F(50000000, P_GPLL0, 16, 0, 0),
  429. { }
  430. };
  431. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  432. .cmd_rcgr = 0x02024,
  433. .mnd_width = 8,
  434. .hid_width = 5,
  435. .parent_map = gcc_xo_gpll0_map,
  436. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  437. .clkr.hw.init = &(struct clk_init_data){
  438. .name = "blsp1_qup1_spi_apps_clk_src",
  439. .parent_names = gcc_xo_gpll0,
  440. .num_parents = 2,
  441. .ops = &clk_rcg2_ops,
  442. },
  443. };
  444. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  445. .cmd_rcgr = 0x03000,
  446. .hid_width = 5,
  447. .parent_map = gcc_xo_gpll0_map,
  448. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  449. .clkr.hw.init = &(struct clk_init_data){
  450. .name = "blsp1_qup2_i2c_apps_clk_src",
  451. .parent_names = gcc_xo_gpll0,
  452. .num_parents = 2,
  453. .ops = &clk_rcg2_ops,
  454. },
  455. };
  456. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  457. .cmd_rcgr = 0x03014,
  458. .mnd_width = 8,
  459. .hid_width = 5,
  460. .parent_map = gcc_xo_gpll0_map,
  461. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  462. .clkr.hw.init = &(struct clk_init_data){
  463. .name = "blsp1_qup2_spi_apps_clk_src",
  464. .parent_names = gcc_xo_gpll0,
  465. .num_parents = 2,
  466. .ops = &clk_rcg2_ops,
  467. },
  468. };
  469. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  470. .cmd_rcgr = 0x04000,
  471. .hid_width = 5,
  472. .parent_map = gcc_xo_gpll0_map,
  473. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  474. .clkr.hw.init = &(struct clk_init_data){
  475. .name = "blsp1_qup3_i2c_apps_clk_src",
  476. .parent_names = gcc_xo_gpll0,
  477. .num_parents = 2,
  478. .ops = &clk_rcg2_ops,
  479. },
  480. };
  481. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  482. .cmd_rcgr = 0x04024,
  483. .mnd_width = 8,
  484. .hid_width = 5,
  485. .parent_map = gcc_xo_gpll0_map,
  486. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  487. .clkr.hw.init = &(struct clk_init_data){
  488. .name = "blsp1_qup3_spi_apps_clk_src",
  489. .parent_names = gcc_xo_gpll0,
  490. .num_parents = 2,
  491. .ops = &clk_rcg2_ops,
  492. },
  493. };
  494. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  495. .cmd_rcgr = 0x05000,
  496. .hid_width = 5,
  497. .parent_map = gcc_xo_gpll0_map,
  498. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  499. .clkr.hw.init = &(struct clk_init_data){
  500. .name = "blsp1_qup4_i2c_apps_clk_src",
  501. .parent_names = gcc_xo_gpll0,
  502. .num_parents = 2,
  503. .ops = &clk_rcg2_ops,
  504. },
  505. };
  506. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  507. .cmd_rcgr = 0x05024,
  508. .mnd_width = 8,
  509. .hid_width = 5,
  510. .parent_map = gcc_xo_gpll0_map,
  511. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  512. .clkr.hw.init = &(struct clk_init_data){
  513. .name = "blsp1_qup4_spi_apps_clk_src",
  514. .parent_names = gcc_xo_gpll0,
  515. .num_parents = 2,
  516. .ops = &clk_rcg2_ops,
  517. },
  518. };
  519. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  520. .cmd_rcgr = 0x06000,
  521. .hid_width = 5,
  522. .parent_map = gcc_xo_gpll0_map,
  523. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  524. .clkr.hw.init = &(struct clk_init_data){
  525. .name = "blsp1_qup5_i2c_apps_clk_src",
  526. .parent_names = gcc_xo_gpll0,
  527. .num_parents = 2,
  528. .ops = &clk_rcg2_ops,
  529. },
  530. };
  531. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  532. .cmd_rcgr = 0x06024,
  533. .mnd_width = 8,
  534. .hid_width = 5,
  535. .parent_map = gcc_xo_gpll0_map,
  536. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  537. .clkr.hw.init = &(struct clk_init_data){
  538. .name = "blsp1_qup5_spi_apps_clk_src",
  539. .parent_names = gcc_xo_gpll0,
  540. .num_parents = 2,
  541. .ops = &clk_rcg2_ops,
  542. },
  543. };
  544. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  545. .cmd_rcgr = 0x07000,
  546. .hid_width = 5,
  547. .parent_map = gcc_xo_gpll0_map,
  548. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  549. .clkr.hw.init = &(struct clk_init_data){
  550. .name = "blsp1_qup6_i2c_apps_clk_src",
  551. .parent_names = gcc_xo_gpll0,
  552. .num_parents = 2,
  553. .ops = &clk_rcg2_ops,
  554. },
  555. };
  556. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  557. .cmd_rcgr = 0x07024,
  558. .mnd_width = 8,
  559. .hid_width = 5,
  560. .parent_map = gcc_xo_gpll0_map,
  561. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  562. .clkr.hw.init = &(struct clk_init_data){
  563. .name = "blsp1_qup6_spi_apps_clk_src",
  564. .parent_names = gcc_xo_gpll0,
  565. .num_parents = 2,
  566. .ops = &clk_rcg2_ops,
  567. },
  568. };
  569. static const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
  570. F(3686400, P_GPLL0, 1, 72, 15625),
  571. F(7372800, P_GPLL0, 1, 144, 15625),
  572. F(14745600, P_GPLL0, 1, 288, 15625),
  573. F(16000000, P_GPLL0, 10, 1, 5),
  574. F(19200000, P_XO, 1, 0, 0),
  575. F(24000000, P_GPLL0, 1, 3, 100),
  576. F(25000000, P_GPLL0, 16, 1, 2),
  577. F(32000000, P_GPLL0, 1, 1, 25),
  578. F(40000000, P_GPLL0, 1, 1, 20),
  579. F(46400000, P_GPLL0, 1, 29, 500),
  580. F(48000000, P_GPLL0, 1, 3, 50),
  581. F(51200000, P_GPLL0, 1, 8, 125),
  582. F(56000000, P_GPLL0, 1, 7, 100),
  583. F(58982400, P_GPLL0, 1, 1152, 15625),
  584. F(60000000, P_GPLL0, 1, 3, 40),
  585. { }
  586. };
  587. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  588. .cmd_rcgr = 0x02044,
  589. .mnd_width = 16,
  590. .hid_width = 5,
  591. .parent_map = gcc_xo_gpll0_map,
  592. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  593. .clkr.hw.init = &(struct clk_init_data){
  594. .name = "blsp1_uart1_apps_clk_src",
  595. .parent_names = gcc_xo_gpll0,
  596. .num_parents = 2,
  597. .ops = &clk_rcg2_ops,
  598. },
  599. };
  600. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  601. .cmd_rcgr = 0x03034,
  602. .mnd_width = 16,
  603. .hid_width = 5,
  604. .parent_map = gcc_xo_gpll0_map,
  605. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  606. .clkr.hw.init = &(struct clk_init_data){
  607. .name = "blsp1_uart2_apps_clk_src",
  608. .parent_names = gcc_xo_gpll0,
  609. .num_parents = 2,
  610. .ops = &clk_rcg2_ops,
  611. },
  612. };
  613. static const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
  614. F(19200000, P_XO, 1, 0, 0),
  615. { }
  616. };
  617. static struct clk_rcg2 cci_clk_src = {
  618. .cmd_rcgr = 0x51000,
  619. .mnd_width = 8,
  620. .hid_width = 5,
  621. .parent_map = gcc_xo_gpll0a_map,
  622. .freq_tbl = ftbl_gcc_camss_cci_clk,
  623. .clkr.hw.init = &(struct clk_init_data){
  624. .name = "cci_clk_src",
  625. .parent_names = gcc_xo_gpll0a,
  626. .num_parents = 2,
  627. .ops = &clk_rcg2_ops,
  628. },
  629. };
  630. static const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
  631. F(100000000, P_GPLL0, 8, 0, 0),
  632. F(200000000, P_GPLL0, 4, 0, 0),
  633. { }
  634. };
  635. static struct clk_rcg2 camss_gp0_clk_src = {
  636. .cmd_rcgr = 0x54000,
  637. .mnd_width = 8,
  638. .hid_width = 5,
  639. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  640. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  641. .clkr.hw.init = &(struct clk_init_data){
  642. .name = "camss_gp0_clk_src",
  643. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  644. .num_parents = 4,
  645. .ops = &clk_rcg2_ops,
  646. },
  647. };
  648. static struct clk_rcg2 camss_gp1_clk_src = {
  649. .cmd_rcgr = 0x55000,
  650. .mnd_width = 8,
  651. .hid_width = 5,
  652. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  653. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  654. .clkr.hw.init = &(struct clk_init_data){
  655. .name = "camss_gp1_clk_src",
  656. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  657. .num_parents = 4,
  658. .ops = &clk_rcg2_ops,
  659. },
  660. };
  661. static const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
  662. F(133330000, P_GPLL0, 6, 0, 0),
  663. F(266670000, P_GPLL0, 3, 0, 0),
  664. F(320000000, P_GPLL0, 2.5, 0, 0),
  665. { }
  666. };
  667. static struct clk_rcg2 jpeg0_clk_src = {
  668. .cmd_rcgr = 0x57000,
  669. .hid_width = 5,
  670. .parent_map = gcc_xo_gpll0_map,
  671. .freq_tbl = ftbl_gcc_camss_jpeg0_clk,
  672. .clkr.hw.init = &(struct clk_init_data){
  673. .name = "jpeg0_clk_src",
  674. .parent_names = gcc_xo_gpll0,
  675. .num_parents = 2,
  676. .ops = &clk_rcg2_ops,
  677. },
  678. };
  679. static const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
  680. F(9600000, P_XO, 2, 0, 0),
  681. F(23880000, P_GPLL0, 1, 2, 67),
  682. F(66670000, P_GPLL0, 12, 0, 0),
  683. { }
  684. };
  685. static struct clk_rcg2 mclk0_clk_src = {
  686. .cmd_rcgr = 0x52000,
  687. .mnd_width = 8,
  688. .hid_width = 5,
  689. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  690. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  691. .clkr.hw.init = &(struct clk_init_data){
  692. .name = "mclk0_clk_src",
  693. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  694. .num_parents = 4,
  695. .ops = &clk_rcg2_ops,
  696. },
  697. };
  698. static struct clk_rcg2 mclk1_clk_src = {
  699. .cmd_rcgr = 0x53000,
  700. .mnd_width = 8,
  701. .hid_width = 5,
  702. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  703. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  704. .clkr.hw.init = &(struct clk_init_data){
  705. .name = "mclk1_clk_src",
  706. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  707. .num_parents = 4,
  708. .ops = &clk_rcg2_ops,
  709. },
  710. };
  711. static const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
  712. F(100000000, P_GPLL0, 8, 0, 0),
  713. F(200000000, P_GPLL0, 4, 0, 0),
  714. { }
  715. };
  716. static struct clk_rcg2 csi0phytimer_clk_src = {
  717. .cmd_rcgr = 0x4e000,
  718. .hid_width = 5,
  719. .parent_map = gcc_xo_gpll0_gpll1a_map,
  720. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  721. .clkr.hw.init = &(struct clk_init_data){
  722. .name = "csi0phytimer_clk_src",
  723. .parent_names = gcc_xo_gpll0_gpll1a,
  724. .num_parents = 3,
  725. .ops = &clk_rcg2_ops,
  726. },
  727. };
  728. static struct clk_rcg2 csi1phytimer_clk_src = {
  729. .cmd_rcgr = 0x4f000,
  730. .hid_width = 5,
  731. .parent_map = gcc_xo_gpll0_gpll1a_map,
  732. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  733. .clkr.hw.init = &(struct clk_init_data){
  734. .name = "csi1phytimer_clk_src",
  735. .parent_names = gcc_xo_gpll0_gpll1a,
  736. .num_parents = 3,
  737. .ops = &clk_rcg2_ops,
  738. },
  739. };
  740. static const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
  741. F(160000000, P_GPLL0, 5, 0, 0),
  742. F(320000000, P_GPLL0, 2.5, 0, 0),
  743. F(465000000, P_GPLL2, 2, 0, 0),
  744. { }
  745. };
  746. static struct clk_rcg2 cpp_clk_src = {
  747. .cmd_rcgr = 0x58018,
  748. .hid_width = 5,
  749. .parent_map = gcc_xo_gpll0_gpll2_map,
  750. .freq_tbl = ftbl_gcc_camss_cpp_clk,
  751. .clkr.hw.init = &(struct clk_init_data){
  752. .name = "cpp_clk_src",
  753. .parent_names = gcc_xo_gpll0_gpll2,
  754. .num_parents = 3,
  755. .ops = &clk_rcg2_ops,
  756. },
  757. };
  758. static const struct freq_tbl ftbl_gcc_crypto_clk[] = {
  759. F(50000000, P_GPLL0, 16, 0, 0),
  760. F(80000000, P_GPLL0, 10, 0, 0),
  761. F(100000000, P_GPLL0, 8, 0, 0),
  762. F(160000000, P_GPLL0, 5, 0, 0),
  763. { }
  764. };
  765. static struct clk_rcg2 crypto_clk_src = {
  766. .cmd_rcgr = 0x16004,
  767. .hid_width = 5,
  768. .parent_map = gcc_xo_gpll0_map,
  769. .freq_tbl = ftbl_gcc_crypto_clk,
  770. .clkr.hw.init = &(struct clk_init_data){
  771. .name = "crypto_clk_src",
  772. .parent_names = gcc_xo_gpll0,
  773. .num_parents = 2,
  774. .ops = &clk_rcg2_ops,
  775. },
  776. };
  777. static const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
  778. F(19200000, P_XO, 1, 0, 0),
  779. { }
  780. };
  781. static struct clk_rcg2 gp1_clk_src = {
  782. .cmd_rcgr = 0x08004,
  783. .mnd_width = 8,
  784. .hid_width = 5,
  785. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  786. .freq_tbl = ftbl_gcc_gp1_3_clk,
  787. .clkr.hw.init = &(struct clk_init_data){
  788. .name = "gp1_clk_src",
  789. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  790. .num_parents = 3,
  791. .ops = &clk_rcg2_ops,
  792. },
  793. };
  794. static struct clk_rcg2 gp2_clk_src = {
  795. .cmd_rcgr = 0x09004,
  796. .mnd_width = 8,
  797. .hid_width = 5,
  798. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  799. .freq_tbl = ftbl_gcc_gp1_3_clk,
  800. .clkr.hw.init = &(struct clk_init_data){
  801. .name = "gp2_clk_src",
  802. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  803. .num_parents = 3,
  804. .ops = &clk_rcg2_ops,
  805. },
  806. };
  807. static struct clk_rcg2 gp3_clk_src = {
  808. .cmd_rcgr = 0x0a004,
  809. .mnd_width = 8,
  810. .hid_width = 5,
  811. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  812. .freq_tbl = ftbl_gcc_gp1_3_clk,
  813. .clkr.hw.init = &(struct clk_init_data){
  814. .name = "gp3_clk_src",
  815. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  816. .num_parents = 3,
  817. .ops = &clk_rcg2_ops,
  818. },
  819. };
  820. static struct freq_tbl ftbl_gcc_mdss_byte0_clk[] = {
  821. { .src = P_DSI0_PHYPLL_BYTE },
  822. { }
  823. };
  824. static struct clk_rcg2 byte0_clk_src = {
  825. .cmd_rcgr = 0x4d044,
  826. .hid_width = 5,
  827. .parent_map = gcc_xo_gpll0a_dsibyte_map,
  828. .freq_tbl = ftbl_gcc_mdss_byte0_clk,
  829. .clkr.hw.init = &(struct clk_init_data){
  830. .name = "byte0_clk_src",
  831. .parent_names = gcc_xo_gpll0a_dsibyte,
  832. .num_parents = 3,
  833. .ops = &clk_byte_ops,
  834. .flags = CLK_SET_RATE_PARENT,
  835. },
  836. };
  837. static const struct freq_tbl ftbl_gcc_mdss_esc0_clk[] = {
  838. F(19200000, P_XO, 1, 0, 0),
  839. { }
  840. };
  841. static struct clk_rcg2 esc0_clk_src = {
  842. .cmd_rcgr = 0x4d05c,
  843. .hid_width = 5,
  844. .parent_map = gcc_xo_dsibyte_map,
  845. .freq_tbl = ftbl_gcc_mdss_esc0_clk,
  846. .clkr.hw.init = &(struct clk_init_data){
  847. .name = "esc0_clk_src",
  848. .parent_names = gcc_xo_dsibyte,
  849. .num_parents = 2,
  850. .ops = &clk_rcg2_ops,
  851. },
  852. };
  853. static const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
  854. F(50000000, P_GPLL0, 16, 0, 0),
  855. F(80000000, P_GPLL0, 10, 0, 0),
  856. F(100000000, P_GPLL0, 8, 0, 0),
  857. F(160000000, P_GPLL0, 5, 0, 0),
  858. F(177780000, P_GPLL0, 4.5, 0, 0),
  859. F(200000000, P_GPLL0, 4, 0, 0),
  860. F(266670000, P_GPLL0, 3, 0, 0),
  861. F(320000000, P_GPLL0, 2.5, 0, 0),
  862. { }
  863. };
  864. static struct clk_rcg2 mdp_clk_src = {
  865. .cmd_rcgr = 0x4d014,
  866. .hid_width = 5,
  867. .parent_map = gcc_xo_gpll0_dsiphy_map,
  868. .freq_tbl = ftbl_gcc_mdss_mdp_clk,
  869. .clkr.hw.init = &(struct clk_init_data){
  870. .name = "mdp_clk_src",
  871. .parent_names = gcc_xo_gpll0_dsiphy,
  872. .num_parents = 3,
  873. .ops = &clk_rcg2_ops,
  874. },
  875. };
  876. static struct freq_tbl ftbl_gcc_mdss_pclk[] = {
  877. { .src = P_DSI0_PHYPLL_DSI },
  878. { }
  879. };
  880. static struct clk_rcg2 pclk0_clk_src = {
  881. .cmd_rcgr = 0x4d000,
  882. .mnd_width = 8,
  883. .hid_width = 5,
  884. .parent_map = gcc_xo_gpll0a_dsiphy_map,
  885. .freq_tbl = ftbl_gcc_mdss_pclk,
  886. .clkr.hw.init = &(struct clk_init_data){
  887. .name = "pclk0_clk_src",
  888. .parent_names = gcc_xo_gpll0a_dsiphy,
  889. .num_parents = 3,
  890. .ops = &clk_pixel_ops,
  891. .flags = CLK_SET_RATE_PARENT,
  892. },
  893. };
  894. static const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
  895. F(19200000, P_XO, 1, 0, 0),
  896. { }
  897. };
  898. static struct clk_rcg2 vsync_clk_src = {
  899. .cmd_rcgr = 0x4d02c,
  900. .hid_width = 5,
  901. .parent_map = gcc_xo_gpll0a_map,
  902. .freq_tbl = ftbl_gcc_mdss_vsync_clk,
  903. .clkr.hw.init = &(struct clk_init_data){
  904. .name = "vsync_clk_src",
  905. .parent_names = gcc_xo_gpll0a,
  906. .num_parents = 2,
  907. .ops = &clk_rcg2_ops,
  908. },
  909. };
  910. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  911. F(64000000, P_GPLL0, 12.5, 0, 0),
  912. { }
  913. };
  914. static struct clk_rcg2 pdm2_clk_src = {
  915. .cmd_rcgr = 0x44010,
  916. .hid_width = 5,
  917. .parent_map = gcc_xo_gpll0_map,
  918. .freq_tbl = ftbl_gcc_pdm2_clk,
  919. .clkr.hw.init = &(struct clk_init_data){
  920. .name = "pdm2_clk_src",
  921. .parent_names = gcc_xo_gpll0,
  922. .num_parents = 2,
  923. .ops = &clk_rcg2_ops,
  924. },
  925. };
  926. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk[] = {
  927. F(144000, P_XO, 16, 3, 25),
  928. F(400000, P_XO, 12, 1, 4),
  929. F(20000000, P_GPLL0, 10, 1, 4),
  930. F(25000000, P_GPLL0, 16, 1, 2),
  931. F(50000000, P_GPLL0, 16, 0, 0),
  932. F(100000000, P_GPLL0, 8, 0, 0),
  933. F(177770000, P_GPLL0, 4.5, 0, 0),
  934. { }
  935. };
  936. static struct clk_rcg2 sdcc1_apps_clk_src = {
  937. .cmd_rcgr = 0x42004,
  938. .mnd_width = 8,
  939. .hid_width = 5,
  940. .parent_map = gcc_xo_gpll0_map,
  941. .freq_tbl = ftbl_gcc_sdcc1_apps_clk,
  942. .clkr.hw.init = &(struct clk_init_data){
  943. .name = "sdcc1_apps_clk_src",
  944. .parent_names = gcc_xo_gpll0,
  945. .num_parents = 2,
  946. .ops = &clk_rcg2_ops,
  947. },
  948. };
  949. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk[] = {
  950. F(144000, P_XO, 16, 3, 25),
  951. F(400000, P_XO, 12, 1, 4),
  952. F(20000000, P_GPLL0, 10, 1, 4),
  953. F(25000000, P_GPLL0, 16, 1, 2),
  954. F(50000000, P_GPLL0, 16, 0, 0),
  955. F(100000000, P_GPLL0, 8, 0, 0),
  956. F(200000000, P_GPLL0, 4, 0, 0),
  957. { }
  958. };
  959. static struct clk_rcg2 sdcc2_apps_clk_src = {
  960. .cmd_rcgr = 0x43004,
  961. .mnd_width = 8,
  962. .hid_width = 5,
  963. .parent_map = gcc_xo_gpll0_map,
  964. .freq_tbl = ftbl_gcc_sdcc2_apps_clk,
  965. .clkr.hw.init = &(struct clk_init_data){
  966. .name = "sdcc2_apps_clk_src",
  967. .parent_names = gcc_xo_gpll0,
  968. .num_parents = 2,
  969. .ops = &clk_rcg2_ops,
  970. },
  971. };
  972. static const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
  973. F(155000000, P_GPLL2, 6, 0, 0),
  974. F(310000000, P_GPLL2, 3, 0, 0),
  975. F(400000000, P_GPLL0, 2, 0, 0),
  976. { }
  977. };
  978. static struct clk_rcg2 apss_tcu_clk_src = {
  979. .cmd_rcgr = 0x1207c,
  980. .hid_width = 5,
  981. .parent_map = gcc_xo_gpll0a_gpll1_gpll2_map,
  982. .freq_tbl = ftbl_gcc_apss_tcu_clk,
  983. .clkr.hw.init = &(struct clk_init_data){
  984. .name = "apss_tcu_clk_src",
  985. .parent_names = gcc_xo_gpll0a_gpll1_gpll2,
  986. .num_parents = 4,
  987. .ops = &clk_rcg2_ops,
  988. },
  989. };
  990. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  991. F(80000000, P_GPLL0, 10, 0, 0),
  992. { }
  993. };
  994. static struct clk_rcg2 usb_hs_system_clk_src = {
  995. .cmd_rcgr = 0x41010,
  996. .hid_width = 5,
  997. .parent_map = gcc_xo_gpll0_map,
  998. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  999. .clkr.hw.init = &(struct clk_init_data){
  1000. .name = "usb_hs_system_clk_src",
  1001. .parent_names = gcc_xo_gpll0,
  1002. .num_parents = 2,
  1003. .ops = &clk_rcg2_ops,
  1004. },
  1005. };
  1006. static const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
  1007. F(100000000, P_GPLL0, 8, 0, 0),
  1008. F(160000000, P_GPLL0, 5, 0, 0),
  1009. F(228570000, P_GPLL0, 3.5, 0, 0),
  1010. { }
  1011. };
  1012. static struct clk_rcg2 vcodec0_clk_src = {
  1013. .cmd_rcgr = 0x4C000,
  1014. .mnd_width = 8,
  1015. .hid_width = 5,
  1016. .parent_map = gcc_xo_gpll0_map,
  1017. .freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
  1018. .clkr.hw.init = &(struct clk_init_data){
  1019. .name = "vcodec0_clk_src",
  1020. .parent_names = gcc_xo_gpll0,
  1021. .num_parents = 2,
  1022. .ops = &clk_rcg2_ops,
  1023. },
  1024. };
  1025. static struct clk_branch gcc_blsp1_ahb_clk = {
  1026. .halt_reg = 0x01008,
  1027. .halt_check = BRANCH_HALT_VOTED,
  1028. .clkr = {
  1029. .enable_reg = 0x45004,
  1030. .enable_mask = BIT(10),
  1031. .hw.init = &(struct clk_init_data){
  1032. .name = "gcc_blsp1_ahb_clk",
  1033. .parent_names = (const char *[]){
  1034. "pcnoc_bfdcd_clk_src",
  1035. },
  1036. .num_parents = 1,
  1037. .ops = &clk_branch2_ops,
  1038. },
  1039. },
  1040. };
  1041. static struct clk_branch gcc_blsp1_sleep_clk = {
  1042. .halt_reg = 0x01004,
  1043. .clkr = {
  1044. .enable_reg = 0x01004,
  1045. .enable_mask = BIT(0),
  1046. .hw.init = &(struct clk_init_data){
  1047. .name = "gcc_blsp1_sleep_clk",
  1048. .parent_names = (const char *[]){
  1049. "sleep_clk_src",
  1050. },
  1051. .num_parents = 1,
  1052. .flags = CLK_SET_RATE_PARENT,
  1053. .ops = &clk_branch2_ops,
  1054. },
  1055. },
  1056. };
  1057. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1058. .halt_reg = 0x02008,
  1059. .clkr = {
  1060. .enable_reg = 0x02008,
  1061. .enable_mask = BIT(0),
  1062. .hw.init = &(struct clk_init_data){
  1063. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1064. .parent_names = (const char *[]){
  1065. "blsp1_qup1_i2c_apps_clk_src",
  1066. },
  1067. .num_parents = 1,
  1068. .flags = CLK_SET_RATE_PARENT,
  1069. .ops = &clk_branch2_ops,
  1070. },
  1071. },
  1072. };
  1073. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1074. .halt_reg = 0x02004,
  1075. .clkr = {
  1076. .enable_reg = 0x02004,
  1077. .enable_mask = BIT(0),
  1078. .hw.init = &(struct clk_init_data){
  1079. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1080. .parent_names = (const char *[]){
  1081. "blsp1_qup1_spi_apps_clk_src",
  1082. },
  1083. .num_parents = 1,
  1084. .flags = CLK_SET_RATE_PARENT,
  1085. .ops = &clk_branch2_ops,
  1086. },
  1087. },
  1088. };
  1089. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1090. .halt_reg = 0x03010,
  1091. .clkr = {
  1092. .enable_reg = 0x03010,
  1093. .enable_mask = BIT(0),
  1094. .hw.init = &(struct clk_init_data){
  1095. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1096. .parent_names = (const char *[]){
  1097. "blsp1_qup2_i2c_apps_clk_src",
  1098. },
  1099. .num_parents = 1,
  1100. .flags = CLK_SET_RATE_PARENT,
  1101. .ops = &clk_branch2_ops,
  1102. },
  1103. },
  1104. };
  1105. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1106. .halt_reg = 0x0300c,
  1107. .clkr = {
  1108. .enable_reg = 0x0300c,
  1109. .enable_mask = BIT(0),
  1110. .hw.init = &(struct clk_init_data){
  1111. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1112. .parent_names = (const char *[]){
  1113. "blsp1_qup2_spi_apps_clk_src",
  1114. },
  1115. .num_parents = 1,
  1116. .flags = CLK_SET_RATE_PARENT,
  1117. .ops = &clk_branch2_ops,
  1118. },
  1119. },
  1120. };
  1121. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1122. .halt_reg = 0x04020,
  1123. .clkr = {
  1124. .enable_reg = 0x04020,
  1125. .enable_mask = BIT(0),
  1126. .hw.init = &(struct clk_init_data){
  1127. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1128. .parent_names = (const char *[]){
  1129. "blsp1_qup3_i2c_apps_clk_src",
  1130. },
  1131. .num_parents = 1,
  1132. .flags = CLK_SET_RATE_PARENT,
  1133. .ops = &clk_branch2_ops,
  1134. },
  1135. },
  1136. };
  1137. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1138. .halt_reg = 0x0401c,
  1139. .clkr = {
  1140. .enable_reg = 0x0401c,
  1141. .enable_mask = BIT(0),
  1142. .hw.init = &(struct clk_init_data){
  1143. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1144. .parent_names = (const char *[]){
  1145. "blsp1_qup3_spi_apps_clk_src",
  1146. },
  1147. .num_parents = 1,
  1148. .flags = CLK_SET_RATE_PARENT,
  1149. .ops = &clk_branch2_ops,
  1150. },
  1151. },
  1152. };
  1153. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1154. .halt_reg = 0x05020,
  1155. .clkr = {
  1156. .enable_reg = 0x05020,
  1157. .enable_mask = BIT(0),
  1158. .hw.init = &(struct clk_init_data){
  1159. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1160. .parent_names = (const char *[]){
  1161. "blsp1_qup4_i2c_apps_clk_src",
  1162. },
  1163. .num_parents = 1,
  1164. .flags = CLK_SET_RATE_PARENT,
  1165. .ops = &clk_branch2_ops,
  1166. },
  1167. },
  1168. };
  1169. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1170. .halt_reg = 0x0501c,
  1171. .clkr = {
  1172. .enable_reg = 0x0501c,
  1173. .enable_mask = BIT(0),
  1174. .hw.init = &(struct clk_init_data){
  1175. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1176. .parent_names = (const char *[]){
  1177. "blsp1_qup4_spi_apps_clk_src",
  1178. },
  1179. .num_parents = 1,
  1180. .flags = CLK_SET_RATE_PARENT,
  1181. .ops = &clk_branch2_ops,
  1182. },
  1183. },
  1184. };
  1185. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1186. .halt_reg = 0x06020,
  1187. .clkr = {
  1188. .enable_reg = 0x06020,
  1189. .enable_mask = BIT(0),
  1190. .hw.init = &(struct clk_init_data){
  1191. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1192. .parent_names = (const char *[]){
  1193. "blsp1_qup5_i2c_apps_clk_src",
  1194. },
  1195. .num_parents = 1,
  1196. .flags = CLK_SET_RATE_PARENT,
  1197. .ops = &clk_branch2_ops,
  1198. },
  1199. },
  1200. };
  1201. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1202. .halt_reg = 0x0601c,
  1203. .clkr = {
  1204. .enable_reg = 0x0601c,
  1205. .enable_mask = BIT(0),
  1206. .hw.init = &(struct clk_init_data){
  1207. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1208. .parent_names = (const char *[]){
  1209. "blsp1_qup5_spi_apps_clk_src",
  1210. },
  1211. .num_parents = 1,
  1212. .flags = CLK_SET_RATE_PARENT,
  1213. .ops = &clk_branch2_ops,
  1214. },
  1215. },
  1216. };
  1217. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1218. .halt_reg = 0x07020,
  1219. .clkr = {
  1220. .enable_reg = 0x07020,
  1221. .enable_mask = BIT(0),
  1222. .hw.init = &(struct clk_init_data){
  1223. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1224. .parent_names = (const char *[]){
  1225. "blsp1_qup6_i2c_apps_clk_src",
  1226. },
  1227. .num_parents = 1,
  1228. .flags = CLK_SET_RATE_PARENT,
  1229. .ops = &clk_branch2_ops,
  1230. },
  1231. },
  1232. };
  1233. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1234. .halt_reg = 0x0701c,
  1235. .clkr = {
  1236. .enable_reg = 0x0701c,
  1237. .enable_mask = BIT(0),
  1238. .hw.init = &(struct clk_init_data){
  1239. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1240. .parent_names = (const char *[]){
  1241. "blsp1_qup6_spi_apps_clk_src",
  1242. },
  1243. .num_parents = 1,
  1244. .flags = CLK_SET_RATE_PARENT,
  1245. .ops = &clk_branch2_ops,
  1246. },
  1247. },
  1248. };
  1249. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1250. .halt_reg = 0x0203c,
  1251. .clkr = {
  1252. .enable_reg = 0x0203c,
  1253. .enable_mask = BIT(0),
  1254. .hw.init = &(struct clk_init_data){
  1255. .name = "gcc_blsp1_uart1_apps_clk",
  1256. .parent_names = (const char *[]){
  1257. "blsp1_uart1_apps_clk_src",
  1258. },
  1259. .num_parents = 1,
  1260. .flags = CLK_SET_RATE_PARENT,
  1261. .ops = &clk_branch2_ops,
  1262. },
  1263. },
  1264. };
  1265. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1266. .halt_reg = 0x0302c,
  1267. .clkr = {
  1268. .enable_reg = 0x0302c,
  1269. .enable_mask = BIT(0),
  1270. .hw.init = &(struct clk_init_data){
  1271. .name = "gcc_blsp1_uart2_apps_clk",
  1272. .parent_names = (const char *[]){
  1273. "blsp1_uart2_apps_clk_src",
  1274. },
  1275. .num_parents = 1,
  1276. .flags = CLK_SET_RATE_PARENT,
  1277. .ops = &clk_branch2_ops,
  1278. },
  1279. },
  1280. };
  1281. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1282. .halt_reg = 0x1300c,
  1283. .halt_check = BRANCH_HALT_VOTED,
  1284. .clkr = {
  1285. .enable_reg = 0x45004,
  1286. .enable_mask = BIT(7),
  1287. .hw.init = &(struct clk_init_data){
  1288. .name = "gcc_boot_rom_ahb_clk",
  1289. .parent_names = (const char *[]){
  1290. "pcnoc_bfdcd_clk_src",
  1291. },
  1292. .num_parents = 1,
  1293. .ops = &clk_branch2_ops,
  1294. },
  1295. },
  1296. };
  1297. static struct clk_branch gcc_camss_cci_ahb_clk = {
  1298. .halt_reg = 0x5101c,
  1299. .clkr = {
  1300. .enable_reg = 0x5101c,
  1301. .enable_mask = BIT(0),
  1302. .hw.init = &(struct clk_init_data){
  1303. .name = "gcc_camss_cci_ahb_clk",
  1304. .parent_names = (const char *[]){
  1305. "camss_ahb_clk_src",
  1306. },
  1307. .num_parents = 1,
  1308. .flags = CLK_SET_RATE_PARENT,
  1309. .ops = &clk_branch2_ops,
  1310. },
  1311. },
  1312. };
  1313. static struct clk_branch gcc_camss_cci_clk = {
  1314. .halt_reg = 0x51018,
  1315. .clkr = {
  1316. .enable_reg = 0x51018,
  1317. .enable_mask = BIT(0),
  1318. .hw.init = &(struct clk_init_data){
  1319. .name = "gcc_camss_cci_clk",
  1320. .parent_names = (const char *[]){
  1321. "cci_clk_src",
  1322. },
  1323. .num_parents = 1,
  1324. .flags = CLK_SET_RATE_PARENT,
  1325. .ops = &clk_branch2_ops,
  1326. },
  1327. },
  1328. };
  1329. static struct clk_branch gcc_camss_csi0_ahb_clk = {
  1330. .halt_reg = 0x4e040,
  1331. .clkr = {
  1332. .enable_reg = 0x4e040,
  1333. .enable_mask = BIT(0),
  1334. .hw.init = &(struct clk_init_data){
  1335. .name = "gcc_camss_csi0_ahb_clk",
  1336. .parent_names = (const char *[]){
  1337. "camss_ahb_clk_src",
  1338. },
  1339. .num_parents = 1,
  1340. .flags = CLK_SET_RATE_PARENT,
  1341. .ops = &clk_branch2_ops,
  1342. },
  1343. },
  1344. };
  1345. static struct clk_branch gcc_camss_csi0_clk = {
  1346. .halt_reg = 0x4e03c,
  1347. .clkr = {
  1348. .enable_reg = 0x4e03c,
  1349. .enable_mask = BIT(0),
  1350. .hw.init = &(struct clk_init_data){
  1351. .name = "gcc_camss_csi0_clk",
  1352. .parent_names = (const char *[]){
  1353. "csi0_clk_src",
  1354. },
  1355. .num_parents = 1,
  1356. .flags = CLK_SET_RATE_PARENT,
  1357. .ops = &clk_branch2_ops,
  1358. },
  1359. },
  1360. };
  1361. static struct clk_branch gcc_camss_csi0phy_clk = {
  1362. .halt_reg = 0x4e048,
  1363. .clkr = {
  1364. .enable_reg = 0x4e048,
  1365. .enable_mask = BIT(0),
  1366. .hw.init = &(struct clk_init_data){
  1367. .name = "gcc_camss_csi0phy_clk",
  1368. .parent_names = (const char *[]){
  1369. "csi0_clk_src",
  1370. },
  1371. .num_parents = 1,
  1372. .flags = CLK_SET_RATE_PARENT,
  1373. .ops = &clk_branch2_ops,
  1374. },
  1375. },
  1376. };
  1377. static struct clk_branch gcc_camss_csi0pix_clk = {
  1378. .halt_reg = 0x4e058,
  1379. .clkr = {
  1380. .enable_reg = 0x4e058,
  1381. .enable_mask = BIT(0),
  1382. .hw.init = &(struct clk_init_data){
  1383. .name = "gcc_camss_csi0pix_clk",
  1384. .parent_names = (const char *[]){
  1385. "csi0_clk_src",
  1386. },
  1387. .num_parents = 1,
  1388. .flags = CLK_SET_RATE_PARENT,
  1389. .ops = &clk_branch2_ops,
  1390. },
  1391. },
  1392. };
  1393. static struct clk_branch gcc_camss_csi0rdi_clk = {
  1394. .halt_reg = 0x4e050,
  1395. .clkr = {
  1396. .enable_reg = 0x4e050,
  1397. .enable_mask = BIT(0),
  1398. .hw.init = &(struct clk_init_data){
  1399. .name = "gcc_camss_csi0rdi_clk",
  1400. .parent_names = (const char *[]){
  1401. "csi0_clk_src",
  1402. },
  1403. .num_parents = 1,
  1404. .flags = CLK_SET_RATE_PARENT,
  1405. .ops = &clk_branch2_ops,
  1406. },
  1407. },
  1408. };
  1409. static struct clk_branch gcc_camss_csi1_ahb_clk = {
  1410. .halt_reg = 0x4f040,
  1411. .clkr = {
  1412. .enable_reg = 0x4f040,
  1413. .enable_mask = BIT(0),
  1414. .hw.init = &(struct clk_init_data){
  1415. .name = "gcc_camss_csi1_ahb_clk",
  1416. .parent_names = (const char *[]){
  1417. "camss_ahb_clk_src",
  1418. },
  1419. .num_parents = 1,
  1420. .flags = CLK_SET_RATE_PARENT,
  1421. .ops = &clk_branch2_ops,
  1422. },
  1423. },
  1424. };
  1425. static struct clk_branch gcc_camss_csi1_clk = {
  1426. .halt_reg = 0x4f03c,
  1427. .clkr = {
  1428. .enable_reg = 0x4f03c,
  1429. .enable_mask = BIT(0),
  1430. .hw.init = &(struct clk_init_data){
  1431. .name = "gcc_camss_csi1_clk",
  1432. .parent_names = (const char *[]){
  1433. "csi1_clk_src",
  1434. },
  1435. .num_parents = 1,
  1436. .flags = CLK_SET_RATE_PARENT,
  1437. .ops = &clk_branch2_ops,
  1438. },
  1439. },
  1440. };
  1441. static struct clk_branch gcc_camss_csi1phy_clk = {
  1442. .halt_reg = 0x4f048,
  1443. .clkr = {
  1444. .enable_reg = 0x4f048,
  1445. .enable_mask = BIT(0),
  1446. .hw.init = &(struct clk_init_data){
  1447. .name = "gcc_camss_csi1phy_clk",
  1448. .parent_names = (const char *[]){
  1449. "csi1_clk_src",
  1450. },
  1451. .num_parents = 1,
  1452. .flags = CLK_SET_RATE_PARENT,
  1453. .ops = &clk_branch2_ops,
  1454. },
  1455. },
  1456. };
  1457. static struct clk_branch gcc_camss_csi1pix_clk = {
  1458. .halt_reg = 0x4f058,
  1459. .clkr = {
  1460. .enable_reg = 0x4f058,
  1461. .enable_mask = BIT(0),
  1462. .hw.init = &(struct clk_init_data){
  1463. .name = "gcc_camss_csi1pix_clk",
  1464. .parent_names = (const char *[]){
  1465. "csi1_clk_src",
  1466. },
  1467. .num_parents = 1,
  1468. .flags = CLK_SET_RATE_PARENT,
  1469. .ops = &clk_branch2_ops,
  1470. },
  1471. },
  1472. };
  1473. static struct clk_branch gcc_camss_csi1rdi_clk = {
  1474. .halt_reg = 0x4f050,
  1475. .clkr = {
  1476. .enable_reg = 0x4f050,
  1477. .enable_mask = BIT(0),
  1478. .hw.init = &(struct clk_init_data){
  1479. .name = "gcc_camss_csi1rdi_clk",
  1480. .parent_names = (const char *[]){
  1481. "csi1_clk_src",
  1482. },
  1483. .num_parents = 1,
  1484. .flags = CLK_SET_RATE_PARENT,
  1485. .ops = &clk_branch2_ops,
  1486. },
  1487. },
  1488. };
  1489. static struct clk_branch gcc_camss_csi_vfe0_clk = {
  1490. .halt_reg = 0x58050,
  1491. .clkr = {
  1492. .enable_reg = 0x58050,
  1493. .enable_mask = BIT(0),
  1494. .hw.init = &(struct clk_init_data){
  1495. .name = "gcc_camss_csi_vfe0_clk",
  1496. .parent_names = (const char *[]){
  1497. "vfe0_clk_src",
  1498. },
  1499. .num_parents = 1,
  1500. .flags = CLK_SET_RATE_PARENT,
  1501. .ops = &clk_branch2_ops,
  1502. },
  1503. },
  1504. };
  1505. static struct clk_branch gcc_camss_gp0_clk = {
  1506. .halt_reg = 0x54018,
  1507. .clkr = {
  1508. .enable_reg = 0x54018,
  1509. .enable_mask = BIT(0),
  1510. .hw.init = &(struct clk_init_data){
  1511. .name = "gcc_camss_gp0_clk",
  1512. .parent_names = (const char *[]){
  1513. "camss_gp0_clk_src",
  1514. },
  1515. .num_parents = 1,
  1516. .flags = CLK_SET_RATE_PARENT,
  1517. .ops = &clk_branch2_ops,
  1518. },
  1519. },
  1520. };
  1521. static struct clk_branch gcc_camss_gp1_clk = {
  1522. .halt_reg = 0x55018,
  1523. .clkr = {
  1524. .enable_reg = 0x55018,
  1525. .enable_mask = BIT(0),
  1526. .hw.init = &(struct clk_init_data){
  1527. .name = "gcc_camss_gp1_clk",
  1528. .parent_names = (const char *[]){
  1529. "camss_gp1_clk_src",
  1530. },
  1531. .num_parents = 1,
  1532. .flags = CLK_SET_RATE_PARENT,
  1533. .ops = &clk_branch2_ops,
  1534. },
  1535. },
  1536. };
  1537. static struct clk_branch gcc_camss_ispif_ahb_clk = {
  1538. .halt_reg = 0x50004,
  1539. .clkr = {
  1540. .enable_reg = 0x50004,
  1541. .enable_mask = BIT(0),
  1542. .hw.init = &(struct clk_init_data){
  1543. .name = "gcc_camss_ispif_ahb_clk",
  1544. .parent_names = (const char *[]){
  1545. "camss_ahb_clk_src",
  1546. },
  1547. .num_parents = 1,
  1548. .flags = CLK_SET_RATE_PARENT,
  1549. .ops = &clk_branch2_ops,
  1550. },
  1551. },
  1552. };
  1553. static struct clk_branch gcc_camss_jpeg0_clk = {
  1554. .halt_reg = 0x57020,
  1555. .clkr = {
  1556. .enable_reg = 0x57020,
  1557. .enable_mask = BIT(0),
  1558. .hw.init = &(struct clk_init_data){
  1559. .name = "gcc_camss_jpeg0_clk",
  1560. .parent_names = (const char *[]){
  1561. "jpeg0_clk_src",
  1562. },
  1563. .num_parents = 1,
  1564. .flags = CLK_SET_RATE_PARENT,
  1565. .ops = &clk_branch2_ops,
  1566. },
  1567. },
  1568. };
  1569. static struct clk_branch gcc_camss_jpeg_ahb_clk = {
  1570. .halt_reg = 0x57024,
  1571. .clkr = {
  1572. .enable_reg = 0x57024,
  1573. .enable_mask = BIT(0),
  1574. .hw.init = &(struct clk_init_data){
  1575. .name = "gcc_camss_jpeg_ahb_clk",
  1576. .parent_names = (const char *[]){
  1577. "camss_ahb_clk_src",
  1578. },
  1579. .num_parents = 1,
  1580. .flags = CLK_SET_RATE_PARENT,
  1581. .ops = &clk_branch2_ops,
  1582. },
  1583. },
  1584. };
  1585. static struct clk_branch gcc_camss_jpeg_axi_clk = {
  1586. .halt_reg = 0x57028,
  1587. .clkr = {
  1588. .enable_reg = 0x57028,
  1589. .enable_mask = BIT(0),
  1590. .hw.init = &(struct clk_init_data){
  1591. .name = "gcc_camss_jpeg_axi_clk",
  1592. .parent_names = (const char *[]){
  1593. "system_noc_bfdcd_clk_src",
  1594. },
  1595. .num_parents = 1,
  1596. .flags = CLK_SET_RATE_PARENT,
  1597. .ops = &clk_branch2_ops,
  1598. },
  1599. },
  1600. };
  1601. static struct clk_branch gcc_camss_mclk0_clk = {
  1602. .halt_reg = 0x52018,
  1603. .clkr = {
  1604. .enable_reg = 0x52018,
  1605. .enable_mask = BIT(0),
  1606. .hw.init = &(struct clk_init_data){
  1607. .name = "gcc_camss_mclk0_clk",
  1608. .parent_names = (const char *[]){
  1609. "mclk0_clk_src",
  1610. },
  1611. .num_parents = 1,
  1612. .flags = CLK_SET_RATE_PARENT,
  1613. .ops = &clk_branch2_ops,
  1614. },
  1615. },
  1616. };
  1617. static struct clk_branch gcc_camss_mclk1_clk = {
  1618. .halt_reg = 0x53018,
  1619. .clkr = {
  1620. .enable_reg = 0x53018,
  1621. .enable_mask = BIT(0),
  1622. .hw.init = &(struct clk_init_data){
  1623. .name = "gcc_camss_mclk1_clk",
  1624. .parent_names = (const char *[]){
  1625. "mclk1_clk_src",
  1626. },
  1627. .num_parents = 1,
  1628. .flags = CLK_SET_RATE_PARENT,
  1629. .ops = &clk_branch2_ops,
  1630. },
  1631. },
  1632. };
  1633. static struct clk_branch gcc_camss_micro_ahb_clk = {
  1634. .halt_reg = 0x5600c,
  1635. .clkr = {
  1636. .enable_reg = 0x5600c,
  1637. .enable_mask = BIT(0),
  1638. .hw.init = &(struct clk_init_data){
  1639. .name = "gcc_camss_micro_ahb_clk",
  1640. .parent_names = (const char *[]){
  1641. "camss_ahb_clk_src",
  1642. },
  1643. .num_parents = 1,
  1644. .flags = CLK_SET_RATE_PARENT,
  1645. .ops = &clk_branch2_ops,
  1646. },
  1647. },
  1648. };
  1649. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  1650. .halt_reg = 0x4e01c,
  1651. .clkr = {
  1652. .enable_reg = 0x4e01c,
  1653. .enable_mask = BIT(0),
  1654. .hw.init = &(struct clk_init_data){
  1655. .name = "gcc_camss_csi0phytimer_clk",
  1656. .parent_names = (const char *[]){
  1657. "csi0phytimer_clk_src",
  1658. },
  1659. .num_parents = 1,
  1660. .flags = CLK_SET_RATE_PARENT,
  1661. .ops = &clk_branch2_ops,
  1662. },
  1663. },
  1664. };
  1665. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  1666. .halt_reg = 0x4f01c,
  1667. .clkr = {
  1668. .enable_reg = 0x4f01c,
  1669. .enable_mask = BIT(0),
  1670. .hw.init = &(struct clk_init_data){
  1671. .name = "gcc_camss_csi1phytimer_clk",
  1672. .parent_names = (const char *[]){
  1673. "csi1phytimer_clk_src",
  1674. },
  1675. .num_parents = 1,
  1676. .flags = CLK_SET_RATE_PARENT,
  1677. .ops = &clk_branch2_ops,
  1678. },
  1679. },
  1680. };
  1681. static struct clk_branch gcc_camss_ahb_clk = {
  1682. .halt_reg = 0x5a014,
  1683. .clkr = {
  1684. .enable_reg = 0x5a014,
  1685. .enable_mask = BIT(0),
  1686. .hw.init = &(struct clk_init_data){
  1687. .name = "gcc_camss_ahb_clk",
  1688. .parent_names = (const char *[]){
  1689. "camss_ahb_clk_src",
  1690. },
  1691. .num_parents = 1,
  1692. .flags = CLK_SET_RATE_PARENT,
  1693. .ops = &clk_branch2_ops,
  1694. },
  1695. },
  1696. };
  1697. static struct clk_branch gcc_camss_top_ahb_clk = {
  1698. .halt_reg = 0x56004,
  1699. .clkr = {
  1700. .enable_reg = 0x56004,
  1701. .enable_mask = BIT(0),
  1702. .hw.init = &(struct clk_init_data){
  1703. .name = "gcc_camss_top_ahb_clk",
  1704. .parent_names = (const char *[]){
  1705. "pcnoc_bfdcd_clk_src",
  1706. },
  1707. .num_parents = 1,
  1708. .flags = CLK_SET_RATE_PARENT,
  1709. .ops = &clk_branch2_ops,
  1710. },
  1711. },
  1712. };
  1713. static struct clk_branch gcc_camss_cpp_ahb_clk = {
  1714. .halt_reg = 0x58040,
  1715. .clkr = {
  1716. .enable_reg = 0x58040,
  1717. .enable_mask = BIT(0),
  1718. .hw.init = &(struct clk_init_data){
  1719. .name = "gcc_camss_cpp_ahb_clk",
  1720. .parent_names = (const char *[]){
  1721. "camss_ahb_clk_src",
  1722. },
  1723. .num_parents = 1,
  1724. .flags = CLK_SET_RATE_PARENT,
  1725. .ops = &clk_branch2_ops,
  1726. },
  1727. },
  1728. };
  1729. static struct clk_branch gcc_camss_cpp_clk = {
  1730. .halt_reg = 0x5803c,
  1731. .clkr = {
  1732. .enable_reg = 0x5803c,
  1733. .enable_mask = BIT(0),
  1734. .hw.init = &(struct clk_init_data){
  1735. .name = "gcc_camss_cpp_clk",
  1736. .parent_names = (const char *[]){
  1737. "cpp_clk_src",
  1738. },
  1739. .num_parents = 1,
  1740. .flags = CLK_SET_RATE_PARENT,
  1741. .ops = &clk_branch2_ops,
  1742. },
  1743. },
  1744. };
  1745. static struct clk_branch gcc_camss_vfe0_clk = {
  1746. .halt_reg = 0x58038,
  1747. .clkr = {
  1748. .enable_reg = 0x58038,
  1749. .enable_mask = BIT(0),
  1750. .hw.init = &(struct clk_init_data){
  1751. .name = "gcc_camss_vfe0_clk",
  1752. .parent_names = (const char *[]){
  1753. "vfe0_clk_src",
  1754. },
  1755. .num_parents = 1,
  1756. .flags = CLK_SET_RATE_PARENT,
  1757. .ops = &clk_branch2_ops,
  1758. },
  1759. },
  1760. };
  1761. static struct clk_branch gcc_camss_vfe_ahb_clk = {
  1762. .halt_reg = 0x58044,
  1763. .clkr = {
  1764. .enable_reg = 0x58044,
  1765. .enable_mask = BIT(0),
  1766. .hw.init = &(struct clk_init_data){
  1767. .name = "gcc_camss_vfe_ahb_clk",
  1768. .parent_names = (const char *[]){
  1769. "camss_ahb_clk_src",
  1770. },
  1771. .num_parents = 1,
  1772. .flags = CLK_SET_RATE_PARENT,
  1773. .ops = &clk_branch2_ops,
  1774. },
  1775. },
  1776. };
  1777. static struct clk_branch gcc_camss_vfe_axi_clk = {
  1778. .halt_reg = 0x58048,
  1779. .clkr = {
  1780. .enable_reg = 0x58048,
  1781. .enable_mask = BIT(0),
  1782. .hw.init = &(struct clk_init_data){
  1783. .name = "gcc_camss_vfe_axi_clk",
  1784. .parent_names = (const char *[]){
  1785. "system_noc_bfdcd_clk_src",
  1786. },
  1787. .num_parents = 1,
  1788. .flags = CLK_SET_RATE_PARENT,
  1789. .ops = &clk_branch2_ops,
  1790. },
  1791. },
  1792. };
  1793. static struct clk_branch gcc_crypto_ahb_clk = {
  1794. .halt_reg = 0x16024,
  1795. .halt_check = BRANCH_HALT_VOTED,
  1796. .clkr = {
  1797. .enable_reg = 0x45004,
  1798. .enable_mask = BIT(0),
  1799. .hw.init = &(struct clk_init_data){
  1800. .name = "gcc_crypto_ahb_clk",
  1801. .parent_names = (const char *[]){
  1802. "pcnoc_bfdcd_clk_src",
  1803. },
  1804. .num_parents = 1,
  1805. .ops = &clk_branch2_ops,
  1806. },
  1807. },
  1808. };
  1809. static struct clk_branch gcc_crypto_axi_clk = {
  1810. .halt_reg = 0x16020,
  1811. .halt_check = BRANCH_HALT_VOTED,
  1812. .clkr = {
  1813. .enable_reg = 0x45004,
  1814. .enable_mask = BIT(1),
  1815. .hw.init = &(struct clk_init_data){
  1816. .name = "gcc_crypto_axi_clk",
  1817. .parent_names = (const char *[]){
  1818. "pcnoc_bfdcd_clk_src",
  1819. },
  1820. .num_parents = 1,
  1821. .flags = CLK_SET_RATE_PARENT,
  1822. .ops = &clk_branch2_ops,
  1823. },
  1824. },
  1825. };
  1826. static struct clk_branch gcc_crypto_clk = {
  1827. .halt_reg = 0x1601c,
  1828. .halt_check = BRANCH_HALT_VOTED,
  1829. .clkr = {
  1830. .enable_reg = 0x45004,
  1831. .enable_mask = BIT(2),
  1832. .hw.init = &(struct clk_init_data){
  1833. .name = "gcc_crypto_clk",
  1834. .parent_names = (const char *[]){
  1835. "crypto_clk_src",
  1836. },
  1837. .num_parents = 1,
  1838. .ops = &clk_branch2_ops,
  1839. },
  1840. },
  1841. };
  1842. static struct clk_branch gcc_oxili_gmem_clk = {
  1843. .halt_reg = 0x59024,
  1844. .clkr = {
  1845. .enable_reg = 0x59024,
  1846. .enable_mask = BIT(0),
  1847. .hw.init = &(struct clk_init_data){
  1848. .name = "gcc_oxili_gmem_clk",
  1849. .parent_names = (const char *[]){
  1850. "gfx3d_clk_src",
  1851. },
  1852. .num_parents = 1,
  1853. .flags = CLK_SET_RATE_PARENT,
  1854. .ops = &clk_branch2_ops,
  1855. },
  1856. },
  1857. };
  1858. static struct clk_branch gcc_gp1_clk = {
  1859. .halt_reg = 0x08000,
  1860. .clkr = {
  1861. .enable_reg = 0x08000,
  1862. .enable_mask = BIT(0),
  1863. .hw.init = &(struct clk_init_data){
  1864. .name = "gcc_gp1_clk",
  1865. .parent_names = (const char *[]){
  1866. "gp1_clk_src",
  1867. },
  1868. .num_parents = 1,
  1869. .flags = CLK_SET_RATE_PARENT,
  1870. .ops = &clk_branch2_ops,
  1871. },
  1872. },
  1873. };
  1874. static struct clk_branch gcc_gp2_clk = {
  1875. .halt_reg = 0x09000,
  1876. .clkr = {
  1877. .enable_reg = 0x09000,
  1878. .enable_mask = BIT(0),
  1879. .hw.init = &(struct clk_init_data){
  1880. .name = "gcc_gp2_clk",
  1881. .parent_names = (const char *[]){
  1882. "gp2_clk_src",
  1883. },
  1884. .num_parents = 1,
  1885. .flags = CLK_SET_RATE_PARENT,
  1886. .ops = &clk_branch2_ops,
  1887. },
  1888. },
  1889. };
  1890. static struct clk_branch gcc_gp3_clk = {
  1891. .halt_reg = 0x0a000,
  1892. .clkr = {
  1893. .enable_reg = 0x0a000,
  1894. .enable_mask = BIT(0),
  1895. .hw.init = &(struct clk_init_data){
  1896. .name = "gcc_gp3_clk",
  1897. .parent_names = (const char *[]){
  1898. "gp3_clk_src",
  1899. },
  1900. .num_parents = 1,
  1901. .flags = CLK_SET_RATE_PARENT,
  1902. .ops = &clk_branch2_ops,
  1903. },
  1904. },
  1905. };
  1906. static struct clk_branch gcc_mdss_ahb_clk = {
  1907. .halt_reg = 0x4d07c,
  1908. .clkr = {
  1909. .enable_reg = 0x4d07c,
  1910. .enable_mask = BIT(0),
  1911. .hw.init = &(struct clk_init_data){
  1912. .name = "gcc_mdss_ahb_clk",
  1913. .parent_names = (const char *[]){
  1914. "pcnoc_bfdcd_clk_src",
  1915. },
  1916. .num_parents = 1,
  1917. .flags = CLK_SET_RATE_PARENT,
  1918. .ops = &clk_branch2_ops,
  1919. },
  1920. },
  1921. };
  1922. static struct clk_branch gcc_mdss_axi_clk = {
  1923. .halt_reg = 0x4d080,
  1924. .clkr = {
  1925. .enable_reg = 0x4d080,
  1926. .enable_mask = BIT(0),
  1927. .hw.init = &(struct clk_init_data){
  1928. .name = "gcc_mdss_axi_clk",
  1929. .parent_names = (const char *[]){
  1930. "system_noc_bfdcd_clk_src",
  1931. },
  1932. .num_parents = 1,
  1933. .flags = CLK_SET_RATE_PARENT,
  1934. .ops = &clk_branch2_ops,
  1935. },
  1936. },
  1937. };
  1938. static struct clk_branch gcc_mdss_byte0_clk = {
  1939. .halt_reg = 0x4d094,
  1940. .clkr = {
  1941. .enable_reg = 0x4d094,
  1942. .enable_mask = BIT(0),
  1943. .hw.init = &(struct clk_init_data){
  1944. .name = "gcc_mdss_byte0_clk",
  1945. .parent_names = (const char *[]){
  1946. "byte0_clk_src",
  1947. },
  1948. .num_parents = 1,
  1949. .flags = CLK_SET_RATE_PARENT,
  1950. .ops = &clk_branch2_ops,
  1951. },
  1952. },
  1953. };
  1954. static struct clk_branch gcc_mdss_esc0_clk = {
  1955. .halt_reg = 0x4d098,
  1956. .clkr = {
  1957. .enable_reg = 0x4d098,
  1958. .enable_mask = BIT(0),
  1959. .hw.init = &(struct clk_init_data){
  1960. .name = "gcc_mdss_esc0_clk",
  1961. .parent_names = (const char *[]){
  1962. "esc0_clk_src",
  1963. },
  1964. .num_parents = 1,
  1965. .flags = CLK_SET_RATE_PARENT,
  1966. .ops = &clk_branch2_ops,
  1967. },
  1968. },
  1969. };
  1970. static struct clk_branch gcc_mdss_mdp_clk = {
  1971. .halt_reg = 0x4D088,
  1972. .clkr = {
  1973. .enable_reg = 0x4D088,
  1974. .enable_mask = BIT(0),
  1975. .hw.init = &(struct clk_init_data){
  1976. .name = "gcc_mdss_mdp_clk",
  1977. .parent_names = (const char *[]){
  1978. "mdp_clk_src",
  1979. },
  1980. .num_parents = 1,
  1981. .flags = CLK_SET_RATE_PARENT,
  1982. .ops = &clk_branch2_ops,
  1983. },
  1984. },
  1985. };
  1986. static struct clk_branch gcc_mdss_pclk0_clk = {
  1987. .halt_reg = 0x4d084,
  1988. .clkr = {
  1989. .enable_reg = 0x4d084,
  1990. .enable_mask = BIT(0),
  1991. .hw.init = &(struct clk_init_data){
  1992. .name = "gcc_mdss_pclk0_clk",
  1993. .parent_names = (const char *[]){
  1994. "pclk0_clk_src",
  1995. },
  1996. .num_parents = 1,
  1997. .flags = CLK_SET_RATE_PARENT,
  1998. .ops = &clk_branch2_ops,
  1999. },
  2000. },
  2001. };
  2002. static struct clk_branch gcc_mdss_vsync_clk = {
  2003. .halt_reg = 0x4d090,
  2004. .clkr = {
  2005. .enable_reg = 0x4d090,
  2006. .enable_mask = BIT(0),
  2007. .hw.init = &(struct clk_init_data){
  2008. .name = "gcc_mdss_vsync_clk",
  2009. .parent_names = (const char *[]){
  2010. "vsync_clk_src",
  2011. },
  2012. .num_parents = 1,
  2013. .flags = CLK_SET_RATE_PARENT,
  2014. .ops = &clk_branch2_ops,
  2015. },
  2016. },
  2017. };
  2018. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  2019. .halt_reg = 0x49000,
  2020. .clkr = {
  2021. .enable_reg = 0x49000,
  2022. .enable_mask = BIT(0),
  2023. .hw.init = &(struct clk_init_data){
  2024. .name = "gcc_mss_cfg_ahb_clk",
  2025. .parent_names = (const char *[]){
  2026. "pcnoc_bfdcd_clk_src",
  2027. },
  2028. .num_parents = 1,
  2029. .flags = CLK_SET_RATE_PARENT,
  2030. .ops = &clk_branch2_ops,
  2031. },
  2032. },
  2033. };
  2034. static struct clk_branch gcc_oxili_ahb_clk = {
  2035. .halt_reg = 0x59028,
  2036. .clkr = {
  2037. .enable_reg = 0x59028,
  2038. .enable_mask = BIT(0),
  2039. .hw.init = &(struct clk_init_data){
  2040. .name = "gcc_oxili_ahb_clk",
  2041. .parent_names = (const char *[]){
  2042. "pcnoc_bfdcd_clk_src",
  2043. },
  2044. .num_parents = 1,
  2045. .flags = CLK_SET_RATE_PARENT,
  2046. .ops = &clk_branch2_ops,
  2047. },
  2048. },
  2049. };
  2050. static struct clk_branch gcc_oxili_gfx3d_clk = {
  2051. .halt_reg = 0x59020,
  2052. .clkr = {
  2053. .enable_reg = 0x59020,
  2054. .enable_mask = BIT(0),
  2055. .hw.init = &(struct clk_init_data){
  2056. .name = "gcc_oxili_gfx3d_clk",
  2057. .parent_names = (const char *[]){
  2058. "gfx3d_clk_src",
  2059. },
  2060. .num_parents = 1,
  2061. .flags = CLK_SET_RATE_PARENT,
  2062. .ops = &clk_branch2_ops,
  2063. },
  2064. },
  2065. };
  2066. static struct clk_branch gcc_pdm2_clk = {
  2067. .halt_reg = 0x4400c,
  2068. .clkr = {
  2069. .enable_reg = 0x4400c,
  2070. .enable_mask = BIT(0),
  2071. .hw.init = &(struct clk_init_data){
  2072. .name = "gcc_pdm2_clk",
  2073. .parent_names = (const char *[]){
  2074. "pdm2_clk_src",
  2075. },
  2076. .num_parents = 1,
  2077. .flags = CLK_SET_RATE_PARENT,
  2078. .ops = &clk_branch2_ops,
  2079. },
  2080. },
  2081. };
  2082. static struct clk_branch gcc_pdm_ahb_clk = {
  2083. .halt_reg = 0x44004,
  2084. .clkr = {
  2085. .enable_reg = 0x44004,
  2086. .enable_mask = BIT(0),
  2087. .hw.init = &(struct clk_init_data){
  2088. .name = "gcc_pdm_ahb_clk",
  2089. .parent_names = (const char *[]){
  2090. "pcnoc_bfdcd_clk_src",
  2091. },
  2092. .num_parents = 1,
  2093. .flags = CLK_SET_RATE_PARENT,
  2094. .ops = &clk_branch2_ops,
  2095. },
  2096. },
  2097. };
  2098. static struct clk_branch gcc_prng_ahb_clk = {
  2099. .halt_reg = 0x13004,
  2100. .halt_check = BRANCH_HALT_VOTED,
  2101. .clkr = {
  2102. .enable_reg = 0x45004,
  2103. .enable_mask = BIT(0),
  2104. .hw.init = &(struct clk_init_data){
  2105. .name = "gcc_prng_ahb_clk",
  2106. .parent_names = (const char *[]){
  2107. "pcnoc_bfdcd_clk_src",
  2108. },
  2109. .num_parents = 1,
  2110. .ops = &clk_branch2_ops,
  2111. },
  2112. },
  2113. };
  2114. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2115. .halt_reg = 0x4201c,
  2116. .clkr = {
  2117. .enable_reg = 0x4201c,
  2118. .enable_mask = BIT(0),
  2119. .hw.init = &(struct clk_init_data){
  2120. .name = "gcc_sdcc1_ahb_clk",
  2121. .parent_names = (const char *[]){
  2122. "pcnoc_bfdcd_clk_src",
  2123. },
  2124. .num_parents = 1,
  2125. .flags = CLK_SET_RATE_PARENT,
  2126. .ops = &clk_branch2_ops,
  2127. },
  2128. },
  2129. };
  2130. static struct clk_branch gcc_sdcc1_apps_clk = {
  2131. .halt_reg = 0x42018,
  2132. .clkr = {
  2133. .enable_reg = 0x42018,
  2134. .enable_mask = BIT(0),
  2135. .hw.init = &(struct clk_init_data){
  2136. .name = "gcc_sdcc1_apps_clk",
  2137. .parent_names = (const char *[]){
  2138. "sdcc1_apps_clk_src",
  2139. },
  2140. .num_parents = 1,
  2141. .flags = CLK_SET_RATE_PARENT,
  2142. .ops = &clk_branch2_ops,
  2143. },
  2144. },
  2145. };
  2146. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2147. .halt_reg = 0x4301c,
  2148. .clkr = {
  2149. .enable_reg = 0x4301c,
  2150. .enable_mask = BIT(0),
  2151. .hw.init = &(struct clk_init_data){
  2152. .name = "gcc_sdcc2_ahb_clk",
  2153. .parent_names = (const char *[]){
  2154. "pcnoc_bfdcd_clk_src",
  2155. },
  2156. .num_parents = 1,
  2157. .flags = CLK_SET_RATE_PARENT,
  2158. .ops = &clk_branch2_ops,
  2159. },
  2160. },
  2161. };
  2162. static struct clk_branch gcc_sdcc2_apps_clk = {
  2163. .halt_reg = 0x43018,
  2164. .clkr = {
  2165. .enable_reg = 0x43018,
  2166. .enable_mask = BIT(0),
  2167. .hw.init = &(struct clk_init_data){
  2168. .name = "gcc_sdcc2_apps_clk",
  2169. .parent_names = (const char *[]){
  2170. "sdcc2_apps_clk_src",
  2171. },
  2172. .num_parents = 1,
  2173. .flags = CLK_SET_RATE_PARENT,
  2174. .ops = &clk_branch2_ops,
  2175. },
  2176. },
  2177. };
  2178. static struct clk_branch gcc_gtcu_ahb_clk = {
  2179. .halt_reg = 0x12044,
  2180. .clkr = {
  2181. .enable_reg = 0x4500c,
  2182. .enable_mask = BIT(13),
  2183. .hw.init = &(struct clk_init_data){
  2184. .name = "gcc_gtcu_ahb_clk",
  2185. .parent_names = (const char *[]){
  2186. "pcnoc_bfdcd_clk_src",
  2187. },
  2188. .num_parents = 1,
  2189. .flags = CLK_SET_RATE_PARENT,
  2190. .ops = &clk_branch2_ops,
  2191. },
  2192. },
  2193. };
  2194. static struct clk_branch gcc_jpeg_tbu_clk = {
  2195. .halt_reg = 0x12034,
  2196. .clkr = {
  2197. .enable_reg = 0x4500c,
  2198. .enable_mask = BIT(10),
  2199. .hw.init = &(struct clk_init_data){
  2200. .name = "gcc_jpeg_tbu_clk",
  2201. .parent_names = (const char *[]){
  2202. "system_noc_bfdcd_clk_src",
  2203. },
  2204. .num_parents = 1,
  2205. .flags = CLK_SET_RATE_PARENT,
  2206. .ops = &clk_branch2_ops,
  2207. },
  2208. },
  2209. };
  2210. static struct clk_branch gcc_mdp_tbu_clk = {
  2211. .halt_reg = 0x1201c,
  2212. .clkr = {
  2213. .enable_reg = 0x4500c,
  2214. .enable_mask = BIT(4),
  2215. .hw.init = &(struct clk_init_data){
  2216. .name = "gcc_mdp_tbu_clk",
  2217. .parent_names = (const char *[]){
  2218. "system_noc_bfdcd_clk_src",
  2219. },
  2220. .num_parents = 1,
  2221. .flags = CLK_SET_RATE_PARENT,
  2222. .ops = &clk_branch2_ops,
  2223. },
  2224. },
  2225. };
  2226. static struct clk_branch gcc_smmu_cfg_clk = {
  2227. .halt_reg = 0x12038,
  2228. .clkr = {
  2229. .enable_reg = 0x4500c,
  2230. .enable_mask = BIT(12),
  2231. .hw.init = &(struct clk_init_data){
  2232. .name = "gcc_smmu_cfg_clk",
  2233. .parent_names = (const char *[]){
  2234. "pcnoc_bfdcd_clk_src",
  2235. },
  2236. .num_parents = 1,
  2237. .flags = CLK_SET_RATE_PARENT,
  2238. .ops = &clk_branch2_ops,
  2239. },
  2240. },
  2241. };
  2242. static struct clk_branch gcc_venus_tbu_clk = {
  2243. .halt_reg = 0x12014,
  2244. .clkr = {
  2245. .enable_reg = 0x4500c,
  2246. .enable_mask = BIT(5),
  2247. .hw.init = &(struct clk_init_data){
  2248. .name = "gcc_venus_tbu_clk",
  2249. .parent_names = (const char *[]){
  2250. "system_noc_bfdcd_clk_src",
  2251. },
  2252. .num_parents = 1,
  2253. .flags = CLK_SET_RATE_PARENT,
  2254. .ops = &clk_branch2_ops,
  2255. },
  2256. },
  2257. };
  2258. static struct clk_branch gcc_vfe_tbu_clk = {
  2259. .halt_reg = 0x1203c,
  2260. .clkr = {
  2261. .enable_reg = 0x4500c,
  2262. .enable_mask = BIT(9),
  2263. .hw.init = &(struct clk_init_data){
  2264. .name = "gcc_vfe_tbu_clk",
  2265. .parent_names = (const char *[]){
  2266. "system_noc_bfdcd_clk_src",
  2267. },
  2268. .num_parents = 1,
  2269. .flags = CLK_SET_RATE_PARENT,
  2270. .ops = &clk_branch2_ops,
  2271. },
  2272. },
  2273. };
  2274. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2275. .halt_reg = 0x4102c,
  2276. .clkr = {
  2277. .enable_reg = 0x4102c,
  2278. .enable_mask = BIT(0),
  2279. .hw.init = &(struct clk_init_data){
  2280. .name = "gcc_usb2a_phy_sleep_clk",
  2281. .parent_names = (const char *[]){
  2282. "sleep_clk_src",
  2283. },
  2284. .num_parents = 1,
  2285. .flags = CLK_SET_RATE_PARENT,
  2286. .ops = &clk_branch2_ops,
  2287. },
  2288. },
  2289. };
  2290. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2291. .halt_reg = 0x41008,
  2292. .clkr = {
  2293. .enable_reg = 0x41008,
  2294. .enable_mask = BIT(0),
  2295. .hw.init = &(struct clk_init_data){
  2296. .name = "gcc_usb_hs_ahb_clk",
  2297. .parent_names = (const char *[]){
  2298. "pcnoc_bfdcd_clk_src",
  2299. },
  2300. .num_parents = 1,
  2301. .flags = CLK_SET_RATE_PARENT,
  2302. .ops = &clk_branch2_ops,
  2303. },
  2304. },
  2305. };
  2306. static struct clk_branch gcc_usb_hs_system_clk = {
  2307. .halt_reg = 0x41004,
  2308. .clkr = {
  2309. .enable_reg = 0x41004,
  2310. .enable_mask = BIT(0),
  2311. .hw.init = &(struct clk_init_data){
  2312. .name = "gcc_usb_hs_system_clk",
  2313. .parent_names = (const char *[]){
  2314. "usb_hs_system_clk_src",
  2315. },
  2316. .num_parents = 1,
  2317. .flags = CLK_SET_RATE_PARENT,
  2318. .ops = &clk_branch2_ops,
  2319. },
  2320. },
  2321. };
  2322. static struct clk_branch gcc_venus0_ahb_clk = {
  2323. .halt_reg = 0x4c020,
  2324. .clkr = {
  2325. .enable_reg = 0x4c020,
  2326. .enable_mask = BIT(0),
  2327. .hw.init = &(struct clk_init_data){
  2328. .name = "gcc_venus0_ahb_clk",
  2329. .parent_names = (const char *[]){
  2330. "pcnoc_bfdcd_clk_src",
  2331. },
  2332. .num_parents = 1,
  2333. .flags = CLK_SET_RATE_PARENT,
  2334. .ops = &clk_branch2_ops,
  2335. },
  2336. },
  2337. };
  2338. static struct clk_branch gcc_venus0_axi_clk = {
  2339. .halt_reg = 0x4c024,
  2340. .clkr = {
  2341. .enable_reg = 0x4c024,
  2342. .enable_mask = BIT(0),
  2343. .hw.init = &(struct clk_init_data){
  2344. .name = "gcc_venus0_axi_clk",
  2345. .parent_names = (const char *[]){
  2346. "system_noc_bfdcd_clk_src",
  2347. },
  2348. .num_parents = 1,
  2349. .flags = CLK_SET_RATE_PARENT,
  2350. .ops = &clk_branch2_ops,
  2351. },
  2352. },
  2353. };
  2354. static struct clk_branch gcc_venus0_vcodec0_clk = {
  2355. .halt_reg = 0x4c01c,
  2356. .clkr = {
  2357. .enable_reg = 0x4c01c,
  2358. .enable_mask = BIT(0),
  2359. .hw.init = &(struct clk_init_data){
  2360. .name = "gcc_venus0_vcodec0_clk",
  2361. .parent_names = (const char *[]){
  2362. "vcodec0_clk_src",
  2363. },
  2364. .num_parents = 1,
  2365. .flags = CLK_SET_RATE_PARENT,
  2366. .ops = &clk_branch2_ops,
  2367. },
  2368. },
  2369. };
  2370. static struct clk_regmap *gcc_msm8916_clocks[] = {
  2371. [GPLL0] = &gpll0.clkr,
  2372. [GPLL0_VOTE] = &gpll0_vote,
  2373. [BIMC_PLL] = &bimc_pll.clkr,
  2374. [BIMC_PLL_VOTE] = &bimc_pll_vote,
  2375. [GPLL1] = &gpll1.clkr,
  2376. [GPLL1_VOTE] = &gpll1_vote,
  2377. [GPLL2] = &gpll2.clkr,
  2378. [GPLL2_VOTE] = &gpll2_vote,
  2379. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  2380. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  2381. [CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
  2382. [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  2383. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2384. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2385. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2386. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2387. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2388. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2389. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2390. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2391. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2392. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2393. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2394. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2395. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2396. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2397. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2398. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2399. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2400. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2401. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2402. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2403. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2404. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2405. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2406. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2407. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2408. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2409. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2410. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  2411. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2412. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2413. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2414. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2415. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2416. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2417. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2418. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2419. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2420. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2421. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2422. [APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
  2423. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2424. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2425. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2426. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  2427. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2428. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2429. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2430. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2431. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2432. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2433. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2434. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2435. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2436. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2437. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2438. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2439. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2440. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2441. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2442. [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
  2443. [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
  2444. [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
  2445. [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
  2446. [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
  2447. [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
  2448. [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
  2449. [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
  2450. [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
  2451. [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
  2452. [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
  2453. [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
  2454. [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
  2455. [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
  2456. [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
  2457. [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
  2458. [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
  2459. [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
  2460. [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
  2461. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  2462. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  2463. [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
  2464. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  2465. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  2466. [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
  2467. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  2468. [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
  2469. [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
  2470. [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
  2471. [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
  2472. [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
  2473. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  2474. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  2475. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  2476. [GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
  2477. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2478. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2479. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2480. [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
  2481. [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
  2482. [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
  2483. [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
  2484. [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
  2485. [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
  2486. [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
  2487. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2488. [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
  2489. [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
  2490. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2491. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2492. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2493. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2494. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2495. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2496. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2497. [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
  2498. [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
  2499. [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
  2500. [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
  2501. [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
  2502. [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
  2503. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2504. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2505. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2506. [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
  2507. [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
  2508. [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
  2509. };
  2510. static const struct qcom_reset_map gcc_msm8916_resets[] = {
  2511. [GCC_BLSP1_BCR] = { 0x01000 },
  2512. [GCC_BLSP1_QUP1_BCR] = { 0x02000 },
  2513. [GCC_BLSP1_UART1_BCR] = { 0x02038 },
  2514. [GCC_BLSP1_QUP2_BCR] = { 0x03008 },
  2515. [GCC_BLSP1_UART2_BCR] = { 0x03028 },
  2516. [GCC_BLSP1_QUP3_BCR] = { 0x04018 },
  2517. [GCC_BLSP1_QUP4_BCR] = { 0x05018 },
  2518. [GCC_BLSP1_QUP5_BCR] = { 0x06018 },
  2519. [GCC_BLSP1_QUP6_BCR] = { 0x07018 },
  2520. [GCC_IMEM_BCR] = { 0x0e000 },
  2521. [GCC_SMMU_BCR] = { 0x12000 },
  2522. [GCC_APSS_TCU_BCR] = { 0x12050 },
  2523. [GCC_SMMU_XPU_BCR] = { 0x12054 },
  2524. [GCC_PCNOC_TBU_BCR] = { 0x12058 },
  2525. [GCC_PRNG_BCR] = { 0x13000 },
  2526. [GCC_BOOT_ROM_BCR] = { 0x13008 },
  2527. [GCC_CRYPTO_BCR] = { 0x16000 },
  2528. [GCC_SEC_CTRL_BCR] = { 0x1a000 },
  2529. [GCC_AUDIO_CORE_BCR] = { 0x1c008 },
  2530. [GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
  2531. [GCC_DEHR_BCR] = { 0x1f000 },
  2532. [GCC_SYSTEM_NOC_BCR] = { 0x26000 },
  2533. [GCC_PCNOC_BCR] = { 0x27018 },
  2534. [GCC_TCSR_BCR] = { 0x28000 },
  2535. [GCC_QDSS_BCR] = { 0x29000 },
  2536. [GCC_DCD_BCR] = { 0x2a000 },
  2537. [GCC_MSG_RAM_BCR] = { 0x2b000 },
  2538. [GCC_MPM_BCR] = { 0x2c000 },
  2539. [GCC_SPMI_BCR] = { 0x2e000 },
  2540. [GCC_SPDM_BCR] = { 0x2f000 },
  2541. [GCC_MM_SPDM_BCR] = { 0x2f024 },
  2542. [GCC_BIMC_BCR] = { 0x31000 },
  2543. [GCC_RBCPR_BCR] = { 0x33000 },
  2544. [GCC_TLMM_BCR] = { 0x34000 },
  2545. [GCC_USB_HS_BCR] = { 0x41000 },
  2546. [GCC_USB2A_PHY_BCR] = { 0x41028 },
  2547. [GCC_SDCC1_BCR] = { 0x42000 },
  2548. [GCC_SDCC2_BCR] = { 0x43000 },
  2549. [GCC_PDM_BCR] = { 0x44000 },
  2550. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
  2551. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
  2552. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
  2553. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
  2554. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
  2555. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
  2556. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
  2557. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
  2558. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
  2559. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
  2560. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
  2561. [GCC_MMSS_BCR] = { 0x4b000 },
  2562. [GCC_VENUS0_BCR] = { 0x4c014 },
  2563. [GCC_MDSS_BCR] = { 0x4d074 },
  2564. [GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
  2565. [GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
  2566. [GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
  2567. [GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
  2568. [GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
  2569. [GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
  2570. [GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
  2571. [GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
  2572. [GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
  2573. [GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
  2574. [GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
  2575. [GCC_CAMSS_CCI_BCR] = { 0x51014 },
  2576. [GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
  2577. [GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
  2578. [GCC_CAMSS_GP0_BCR] = { 0x54014 },
  2579. [GCC_CAMSS_GP1_BCR] = { 0x55014 },
  2580. [GCC_CAMSS_TOP_BCR] = { 0x56000 },
  2581. [GCC_CAMSS_MICRO_BCR] = { 0x56008 },
  2582. [GCC_CAMSS_JPEG_BCR] = { 0x57018 },
  2583. [GCC_CAMSS_VFE_BCR] = { 0x58030 },
  2584. [GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
  2585. [GCC_OXILI_BCR] = { 0x59018 },
  2586. [GCC_GMEM_BCR] = { 0x5902c },
  2587. [GCC_CAMSS_AHB_BCR] = { 0x5a018 },
  2588. [GCC_MDP_TBU_BCR] = { 0x62000 },
  2589. [GCC_GFX_TBU_BCR] = { 0x63000 },
  2590. [GCC_GFX_TCU_BCR] = { 0x64000 },
  2591. [GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
  2592. [GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
  2593. [GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
  2594. [GCC_GTCU_AHB_BCR] = { 0x68000 },
  2595. [GCC_SMMU_CFG_BCR] = { 0x69000 },
  2596. [GCC_VFE_TBU_BCR] = { 0x6a000 },
  2597. [GCC_VENUS_TBU_BCR] = { 0x6b000 },
  2598. [GCC_JPEG_TBU_BCR] = { 0x6c000 },
  2599. [GCC_PRONTO_TBU_BCR] = { 0x6d000 },
  2600. [GCC_SMMU_CATS_BCR] = { 0x7c000 },
  2601. };
  2602. static const struct regmap_config gcc_msm8916_regmap_config = {
  2603. .reg_bits = 32,
  2604. .reg_stride = 4,
  2605. .val_bits = 32,
  2606. .max_register = 0x80000,
  2607. .fast_io = true,
  2608. };
  2609. static const struct qcom_cc_desc gcc_msm8916_desc = {
  2610. .config = &gcc_msm8916_regmap_config,
  2611. .clks = gcc_msm8916_clocks,
  2612. .num_clks = ARRAY_SIZE(gcc_msm8916_clocks),
  2613. .resets = gcc_msm8916_resets,
  2614. .num_resets = ARRAY_SIZE(gcc_msm8916_resets),
  2615. };
  2616. static const struct of_device_id gcc_msm8916_match_table[] = {
  2617. { .compatible = "qcom,gcc-msm8916" },
  2618. { }
  2619. };
  2620. MODULE_DEVICE_TABLE(of, gcc_msm8916_match_table);
  2621. static int gcc_msm8916_probe(struct platform_device *pdev)
  2622. {
  2623. struct clk *clk;
  2624. struct device *dev = &pdev->dev;
  2625. /* Temporary until RPM clocks supported */
  2626. clk = clk_register_fixed_rate(dev, "xo", NULL, CLK_IS_ROOT, 19200000);
  2627. if (IS_ERR(clk))
  2628. return PTR_ERR(clk);
  2629. clk = clk_register_fixed_rate(dev, "sleep_clk_src", NULL,
  2630. CLK_IS_ROOT, 32768);
  2631. if (IS_ERR(clk))
  2632. return PTR_ERR(clk);
  2633. return qcom_cc_probe(pdev, &gcc_msm8916_desc);
  2634. }
  2635. static int gcc_msm8916_remove(struct platform_device *pdev)
  2636. {
  2637. qcom_cc_remove(pdev);
  2638. return 0;
  2639. }
  2640. static struct platform_driver gcc_msm8916_driver = {
  2641. .probe = gcc_msm8916_probe,
  2642. .remove = gcc_msm8916_remove,
  2643. .driver = {
  2644. .name = "gcc-msm8916",
  2645. .of_match_table = gcc_msm8916_match_table,
  2646. },
  2647. };
  2648. static int __init gcc_msm8916_init(void)
  2649. {
  2650. return platform_driver_register(&gcc_msm8916_driver);
  2651. }
  2652. core_initcall(gcc_msm8916_init);
  2653. static void __exit gcc_msm8916_exit(void)
  2654. {
  2655. platform_driver_unregister(&gcc_msm8916_driver);
  2656. }
  2657. module_exit(gcc_msm8916_exit);
  2658. MODULE_DESCRIPTION("Qualcomm GCC MSM8916 Driver");
  2659. MODULE_LICENSE("GPL v2");
  2660. MODULE_ALIAS("platform:gcc-msm8916");