gcc-ipq806x.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-ipq806x.h>
  24. #include <dt-bindings/reset/qcom,gcc-ipq806x.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. static struct clk_pll pll0 = {
  32. .l_reg = 0x30c4,
  33. .m_reg = 0x30c8,
  34. .n_reg = 0x30cc,
  35. .config_reg = 0x30d4,
  36. .mode_reg = 0x30c0,
  37. .status_reg = 0x30d8,
  38. .status_bit = 16,
  39. .clkr.hw.init = &(struct clk_init_data){
  40. .name = "pll0",
  41. .parent_names = (const char *[]){ "pxo" },
  42. .num_parents = 1,
  43. .ops = &clk_pll_ops,
  44. },
  45. };
  46. static struct clk_regmap pll0_vote = {
  47. .enable_reg = 0x34c0,
  48. .enable_mask = BIT(0),
  49. .hw.init = &(struct clk_init_data){
  50. .name = "pll0_vote",
  51. .parent_names = (const char *[]){ "pll0" },
  52. .num_parents = 1,
  53. .ops = &clk_pll_vote_ops,
  54. },
  55. };
  56. static struct clk_pll pll3 = {
  57. .l_reg = 0x3164,
  58. .m_reg = 0x3168,
  59. .n_reg = 0x316c,
  60. .config_reg = 0x3174,
  61. .mode_reg = 0x3160,
  62. .status_reg = 0x3178,
  63. .status_bit = 16,
  64. .clkr.hw.init = &(struct clk_init_data){
  65. .name = "pll3",
  66. .parent_names = (const char *[]){ "pxo" },
  67. .num_parents = 1,
  68. .ops = &clk_pll_ops,
  69. },
  70. };
  71. static struct clk_regmap pll4_vote = {
  72. .enable_reg = 0x34c0,
  73. .enable_mask = BIT(4),
  74. .hw.init = &(struct clk_init_data){
  75. .name = "pll4_vote",
  76. .parent_names = (const char *[]){ "pll4" },
  77. .num_parents = 1,
  78. .ops = &clk_pll_vote_ops,
  79. },
  80. };
  81. static struct clk_pll pll8 = {
  82. .l_reg = 0x3144,
  83. .m_reg = 0x3148,
  84. .n_reg = 0x314c,
  85. .config_reg = 0x3154,
  86. .mode_reg = 0x3140,
  87. .status_reg = 0x3158,
  88. .status_bit = 16,
  89. .clkr.hw.init = &(struct clk_init_data){
  90. .name = "pll8",
  91. .parent_names = (const char *[]){ "pxo" },
  92. .num_parents = 1,
  93. .ops = &clk_pll_ops,
  94. },
  95. };
  96. static struct clk_regmap pll8_vote = {
  97. .enable_reg = 0x34c0,
  98. .enable_mask = BIT(8),
  99. .hw.init = &(struct clk_init_data){
  100. .name = "pll8_vote",
  101. .parent_names = (const char *[]){ "pll8" },
  102. .num_parents = 1,
  103. .ops = &clk_pll_vote_ops,
  104. },
  105. };
  106. static struct clk_pll pll14 = {
  107. .l_reg = 0x31c4,
  108. .m_reg = 0x31c8,
  109. .n_reg = 0x31cc,
  110. .config_reg = 0x31d4,
  111. .mode_reg = 0x31c0,
  112. .status_reg = 0x31d8,
  113. .status_bit = 16,
  114. .clkr.hw.init = &(struct clk_init_data){
  115. .name = "pll14",
  116. .parent_names = (const char *[]){ "pxo" },
  117. .num_parents = 1,
  118. .ops = &clk_pll_ops,
  119. },
  120. };
  121. static struct clk_regmap pll14_vote = {
  122. .enable_reg = 0x34c0,
  123. .enable_mask = BIT(14),
  124. .hw.init = &(struct clk_init_data){
  125. .name = "pll14_vote",
  126. .parent_names = (const char *[]){ "pll14" },
  127. .num_parents = 1,
  128. .ops = &clk_pll_vote_ops,
  129. },
  130. };
  131. enum {
  132. P_PXO,
  133. P_PLL8,
  134. P_PLL3,
  135. P_PLL0,
  136. P_CXO,
  137. };
  138. static const struct parent_map gcc_pxo_pll8_map[] = {
  139. { P_PXO, 0 },
  140. { P_PLL8, 3 }
  141. };
  142. static const char *gcc_pxo_pll8[] = {
  143. "pxo",
  144. "pll8_vote",
  145. };
  146. static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
  147. { P_PXO, 0 },
  148. { P_PLL8, 3 },
  149. { P_CXO, 5 }
  150. };
  151. static const char *gcc_pxo_pll8_cxo[] = {
  152. "pxo",
  153. "pll8_vote",
  154. "cxo",
  155. };
  156. static const struct parent_map gcc_pxo_pll3_map[] = {
  157. { P_PXO, 0 },
  158. { P_PLL3, 1 }
  159. };
  160. static const struct parent_map gcc_pxo_pll3_sata_map[] = {
  161. { P_PXO, 0 },
  162. { P_PLL3, 6 }
  163. };
  164. static const char *gcc_pxo_pll3[] = {
  165. "pxo",
  166. "pll3",
  167. };
  168. static const struct parent_map gcc_pxo_pll8_pll0[] = {
  169. { P_PXO, 0 },
  170. { P_PLL8, 3 },
  171. { P_PLL0, 2 }
  172. };
  173. static const char *gcc_pxo_pll8_pll0_map[] = {
  174. "pxo",
  175. "pll8_vote",
  176. "pll0_vote",
  177. };
  178. static struct freq_tbl clk_tbl_gsbi_uart[] = {
  179. { 1843200, P_PLL8, 2, 6, 625 },
  180. { 3686400, P_PLL8, 2, 12, 625 },
  181. { 7372800, P_PLL8, 2, 24, 625 },
  182. { 14745600, P_PLL8, 2, 48, 625 },
  183. { 16000000, P_PLL8, 4, 1, 6 },
  184. { 24000000, P_PLL8, 4, 1, 4 },
  185. { 32000000, P_PLL8, 4, 1, 3 },
  186. { 40000000, P_PLL8, 1, 5, 48 },
  187. { 46400000, P_PLL8, 1, 29, 240 },
  188. { 48000000, P_PLL8, 4, 1, 2 },
  189. { 51200000, P_PLL8, 1, 2, 15 },
  190. { 56000000, P_PLL8, 1, 7, 48 },
  191. { 58982400, P_PLL8, 1, 96, 625 },
  192. { 64000000, P_PLL8, 2, 1, 3 },
  193. { }
  194. };
  195. static struct clk_rcg gsbi1_uart_src = {
  196. .ns_reg = 0x29d4,
  197. .md_reg = 0x29d0,
  198. .mn = {
  199. .mnctr_en_bit = 8,
  200. .mnctr_reset_bit = 7,
  201. .mnctr_mode_shift = 5,
  202. .n_val_shift = 16,
  203. .m_val_shift = 16,
  204. .width = 16,
  205. },
  206. .p = {
  207. .pre_div_shift = 3,
  208. .pre_div_width = 2,
  209. },
  210. .s = {
  211. .src_sel_shift = 0,
  212. .parent_map = gcc_pxo_pll8_map,
  213. },
  214. .freq_tbl = clk_tbl_gsbi_uart,
  215. .clkr = {
  216. .enable_reg = 0x29d4,
  217. .enable_mask = BIT(11),
  218. .hw.init = &(struct clk_init_data){
  219. .name = "gsbi1_uart_src",
  220. .parent_names = gcc_pxo_pll8,
  221. .num_parents = 2,
  222. .ops = &clk_rcg_ops,
  223. .flags = CLK_SET_PARENT_GATE,
  224. },
  225. },
  226. };
  227. static struct clk_branch gsbi1_uart_clk = {
  228. .halt_reg = 0x2fcc,
  229. .halt_bit = 12,
  230. .clkr = {
  231. .enable_reg = 0x29d4,
  232. .enable_mask = BIT(9),
  233. .hw.init = &(struct clk_init_data){
  234. .name = "gsbi1_uart_clk",
  235. .parent_names = (const char *[]){
  236. "gsbi1_uart_src",
  237. },
  238. .num_parents = 1,
  239. .ops = &clk_branch_ops,
  240. .flags = CLK_SET_RATE_PARENT,
  241. },
  242. },
  243. };
  244. static struct clk_rcg gsbi2_uart_src = {
  245. .ns_reg = 0x29f4,
  246. .md_reg = 0x29f0,
  247. .mn = {
  248. .mnctr_en_bit = 8,
  249. .mnctr_reset_bit = 7,
  250. .mnctr_mode_shift = 5,
  251. .n_val_shift = 16,
  252. .m_val_shift = 16,
  253. .width = 16,
  254. },
  255. .p = {
  256. .pre_div_shift = 3,
  257. .pre_div_width = 2,
  258. },
  259. .s = {
  260. .src_sel_shift = 0,
  261. .parent_map = gcc_pxo_pll8_map,
  262. },
  263. .freq_tbl = clk_tbl_gsbi_uart,
  264. .clkr = {
  265. .enable_reg = 0x29f4,
  266. .enable_mask = BIT(11),
  267. .hw.init = &(struct clk_init_data){
  268. .name = "gsbi2_uart_src",
  269. .parent_names = gcc_pxo_pll8,
  270. .num_parents = 2,
  271. .ops = &clk_rcg_ops,
  272. .flags = CLK_SET_PARENT_GATE,
  273. },
  274. },
  275. };
  276. static struct clk_branch gsbi2_uart_clk = {
  277. .halt_reg = 0x2fcc,
  278. .halt_bit = 8,
  279. .clkr = {
  280. .enable_reg = 0x29f4,
  281. .enable_mask = BIT(9),
  282. .hw.init = &(struct clk_init_data){
  283. .name = "gsbi2_uart_clk",
  284. .parent_names = (const char *[]){
  285. "gsbi2_uart_src",
  286. },
  287. .num_parents = 1,
  288. .ops = &clk_branch_ops,
  289. .flags = CLK_SET_RATE_PARENT,
  290. },
  291. },
  292. };
  293. static struct clk_rcg gsbi4_uart_src = {
  294. .ns_reg = 0x2a34,
  295. .md_reg = 0x2a30,
  296. .mn = {
  297. .mnctr_en_bit = 8,
  298. .mnctr_reset_bit = 7,
  299. .mnctr_mode_shift = 5,
  300. .n_val_shift = 16,
  301. .m_val_shift = 16,
  302. .width = 16,
  303. },
  304. .p = {
  305. .pre_div_shift = 3,
  306. .pre_div_width = 2,
  307. },
  308. .s = {
  309. .src_sel_shift = 0,
  310. .parent_map = gcc_pxo_pll8_map,
  311. },
  312. .freq_tbl = clk_tbl_gsbi_uart,
  313. .clkr = {
  314. .enable_reg = 0x2a34,
  315. .enable_mask = BIT(11),
  316. .hw.init = &(struct clk_init_data){
  317. .name = "gsbi4_uart_src",
  318. .parent_names = gcc_pxo_pll8,
  319. .num_parents = 2,
  320. .ops = &clk_rcg_ops,
  321. .flags = CLK_SET_PARENT_GATE,
  322. },
  323. },
  324. };
  325. static struct clk_branch gsbi4_uart_clk = {
  326. .halt_reg = 0x2fd0,
  327. .halt_bit = 26,
  328. .clkr = {
  329. .enable_reg = 0x2a34,
  330. .enable_mask = BIT(9),
  331. .hw.init = &(struct clk_init_data){
  332. .name = "gsbi4_uart_clk",
  333. .parent_names = (const char *[]){
  334. "gsbi4_uart_src",
  335. },
  336. .num_parents = 1,
  337. .ops = &clk_branch_ops,
  338. .flags = CLK_SET_RATE_PARENT,
  339. },
  340. },
  341. };
  342. static struct clk_rcg gsbi5_uart_src = {
  343. .ns_reg = 0x2a54,
  344. .md_reg = 0x2a50,
  345. .mn = {
  346. .mnctr_en_bit = 8,
  347. .mnctr_reset_bit = 7,
  348. .mnctr_mode_shift = 5,
  349. .n_val_shift = 16,
  350. .m_val_shift = 16,
  351. .width = 16,
  352. },
  353. .p = {
  354. .pre_div_shift = 3,
  355. .pre_div_width = 2,
  356. },
  357. .s = {
  358. .src_sel_shift = 0,
  359. .parent_map = gcc_pxo_pll8_map,
  360. },
  361. .freq_tbl = clk_tbl_gsbi_uart,
  362. .clkr = {
  363. .enable_reg = 0x2a54,
  364. .enable_mask = BIT(11),
  365. .hw.init = &(struct clk_init_data){
  366. .name = "gsbi5_uart_src",
  367. .parent_names = gcc_pxo_pll8,
  368. .num_parents = 2,
  369. .ops = &clk_rcg_ops,
  370. .flags = CLK_SET_PARENT_GATE,
  371. },
  372. },
  373. };
  374. static struct clk_branch gsbi5_uart_clk = {
  375. .halt_reg = 0x2fd0,
  376. .halt_bit = 22,
  377. .clkr = {
  378. .enable_reg = 0x2a54,
  379. .enable_mask = BIT(9),
  380. .hw.init = &(struct clk_init_data){
  381. .name = "gsbi5_uart_clk",
  382. .parent_names = (const char *[]){
  383. "gsbi5_uart_src",
  384. },
  385. .num_parents = 1,
  386. .ops = &clk_branch_ops,
  387. .flags = CLK_SET_RATE_PARENT,
  388. },
  389. },
  390. };
  391. static struct clk_rcg gsbi6_uart_src = {
  392. .ns_reg = 0x2a74,
  393. .md_reg = 0x2a70,
  394. .mn = {
  395. .mnctr_en_bit = 8,
  396. .mnctr_reset_bit = 7,
  397. .mnctr_mode_shift = 5,
  398. .n_val_shift = 16,
  399. .m_val_shift = 16,
  400. .width = 16,
  401. },
  402. .p = {
  403. .pre_div_shift = 3,
  404. .pre_div_width = 2,
  405. },
  406. .s = {
  407. .src_sel_shift = 0,
  408. .parent_map = gcc_pxo_pll8_map,
  409. },
  410. .freq_tbl = clk_tbl_gsbi_uart,
  411. .clkr = {
  412. .enable_reg = 0x2a74,
  413. .enable_mask = BIT(11),
  414. .hw.init = &(struct clk_init_data){
  415. .name = "gsbi6_uart_src",
  416. .parent_names = gcc_pxo_pll8,
  417. .num_parents = 2,
  418. .ops = &clk_rcg_ops,
  419. .flags = CLK_SET_PARENT_GATE,
  420. },
  421. },
  422. };
  423. static struct clk_branch gsbi6_uart_clk = {
  424. .halt_reg = 0x2fd0,
  425. .halt_bit = 18,
  426. .clkr = {
  427. .enable_reg = 0x2a74,
  428. .enable_mask = BIT(9),
  429. .hw.init = &(struct clk_init_data){
  430. .name = "gsbi6_uart_clk",
  431. .parent_names = (const char *[]){
  432. "gsbi6_uart_src",
  433. },
  434. .num_parents = 1,
  435. .ops = &clk_branch_ops,
  436. .flags = CLK_SET_RATE_PARENT,
  437. },
  438. },
  439. };
  440. static struct clk_rcg gsbi7_uart_src = {
  441. .ns_reg = 0x2a94,
  442. .md_reg = 0x2a90,
  443. .mn = {
  444. .mnctr_en_bit = 8,
  445. .mnctr_reset_bit = 7,
  446. .mnctr_mode_shift = 5,
  447. .n_val_shift = 16,
  448. .m_val_shift = 16,
  449. .width = 16,
  450. },
  451. .p = {
  452. .pre_div_shift = 3,
  453. .pre_div_width = 2,
  454. },
  455. .s = {
  456. .src_sel_shift = 0,
  457. .parent_map = gcc_pxo_pll8_map,
  458. },
  459. .freq_tbl = clk_tbl_gsbi_uart,
  460. .clkr = {
  461. .enable_reg = 0x2a94,
  462. .enable_mask = BIT(11),
  463. .hw.init = &(struct clk_init_data){
  464. .name = "gsbi7_uart_src",
  465. .parent_names = gcc_pxo_pll8,
  466. .num_parents = 2,
  467. .ops = &clk_rcg_ops,
  468. .flags = CLK_SET_PARENT_GATE,
  469. },
  470. },
  471. };
  472. static struct clk_branch gsbi7_uart_clk = {
  473. .halt_reg = 0x2fd0,
  474. .halt_bit = 14,
  475. .clkr = {
  476. .enable_reg = 0x2a94,
  477. .enable_mask = BIT(9),
  478. .hw.init = &(struct clk_init_data){
  479. .name = "gsbi7_uart_clk",
  480. .parent_names = (const char *[]){
  481. "gsbi7_uart_src",
  482. },
  483. .num_parents = 1,
  484. .ops = &clk_branch_ops,
  485. .flags = CLK_SET_RATE_PARENT,
  486. },
  487. },
  488. };
  489. static struct freq_tbl clk_tbl_gsbi_qup[] = {
  490. { 1100000, P_PXO, 1, 2, 49 },
  491. { 5400000, P_PXO, 1, 1, 5 },
  492. { 10800000, P_PXO, 1, 2, 5 },
  493. { 15060000, P_PLL8, 1, 2, 51 },
  494. { 24000000, P_PLL8, 4, 1, 4 },
  495. { 25000000, P_PXO, 1, 0, 0 },
  496. { 25600000, P_PLL8, 1, 1, 15 },
  497. { 48000000, P_PLL8, 4, 1, 2 },
  498. { 51200000, P_PLL8, 1, 2, 15 },
  499. { }
  500. };
  501. static struct clk_rcg gsbi1_qup_src = {
  502. .ns_reg = 0x29cc,
  503. .md_reg = 0x29c8,
  504. .mn = {
  505. .mnctr_en_bit = 8,
  506. .mnctr_reset_bit = 7,
  507. .mnctr_mode_shift = 5,
  508. .n_val_shift = 16,
  509. .m_val_shift = 16,
  510. .width = 8,
  511. },
  512. .p = {
  513. .pre_div_shift = 3,
  514. .pre_div_width = 2,
  515. },
  516. .s = {
  517. .src_sel_shift = 0,
  518. .parent_map = gcc_pxo_pll8_map,
  519. },
  520. .freq_tbl = clk_tbl_gsbi_qup,
  521. .clkr = {
  522. .enable_reg = 0x29cc,
  523. .enable_mask = BIT(11),
  524. .hw.init = &(struct clk_init_data){
  525. .name = "gsbi1_qup_src",
  526. .parent_names = gcc_pxo_pll8,
  527. .num_parents = 2,
  528. .ops = &clk_rcg_ops,
  529. .flags = CLK_SET_PARENT_GATE,
  530. },
  531. },
  532. };
  533. static struct clk_branch gsbi1_qup_clk = {
  534. .halt_reg = 0x2fcc,
  535. .halt_bit = 11,
  536. .clkr = {
  537. .enable_reg = 0x29cc,
  538. .enable_mask = BIT(9),
  539. .hw.init = &(struct clk_init_data){
  540. .name = "gsbi1_qup_clk",
  541. .parent_names = (const char *[]){ "gsbi1_qup_src" },
  542. .num_parents = 1,
  543. .ops = &clk_branch_ops,
  544. .flags = CLK_SET_RATE_PARENT,
  545. },
  546. },
  547. };
  548. static struct clk_rcg gsbi2_qup_src = {
  549. .ns_reg = 0x29ec,
  550. .md_reg = 0x29e8,
  551. .mn = {
  552. .mnctr_en_bit = 8,
  553. .mnctr_reset_bit = 7,
  554. .mnctr_mode_shift = 5,
  555. .n_val_shift = 16,
  556. .m_val_shift = 16,
  557. .width = 8,
  558. },
  559. .p = {
  560. .pre_div_shift = 3,
  561. .pre_div_width = 2,
  562. },
  563. .s = {
  564. .src_sel_shift = 0,
  565. .parent_map = gcc_pxo_pll8_map,
  566. },
  567. .freq_tbl = clk_tbl_gsbi_qup,
  568. .clkr = {
  569. .enable_reg = 0x29ec,
  570. .enable_mask = BIT(11),
  571. .hw.init = &(struct clk_init_data){
  572. .name = "gsbi2_qup_src",
  573. .parent_names = gcc_pxo_pll8,
  574. .num_parents = 2,
  575. .ops = &clk_rcg_ops,
  576. .flags = CLK_SET_PARENT_GATE,
  577. },
  578. },
  579. };
  580. static struct clk_branch gsbi2_qup_clk = {
  581. .halt_reg = 0x2fcc,
  582. .halt_bit = 6,
  583. .clkr = {
  584. .enable_reg = 0x29ec,
  585. .enable_mask = BIT(9),
  586. .hw.init = &(struct clk_init_data){
  587. .name = "gsbi2_qup_clk",
  588. .parent_names = (const char *[]){ "gsbi2_qup_src" },
  589. .num_parents = 1,
  590. .ops = &clk_branch_ops,
  591. .flags = CLK_SET_RATE_PARENT,
  592. },
  593. },
  594. };
  595. static struct clk_rcg gsbi4_qup_src = {
  596. .ns_reg = 0x2a2c,
  597. .md_reg = 0x2a28,
  598. .mn = {
  599. .mnctr_en_bit = 8,
  600. .mnctr_reset_bit = 7,
  601. .mnctr_mode_shift = 5,
  602. .n_val_shift = 16,
  603. .m_val_shift = 16,
  604. .width = 8,
  605. },
  606. .p = {
  607. .pre_div_shift = 3,
  608. .pre_div_width = 2,
  609. },
  610. .s = {
  611. .src_sel_shift = 0,
  612. .parent_map = gcc_pxo_pll8_map,
  613. },
  614. .freq_tbl = clk_tbl_gsbi_qup,
  615. .clkr = {
  616. .enable_reg = 0x2a2c,
  617. .enable_mask = BIT(11),
  618. .hw.init = &(struct clk_init_data){
  619. .name = "gsbi4_qup_src",
  620. .parent_names = gcc_pxo_pll8,
  621. .num_parents = 2,
  622. .ops = &clk_rcg_ops,
  623. .flags = CLK_SET_PARENT_GATE,
  624. },
  625. },
  626. };
  627. static struct clk_branch gsbi4_qup_clk = {
  628. .halt_reg = 0x2fd0,
  629. .halt_bit = 24,
  630. .clkr = {
  631. .enable_reg = 0x2a2c,
  632. .enable_mask = BIT(9),
  633. .hw.init = &(struct clk_init_data){
  634. .name = "gsbi4_qup_clk",
  635. .parent_names = (const char *[]){ "gsbi4_qup_src" },
  636. .num_parents = 1,
  637. .ops = &clk_branch_ops,
  638. .flags = CLK_SET_RATE_PARENT,
  639. },
  640. },
  641. };
  642. static struct clk_rcg gsbi5_qup_src = {
  643. .ns_reg = 0x2a4c,
  644. .md_reg = 0x2a48,
  645. .mn = {
  646. .mnctr_en_bit = 8,
  647. .mnctr_reset_bit = 7,
  648. .mnctr_mode_shift = 5,
  649. .n_val_shift = 16,
  650. .m_val_shift = 16,
  651. .width = 8,
  652. },
  653. .p = {
  654. .pre_div_shift = 3,
  655. .pre_div_width = 2,
  656. },
  657. .s = {
  658. .src_sel_shift = 0,
  659. .parent_map = gcc_pxo_pll8_map,
  660. },
  661. .freq_tbl = clk_tbl_gsbi_qup,
  662. .clkr = {
  663. .enable_reg = 0x2a4c,
  664. .enable_mask = BIT(11),
  665. .hw.init = &(struct clk_init_data){
  666. .name = "gsbi5_qup_src",
  667. .parent_names = gcc_pxo_pll8,
  668. .num_parents = 2,
  669. .ops = &clk_rcg_ops,
  670. .flags = CLK_SET_PARENT_GATE,
  671. },
  672. },
  673. };
  674. static struct clk_branch gsbi5_qup_clk = {
  675. .halt_reg = 0x2fd0,
  676. .halt_bit = 20,
  677. .clkr = {
  678. .enable_reg = 0x2a4c,
  679. .enable_mask = BIT(9),
  680. .hw.init = &(struct clk_init_data){
  681. .name = "gsbi5_qup_clk",
  682. .parent_names = (const char *[]){ "gsbi5_qup_src" },
  683. .num_parents = 1,
  684. .ops = &clk_branch_ops,
  685. .flags = CLK_SET_RATE_PARENT,
  686. },
  687. },
  688. };
  689. static struct clk_rcg gsbi6_qup_src = {
  690. .ns_reg = 0x2a6c,
  691. .md_reg = 0x2a68,
  692. .mn = {
  693. .mnctr_en_bit = 8,
  694. .mnctr_reset_bit = 7,
  695. .mnctr_mode_shift = 5,
  696. .n_val_shift = 16,
  697. .m_val_shift = 16,
  698. .width = 8,
  699. },
  700. .p = {
  701. .pre_div_shift = 3,
  702. .pre_div_width = 2,
  703. },
  704. .s = {
  705. .src_sel_shift = 0,
  706. .parent_map = gcc_pxo_pll8_map,
  707. },
  708. .freq_tbl = clk_tbl_gsbi_qup,
  709. .clkr = {
  710. .enable_reg = 0x2a6c,
  711. .enable_mask = BIT(11),
  712. .hw.init = &(struct clk_init_data){
  713. .name = "gsbi6_qup_src",
  714. .parent_names = gcc_pxo_pll8,
  715. .num_parents = 2,
  716. .ops = &clk_rcg_ops,
  717. .flags = CLK_SET_PARENT_GATE,
  718. },
  719. },
  720. };
  721. static struct clk_branch gsbi6_qup_clk = {
  722. .halt_reg = 0x2fd0,
  723. .halt_bit = 16,
  724. .clkr = {
  725. .enable_reg = 0x2a6c,
  726. .enable_mask = BIT(9),
  727. .hw.init = &(struct clk_init_data){
  728. .name = "gsbi6_qup_clk",
  729. .parent_names = (const char *[]){ "gsbi6_qup_src" },
  730. .num_parents = 1,
  731. .ops = &clk_branch_ops,
  732. .flags = CLK_SET_RATE_PARENT,
  733. },
  734. },
  735. };
  736. static struct clk_rcg gsbi7_qup_src = {
  737. .ns_reg = 0x2a8c,
  738. .md_reg = 0x2a88,
  739. .mn = {
  740. .mnctr_en_bit = 8,
  741. .mnctr_reset_bit = 7,
  742. .mnctr_mode_shift = 5,
  743. .n_val_shift = 16,
  744. .m_val_shift = 16,
  745. .width = 8,
  746. },
  747. .p = {
  748. .pre_div_shift = 3,
  749. .pre_div_width = 2,
  750. },
  751. .s = {
  752. .src_sel_shift = 0,
  753. .parent_map = gcc_pxo_pll8_map,
  754. },
  755. .freq_tbl = clk_tbl_gsbi_qup,
  756. .clkr = {
  757. .enable_reg = 0x2a8c,
  758. .enable_mask = BIT(11),
  759. .hw.init = &(struct clk_init_data){
  760. .name = "gsbi7_qup_src",
  761. .parent_names = gcc_pxo_pll8,
  762. .num_parents = 2,
  763. .ops = &clk_rcg_ops,
  764. .flags = CLK_SET_PARENT_GATE,
  765. },
  766. },
  767. };
  768. static struct clk_branch gsbi7_qup_clk = {
  769. .halt_reg = 0x2fd0,
  770. .halt_bit = 12,
  771. .clkr = {
  772. .enable_reg = 0x2a8c,
  773. .enable_mask = BIT(9),
  774. .hw.init = &(struct clk_init_data){
  775. .name = "gsbi7_qup_clk",
  776. .parent_names = (const char *[]){ "gsbi7_qup_src" },
  777. .num_parents = 1,
  778. .ops = &clk_branch_ops,
  779. .flags = CLK_SET_RATE_PARENT,
  780. },
  781. },
  782. };
  783. static struct clk_branch gsbi1_h_clk = {
  784. .hwcg_reg = 0x29c0,
  785. .hwcg_bit = 6,
  786. .halt_reg = 0x2fcc,
  787. .halt_bit = 13,
  788. .clkr = {
  789. .enable_reg = 0x29c0,
  790. .enable_mask = BIT(4),
  791. .hw.init = &(struct clk_init_data){
  792. .name = "gsbi1_h_clk",
  793. .ops = &clk_branch_ops,
  794. .flags = CLK_IS_ROOT,
  795. },
  796. },
  797. };
  798. static struct clk_branch gsbi2_h_clk = {
  799. .hwcg_reg = 0x29e0,
  800. .hwcg_bit = 6,
  801. .halt_reg = 0x2fcc,
  802. .halt_bit = 9,
  803. .clkr = {
  804. .enable_reg = 0x29e0,
  805. .enable_mask = BIT(4),
  806. .hw.init = &(struct clk_init_data){
  807. .name = "gsbi2_h_clk",
  808. .ops = &clk_branch_ops,
  809. .flags = CLK_IS_ROOT,
  810. },
  811. },
  812. };
  813. static struct clk_branch gsbi4_h_clk = {
  814. .hwcg_reg = 0x2a20,
  815. .hwcg_bit = 6,
  816. .halt_reg = 0x2fd0,
  817. .halt_bit = 27,
  818. .clkr = {
  819. .enable_reg = 0x2a20,
  820. .enable_mask = BIT(4),
  821. .hw.init = &(struct clk_init_data){
  822. .name = "gsbi4_h_clk",
  823. .ops = &clk_branch_ops,
  824. .flags = CLK_IS_ROOT,
  825. },
  826. },
  827. };
  828. static struct clk_branch gsbi5_h_clk = {
  829. .hwcg_reg = 0x2a40,
  830. .hwcg_bit = 6,
  831. .halt_reg = 0x2fd0,
  832. .halt_bit = 23,
  833. .clkr = {
  834. .enable_reg = 0x2a40,
  835. .enable_mask = BIT(4),
  836. .hw.init = &(struct clk_init_data){
  837. .name = "gsbi5_h_clk",
  838. .ops = &clk_branch_ops,
  839. .flags = CLK_IS_ROOT,
  840. },
  841. },
  842. };
  843. static struct clk_branch gsbi6_h_clk = {
  844. .hwcg_reg = 0x2a60,
  845. .hwcg_bit = 6,
  846. .halt_reg = 0x2fd0,
  847. .halt_bit = 19,
  848. .clkr = {
  849. .enable_reg = 0x2a60,
  850. .enable_mask = BIT(4),
  851. .hw.init = &(struct clk_init_data){
  852. .name = "gsbi6_h_clk",
  853. .ops = &clk_branch_ops,
  854. .flags = CLK_IS_ROOT,
  855. },
  856. },
  857. };
  858. static struct clk_branch gsbi7_h_clk = {
  859. .hwcg_reg = 0x2a80,
  860. .hwcg_bit = 6,
  861. .halt_reg = 0x2fd0,
  862. .halt_bit = 15,
  863. .clkr = {
  864. .enable_reg = 0x2a80,
  865. .enable_mask = BIT(4),
  866. .hw.init = &(struct clk_init_data){
  867. .name = "gsbi7_h_clk",
  868. .ops = &clk_branch_ops,
  869. .flags = CLK_IS_ROOT,
  870. },
  871. },
  872. };
  873. static const struct freq_tbl clk_tbl_gp[] = {
  874. { 12500000, P_PXO, 2, 0, 0 },
  875. { 25000000, P_PXO, 1, 0, 0 },
  876. { 64000000, P_PLL8, 2, 1, 3 },
  877. { 76800000, P_PLL8, 1, 1, 5 },
  878. { 96000000, P_PLL8, 4, 0, 0 },
  879. { 128000000, P_PLL8, 3, 0, 0 },
  880. { 192000000, P_PLL8, 2, 0, 0 },
  881. { }
  882. };
  883. static struct clk_rcg gp0_src = {
  884. .ns_reg = 0x2d24,
  885. .md_reg = 0x2d00,
  886. .mn = {
  887. .mnctr_en_bit = 8,
  888. .mnctr_reset_bit = 7,
  889. .mnctr_mode_shift = 5,
  890. .n_val_shift = 16,
  891. .m_val_shift = 16,
  892. .width = 8,
  893. },
  894. .p = {
  895. .pre_div_shift = 3,
  896. .pre_div_width = 2,
  897. },
  898. .s = {
  899. .src_sel_shift = 0,
  900. .parent_map = gcc_pxo_pll8_cxo_map,
  901. },
  902. .freq_tbl = clk_tbl_gp,
  903. .clkr = {
  904. .enable_reg = 0x2d24,
  905. .enable_mask = BIT(11),
  906. .hw.init = &(struct clk_init_data){
  907. .name = "gp0_src",
  908. .parent_names = gcc_pxo_pll8_cxo,
  909. .num_parents = 3,
  910. .ops = &clk_rcg_ops,
  911. .flags = CLK_SET_PARENT_GATE,
  912. },
  913. }
  914. };
  915. static struct clk_branch gp0_clk = {
  916. .halt_reg = 0x2fd8,
  917. .halt_bit = 7,
  918. .clkr = {
  919. .enable_reg = 0x2d24,
  920. .enable_mask = BIT(9),
  921. .hw.init = &(struct clk_init_data){
  922. .name = "gp0_clk",
  923. .parent_names = (const char *[]){ "gp0_src" },
  924. .num_parents = 1,
  925. .ops = &clk_branch_ops,
  926. .flags = CLK_SET_RATE_PARENT,
  927. },
  928. },
  929. };
  930. static struct clk_rcg gp1_src = {
  931. .ns_reg = 0x2d44,
  932. .md_reg = 0x2d40,
  933. .mn = {
  934. .mnctr_en_bit = 8,
  935. .mnctr_reset_bit = 7,
  936. .mnctr_mode_shift = 5,
  937. .n_val_shift = 16,
  938. .m_val_shift = 16,
  939. .width = 8,
  940. },
  941. .p = {
  942. .pre_div_shift = 3,
  943. .pre_div_width = 2,
  944. },
  945. .s = {
  946. .src_sel_shift = 0,
  947. .parent_map = gcc_pxo_pll8_cxo_map,
  948. },
  949. .freq_tbl = clk_tbl_gp,
  950. .clkr = {
  951. .enable_reg = 0x2d44,
  952. .enable_mask = BIT(11),
  953. .hw.init = &(struct clk_init_data){
  954. .name = "gp1_src",
  955. .parent_names = gcc_pxo_pll8_cxo,
  956. .num_parents = 3,
  957. .ops = &clk_rcg_ops,
  958. .flags = CLK_SET_RATE_GATE,
  959. },
  960. }
  961. };
  962. static struct clk_branch gp1_clk = {
  963. .halt_reg = 0x2fd8,
  964. .halt_bit = 6,
  965. .clkr = {
  966. .enable_reg = 0x2d44,
  967. .enable_mask = BIT(9),
  968. .hw.init = &(struct clk_init_data){
  969. .name = "gp1_clk",
  970. .parent_names = (const char *[]){ "gp1_src" },
  971. .num_parents = 1,
  972. .ops = &clk_branch_ops,
  973. .flags = CLK_SET_RATE_PARENT,
  974. },
  975. },
  976. };
  977. static struct clk_rcg gp2_src = {
  978. .ns_reg = 0x2d64,
  979. .md_reg = 0x2d60,
  980. .mn = {
  981. .mnctr_en_bit = 8,
  982. .mnctr_reset_bit = 7,
  983. .mnctr_mode_shift = 5,
  984. .n_val_shift = 16,
  985. .m_val_shift = 16,
  986. .width = 8,
  987. },
  988. .p = {
  989. .pre_div_shift = 3,
  990. .pre_div_width = 2,
  991. },
  992. .s = {
  993. .src_sel_shift = 0,
  994. .parent_map = gcc_pxo_pll8_cxo_map,
  995. },
  996. .freq_tbl = clk_tbl_gp,
  997. .clkr = {
  998. .enable_reg = 0x2d64,
  999. .enable_mask = BIT(11),
  1000. .hw.init = &(struct clk_init_data){
  1001. .name = "gp2_src",
  1002. .parent_names = gcc_pxo_pll8_cxo,
  1003. .num_parents = 3,
  1004. .ops = &clk_rcg_ops,
  1005. .flags = CLK_SET_RATE_GATE,
  1006. },
  1007. }
  1008. };
  1009. static struct clk_branch gp2_clk = {
  1010. .halt_reg = 0x2fd8,
  1011. .halt_bit = 5,
  1012. .clkr = {
  1013. .enable_reg = 0x2d64,
  1014. .enable_mask = BIT(9),
  1015. .hw.init = &(struct clk_init_data){
  1016. .name = "gp2_clk",
  1017. .parent_names = (const char *[]){ "gp2_src" },
  1018. .num_parents = 1,
  1019. .ops = &clk_branch_ops,
  1020. .flags = CLK_SET_RATE_PARENT,
  1021. },
  1022. },
  1023. };
  1024. static struct clk_branch pmem_clk = {
  1025. .hwcg_reg = 0x25a0,
  1026. .hwcg_bit = 6,
  1027. .halt_reg = 0x2fc8,
  1028. .halt_bit = 20,
  1029. .clkr = {
  1030. .enable_reg = 0x25a0,
  1031. .enable_mask = BIT(4),
  1032. .hw.init = &(struct clk_init_data){
  1033. .name = "pmem_clk",
  1034. .ops = &clk_branch_ops,
  1035. .flags = CLK_IS_ROOT,
  1036. },
  1037. },
  1038. };
  1039. static struct clk_rcg prng_src = {
  1040. .ns_reg = 0x2e80,
  1041. .p = {
  1042. .pre_div_shift = 3,
  1043. .pre_div_width = 4,
  1044. },
  1045. .s = {
  1046. .src_sel_shift = 0,
  1047. .parent_map = gcc_pxo_pll8_map,
  1048. },
  1049. .clkr = {
  1050. .hw.init = &(struct clk_init_data){
  1051. .name = "prng_src",
  1052. .parent_names = gcc_pxo_pll8,
  1053. .num_parents = 2,
  1054. .ops = &clk_rcg_ops,
  1055. },
  1056. },
  1057. };
  1058. static struct clk_branch prng_clk = {
  1059. .halt_reg = 0x2fd8,
  1060. .halt_check = BRANCH_HALT_VOTED,
  1061. .halt_bit = 10,
  1062. .clkr = {
  1063. .enable_reg = 0x3080,
  1064. .enable_mask = BIT(10),
  1065. .hw.init = &(struct clk_init_data){
  1066. .name = "prng_clk",
  1067. .parent_names = (const char *[]){ "prng_src" },
  1068. .num_parents = 1,
  1069. .ops = &clk_branch_ops,
  1070. },
  1071. },
  1072. };
  1073. static const struct freq_tbl clk_tbl_sdc[] = {
  1074. { 200000, P_PXO, 2, 2, 125 },
  1075. { 400000, P_PLL8, 4, 1, 240 },
  1076. { 16000000, P_PLL8, 4, 1, 6 },
  1077. { 17070000, P_PLL8, 1, 2, 45 },
  1078. { 20210000, P_PLL8, 1, 1, 19 },
  1079. { 24000000, P_PLL8, 4, 1, 4 },
  1080. { 48000000, P_PLL8, 4, 1, 2 },
  1081. { 64000000, P_PLL8, 3, 1, 2 },
  1082. { 96000000, P_PLL8, 4, 0, 0 },
  1083. { 192000000, P_PLL8, 2, 0, 0 },
  1084. { }
  1085. };
  1086. static struct clk_rcg sdc1_src = {
  1087. .ns_reg = 0x282c,
  1088. .md_reg = 0x2828,
  1089. .mn = {
  1090. .mnctr_en_bit = 8,
  1091. .mnctr_reset_bit = 7,
  1092. .mnctr_mode_shift = 5,
  1093. .n_val_shift = 16,
  1094. .m_val_shift = 16,
  1095. .width = 8,
  1096. },
  1097. .p = {
  1098. .pre_div_shift = 3,
  1099. .pre_div_width = 2,
  1100. },
  1101. .s = {
  1102. .src_sel_shift = 0,
  1103. .parent_map = gcc_pxo_pll8_map,
  1104. },
  1105. .freq_tbl = clk_tbl_sdc,
  1106. .clkr = {
  1107. .enable_reg = 0x282c,
  1108. .enable_mask = BIT(11),
  1109. .hw.init = &(struct clk_init_data){
  1110. .name = "sdc1_src",
  1111. .parent_names = gcc_pxo_pll8,
  1112. .num_parents = 2,
  1113. .ops = &clk_rcg_ops,
  1114. .flags = CLK_SET_RATE_GATE,
  1115. },
  1116. }
  1117. };
  1118. static struct clk_branch sdc1_clk = {
  1119. .halt_reg = 0x2fc8,
  1120. .halt_bit = 6,
  1121. .clkr = {
  1122. .enable_reg = 0x282c,
  1123. .enable_mask = BIT(9),
  1124. .hw.init = &(struct clk_init_data){
  1125. .name = "sdc1_clk",
  1126. .parent_names = (const char *[]){ "sdc1_src" },
  1127. .num_parents = 1,
  1128. .ops = &clk_branch_ops,
  1129. .flags = CLK_SET_RATE_PARENT,
  1130. },
  1131. },
  1132. };
  1133. static struct clk_rcg sdc3_src = {
  1134. .ns_reg = 0x286c,
  1135. .md_reg = 0x2868,
  1136. .mn = {
  1137. .mnctr_en_bit = 8,
  1138. .mnctr_reset_bit = 7,
  1139. .mnctr_mode_shift = 5,
  1140. .n_val_shift = 16,
  1141. .m_val_shift = 16,
  1142. .width = 8,
  1143. },
  1144. .p = {
  1145. .pre_div_shift = 3,
  1146. .pre_div_width = 2,
  1147. },
  1148. .s = {
  1149. .src_sel_shift = 0,
  1150. .parent_map = gcc_pxo_pll8_map,
  1151. },
  1152. .freq_tbl = clk_tbl_sdc,
  1153. .clkr = {
  1154. .enable_reg = 0x286c,
  1155. .enable_mask = BIT(11),
  1156. .hw.init = &(struct clk_init_data){
  1157. .name = "sdc3_src",
  1158. .parent_names = gcc_pxo_pll8,
  1159. .num_parents = 2,
  1160. .ops = &clk_rcg_ops,
  1161. .flags = CLK_SET_RATE_GATE,
  1162. },
  1163. }
  1164. };
  1165. static struct clk_branch sdc3_clk = {
  1166. .halt_reg = 0x2fc8,
  1167. .halt_bit = 4,
  1168. .clkr = {
  1169. .enable_reg = 0x286c,
  1170. .enable_mask = BIT(9),
  1171. .hw.init = &(struct clk_init_data){
  1172. .name = "sdc3_clk",
  1173. .parent_names = (const char *[]){ "sdc3_src" },
  1174. .num_parents = 1,
  1175. .ops = &clk_branch_ops,
  1176. .flags = CLK_SET_RATE_PARENT,
  1177. },
  1178. },
  1179. };
  1180. static struct clk_branch sdc1_h_clk = {
  1181. .hwcg_reg = 0x2820,
  1182. .hwcg_bit = 6,
  1183. .halt_reg = 0x2fc8,
  1184. .halt_bit = 11,
  1185. .clkr = {
  1186. .enable_reg = 0x2820,
  1187. .enable_mask = BIT(4),
  1188. .hw.init = &(struct clk_init_data){
  1189. .name = "sdc1_h_clk",
  1190. .ops = &clk_branch_ops,
  1191. .flags = CLK_IS_ROOT,
  1192. },
  1193. },
  1194. };
  1195. static struct clk_branch sdc3_h_clk = {
  1196. .hwcg_reg = 0x2860,
  1197. .hwcg_bit = 6,
  1198. .halt_reg = 0x2fc8,
  1199. .halt_bit = 9,
  1200. .clkr = {
  1201. .enable_reg = 0x2860,
  1202. .enable_mask = BIT(4),
  1203. .hw.init = &(struct clk_init_data){
  1204. .name = "sdc3_h_clk",
  1205. .ops = &clk_branch_ops,
  1206. .flags = CLK_IS_ROOT,
  1207. },
  1208. },
  1209. };
  1210. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1211. { 105000, P_PXO, 1, 1, 256 },
  1212. { }
  1213. };
  1214. static struct clk_rcg tsif_ref_src = {
  1215. .ns_reg = 0x2710,
  1216. .md_reg = 0x270c,
  1217. .mn = {
  1218. .mnctr_en_bit = 8,
  1219. .mnctr_reset_bit = 7,
  1220. .mnctr_mode_shift = 5,
  1221. .n_val_shift = 16,
  1222. .m_val_shift = 16,
  1223. .width = 16,
  1224. },
  1225. .p = {
  1226. .pre_div_shift = 3,
  1227. .pre_div_width = 2,
  1228. },
  1229. .s = {
  1230. .src_sel_shift = 0,
  1231. .parent_map = gcc_pxo_pll8_map,
  1232. },
  1233. .freq_tbl = clk_tbl_tsif_ref,
  1234. .clkr = {
  1235. .enable_reg = 0x2710,
  1236. .enable_mask = BIT(11),
  1237. .hw.init = &(struct clk_init_data){
  1238. .name = "tsif_ref_src",
  1239. .parent_names = gcc_pxo_pll8,
  1240. .num_parents = 2,
  1241. .ops = &clk_rcg_ops,
  1242. .flags = CLK_SET_RATE_GATE,
  1243. },
  1244. }
  1245. };
  1246. static struct clk_branch tsif_ref_clk = {
  1247. .halt_reg = 0x2fd4,
  1248. .halt_bit = 5,
  1249. .clkr = {
  1250. .enable_reg = 0x2710,
  1251. .enable_mask = BIT(9),
  1252. .hw.init = &(struct clk_init_data){
  1253. .name = "tsif_ref_clk",
  1254. .parent_names = (const char *[]){ "tsif_ref_src" },
  1255. .num_parents = 1,
  1256. .ops = &clk_branch_ops,
  1257. .flags = CLK_SET_RATE_PARENT,
  1258. },
  1259. },
  1260. };
  1261. static struct clk_branch tsif_h_clk = {
  1262. .hwcg_reg = 0x2700,
  1263. .hwcg_bit = 6,
  1264. .halt_reg = 0x2fd4,
  1265. .halt_bit = 7,
  1266. .clkr = {
  1267. .enable_reg = 0x2700,
  1268. .enable_mask = BIT(4),
  1269. .hw.init = &(struct clk_init_data){
  1270. .name = "tsif_h_clk",
  1271. .ops = &clk_branch_ops,
  1272. .flags = CLK_IS_ROOT,
  1273. },
  1274. },
  1275. };
  1276. static struct clk_branch dma_bam_h_clk = {
  1277. .hwcg_reg = 0x25c0,
  1278. .hwcg_bit = 6,
  1279. .halt_reg = 0x2fc8,
  1280. .halt_bit = 12,
  1281. .clkr = {
  1282. .enable_reg = 0x25c0,
  1283. .enable_mask = BIT(4),
  1284. .hw.init = &(struct clk_init_data){
  1285. .name = "dma_bam_h_clk",
  1286. .ops = &clk_branch_ops,
  1287. .flags = CLK_IS_ROOT,
  1288. },
  1289. },
  1290. };
  1291. static struct clk_branch adm0_clk = {
  1292. .halt_reg = 0x2fdc,
  1293. .halt_check = BRANCH_HALT_VOTED,
  1294. .halt_bit = 12,
  1295. .clkr = {
  1296. .enable_reg = 0x3080,
  1297. .enable_mask = BIT(2),
  1298. .hw.init = &(struct clk_init_data){
  1299. .name = "adm0_clk",
  1300. .ops = &clk_branch_ops,
  1301. .flags = CLK_IS_ROOT,
  1302. },
  1303. },
  1304. };
  1305. static struct clk_branch adm0_pbus_clk = {
  1306. .hwcg_reg = 0x2208,
  1307. .hwcg_bit = 6,
  1308. .halt_reg = 0x2fdc,
  1309. .halt_check = BRANCH_HALT_VOTED,
  1310. .halt_bit = 11,
  1311. .clkr = {
  1312. .enable_reg = 0x3080,
  1313. .enable_mask = BIT(3),
  1314. .hw.init = &(struct clk_init_data){
  1315. .name = "adm0_pbus_clk",
  1316. .ops = &clk_branch_ops,
  1317. .flags = CLK_IS_ROOT,
  1318. },
  1319. },
  1320. };
  1321. static struct clk_branch pmic_arb0_h_clk = {
  1322. .halt_reg = 0x2fd8,
  1323. .halt_check = BRANCH_HALT_VOTED,
  1324. .halt_bit = 22,
  1325. .clkr = {
  1326. .enable_reg = 0x3080,
  1327. .enable_mask = BIT(8),
  1328. .hw.init = &(struct clk_init_data){
  1329. .name = "pmic_arb0_h_clk",
  1330. .ops = &clk_branch_ops,
  1331. .flags = CLK_IS_ROOT,
  1332. },
  1333. },
  1334. };
  1335. static struct clk_branch pmic_arb1_h_clk = {
  1336. .halt_reg = 0x2fd8,
  1337. .halt_check = BRANCH_HALT_VOTED,
  1338. .halt_bit = 21,
  1339. .clkr = {
  1340. .enable_reg = 0x3080,
  1341. .enable_mask = BIT(9),
  1342. .hw.init = &(struct clk_init_data){
  1343. .name = "pmic_arb1_h_clk",
  1344. .ops = &clk_branch_ops,
  1345. .flags = CLK_IS_ROOT,
  1346. },
  1347. },
  1348. };
  1349. static struct clk_branch pmic_ssbi2_clk = {
  1350. .halt_reg = 0x2fd8,
  1351. .halt_check = BRANCH_HALT_VOTED,
  1352. .halt_bit = 23,
  1353. .clkr = {
  1354. .enable_reg = 0x3080,
  1355. .enable_mask = BIT(7),
  1356. .hw.init = &(struct clk_init_data){
  1357. .name = "pmic_ssbi2_clk",
  1358. .ops = &clk_branch_ops,
  1359. .flags = CLK_IS_ROOT,
  1360. },
  1361. },
  1362. };
  1363. static struct clk_branch rpm_msg_ram_h_clk = {
  1364. .hwcg_reg = 0x27e0,
  1365. .hwcg_bit = 6,
  1366. .halt_reg = 0x2fd8,
  1367. .halt_check = BRANCH_HALT_VOTED,
  1368. .halt_bit = 12,
  1369. .clkr = {
  1370. .enable_reg = 0x3080,
  1371. .enable_mask = BIT(6),
  1372. .hw.init = &(struct clk_init_data){
  1373. .name = "rpm_msg_ram_h_clk",
  1374. .ops = &clk_branch_ops,
  1375. .flags = CLK_IS_ROOT,
  1376. },
  1377. },
  1378. };
  1379. static const struct freq_tbl clk_tbl_pcie_ref[] = {
  1380. { 100000000, P_PLL3, 12, 0, 0 },
  1381. { }
  1382. };
  1383. static struct clk_rcg pcie_ref_src = {
  1384. .ns_reg = 0x3860,
  1385. .p = {
  1386. .pre_div_shift = 3,
  1387. .pre_div_width = 4,
  1388. },
  1389. .s = {
  1390. .src_sel_shift = 0,
  1391. .parent_map = gcc_pxo_pll3_map,
  1392. },
  1393. .freq_tbl = clk_tbl_pcie_ref,
  1394. .clkr = {
  1395. .enable_reg = 0x3860,
  1396. .enable_mask = BIT(11),
  1397. .hw.init = &(struct clk_init_data){
  1398. .name = "pcie_ref_src",
  1399. .parent_names = gcc_pxo_pll3,
  1400. .num_parents = 2,
  1401. .ops = &clk_rcg_ops,
  1402. .flags = CLK_SET_RATE_GATE,
  1403. },
  1404. },
  1405. };
  1406. static struct clk_branch pcie_ref_src_clk = {
  1407. .halt_reg = 0x2fdc,
  1408. .halt_bit = 30,
  1409. .clkr = {
  1410. .enable_reg = 0x3860,
  1411. .enable_mask = BIT(9),
  1412. .hw.init = &(struct clk_init_data){
  1413. .name = "pcie_ref_src_clk",
  1414. .parent_names = (const char *[]){ "pcie_ref_src" },
  1415. .num_parents = 1,
  1416. .ops = &clk_branch_ops,
  1417. .flags = CLK_SET_RATE_PARENT,
  1418. },
  1419. },
  1420. };
  1421. static struct clk_branch pcie_a_clk = {
  1422. .halt_reg = 0x2fc0,
  1423. .halt_bit = 13,
  1424. .clkr = {
  1425. .enable_reg = 0x22c0,
  1426. .enable_mask = BIT(4),
  1427. .hw.init = &(struct clk_init_data){
  1428. .name = "pcie_a_clk",
  1429. .ops = &clk_branch_ops,
  1430. .flags = CLK_IS_ROOT,
  1431. },
  1432. },
  1433. };
  1434. static struct clk_branch pcie_aux_clk = {
  1435. .halt_reg = 0x2fdc,
  1436. .halt_bit = 31,
  1437. .clkr = {
  1438. .enable_reg = 0x22c8,
  1439. .enable_mask = BIT(4),
  1440. .hw.init = &(struct clk_init_data){
  1441. .name = "pcie_aux_clk",
  1442. .ops = &clk_branch_ops,
  1443. .flags = CLK_IS_ROOT,
  1444. },
  1445. },
  1446. };
  1447. static struct clk_branch pcie_h_clk = {
  1448. .halt_reg = 0x2fd4,
  1449. .halt_bit = 8,
  1450. .clkr = {
  1451. .enable_reg = 0x22cc,
  1452. .enable_mask = BIT(4),
  1453. .hw.init = &(struct clk_init_data){
  1454. .name = "pcie_h_clk",
  1455. .ops = &clk_branch_ops,
  1456. .flags = CLK_IS_ROOT,
  1457. },
  1458. },
  1459. };
  1460. static struct clk_branch pcie_phy_clk = {
  1461. .halt_reg = 0x2fdc,
  1462. .halt_bit = 29,
  1463. .clkr = {
  1464. .enable_reg = 0x22d0,
  1465. .enable_mask = BIT(4),
  1466. .hw.init = &(struct clk_init_data){
  1467. .name = "pcie_phy_clk",
  1468. .ops = &clk_branch_ops,
  1469. .flags = CLK_IS_ROOT,
  1470. },
  1471. },
  1472. };
  1473. static struct clk_rcg pcie1_ref_src = {
  1474. .ns_reg = 0x3aa0,
  1475. .p = {
  1476. .pre_div_shift = 3,
  1477. .pre_div_width = 4,
  1478. },
  1479. .s = {
  1480. .src_sel_shift = 0,
  1481. .parent_map = gcc_pxo_pll3_map,
  1482. },
  1483. .freq_tbl = clk_tbl_pcie_ref,
  1484. .clkr = {
  1485. .enable_reg = 0x3aa0,
  1486. .enable_mask = BIT(11),
  1487. .hw.init = &(struct clk_init_data){
  1488. .name = "pcie1_ref_src",
  1489. .parent_names = gcc_pxo_pll3,
  1490. .num_parents = 2,
  1491. .ops = &clk_rcg_ops,
  1492. .flags = CLK_SET_RATE_GATE,
  1493. },
  1494. },
  1495. };
  1496. static struct clk_branch pcie1_ref_src_clk = {
  1497. .halt_reg = 0x2fdc,
  1498. .halt_bit = 27,
  1499. .clkr = {
  1500. .enable_reg = 0x3aa0,
  1501. .enable_mask = BIT(9),
  1502. .hw.init = &(struct clk_init_data){
  1503. .name = "pcie1_ref_src_clk",
  1504. .parent_names = (const char *[]){ "pcie1_ref_src" },
  1505. .num_parents = 1,
  1506. .ops = &clk_branch_ops,
  1507. .flags = CLK_SET_RATE_PARENT,
  1508. },
  1509. },
  1510. };
  1511. static struct clk_branch pcie1_a_clk = {
  1512. .halt_reg = 0x2fc0,
  1513. .halt_bit = 10,
  1514. .clkr = {
  1515. .enable_reg = 0x3a80,
  1516. .enable_mask = BIT(4),
  1517. .hw.init = &(struct clk_init_data){
  1518. .name = "pcie1_a_clk",
  1519. .ops = &clk_branch_ops,
  1520. .flags = CLK_IS_ROOT,
  1521. },
  1522. },
  1523. };
  1524. static struct clk_branch pcie1_aux_clk = {
  1525. .halt_reg = 0x2fdc,
  1526. .halt_bit = 28,
  1527. .clkr = {
  1528. .enable_reg = 0x3a88,
  1529. .enable_mask = BIT(4),
  1530. .hw.init = &(struct clk_init_data){
  1531. .name = "pcie1_aux_clk",
  1532. .ops = &clk_branch_ops,
  1533. .flags = CLK_IS_ROOT,
  1534. },
  1535. },
  1536. };
  1537. static struct clk_branch pcie1_h_clk = {
  1538. .halt_reg = 0x2fd4,
  1539. .halt_bit = 9,
  1540. .clkr = {
  1541. .enable_reg = 0x3a8c,
  1542. .enable_mask = BIT(4),
  1543. .hw.init = &(struct clk_init_data){
  1544. .name = "pcie1_h_clk",
  1545. .ops = &clk_branch_ops,
  1546. .flags = CLK_IS_ROOT,
  1547. },
  1548. },
  1549. };
  1550. static struct clk_branch pcie1_phy_clk = {
  1551. .halt_reg = 0x2fdc,
  1552. .halt_bit = 26,
  1553. .clkr = {
  1554. .enable_reg = 0x3a90,
  1555. .enable_mask = BIT(4),
  1556. .hw.init = &(struct clk_init_data){
  1557. .name = "pcie1_phy_clk",
  1558. .ops = &clk_branch_ops,
  1559. .flags = CLK_IS_ROOT,
  1560. },
  1561. },
  1562. };
  1563. static struct clk_rcg pcie2_ref_src = {
  1564. .ns_reg = 0x3ae0,
  1565. .p = {
  1566. .pre_div_shift = 3,
  1567. .pre_div_width = 4,
  1568. },
  1569. .s = {
  1570. .src_sel_shift = 0,
  1571. .parent_map = gcc_pxo_pll3_map,
  1572. },
  1573. .freq_tbl = clk_tbl_pcie_ref,
  1574. .clkr = {
  1575. .enable_reg = 0x3ae0,
  1576. .enable_mask = BIT(11),
  1577. .hw.init = &(struct clk_init_data){
  1578. .name = "pcie2_ref_src",
  1579. .parent_names = gcc_pxo_pll3,
  1580. .num_parents = 2,
  1581. .ops = &clk_rcg_ops,
  1582. .flags = CLK_SET_RATE_GATE,
  1583. },
  1584. },
  1585. };
  1586. static struct clk_branch pcie2_ref_src_clk = {
  1587. .halt_reg = 0x2fdc,
  1588. .halt_bit = 24,
  1589. .clkr = {
  1590. .enable_reg = 0x3ae0,
  1591. .enable_mask = BIT(9),
  1592. .hw.init = &(struct clk_init_data){
  1593. .name = "pcie2_ref_src_clk",
  1594. .parent_names = (const char *[]){ "pcie2_ref_src" },
  1595. .num_parents = 1,
  1596. .ops = &clk_branch_ops,
  1597. .flags = CLK_SET_RATE_PARENT,
  1598. },
  1599. },
  1600. };
  1601. static struct clk_branch pcie2_a_clk = {
  1602. .halt_reg = 0x2fc0,
  1603. .halt_bit = 9,
  1604. .clkr = {
  1605. .enable_reg = 0x3ac0,
  1606. .enable_mask = BIT(4),
  1607. .hw.init = &(struct clk_init_data){
  1608. .name = "pcie2_a_clk",
  1609. .ops = &clk_branch_ops,
  1610. .flags = CLK_IS_ROOT,
  1611. },
  1612. },
  1613. };
  1614. static struct clk_branch pcie2_aux_clk = {
  1615. .halt_reg = 0x2fdc,
  1616. .halt_bit = 25,
  1617. .clkr = {
  1618. .enable_reg = 0x3ac8,
  1619. .enable_mask = BIT(4),
  1620. .hw.init = &(struct clk_init_data){
  1621. .name = "pcie2_aux_clk",
  1622. .ops = &clk_branch_ops,
  1623. .flags = CLK_IS_ROOT,
  1624. },
  1625. },
  1626. };
  1627. static struct clk_branch pcie2_h_clk = {
  1628. .halt_reg = 0x2fd4,
  1629. .halt_bit = 10,
  1630. .clkr = {
  1631. .enable_reg = 0x3acc,
  1632. .enable_mask = BIT(4),
  1633. .hw.init = &(struct clk_init_data){
  1634. .name = "pcie2_h_clk",
  1635. .ops = &clk_branch_ops,
  1636. .flags = CLK_IS_ROOT,
  1637. },
  1638. },
  1639. };
  1640. static struct clk_branch pcie2_phy_clk = {
  1641. .halt_reg = 0x2fdc,
  1642. .halt_bit = 23,
  1643. .clkr = {
  1644. .enable_reg = 0x3ad0,
  1645. .enable_mask = BIT(4),
  1646. .hw.init = &(struct clk_init_data){
  1647. .name = "pcie2_phy_clk",
  1648. .ops = &clk_branch_ops,
  1649. .flags = CLK_IS_ROOT,
  1650. },
  1651. },
  1652. };
  1653. static const struct freq_tbl clk_tbl_sata_ref[] = {
  1654. { 100000000, P_PLL3, 12, 0, 0 },
  1655. { }
  1656. };
  1657. static struct clk_rcg sata_ref_src = {
  1658. .ns_reg = 0x2c08,
  1659. .p = {
  1660. .pre_div_shift = 3,
  1661. .pre_div_width = 4,
  1662. },
  1663. .s = {
  1664. .src_sel_shift = 0,
  1665. .parent_map = gcc_pxo_pll3_sata_map,
  1666. },
  1667. .freq_tbl = clk_tbl_sata_ref,
  1668. .clkr = {
  1669. .enable_reg = 0x2c08,
  1670. .enable_mask = BIT(7),
  1671. .hw.init = &(struct clk_init_data){
  1672. .name = "sata_ref_src",
  1673. .parent_names = gcc_pxo_pll3,
  1674. .num_parents = 2,
  1675. .ops = &clk_rcg_ops,
  1676. .flags = CLK_SET_RATE_GATE,
  1677. },
  1678. },
  1679. };
  1680. static struct clk_branch sata_rxoob_clk = {
  1681. .halt_reg = 0x2fdc,
  1682. .halt_bit = 20,
  1683. .clkr = {
  1684. .enable_reg = 0x2c0c,
  1685. .enable_mask = BIT(4),
  1686. .hw.init = &(struct clk_init_data){
  1687. .name = "sata_rxoob_clk",
  1688. .parent_names = (const char *[]){ "sata_ref_src" },
  1689. .num_parents = 1,
  1690. .ops = &clk_branch_ops,
  1691. .flags = CLK_SET_RATE_PARENT,
  1692. },
  1693. },
  1694. };
  1695. static struct clk_branch sata_pmalive_clk = {
  1696. .halt_reg = 0x2fdc,
  1697. .halt_bit = 19,
  1698. .clkr = {
  1699. .enable_reg = 0x2c10,
  1700. .enable_mask = BIT(4),
  1701. .hw.init = &(struct clk_init_data){
  1702. .name = "sata_pmalive_clk",
  1703. .parent_names = (const char *[]){ "sata_ref_src" },
  1704. .num_parents = 1,
  1705. .ops = &clk_branch_ops,
  1706. .flags = CLK_SET_RATE_PARENT,
  1707. },
  1708. },
  1709. };
  1710. static struct clk_branch sata_phy_ref_clk = {
  1711. .halt_reg = 0x2fdc,
  1712. .halt_bit = 18,
  1713. .clkr = {
  1714. .enable_reg = 0x2c14,
  1715. .enable_mask = BIT(4),
  1716. .hw.init = &(struct clk_init_data){
  1717. .name = "sata_phy_ref_clk",
  1718. .parent_names = (const char *[]){ "pxo" },
  1719. .num_parents = 1,
  1720. .ops = &clk_branch_ops,
  1721. },
  1722. },
  1723. };
  1724. static struct clk_branch sata_a_clk = {
  1725. .halt_reg = 0x2fc0,
  1726. .halt_bit = 12,
  1727. .clkr = {
  1728. .enable_reg = 0x2c20,
  1729. .enable_mask = BIT(4),
  1730. .hw.init = &(struct clk_init_data){
  1731. .name = "sata_a_clk",
  1732. .ops = &clk_branch_ops,
  1733. .flags = CLK_IS_ROOT,
  1734. },
  1735. },
  1736. };
  1737. static struct clk_branch sata_h_clk = {
  1738. .halt_reg = 0x2fdc,
  1739. .halt_bit = 21,
  1740. .clkr = {
  1741. .enable_reg = 0x2c00,
  1742. .enable_mask = BIT(4),
  1743. .hw.init = &(struct clk_init_data){
  1744. .name = "sata_h_clk",
  1745. .ops = &clk_branch_ops,
  1746. .flags = CLK_IS_ROOT,
  1747. },
  1748. },
  1749. };
  1750. static struct clk_branch sfab_sata_s_h_clk = {
  1751. .halt_reg = 0x2fc4,
  1752. .halt_bit = 14,
  1753. .clkr = {
  1754. .enable_reg = 0x2480,
  1755. .enable_mask = BIT(4),
  1756. .hw.init = &(struct clk_init_data){
  1757. .name = "sfab_sata_s_h_clk",
  1758. .ops = &clk_branch_ops,
  1759. .flags = CLK_IS_ROOT,
  1760. },
  1761. },
  1762. };
  1763. static struct clk_branch sata_phy_cfg_clk = {
  1764. .halt_reg = 0x2fcc,
  1765. .halt_bit = 14,
  1766. .clkr = {
  1767. .enable_reg = 0x2c40,
  1768. .enable_mask = BIT(4),
  1769. .hw.init = &(struct clk_init_data){
  1770. .name = "sata_phy_cfg_clk",
  1771. .ops = &clk_branch_ops,
  1772. .flags = CLK_IS_ROOT,
  1773. },
  1774. },
  1775. };
  1776. static const struct freq_tbl clk_tbl_usb30_master[] = {
  1777. { 125000000, P_PLL0, 1, 5, 32 },
  1778. { }
  1779. };
  1780. static struct clk_rcg usb30_master_clk_src = {
  1781. .ns_reg = 0x3b2c,
  1782. .md_reg = 0x3b28,
  1783. .mn = {
  1784. .mnctr_en_bit = 8,
  1785. .mnctr_reset_bit = 7,
  1786. .mnctr_mode_shift = 5,
  1787. .n_val_shift = 16,
  1788. .m_val_shift = 16,
  1789. .width = 8,
  1790. },
  1791. .p = {
  1792. .pre_div_shift = 3,
  1793. .pre_div_width = 2,
  1794. },
  1795. .s = {
  1796. .src_sel_shift = 0,
  1797. .parent_map = gcc_pxo_pll8_pll0,
  1798. },
  1799. .freq_tbl = clk_tbl_usb30_master,
  1800. .clkr = {
  1801. .enable_reg = 0x3b2c,
  1802. .enable_mask = BIT(11),
  1803. .hw.init = &(struct clk_init_data){
  1804. .name = "usb30_master_ref_src",
  1805. .parent_names = gcc_pxo_pll8_pll0_map,
  1806. .num_parents = 3,
  1807. .ops = &clk_rcg_ops,
  1808. .flags = CLK_SET_RATE_GATE,
  1809. },
  1810. },
  1811. };
  1812. static struct clk_branch usb30_0_branch_clk = {
  1813. .halt_reg = 0x2fc4,
  1814. .halt_bit = 22,
  1815. .clkr = {
  1816. .enable_reg = 0x3b24,
  1817. .enable_mask = BIT(4),
  1818. .hw.init = &(struct clk_init_data){
  1819. .name = "usb30_0_branch_clk",
  1820. .parent_names = (const char *[]){ "usb30_master_ref_src", },
  1821. .num_parents = 1,
  1822. .ops = &clk_branch_ops,
  1823. .flags = CLK_SET_RATE_PARENT,
  1824. },
  1825. },
  1826. };
  1827. static struct clk_branch usb30_1_branch_clk = {
  1828. .halt_reg = 0x2fc4,
  1829. .halt_bit = 17,
  1830. .clkr = {
  1831. .enable_reg = 0x3b34,
  1832. .enable_mask = BIT(4),
  1833. .hw.init = &(struct clk_init_data){
  1834. .name = "usb30_1_branch_clk",
  1835. .parent_names = (const char *[]){ "usb30_master_ref_src", },
  1836. .num_parents = 1,
  1837. .ops = &clk_branch_ops,
  1838. .flags = CLK_SET_RATE_PARENT,
  1839. },
  1840. },
  1841. };
  1842. static const struct freq_tbl clk_tbl_usb30_utmi[] = {
  1843. { 60000000, P_PLL8, 1, 5, 32 },
  1844. { }
  1845. };
  1846. static struct clk_rcg usb30_utmi_clk = {
  1847. .ns_reg = 0x3b44,
  1848. .md_reg = 0x3b40,
  1849. .mn = {
  1850. .mnctr_en_bit = 8,
  1851. .mnctr_reset_bit = 7,
  1852. .mnctr_mode_shift = 5,
  1853. .n_val_shift = 16,
  1854. .m_val_shift = 16,
  1855. .width = 8,
  1856. },
  1857. .p = {
  1858. .pre_div_shift = 3,
  1859. .pre_div_width = 2,
  1860. },
  1861. .s = {
  1862. .src_sel_shift = 0,
  1863. .parent_map = gcc_pxo_pll8_pll0,
  1864. },
  1865. .freq_tbl = clk_tbl_usb30_utmi,
  1866. .clkr = {
  1867. .enable_reg = 0x3b44,
  1868. .enable_mask = BIT(11),
  1869. .hw.init = &(struct clk_init_data){
  1870. .name = "usb30_utmi_clk",
  1871. .parent_names = gcc_pxo_pll8_pll0_map,
  1872. .num_parents = 3,
  1873. .ops = &clk_rcg_ops,
  1874. .flags = CLK_SET_RATE_GATE,
  1875. },
  1876. },
  1877. };
  1878. static struct clk_branch usb30_0_utmi_clk_ctl = {
  1879. .halt_reg = 0x2fc4,
  1880. .halt_bit = 21,
  1881. .clkr = {
  1882. .enable_reg = 0x3b48,
  1883. .enable_mask = BIT(4),
  1884. .hw.init = &(struct clk_init_data){
  1885. .name = "usb30_0_utmi_clk_ctl",
  1886. .parent_names = (const char *[]){ "usb30_utmi_clk", },
  1887. .num_parents = 1,
  1888. .ops = &clk_branch_ops,
  1889. .flags = CLK_SET_RATE_PARENT,
  1890. },
  1891. },
  1892. };
  1893. static struct clk_branch usb30_1_utmi_clk_ctl = {
  1894. .halt_reg = 0x2fc4,
  1895. .halt_bit = 15,
  1896. .clkr = {
  1897. .enable_reg = 0x3b4c,
  1898. .enable_mask = BIT(4),
  1899. .hw.init = &(struct clk_init_data){
  1900. .name = "usb30_1_utmi_clk_ctl",
  1901. .parent_names = (const char *[]){ "usb30_utmi_clk", },
  1902. .num_parents = 1,
  1903. .ops = &clk_branch_ops,
  1904. .flags = CLK_SET_RATE_PARENT,
  1905. },
  1906. },
  1907. };
  1908. static const struct freq_tbl clk_tbl_usb[] = {
  1909. { 60000000, P_PLL8, 1, 5, 32 },
  1910. { }
  1911. };
  1912. static struct clk_rcg usb_hs1_xcvr_clk_src = {
  1913. .ns_reg = 0x290C,
  1914. .md_reg = 0x2908,
  1915. .mn = {
  1916. .mnctr_en_bit = 8,
  1917. .mnctr_reset_bit = 7,
  1918. .mnctr_mode_shift = 5,
  1919. .n_val_shift = 16,
  1920. .m_val_shift = 16,
  1921. .width = 8,
  1922. },
  1923. .p = {
  1924. .pre_div_shift = 3,
  1925. .pre_div_width = 2,
  1926. },
  1927. .s = {
  1928. .src_sel_shift = 0,
  1929. .parent_map = gcc_pxo_pll8_pll0,
  1930. },
  1931. .freq_tbl = clk_tbl_usb,
  1932. .clkr = {
  1933. .enable_reg = 0x2968,
  1934. .enable_mask = BIT(11),
  1935. .hw.init = &(struct clk_init_data){
  1936. .name = "usb_hs1_xcvr_src",
  1937. .parent_names = gcc_pxo_pll8_pll0_map,
  1938. .num_parents = 3,
  1939. .ops = &clk_rcg_ops,
  1940. .flags = CLK_SET_RATE_GATE,
  1941. },
  1942. },
  1943. };
  1944. static struct clk_branch usb_hs1_xcvr_clk = {
  1945. .halt_reg = 0x2fcc,
  1946. .halt_bit = 17,
  1947. .clkr = {
  1948. .enable_reg = 0x290c,
  1949. .enable_mask = BIT(9),
  1950. .hw.init = &(struct clk_init_data){
  1951. .name = "usb_hs1_xcvr_clk",
  1952. .parent_names = (const char *[]){ "usb_hs1_xcvr_src" },
  1953. .num_parents = 1,
  1954. .ops = &clk_branch_ops,
  1955. .flags = CLK_SET_RATE_PARENT,
  1956. },
  1957. },
  1958. };
  1959. static struct clk_branch usb_hs1_h_clk = {
  1960. .hwcg_reg = 0x2900,
  1961. .hwcg_bit = 6,
  1962. .halt_reg = 0x2fc8,
  1963. .halt_bit = 1,
  1964. .clkr = {
  1965. .enable_reg = 0x2900,
  1966. .enable_mask = BIT(4),
  1967. .hw.init = &(struct clk_init_data){
  1968. .name = "usb_hs1_h_clk",
  1969. .ops = &clk_branch_ops,
  1970. .flags = CLK_IS_ROOT,
  1971. },
  1972. },
  1973. };
  1974. static struct clk_rcg usb_fs1_xcvr_clk_src = {
  1975. .ns_reg = 0x2968,
  1976. .md_reg = 0x2964,
  1977. .mn = {
  1978. .mnctr_en_bit = 8,
  1979. .mnctr_reset_bit = 7,
  1980. .mnctr_mode_shift = 5,
  1981. .n_val_shift = 16,
  1982. .m_val_shift = 16,
  1983. .width = 8,
  1984. },
  1985. .p = {
  1986. .pre_div_shift = 3,
  1987. .pre_div_width = 2,
  1988. },
  1989. .s = {
  1990. .src_sel_shift = 0,
  1991. .parent_map = gcc_pxo_pll8_pll0,
  1992. },
  1993. .freq_tbl = clk_tbl_usb,
  1994. .clkr = {
  1995. .enable_reg = 0x2968,
  1996. .enable_mask = BIT(11),
  1997. .hw.init = &(struct clk_init_data){
  1998. .name = "usb_fs1_xcvr_src",
  1999. .parent_names = gcc_pxo_pll8_pll0_map,
  2000. .num_parents = 3,
  2001. .ops = &clk_rcg_ops,
  2002. .flags = CLK_SET_RATE_GATE,
  2003. },
  2004. },
  2005. };
  2006. static struct clk_branch usb_fs1_xcvr_clk = {
  2007. .halt_reg = 0x2fcc,
  2008. .halt_bit = 17,
  2009. .clkr = {
  2010. .enable_reg = 0x2968,
  2011. .enable_mask = BIT(9),
  2012. .hw.init = &(struct clk_init_data){
  2013. .name = "usb_fs1_xcvr_clk",
  2014. .parent_names = (const char *[]){ "usb_fs1_xcvr_src", },
  2015. .num_parents = 1,
  2016. .ops = &clk_branch_ops,
  2017. .flags = CLK_SET_RATE_PARENT,
  2018. },
  2019. },
  2020. };
  2021. static struct clk_branch usb_fs1_sys_clk = {
  2022. .halt_reg = 0x2fcc,
  2023. .halt_bit = 18,
  2024. .clkr = {
  2025. .enable_reg = 0x296c,
  2026. .enable_mask = BIT(4),
  2027. .hw.init = &(struct clk_init_data){
  2028. .name = "usb_fs1_sys_clk",
  2029. .parent_names = (const char *[]){ "usb_fs1_xcvr_src", },
  2030. .num_parents = 1,
  2031. .ops = &clk_branch_ops,
  2032. .flags = CLK_SET_RATE_PARENT,
  2033. },
  2034. },
  2035. };
  2036. static struct clk_branch usb_fs1_h_clk = {
  2037. .halt_reg = 0x2fcc,
  2038. .halt_bit = 19,
  2039. .clkr = {
  2040. .enable_reg = 0x2960,
  2041. .enable_mask = BIT(4),
  2042. .hw.init = &(struct clk_init_data){
  2043. .name = "usb_fs1_h_clk",
  2044. .ops = &clk_branch_ops,
  2045. .flags = CLK_IS_ROOT,
  2046. },
  2047. },
  2048. };
  2049. static struct clk_branch ebi2_clk = {
  2050. .hwcg_reg = 0x3b00,
  2051. .hwcg_bit = 6,
  2052. .halt_reg = 0x2fcc,
  2053. .halt_bit = 1,
  2054. .clkr = {
  2055. .enable_reg = 0x3b00,
  2056. .enable_mask = BIT(4),
  2057. .hw.init = &(struct clk_init_data){
  2058. .name = "ebi2_clk",
  2059. .ops = &clk_branch_ops,
  2060. .flags = CLK_IS_ROOT,
  2061. },
  2062. },
  2063. };
  2064. static struct clk_branch ebi2_aon_clk = {
  2065. .halt_reg = 0x2fcc,
  2066. .halt_bit = 0,
  2067. .clkr = {
  2068. .enable_reg = 0x3b00,
  2069. .enable_mask = BIT(8),
  2070. .hw.init = &(struct clk_init_data){
  2071. .name = "ebi2_always_on_clk",
  2072. .ops = &clk_branch_ops,
  2073. .flags = CLK_IS_ROOT,
  2074. },
  2075. },
  2076. };
  2077. static struct clk_regmap *gcc_ipq806x_clks[] = {
  2078. [PLL0] = &pll0.clkr,
  2079. [PLL0_VOTE] = &pll0_vote,
  2080. [PLL3] = &pll3.clkr,
  2081. [PLL4_VOTE] = &pll4_vote,
  2082. [PLL8] = &pll8.clkr,
  2083. [PLL8_VOTE] = &pll8_vote,
  2084. [PLL14] = &pll14.clkr,
  2085. [PLL14_VOTE] = &pll14_vote,
  2086. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  2087. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  2088. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  2089. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  2090. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  2091. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  2092. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  2093. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  2094. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  2095. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  2096. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  2097. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  2098. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  2099. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  2100. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  2101. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  2102. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  2103. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  2104. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  2105. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  2106. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  2107. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  2108. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  2109. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  2110. [GP0_SRC] = &gp0_src.clkr,
  2111. [GP0_CLK] = &gp0_clk.clkr,
  2112. [GP1_SRC] = &gp1_src.clkr,
  2113. [GP1_CLK] = &gp1_clk.clkr,
  2114. [GP2_SRC] = &gp2_src.clkr,
  2115. [GP2_CLK] = &gp2_clk.clkr,
  2116. [PMEM_A_CLK] = &pmem_clk.clkr,
  2117. [PRNG_SRC] = &prng_src.clkr,
  2118. [PRNG_CLK] = &prng_clk.clkr,
  2119. [SDC1_SRC] = &sdc1_src.clkr,
  2120. [SDC1_CLK] = &sdc1_clk.clkr,
  2121. [SDC3_SRC] = &sdc3_src.clkr,
  2122. [SDC3_CLK] = &sdc3_clk.clkr,
  2123. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  2124. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  2125. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  2126. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  2127. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  2128. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  2129. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  2130. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  2131. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  2132. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  2133. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  2134. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  2135. [ADM0_CLK] = &adm0_clk.clkr,
  2136. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  2137. [PCIE_A_CLK] = &pcie_a_clk.clkr,
  2138. [PCIE_AUX_CLK] = &pcie_aux_clk.clkr,
  2139. [PCIE_H_CLK] = &pcie_h_clk.clkr,
  2140. [PCIE_PHY_CLK] = &pcie_phy_clk.clkr,
  2141. [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
  2142. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  2143. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  2144. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  2145. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  2146. [SATA_H_CLK] = &sata_h_clk.clkr,
  2147. [SATA_CLK_SRC] = &sata_ref_src.clkr,
  2148. [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
  2149. [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
  2150. [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
  2151. [SATA_A_CLK] = &sata_a_clk.clkr,
  2152. [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
  2153. [PCIE_ALT_REF_SRC] = &pcie_ref_src.clkr,
  2154. [PCIE_ALT_REF_CLK] = &pcie_ref_src_clk.clkr,
  2155. [PCIE_1_A_CLK] = &pcie1_a_clk.clkr,
  2156. [PCIE_1_AUX_CLK] = &pcie1_aux_clk.clkr,
  2157. [PCIE_1_H_CLK] = &pcie1_h_clk.clkr,
  2158. [PCIE_1_PHY_CLK] = &pcie1_phy_clk.clkr,
  2159. [PCIE_1_ALT_REF_SRC] = &pcie1_ref_src.clkr,
  2160. [PCIE_1_ALT_REF_CLK] = &pcie1_ref_src_clk.clkr,
  2161. [PCIE_2_A_CLK] = &pcie2_a_clk.clkr,
  2162. [PCIE_2_AUX_CLK] = &pcie2_aux_clk.clkr,
  2163. [PCIE_2_H_CLK] = &pcie2_h_clk.clkr,
  2164. [PCIE_2_PHY_CLK] = &pcie2_phy_clk.clkr,
  2165. [PCIE_2_ALT_REF_SRC] = &pcie2_ref_src.clkr,
  2166. [PCIE_2_ALT_REF_CLK] = &pcie2_ref_src_clk.clkr,
  2167. [USB30_MASTER_SRC] = &usb30_master_clk_src.clkr,
  2168. [USB30_0_MASTER_CLK] = &usb30_0_branch_clk.clkr,
  2169. [USB30_1_MASTER_CLK] = &usb30_1_branch_clk.clkr,
  2170. [USB30_UTMI_SRC] = &usb30_utmi_clk.clkr,
  2171. [USB30_0_UTMI_CLK] = &usb30_0_utmi_clk_ctl.clkr,
  2172. [USB30_1_UTMI_CLK] = &usb30_1_utmi_clk_ctl.clkr,
  2173. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  2174. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_clk_src.clkr,
  2175. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  2176. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  2177. [USB_FS1_XCVR_SRC] = &usb_fs1_xcvr_clk_src.clkr,
  2178. [USB_FS1_XCVR_CLK] = &usb_fs1_xcvr_clk.clkr,
  2179. [USB_FS1_SYSTEM_CLK] = &usb_fs1_sys_clk.clkr,
  2180. [EBI2_CLK] = &ebi2_clk.clkr,
  2181. [EBI2_AON_CLK] = &ebi2_aon_clk.clkr,
  2182. };
  2183. static const struct qcom_reset_map gcc_ipq806x_resets[] = {
  2184. [QDSS_STM_RESET] = { 0x2060, 6 },
  2185. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  2186. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  2187. [AFAB_SMPSS_M0_RESET] = { 0x20b8, 0 },
  2188. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  2189. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7 },
  2190. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  2191. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  2192. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  2193. [ADM0_C2_RESET] = { 0x220c, 4 },
  2194. [ADM0_C1_RESET] = { 0x220c, 3 },
  2195. [ADM0_C0_RESET] = { 0x220c, 2 },
  2196. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  2197. [ADM0_RESET] = { 0x220c, 0 },
  2198. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  2199. [QDSS_POR_RESET] = { 0x2260, 4 },
  2200. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  2201. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  2202. [QDSS_AXI_RESET] = { 0x2260, 1 },
  2203. [QDSS_DBG_RESET] = { 0x2260, 0 },
  2204. [SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
  2205. [SFAB_PCIE_S_RESET] = { 0x22d8, 0 },
  2206. [PCIE_EXT_RESET] = { 0x22dc, 6 },
  2207. [PCIE_PHY_RESET] = { 0x22dc, 5 },
  2208. [PCIE_PCI_RESET] = { 0x22dc, 4 },
  2209. [PCIE_POR_RESET] = { 0x22dc, 3 },
  2210. [PCIE_HCLK_RESET] = { 0x22dc, 2 },
  2211. [PCIE_ACLK_RESET] = { 0x22dc, 0 },
  2212. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  2213. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  2214. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  2215. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  2216. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  2217. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  2218. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  2219. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  2220. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  2221. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  2222. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  2223. [PPSS_PROC_RESET] = { 0x2594, 1 },
  2224. [PPSS_RESET] = { 0x2594, 0 },
  2225. [DMA_BAM_RESET] = { 0x25c0, 7 },
  2226. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  2227. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  2228. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  2229. [TSIF_H_RESET] = { 0x2700, 7 },
  2230. [CE1_H_RESET] = { 0x2720, 7 },
  2231. [CE1_CORE_RESET] = { 0x2724, 7 },
  2232. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  2233. [CE2_H_RESET] = { 0x2740, 7 },
  2234. [CE2_CORE_RESET] = { 0x2744, 7 },
  2235. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  2236. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  2237. [RPM_PROC_RESET] = { 0x27c0, 7 },
  2238. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  2239. [SDC1_RESET] = { 0x2830, 0 },
  2240. [SDC2_RESET] = { 0x2850, 0 },
  2241. [SDC3_RESET] = { 0x2870, 0 },
  2242. [SDC4_RESET] = { 0x2890, 0 },
  2243. [USB_HS1_RESET] = { 0x2910, 0 },
  2244. [USB_HSIC_RESET] = { 0x2934, 0 },
  2245. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  2246. [USB_FS1_RESET] = { 0x2974, 0 },
  2247. [GSBI1_RESET] = { 0x29dc, 0 },
  2248. [GSBI2_RESET] = { 0x29fc, 0 },
  2249. [GSBI3_RESET] = { 0x2a1c, 0 },
  2250. [GSBI4_RESET] = { 0x2a3c, 0 },
  2251. [GSBI5_RESET] = { 0x2a5c, 0 },
  2252. [GSBI6_RESET] = { 0x2a7c, 0 },
  2253. [GSBI7_RESET] = { 0x2a9c, 0 },
  2254. [SPDM_RESET] = { 0x2b6c, 0 },
  2255. [SEC_CTRL_RESET] = { 0x2b80, 7 },
  2256. [TLMM_H_RESET] = { 0x2ba0, 7 },
  2257. [SFAB_SATA_M_RESET] = { 0x2c18, 0 },
  2258. [SATA_RESET] = { 0x2c1c, 0 },
  2259. [TSSC_RESET] = { 0x2ca0, 7 },
  2260. [PDM_RESET] = { 0x2cc0, 12 },
  2261. [MPM_H_RESET] = { 0x2da0, 7 },
  2262. [MPM_RESET] = { 0x2da4, 0 },
  2263. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  2264. [PRNG_RESET] = { 0x2e80, 12 },
  2265. [SFAB_CE3_M_RESET] = { 0x36c8, 1 },
  2266. [SFAB_CE3_S_RESET] = { 0x36c8, 0 },
  2267. [CE3_SLEEP_RESET] = { 0x36d0, 7 },
  2268. [PCIE_1_M_RESET] = { 0x3a98, 1 },
  2269. [PCIE_1_S_RESET] = { 0x3a98, 0 },
  2270. [PCIE_1_EXT_RESET] = { 0x3a9c, 6 },
  2271. [PCIE_1_PHY_RESET] = { 0x3a9c, 5 },
  2272. [PCIE_1_PCI_RESET] = { 0x3a9c, 4 },
  2273. [PCIE_1_POR_RESET] = { 0x3a9c, 3 },
  2274. [PCIE_1_HCLK_RESET] = { 0x3a9c, 2 },
  2275. [PCIE_1_ACLK_RESET] = { 0x3a9c, 0 },
  2276. [PCIE_2_M_RESET] = { 0x3ad8, 1 },
  2277. [PCIE_2_S_RESET] = { 0x3ad8, 0 },
  2278. [PCIE_2_EXT_RESET] = { 0x3adc, 6 },
  2279. [PCIE_2_PHY_RESET] = { 0x3adc, 5 },
  2280. [PCIE_2_PCI_RESET] = { 0x3adc, 4 },
  2281. [PCIE_2_POR_RESET] = { 0x3adc, 3 },
  2282. [PCIE_2_HCLK_RESET] = { 0x3adc, 2 },
  2283. [PCIE_2_ACLK_RESET] = { 0x3adc, 0 },
  2284. [SFAB_USB30_S_RESET] = { 0x3b54, 1 },
  2285. [SFAB_USB30_M_RESET] = { 0x3b54, 0 },
  2286. [USB30_0_PORT2_HS_PHY_RESET] = { 0x3b50, 5 },
  2287. [USB30_0_MASTER_RESET] = { 0x3b50, 4 },
  2288. [USB30_0_SLEEP_RESET] = { 0x3b50, 3 },
  2289. [USB30_0_UTMI_PHY_RESET] = { 0x3b50, 2 },
  2290. [USB30_0_POWERON_RESET] = { 0x3b50, 1 },
  2291. [USB30_0_PHY_RESET] = { 0x3b50, 0 },
  2292. [USB30_1_MASTER_RESET] = { 0x3b58, 4 },
  2293. [USB30_1_SLEEP_RESET] = { 0x3b58, 3 },
  2294. [USB30_1_UTMI_PHY_RESET] = { 0x3b58, 2 },
  2295. [USB30_1_POWERON_RESET] = { 0x3b58, 1 },
  2296. [USB30_1_PHY_RESET] = { 0x3b58, 0 },
  2297. [NSSFB0_RESET] = { 0x3b60, 6 },
  2298. [NSSFB1_RESET] = { 0x3b60, 7 },
  2299. };
  2300. static const struct regmap_config gcc_ipq806x_regmap_config = {
  2301. .reg_bits = 32,
  2302. .reg_stride = 4,
  2303. .val_bits = 32,
  2304. .max_register = 0x3e40,
  2305. .fast_io = true,
  2306. };
  2307. static const struct qcom_cc_desc gcc_ipq806x_desc = {
  2308. .config = &gcc_ipq806x_regmap_config,
  2309. .clks = gcc_ipq806x_clks,
  2310. .num_clks = ARRAY_SIZE(gcc_ipq806x_clks),
  2311. .resets = gcc_ipq806x_resets,
  2312. .num_resets = ARRAY_SIZE(gcc_ipq806x_resets),
  2313. };
  2314. static const struct of_device_id gcc_ipq806x_match_table[] = {
  2315. { .compatible = "qcom,gcc-ipq8064" },
  2316. { }
  2317. };
  2318. MODULE_DEVICE_TABLE(of, gcc_ipq806x_match_table);
  2319. static int gcc_ipq806x_probe(struct platform_device *pdev)
  2320. {
  2321. struct clk *clk;
  2322. struct device *dev = &pdev->dev;
  2323. /* Temporary until RPM clocks supported */
  2324. clk = clk_register_fixed_rate(dev, "cxo", NULL, CLK_IS_ROOT, 25000000);
  2325. if (IS_ERR(clk))
  2326. return PTR_ERR(clk);
  2327. clk = clk_register_fixed_rate(dev, "pxo", NULL, CLK_IS_ROOT, 25000000);
  2328. if (IS_ERR(clk))
  2329. return PTR_ERR(clk);
  2330. return qcom_cc_probe(pdev, &gcc_ipq806x_desc);
  2331. }
  2332. static int gcc_ipq806x_remove(struct platform_device *pdev)
  2333. {
  2334. qcom_cc_remove(pdev);
  2335. return 0;
  2336. }
  2337. static struct platform_driver gcc_ipq806x_driver = {
  2338. .probe = gcc_ipq806x_probe,
  2339. .remove = gcc_ipq806x_remove,
  2340. .driver = {
  2341. .name = "gcc-ipq806x",
  2342. .of_match_table = gcc_ipq806x_match_table,
  2343. },
  2344. };
  2345. static int __init gcc_ipq806x_init(void)
  2346. {
  2347. return platform_driver_register(&gcc_ipq806x_driver);
  2348. }
  2349. core_initcall(gcc_ipq806x_init);
  2350. static void __exit gcc_ipq806x_exit(void)
  2351. {
  2352. platform_driver_unregister(&gcc_ipq806x_driver);
  2353. }
  2354. module_exit(gcc_ipq806x_exit);
  2355. MODULE_DESCRIPTION("QCOM GCC IPQ806x Driver");
  2356. MODULE_LICENSE("GPL v2");
  2357. MODULE_ALIAS("platform:gcc-ipq806x");