gcc-apq8084.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-apq8084.h>
  24. #include <dt-bindings/reset/qcom,gcc-apq8084.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. enum {
  32. P_XO,
  33. P_GPLL0,
  34. P_GPLL1,
  35. P_GPLL4,
  36. P_PCIE_0_1_PIPE_CLK,
  37. P_SATA_ASIC0_CLK,
  38. P_SATA_RX_CLK,
  39. P_SLEEP_CLK,
  40. };
  41. static const struct parent_map gcc_xo_gpll0_map[] = {
  42. { P_XO, 0 },
  43. { P_GPLL0, 1 }
  44. };
  45. static const char *gcc_xo_gpll0[] = {
  46. "xo",
  47. "gpll0_vote",
  48. };
  49. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  50. { P_XO, 0 },
  51. { P_GPLL0, 1 },
  52. { P_GPLL4, 5 }
  53. };
  54. static const char *gcc_xo_gpll0_gpll4[] = {
  55. "xo",
  56. "gpll0_vote",
  57. "gpll4_vote",
  58. };
  59. static const struct parent_map gcc_xo_sata_asic0_map[] = {
  60. { P_XO, 0 },
  61. { P_SATA_ASIC0_CLK, 2 }
  62. };
  63. static const char *gcc_xo_sata_asic0[] = {
  64. "xo",
  65. "sata_asic0_clk",
  66. };
  67. static const struct parent_map gcc_xo_sata_rx_map[] = {
  68. { P_XO, 0 },
  69. { P_SATA_RX_CLK, 2}
  70. };
  71. static const char *gcc_xo_sata_rx[] = {
  72. "xo",
  73. "sata_rx_clk",
  74. };
  75. static const struct parent_map gcc_xo_pcie_map[] = {
  76. { P_XO, 0 },
  77. { P_PCIE_0_1_PIPE_CLK, 2 }
  78. };
  79. static const char *gcc_xo_pcie[] = {
  80. "xo",
  81. "pcie_pipe",
  82. };
  83. static const struct parent_map gcc_xo_pcie_sleep_map[] = {
  84. { P_XO, 0 },
  85. { P_SLEEP_CLK, 6 }
  86. };
  87. static const char *gcc_xo_pcie_sleep[] = {
  88. "xo",
  89. "sleep_clk_src",
  90. };
  91. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  92. static struct clk_pll gpll0 = {
  93. .l_reg = 0x0004,
  94. .m_reg = 0x0008,
  95. .n_reg = 0x000c,
  96. .config_reg = 0x0014,
  97. .mode_reg = 0x0000,
  98. .status_reg = 0x001c,
  99. .status_bit = 17,
  100. .clkr.hw.init = &(struct clk_init_data){
  101. .name = "gpll0",
  102. .parent_names = (const char *[]){ "xo" },
  103. .num_parents = 1,
  104. .ops = &clk_pll_ops,
  105. },
  106. };
  107. static struct clk_regmap gpll0_vote = {
  108. .enable_reg = 0x1480,
  109. .enable_mask = BIT(0),
  110. .hw.init = &(struct clk_init_data){
  111. .name = "gpll0_vote",
  112. .parent_names = (const char *[]){ "gpll0" },
  113. .num_parents = 1,
  114. .ops = &clk_pll_vote_ops,
  115. },
  116. };
  117. static struct clk_rcg2 config_noc_clk_src = {
  118. .cmd_rcgr = 0x0150,
  119. .hid_width = 5,
  120. .parent_map = gcc_xo_gpll0_map,
  121. .clkr.hw.init = &(struct clk_init_data){
  122. .name = "config_noc_clk_src",
  123. .parent_names = gcc_xo_gpll0,
  124. .num_parents = 2,
  125. .ops = &clk_rcg2_ops,
  126. },
  127. };
  128. static struct clk_rcg2 periph_noc_clk_src = {
  129. .cmd_rcgr = 0x0190,
  130. .hid_width = 5,
  131. .parent_map = gcc_xo_gpll0_map,
  132. .clkr.hw.init = &(struct clk_init_data){
  133. .name = "periph_noc_clk_src",
  134. .parent_names = gcc_xo_gpll0,
  135. .num_parents = 2,
  136. .ops = &clk_rcg2_ops,
  137. },
  138. };
  139. static struct clk_rcg2 system_noc_clk_src = {
  140. .cmd_rcgr = 0x0120,
  141. .hid_width = 5,
  142. .parent_map = gcc_xo_gpll0_map,
  143. .clkr.hw.init = &(struct clk_init_data){
  144. .name = "system_noc_clk_src",
  145. .parent_names = gcc_xo_gpll0,
  146. .num_parents = 2,
  147. .ops = &clk_rcg2_ops,
  148. },
  149. };
  150. static struct clk_pll gpll1 = {
  151. .l_reg = 0x0044,
  152. .m_reg = 0x0048,
  153. .n_reg = 0x004c,
  154. .config_reg = 0x0054,
  155. .mode_reg = 0x0040,
  156. .status_reg = 0x005c,
  157. .status_bit = 17,
  158. .clkr.hw.init = &(struct clk_init_data){
  159. .name = "gpll1",
  160. .parent_names = (const char *[]){ "xo" },
  161. .num_parents = 1,
  162. .ops = &clk_pll_ops,
  163. },
  164. };
  165. static struct clk_regmap gpll1_vote = {
  166. .enable_reg = 0x1480,
  167. .enable_mask = BIT(1),
  168. .hw.init = &(struct clk_init_data){
  169. .name = "gpll1_vote",
  170. .parent_names = (const char *[]){ "gpll1" },
  171. .num_parents = 1,
  172. .ops = &clk_pll_vote_ops,
  173. },
  174. };
  175. static struct clk_pll gpll4 = {
  176. .l_reg = 0x1dc4,
  177. .m_reg = 0x1dc8,
  178. .n_reg = 0x1dcc,
  179. .config_reg = 0x1dd4,
  180. .mode_reg = 0x1dc0,
  181. .status_reg = 0x1ddc,
  182. .status_bit = 17,
  183. .clkr.hw.init = &(struct clk_init_data){
  184. .name = "gpll4",
  185. .parent_names = (const char *[]){ "xo" },
  186. .num_parents = 1,
  187. .ops = &clk_pll_ops,
  188. },
  189. };
  190. static struct clk_regmap gpll4_vote = {
  191. .enable_reg = 0x1480,
  192. .enable_mask = BIT(4),
  193. .hw.init = &(struct clk_init_data){
  194. .name = "gpll4_vote",
  195. .parent_names = (const char *[]){ "gpll4" },
  196. .num_parents = 1,
  197. .ops = &clk_pll_vote_ops,
  198. },
  199. };
  200. static const struct freq_tbl ftbl_gcc_ufs_axi_clk[] = {
  201. F(100000000, P_GPLL0, 6, 0, 0),
  202. F(200000000, P_GPLL0, 3, 0, 0),
  203. F(240000000, P_GPLL0, 2.5, 0, 0),
  204. { }
  205. };
  206. static struct clk_rcg2 ufs_axi_clk_src = {
  207. .cmd_rcgr = 0x1d64,
  208. .mnd_width = 8,
  209. .hid_width = 5,
  210. .parent_map = gcc_xo_gpll0_map,
  211. .freq_tbl = ftbl_gcc_ufs_axi_clk,
  212. .clkr.hw.init = &(struct clk_init_data){
  213. .name = "ufs_axi_clk_src",
  214. .parent_names = gcc_xo_gpll0,
  215. .num_parents = 2,
  216. .ops = &clk_rcg2_ops,
  217. },
  218. };
  219. static const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
  220. F(125000000, P_GPLL0, 1, 5, 24),
  221. { }
  222. };
  223. static struct clk_rcg2 usb30_master_clk_src = {
  224. .cmd_rcgr = 0x03d4,
  225. .mnd_width = 8,
  226. .hid_width = 5,
  227. .parent_map = gcc_xo_gpll0_map,
  228. .freq_tbl = ftbl_gcc_usb30_master_clk,
  229. .clkr.hw.init = &(struct clk_init_data){
  230. .name = "usb30_master_clk_src",
  231. .parent_names = gcc_xo_gpll0,
  232. .num_parents = 2,
  233. .ops = &clk_rcg2_ops,
  234. },
  235. };
  236. static const struct freq_tbl ftbl_gcc_usb30_sec_master_clk[] = {
  237. F(125000000, P_GPLL0, 1, 5, 24),
  238. { }
  239. };
  240. static struct clk_rcg2 usb30_sec_master_clk_src = {
  241. .cmd_rcgr = 0x1bd4,
  242. .mnd_width = 8,
  243. .hid_width = 5,
  244. .parent_map = gcc_xo_gpll0_map,
  245. .freq_tbl = ftbl_gcc_usb30_sec_master_clk,
  246. .clkr.hw.init = &(struct clk_init_data){
  247. .name = "usb30_sec_master_clk_src",
  248. .parent_names = gcc_xo_gpll0,
  249. .num_parents = 2,
  250. .ops = &clk_rcg2_ops,
  251. },
  252. };
  253. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  254. .halt_reg = 0x1bd0,
  255. .clkr = {
  256. .enable_reg = 0x1bd0,
  257. .enable_mask = BIT(0),
  258. .hw.init = &(struct clk_init_data){
  259. .name = "gcc_usb30_sec_mock_utmi_clk",
  260. .parent_names = (const char *[]){
  261. "usb30_sec_mock_utmi_clk_src",
  262. },
  263. .num_parents = 1,
  264. .flags = CLK_SET_RATE_PARENT,
  265. .ops = &clk_branch2_ops,
  266. },
  267. },
  268. };
  269. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  270. .halt_reg = 0x1bcc,
  271. .clkr = {
  272. .enable_reg = 0x1bcc,
  273. .enable_mask = BIT(0),
  274. .hw.init = &(struct clk_init_data){
  275. .name = "gcc_usb30_sec_sleep_clk",
  276. .parent_names = (const char *[]){
  277. "sleep_clk_src",
  278. },
  279. .num_parents = 1,
  280. .flags = CLK_SET_RATE_PARENT,
  281. .ops = &clk_branch2_ops,
  282. },
  283. },
  284. };
  285. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
  286. F(19200000, P_XO, 1, 0, 0),
  287. F(50000000, P_GPLL0, 12, 0, 0),
  288. { }
  289. };
  290. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  291. .cmd_rcgr = 0x0660,
  292. .hid_width = 5,
  293. .parent_map = gcc_xo_gpll0_map,
  294. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  295. .clkr.hw.init = &(struct clk_init_data){
  296. .name = "blsp1_qup1_i2c_apps_clk_src",
  297. .parent_names = gcc_xo_gpll0,
  298. .num_parents = 2,
  299. .ops = &clk_rcg2_ops,
  300. },
  301. };
  302. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
  303. F(960000, P_XO, 10, 1, 2),
  304. F(4800000, P_XO, 4, 0, 0),
  305. F(9600000, P_XO, 2, 0, 0),
  306. F(15000000, P_GPLL0, 10, 1, 4),
  307. F(19200000, P_XO, 1, 0, 0),
  308. F(25000000, P_GPLL0, 12, 1, 2),
  309. F(50000000, P_GPLL0, 12, 0, 0),
  310. { }
  311. };
  312. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  313. .cmd_rcgr = 0x064c,
  314. .mnd_width = 8,
  315. .hid_width = 5,
  316. .parent_map = gcc_xo_gpll0_map,
  317. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  318. .clkr.hw.init = &(struct clk_init_data){
  319. .name = "blsp1_qup1_spi_apps_clk_src",
  320. .parent_names = gcc_xo_gpll0,
  321. .num_parents = 2,
  322. .ops = &clk_rcg2_ops,
  323. },
  324. };
  325. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  326. .cmd_rcgr = 0x06e0,
  327. .hid_width = 5,
  328. .parent_map = gcc_xo_gpll0_map,
  329. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  330. .clkr.hw.init = &(struct clk_init_data){
  331. .name = "blsp1_qup2_i2c_apps_clk_src",
  332. .parent_names = gcc_xo_gpll0,
  333. .num_parents = 2,
  334. .ops = &clk_rcg2_ops,
  335. },
  336. };
  337. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  338. .cmd_rcgr = 0x06cc,
  339. .mnd_width = 8,
  340. .hid_width = 5,
  341. .parent_map = gcc_xo_gpll0_map,
  342. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  343. .clkr.hw.init = &(struct clk_init_data){
  344. .name = "blsp1_qup2_spi_apps_clk_src",
  345. .parent_names = gcc_xo_gpll0,
  346. .num_parents = 2,
  347. .ops = &clk_rcg2_ops,
  348. },
  349. };
  350. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  351. .cmd_rcgr = 0x0760,
  352. .hid_width = 5,
  353. .parent_map = gcc_xo_gpll0_map,
  354. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  355. .clkr.hw.init = &(struct clk_init_data){
  356. .name = "blsp1_qup3_i2c_apps_clk_src",
  357. .parent_names = gcc_xo_gpll0,
  358. .num_parents = 2,
  359. .ops = &clk_rcg2_ops,
  360. },
  361. };
  362. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  363. .cmd_rcgr = 0x074c,
  364. .mnd_width = 8,
  365. .hid_width = 5,
  366. .parent_map = gcc_xo_gpll0_map,
  367. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  368. .clkr.hw.init = &(struct clk_init_data){
  369. .name = "blsp1_qup3_spi_apps_clk_src",
  370. .parent_names = gcc_xo_gpll0,
  371. .num_parents = 2,
  372. .ops = &clk_rcg2_ops,
  373. },
  374. };
  375. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  376. .cmd_rcgr = 0x07e0,
  377. .hid_width = 5,
  378. .parent_map = gcc_xo_gpll0_map,
  379. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  380. .clkr.hw.init = &(struct clk_init_data){
  381. .name = "blsp1_qup4_i2c_apps_clk_src",
  382. .parent_names = gcc_xo_gpll0,
  383. .num_parents = 2,
  384. .ops = &clk_rcg2_ops,
  385. },
  386. };
  387. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  388. .cmd_rcgr = 0x07cc,
  389. .mnd_width = 8,
  390. .hid_width = 5,
  391. .parent_map = gcc_xo_gpll0_map,
  392. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  393. .clkr.hw.init = &(struct clk_init_data){
  394. .name = "blsp1_qup4_spi_apps_clk_src",
  395. .parent_names = gcc_xo_gpll0,
  396. .num_parents = 2,
  397. .ops = &clk_rcg2_ops,
  398. },
  399. };
  400. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  401. .cmd_rcgr = 0x0860,
  402. .hid_width = 5,
  403. .parent_map = gcc_xo_gpll0_map,
  404. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  405. .clkr.hw.init = &(struct clk_init_data){
  406. .name = "blsp1_qup5_i2c_apps_clk_src",
  407. .parent_names = gcc_xo_gpll0,
  408. .num_parents = 2,
  409. .ops = &clk_rcg2_ops,
  410. },
  411. };
  412. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  413. .cmd_rcgr = 0x084c,
  414. .mnd_width = 8,
  415. .hid_width = 5,
  416. .parent_map = gcc_xo_gpll0_map,
  417. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  418. .clkr.hw.init = &(struct clk_init_data){
  419. .name = "blsp1_qup5_spi_apps_clk_src",
  420. .parent_names = gcc_xo_gpll0,
  421. .num_parents = 2,
  422. .ops = &clk_rcg2_ops,
  423. },
  424. };
  425. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  426. .cmd_rcgr = 0x08e0,
  427. .hid_width = 5,
  428. .parent_map = gcc_xo_gpll0_map,
  429. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  430. .clkr.hw.init = &(struct clk_init_data){
  431. .name = "blsp1_qup6_i2c_apps_clk_src",
  432. .parent_names = gcc_xo_gpll0,
  433. .num_parents = 2,
  434. .ops = &clk_rcg2_ops,
  435. },
  436. };
  437. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  438. .cmd_rcgr = 0x08cc,
  439. .mnd_width = 8,
  440. .hid_width = 5,
  441. .parent_map = gcc_xo_gpll0_map,
  442. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  443. .clkr.hw.init = &(struct clk_init_data){
  444. .name = "blsp1_qup6_spi_apps_clk_src",
  445. .parent_names = gcc_xo_gpll0,
  446. .num_parents = 2,
  447. .ops = &clk_rcg2_ops,
  448. },
  449. };
  450. static const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
  451. F(3686400, P_GPLL0, 1, 96, 15625),
  452. F(7372800, P_GPLL0, 1, 192, 15625),
  453. F(14745600, P_GPLL0, 1, 384, 15625),
  454. F(16000000, P_GPLL0, 5, 2, 15),
  455. F(19200000, P_XO, 1, 0, 0),
  456. F(24000000, P_GPLL0, 5, 1, 5),
  457. F(32000000, P_GPLL0, 1, 4, 75),
  458. F(40000000, P_GPLL0, 15, 0, 0),
  459. F(46400000, P_GPLL0, 1, 29, 375),
  460. F(48000000, P_GPLL0, 12.5, 0, 0),
  461. F(51200000, P_GPLL0, 1, 32, 375),
  462. F(56000000, P_GPLL0, 1, 7, 75),
  463. F(58982400, P_GPLL0, 1, 1536, 15625),
  464. F(60000000, P_GPLL0, 10, 0, 0),
  465. F(63160000, P_GPLL0, 9.5, 0, 0),
  466. { }
  467. };
  468. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  469. .cmd_rcgr = 0x068c,
  470. .mnd_width = 16,
  471. .hid_width = 5,
  472. .parent_map = gcc_xo_gpll0_map,
  473. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  474. .clkr.hw.init = &(struct clk_init_data){
  475. .name = "blsp1_uart1_apps_clk_src",
  476. .parent_names = gcc_xo_gpll0,
  477. .num_parents = 2,
  478. .ops = &clk_rcg2_ops,
  479. },
  480. };
  481. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  482. .cmd_rcgr = 0x070c,
  483. .mnd_width = 16,
  484. .hid_width = 5,
  485. .parent_map = gcc_xo_gpll0_map,
  486. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  487. .clkr.hw.init = &(struct clk_init_data){
  488. .name = "blsp1_uart2_apps_clk_src",
  489. .parent_names = gcc_xo_gpll0,
  490. .num_parents = 2,
  491. .ops = &clk_rcg2_ops,
  492. },
  493. };
  494. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  495. .cmd_rcgr = 0x078c,
  496. .mnd_width = 16,
  497. .hid_width = 5,
  498. .parent_map = gcc_xo_gpll0_map,
  499. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  500. .clkr.hw.init = &(struct clk_init_data){
  501. .name = "blsp1_uart3_apps_clk_src",
  502. .parent_names = gcc_xo_gpll0,
  503. .num_parents = 2,
  504. .ops = &clk_rcg2_ops,
  505. },
  506. };
  507. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  508. .cmd_rcgr = 0x080c,
  509. .mnd_width = 16,
  510. .hid_width = 5,
  511. .parent_map = gcc_xo_gpll0_map,
  512. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  513. .clkr.hw.init = &(struct clk_init_data){
  514. .name = "blsp1_uart4_apps_clk_src",
  515. .parent_names = gcc_xo_gpll0,
  516. .num_parents = 2,
  517. .ops = &clk_rcg2_ops,
  518. },
  519. };
  520. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  521. .cmd_rcgr = 0x088c,
  522. .mnd_width = 16,
  523. .hid_width = 5,
  524. .parent_map = gcc_xo_gpll0_map,
  525. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  526. .clkr.hw.init = &(struct clk_init_data){
  527. .name = "blsp1_uart5_apps_clk_src",
  528. .parent_names = gcc_xo_gpll0,
  529. .num_parents = 2,
  530. .ops = &clk_rcg2_ops,
  531. },
  532. };
  533. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  534. .cmd_rcgr = 0x090c,
  535. .mnd_width = 16,
  536. .hid_width = 5,
  537. .parent_map = gcc_xo_gpll0_map,
  538. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  539. .clkr.hw.init = &(struct clk_init_data){
  540. .name = "blsp1_uart6_apps_clk_src",
  541. .parent_names = gcc_xo_gpll0,
  542. .num_parents = 2,
  543. .ops = &clk_rcg2_ops,
  544. },
  545. };
  546. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  547. .cmd_rcgr = 0x09a0,
  548. .hid_width = 5,
  549. .parent_map = gcc_xo_gpll0_map,
  550. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  551. .clkr.hw.init = &(struct clk_init_data){
  552. .name = "blsp2_qup1_i2c_apps_clk_src",
  553. .parent_names = gcc_xo_gpll0,
  554. .num_parents = 2,
  555. .ops = &clk_rcg2_ops,
  556. },
  557. };
  558. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  559. .cmd_rcgr = 0x098c,
  560. .mnd_width = 8,
  561. .hid_width = 5,
  562. .parent_map = gcc_xo_gpll0_map,
  563. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  564. .clkr.hw.init = &(struct clk_init_data){
  565. .name = "blsp2_qup1_spi_apps_clk_src",
  566. .parent_names = gcc_xo_gpll0,
  567. .num_parents = 2,
  568. .ops = &clk_rcg2_ops,
  569. },
  570. };
  571. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  572. .cmd_rcgr = 0x0a20,
  573. .hid_width = 5,
  574. .parent_map = gcc_xo_gpll0_map,
  575. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  576. .clkr.hw.init = &(struct clk_init_data){
  577. .name = "blsp2_qup2_i2c_apps_clk_src",
  578. .parent_names = gcc_xo_gpll0,
  579. .num_parents = 2,
  580. .ops = &clk_rcg2_ops,
  581. },
  582. };
  583. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  584. .cmd_rcgr = 0x0a0c,
  585. .mnd_width = 8,
  586. .hid_width = 5,
  587. .parent_map = gcc_xo_gpll0_map,
  588. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  589. .clkr.hw.init = &(struct clk_init_data){
  590. .name = "blsp2_qup2_spi_apps_clk_src",
  591. .parent_names = gcc_xo_gpll0,
  592. .num_parents = 2,
  593. .ops = &clk_rcg2_ops,
  594. },
  595. };
  596. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  597. .cmd_rcgr = 0x0aa0,
  598. .hid_width = 5,
  599. .parent_map = gcc_xo_gpll0_map,
  600. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  601. .clkr.hw.init = &(struct clk_init_data){
  602. .name = "blsp2_qup3_i2c_apps_clk_src",
  603. .parent_names = gcc_xo_gpll0,
  604. .num_parents = 2,
  605. .ops = &clk_rcg2_ops,
  606. },
  607. };
  608. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  609. .cmd_rcgr = 0x0a8c,
  610. .mnd_width = 8,
  611. .hid_width = 5,
  612. .parent_map = gcc_xo_gpll0_map,
  613. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  614. .clkr.hw.init = &(struct clk_init_data){
  615. .name = "blsp2_qup3_spi_apps_clk_src",
  616. .parent_names = gcc_xo_gpll0,
  617. .num_parents = 2,
  618. .ops = &clk_rcg2_ops,
  619. },
  620. };
  621. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  622. .cmd_rcgr = 0x0b20,
  623. .hid_width = 5,
  624. .parent_map = gcc_xo_gpll0_map,
  625. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  626. .clkr.hw.init = &(struct clk_init_data){
  627. .name = "blsp2_qup4_i2c_apps_clk_src",
  628. .parent_names = gcc_xo_gpll0,
  629. .num_parents = 2,
  630. .ops = &clk_rcg2_ops,
  631. },
  632. };
  633. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  634. .cmd_rcgr = 0x0b0c,
  635. .mnd_width = 8,
  636. .hid_width = 5,
  637. .parent_map = gcc_xo_gpll0_map,
  638. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  639. .clkr.hw.init = &(struct clk_init_data){
  640. .name = "blsp2_qup4_spi_apps_clk_src",
  641. .parent_names = gcc_xo_gpll0,
  642. .num_parents = 2,
  643. .ops = &clk_rcg2_ops,
  644. },
  645. };
  646. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  647. .cmd_rcgr = 0x0ba0,
  648. .hid_width = 5,
  649. .parent_map = gcc_xo_gpll0_map,
  650. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  651. .clkr.hw.init = &(struct clk_init_data){
  652. .name = "blsp2_qup5_i2c_apps_clk_src",
  653. .parent_names = gcc_xo_gpll0,
  654. .num_parents = 2,
  655. .ops = &clk_rcg2_ops,
  656. },
  657. };
  658. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  659. .cmd_rcgr = 0x0b8c,
  660. .mnd_width = 8,
  661. .hid_width = 5,
  662. .parent_map = gcc_xo_gpll0_map,
  663. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  664. .clkr.hw.init = &(struct clk_init_data){
  665. .name = "blsp2_qup5_spi_apps_clk_src",
  666. .parent_names = gcc_xo_gpll0,
  667. .num_parents = 2,
  668. .ops = &clk_rcg2_ops,
  669. },
  670. };
  671. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  672. .cmd_rcgr = 0x0c20,
  673. .hid_width = 5,
  674. .parent_map = gcc_xo_gpll0_map,
  675. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  676. .clkr.hw.init = &(struct clk_init_data){
  677. .name = "blsp2_qup6_i2c_apps_clk_src",
  678. .parent_names = gcc_xo_gpll0,
  679. .num_parents = 2,
  680. .ops = &clk_rcg2_ops,
  681. },
  682. };
  683. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  684. .cmd_rcgr = 0x0c0c,
  685. .mnd_width = 8,
  686. .hid_width = 5,
  687. .parent_map = gcc_xo_gpll0_map,
  688. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  689. .clkr.hw.init = &(struct clk_init_data){
  690. .name = "blsp2_qup6_spi_apps_clk_src",
  691. .parent_names = gcc_xo_gpll0,
  692. .num_parents = 2,
  693. .ops = &clk_rcg2_ops,
  694. },
  695. };
  696. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  697. .cmd_rcgr = 0x09cc,
  698. .mnd_width = 16,
  699. .hid_width = 5,
  700. .parent_map = gcc_xo_gpll0_map,
  701. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  702. .clkr.hw.init = &(struct clk_init_data){
  703. .name = "blsp2_uart1_apps_clk_src",
  704. .parent_names = gcc_xo_gpll0,
  705. .num_parents = 2,
  706. .ops = &clk_rcg2_ops,
  707. },
  708. };
  709. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  710. .cmd_rcgr = 0x0a4c,
  711. .mnd_width = 16,
  712. .hid_width = 5,
  713. .parent_map = gcc_xo_gpll0_map,
  714. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  715. .clkr.hw.init = &(struct clk_init_data){
  716. .name = "blsp2_uart2_apps_clk_src",
  717. .parent_names = gcc_xo_gpll0,
  718. .num_parents = 2,
  719. .ops = &clk_rcg2_ops,
  720. },
  721. };
  722. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  723. .cmd_rcgr = 0x0acc,
  724. .mnd_width = 16,
  725. .hid_width = 5,
  726. .parent_map = gcc_xo_gpll0_map,
  727. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  728. .clkr.hw.init = &(struct clk_init_data){
  729. .name = "blsp2_uart3_apps_clk_src",
  730. .parent_names = gcc_xo_gpll0,
  731. .num_parents = 2,
  732. .ops = &clk_rcg2_ops,
  733. },
  734. };
  735. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  736. .cmd_rcgr = 0x0b4c,
  737. .mnd_width = 16,
  738. .hid_width = 5,
  739. .parent_map = gcc_xo_gpll0_map,
  740. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  741. .clkr.hw.init = &(struct clk_init_data){
  742. .name = "blsp2_uart4_apps_clk_src",
  743. .parent_names = gcc_xo_gpll0,
  744. .num_parents = 2,
  745. .ops = &clk_rcg2_ops,
  746. },
  747. };
  748. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  749. .cmd_rcgr = 0x0bcc,
  750. .mnd_width = 16,
  751. .hid_width = 5,
  752. .parent_map = gcc_xo_gpll0_map,
  753. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  754. .clkr.hw.init = &(struct clk_init_data){
  755. .name = "blsp2_uart5_apps_clk_src",
  756. .parent_names = gcc_xo_gpll0,
  757. .num_parents = 2,
  758. .ops = &clk_rcg2_ops,
  759. },
  760. };
  761. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  762. .cmd_rcgr = 0x0c4c,
  763. .mnd_width = 16,
  764. .hid_width = 5,
  765. .parent_map = gcc_xo_gpll0_map,
  766. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  767. .clkr.hw.init = &(struct clk_init_data){
  768. .name = "blsp2_uart6_apps_clk_src",
  769. .parent_names = gcc_xo_gpll0,
  770. .num_parents = 2,
  771. .ops = &clk_rcg2_ops,
  772. },
  773. };
  774. static const struct freq_tbl ftbl_gcc_ce1_clk[] = {
  775. F(50000000, P_GPLL0, 12, 0, 0),
  776. F(85710000, P_GPLL0, 7, 0, 0),
  777. F(100000000, P_GPLL0, 6, 0, 0),
  778. F(171430000, P_GPLL0, 3.5, 0, 0),
  779. { }
  780. };
  781. static struct clk_rcg2 ce1_clk_src = {
  782. .cmd_rcgr = 0x1050,
  783. .hid_width = 5,
  784. .parent_map = gcc_xo_gpll0_map,
  785. .freq_tbl = ftbl_gcc_ce1_clk,
  786. .clkr.hw.init = &(struct clk_init_data){
  787. .name = "ce1_clk_src",
  788. .parent_names = gcc_xo_gpll0,
  789. .num_parents = 2,
  790. .ops = &clk_rcg2_ops,
  791. },
  792. };
  793. static const struct freq_tbl ftbl_gcc_ce2_clk[] = {
  794. F(50000000, P_GPLL0, 12, 0, 0),
  795. F(85710000, P_GPLL0, 7, 0, 0),
  796. F(100000000, P_GPLL0, 6, 0, 0),
  797. F(171430000, P_GPLL0, 3.5, 0, 0),
  798. { }
  799. };
  800. static struct clk_rcg2 ce2_clk_src = {
  801. .cmd_rcgr = 0x1090,
  802. .hid_width = 5,
  803. .parent_map = gcc_xo_gpll0_map,
  804. .freq_tbl = ftbl_gcc_ce2_clk,
  805. .clkr.hw.init = &(struct clk_init_data){
  806. .name = "ce2_clk_src",
  807. .parent_names = gcc_xo_gpll0,
  808. .num_parents = 2,
  809. .ops = &clk_rcg2_ops,
  810. },
  811. };
  812. static const struct freq_tbl ftbl_gcc_ce3_clk[] = {
  813. F(50000000, P_GPLL0, 12, 0, 0),
  814. F(85710000, P_GPLL0, 7, 0, 0),
  815. F(100000000, P_GPLL0, 6, 0, 0),
  816. F(171430000, P_GPLL0, 3.5, 0, 0),
  817. { }
  818. };
  819. static struct clk_rcg2 ce3_clk_src = {
  820. .cmd_rcgr = 0x1d10,
  821. .hid_width = 5,
  822. .parent_map = gcc_xo_gpll0_map,
  823. .freq_tbl = ftbl_gcc_ce3_clk,
  824. .clkr.hw.init = &(struct clk_init_data){
  825. .name = "ce3_clk_src",
  826. .parent_names = gcc_xo_gpll0,
  827. .num_parents = 2,
  828. .ops = &clk_rcg2_ops,
  829. },
  830. };
  831. static const struct freq_tbl ftbl_gcc_gp_clk[] = {
  832. F(19200000, P_XO, 1, 0, 0),
  833. F(100000000, P_GPLL0, 6, 0, 0),
  834. F(200000000, P_GPLL0, 3, 0, 0),
  835. { }
  836. };
  837. static struct clk_rcg2 gp1_clk_src = {
  838. .cmd_rcgr = 0x1904,
  839. .mnd_width = 8,
  840. .hid_width = 5,
  841. .parent_map = gcc_xo_gpll0_map,
  842. .freq_tbl = ftbl_gcc_gp_clk,
  843. .clkr.hw.init = &(struct clk_init_data){
  844. .name = "gp1_clk_src",
  845. .parent_names = gcc_xo_gpll0,
  846. .num_parents = 2,
  847. .ops = &clk_rcg2_ops,
  848. },
  849. };
  850. static struct clk_rcg2 gp2_clk_src = {
  851. .cmd_rcgr = 0x1944,
  852. .mnd_width = 8,
  853. .hid_width = 5,
  854. .parent_map = gcc_xo_gpll0_map,
  855. .freq_tbl = ftbl_gcc_gp_clk,
  856. .clkr.hw.init = &(struct clk_init_data){
  857. .name = "gp2_clk_src",
  858. .parent_names = gcc_xo_gpll0,
  859. .num_parents = 2,
  860. .ops = &clk_rcg2_ops,
  861. },
  862. };
  863. static struct clk_rcg2 gp3_clk_src = {
  864. .cmd_rcgr = 0x1984,
  865. .mnd_width = 8,
  866. .hid_width = 5,
  867. .parent_map = gcc_xo_gpll0_map,
  868. .freq_tbl = ftbl_gcc_gp_clk,
  869. .clkr.hw.init = &(struct clk_init_data){
  870. .name = "gp3_clk_src",
  871. .parent_names = gcc_xo_gpll0,
  872. .num_parents = 2,
  873. .ops = &clk_rcg2_ops,
  874. },
  875. };
  876. static const struct freq_tbl ftbl_gcc_pcie_0_1_aux_clk[] = {
  877. F(1010000, P_XO, 1, 1, 19),
  878. { }
  879. };
  880. static struct clk_rcg2 pcie_0_aux_clk_src = {
  881. .cmd_rcgr = 0x1b2c,
  882. .mnd_width = 16,
  883. .hid_width = 5,
  884. .parent_map = gcc_xo_pcie_sleep_map,
  885. .freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
  886. .clkr.hw.init = &(struct clk_init_data){
  887. .name = "pcie_0_aux_clk_src",
  888. .parent_names = gcc_xo_pcie_sleep,
  889. .num_parents = 2,
  890. .ops = &clk_rcg2_ops,
  891. },
  892. };
  893. static struct clk_rcg2 pcie_1_aux_clk_src = {
  894. .cmd_rcgr = 0x1bac,
  895. .mnd_width = 16,
  896. .hid_width = 5,
  897. .parent_map = gcc_xo_pcie_sleep_map,
  898. .freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
  899. .clkr.hw.init = &(struct clk_init_data){
  900. .name = "pcie_1_aux_clk_src",
  901. .parent_names = gcc_xo_pcie_sleep,
  902. .num_parents = 2,
  903. .ops = &clk_rcg2_ops,
  904. },
  905. };
  906. static const struct freq_tbl ftbl_gcc_pcie_0_1_pipe_clk[] = {
  907. F(125000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
  908. F(250000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
  909. { }
  910. };
  911. static struct clk_rcg2 pcie_0_pipe_clk_src = {
  912. .cmd_rcgr = 0x1b18,
  913. .hid_width = 5,
  914. .parent_map = gcc_xo_pcie_map,
  915. .freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
  916. .clkr.hw.init = &(struct clk_init_data){
  917. .name = "pcie_0_pipe_clk_src",
  918. .parent_names = gcc_xo_pcie,
  919. .num_parents = 2,
  920. .ops = &clk_rcg2_ops,
  921. },
  922. };
  923. static struct clk_rcg2 pcie_1_pipe_clk_src = {
  924. .cmd_rcgr = 0x1b98,
  925. .hid_width = 5,
  926. .parent_map = gcc_xo_pcie_map,
  927. .freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
  928. .clkr.hw.init = &(struct clk_init_data){
  929. .name = "pcie_1_pipe_clk_src",
  930. .parent_names = gcc_xo_pcie,
  931. .num_parents = 2,
  932. .ops = &clk_rcg2_ops,
  933. },
  934. };
  935. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  936. F(60000000, P_GPLL0, 10, 0, 0),
  937. { }
  938. };
  939. static struct clk_rcg2 pdm2_clk_src = {
  940. .cmd_rcgr = 0x0cd0,
  941. .hid_width = 5,
  942. .parent_map = gcc_xo_gpll0_map,
  943. .freq_tbl = ftbl_gcc_pdm2_clk,
  944. .clkr.hw.init = &(struct clk_init_data){
  945. .name = "pdm2_clk_src",
  946. .parent_names = gcc_xo_gpll0,
  947. .num_parents = 2,
  948. .ops = &clk_rcg2_ops,
  949. },
  950. };
  951. static const struct freq_tbl ftbl_gcc_sata_asic0_clk[] = {
  952. F(75000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  953. F(150000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  954. F(300000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  955. { }
  956. };
  957. static struct clk_rcg2 sata_asic0_clk_src = {
  958. .cmd_rcgr = 0x1c94,
  959. .hid_width = 5,
  960. .parent_map = gcc_xo_sata_asic0_map,
  961. .freq_tbl = ftbl_gcc_sata_asic0_clk,
  962. .clkr.hw.init = &(struct clk_init_data){
  963. .name = "sata_asic0_clk_src",
  964. .parent_names = gcc_xo_sata_asic0,
  965. .num_parents = 2,
  966. .ops = &clk_rcg2_ops,
  967. },
  968. };
  969. static const struct freq_tbl ftbl_gcc_sata_pmalive_clk[] = {
  970. F(19200000, P_XO, 1, 0, 0),
  971. F(50000000, P_GPLL0, 12, 0, 0),
  972. F(100000000, P_GPLL0, 6, 0, 0),
  973. { }
  974. };
  975. static struct clk_rcg2 sata_pmalive_clk_src = {
  976. .cmd_rcgr = 0x1c80,
  977. .hid_width = 5,
  978. .parent_map = gcc_xo_gpll0_map,
  979. .freq_tbl = ftbl_gcc_sata_pmalive_clk,
  980. .clkr.hw.init = &(struct clk_init_data){
  981. .name = "sata_pmalive_clk_src",
  982. .parent_names = gcc_xo_gpll0,
  983. .num_parents = 2,
  984. .ops = &clk_rcg2_ops,
  985. },
  986. };
  987. static const struct freq_tbl ftbl_gcc_sata_rx_clk[] = {
  988. F(75000000, P_SATA_RX_CLK, 1, 0, 0),
  989. F(150000000, P_SATA_RX_CLK, 1, 0, 0),
  990. F(300000000, P_SATA_RX_CLK, 1, 0, 0),
  991. { }
  992. };
  993. static struct clk_rcg2 sata_rx_clk_src = {
  994. .cmd_rcgr = 0x1ca8,
  995. .hid_width = 5,
  996. .parent_map = gcc_xo_sata_rx_map,
  997. .freq_tbl = ftbl_gcc_sata_rx_clk,
  998. .clkr.hw.init = &(struct clk_init_data){
  999. .name = "sata_rx_clk_src",
  1000. .parent_names = gcc_xo_sata_rx,
  1001. .num_parents = 2,
  1002. .ops = &clk_rcg2_ops,
  1003. },
  1004. };
  1005. static const struct freq_tbl ftbl_gcc_sata_rx_oob_clk[] = {
  1006. F(100000000, P_GPLL0, 6, 0, 0),
  1007. { }
  1008. };
  1009. static struct clk_rcg2 sata_rx_oob_clk_src = {
  1010. .cmd_rcgr = 0x1c5c,
  1011. .hid_width = 5,
  1012. .parent_map = gcc_xo_gpll0_map,
  1013. .freq_tbl = ftbl_gcc_sata_rx_oob_clk,
  1014. .clkr.hw.init = &(struct clk_init_data){
  1015. .name = "sata_rx_oob_clk_src",
  1016. .parent_names = gcc_xo_gpll0,
  1017. .num_parents = 2,
  1018. .ops = &clk_rcg2_ops,
  1019. },
  1020. };
  1021. static const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
  1022. F(144000, P_XO, 16, 3, 25),
  1023. F(400000, P_XO, 12, 1, 4),
  1024. F(20000000, P_GPLL0, 15, 1, 2),
  1025. F(25000000, P_GPLL0, 12, 1, 2),
  1026. F(50000000, P_GPLL0, 12, 0, 0),
  1027. F(100000000, P_GPLL0, 6, 0, 0),
  1028. F(192000000, P_GPLL4, 4, 0, 0),
  1029. F(200000000, P_GPLL0, 3, 0, 0),
  1030. F(384000000, P_GPLL4, 2, 0, 0),
  1031. { }
  1032. };
  1033. static struct clk_rcg2 sdcc1_apps_clk_src = {
  1034. .cmd_rcgr = 0x04d0,
  1035. .mnd_width = 8,
  1036. .hid_width = 5,
  1037. .parent_map = gcc_xo_gpll0_gpll4_map,
  1038. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1039. .clkr.hw.init = &(struct clk_init_data){
  1040. .name = "sdcc1_apps_clk_src",
  1041. .parent_names = gcc_xo_gpll0_gpll4,
  1042. .num_parents = 3,
  1043. .ops = &clk_rcg2_ops,
  1044. },
  1045. };
  1046. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1047. .cmd_rcgr = 0x0510,
  1048. .mnd_width = 8,
  1049. .hid_width = 5,
  1050. .parent_map = gcc_xo_gpll0_map,
  1051. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1052. .clkr.hw.init = &(struct clk_init_data){
  1053. .name = "sdcc2_apps_clk_src",
  1054. .parent_names = gcc_xo_gpll0,
  1055. .num_parents = 2,
  1056. .ops = &clk_rcg2_ops,
  1057. },
  1058. };
  1059. static struct clk_rcg2 sdcc3_apps_clk_src = {
  1060. .cmd_rcgr = 0x0550,
  1061. .mnd_width = 8,
  1062. .hid_width = 5,
  1063. .parent_map = gcc_xo_gpll0_map,
  1064. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1065. .clkr.hw.init = &(struct clk_init_data){
  1066. .name = "sdcc3_apps_clk_src",
  1067. .parent_names = gcc_xo_gpll0,
  1068. .num_parents = 2,
  1069. .ops = &clk_rcg2_ops,
  1070. },
  1071. };
  1072. static struct clk_rcg2 sdcc4_apps_clk_src = {
  1073. .cmd_rcgr = 0x0590,
  1074. .mnd_width = 8,
  1075. .hid_width = 5,
  1076. .parent_map = gcc_xo_gpll0_map,
  1077. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1078. .clkr.hw.init = &(struct clk_init_data){
  1079. .name = "sdcc4_apps_clk_src",
  1080. .parent_names = gcc_xo_gpll0,
  1081. .num_parents = 2,
  1082. .ops = &clk_rcg2_ops,
  1083. },
  1084. };
  1085. static const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
  1086. F(105000, P_XO, 2, 1, 91),
  1087. { }
  1088. };
  1089. static struct clk_rcg2 tsif_ref_clk_src = {
  1090. .cmd_rcgr = 0x0d90,
  1091. .mnd_width = 8,
  1092. .hid_width = 5,
  1093. .parent_map = gcc_xo_gpll0_map,
  1094. .freq_tbl = ftbl_gcc_tsif_ref_clk,
  1095. .clkr.hw.init = &(struct clk_init_data){
  1096. .name = "tsif_ref_clk_src",
  1097. .parent_names = gcc_xo_gpll0,
  1098. .num_parents = 2,
  1099. .ops = &clk_rcg2_ops,
  1100. },
  1101. };
  1102. static const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
  1103. F(60000000, P_GPLL0, 10, 0, 0),
  1104. { }
  1105. };
  1106. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  1107. .cmd_rcgr = 0x03e8,
  1108. .hid_width = 5,
  1109. .parent_map = gcc_xo_gpll0_map,
  1110. .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
  1111. .clkr.hw.init = &(struct clk_init_data){
  1112. .name = "usb30_mock_utmi_clk_src",
  1113. .parent_names = gcc_xo_gpll0,
  1114. .num_parents = 2,
  1115. .ops = &clk_rcg2_ops,
  1116. },
  1117. };
  1118. static const struct freq_tbl ftbl_gcc_usb30_sec_mock_utmi_clk[] = {
  1119. F(125000000, P_GPLL0, 1, 5, 24),
  1120. { }
  1121. };
  1122. static struct clk_rcg2 usb30_sec_mock_utmi_clk_src = {
  1123. .cmd_rcgr = 0x1be8,
  1124. .hid_width = 5,
  1125. .parent_map = gcc_xo_gpll0_map,
  1126. .freq_tbl = ftbl_gcc_usb30_sec_mock_utmi_clk,
  1127. .clkr.hw.init = &(struct clk_init_data){
  1128. .name = "usb30_sec_mock_utmi_clk_src",
  1129. .parent_names = gcc_xo_gpll0,
  1130. .num_parents = 2,
  1131. .ops = &clk_rcg2_ops,
  1132. },
  1133. };
  1134. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  1135. F(75000000, P_GPLL0, 8, 0, 0),
  1136. { }
  1137. };
  1138. static struct clk_rcg2 usb_hs_system_clk_src = {
  1139. .cmd_rcgr = 0x0490,
  1140. .hid_width = 5,
  1141. .parent_map = gcc_xo_gpll0_map,
  1142. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  1143. .clkr.hw.init = &(struct clk_init_data){
  1144. .name = "usb_hs_system_clk_src",
  1145. .parent_names = gcc_xo_gpll0,
  1146. .num_parents = 2,
  1147. .ops = &clk_rcg2_ops,
  1148. },
  1149. };
  1150. static const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
  1151. F(480000000, P_GPLL1, 1, 0, 0),
  1152. { }
  1153. };
  1154. static const struct parent_map usb_hsic_clk_src_map[] = {
  1155. { P_XO, 0 },
  1156. { P_GPLL1, 4 }
  1157. };
  1158. static struct clk_rcg2 usb_hsic_clk_src = {
  1159. .cmd_rcgr = 0x0440,
  1160. .hid_width = 5,
  1161. .parent_map = usb_hsic_clk_src_map,
  1162. .freq_tbl = ftbl_gcc_usb_hsic_clk,
  1163. .clkr.hw.init = &(struct clk_init_data){
  1164. .name = "usb_hsic_clk_src",
  1165. .parent_names = (const char *[]){
  1166. "xo",
  1167. "gpll1_vote",
  1168. },
  1169. .num_parents = 2,
  1170. .ops = &clk_rcg2_ops,
  1171. },
  1172. };
  1173. static const struct freq_tbl ftbl_gcc_usb_hsic_ahb_clk_src[] = {
  1174. F(60000000, P_GPLL1, 8, 0, 0),
  1175. { }
  1176. };
  1177. static struct clk_rcg2 usb_hsic_ahb_clk_src = {
  1178. .cmd_rcgr = 0x046c,
  1179. .mnd_width = 8,
  1180. .hid_width = 5,
  1181. .parent_map = usb_hsic_clk_src_map,
  1182. .freq_tbl = ftbl_gcc_usb_hsic_ahb_clk_src,
  1183. .clkr.hw.init = &(struct clk_init_data){
  1184. .name = "usb_hsic_ahb_clk_src",
  1185. .parent_names = (const char *[]){
  1186. "xo",
  1187. "gpll1_vote",
  1188. },
  1189. .num_parents = 2,
  1190. .ops = &clk_rcg2_ops,
  1191. },
  1192. };
  1193. static const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
  1194. F(9600000, P_XO, 2, 0, 0),
  1195. { }
  1196. };
  1197. static struct clk_rcg2 usb_hsic_io_cal_clk_src = {
  1198. .cmd_rcgr = 0x0458,
  1199. .hid_width = 5,
  1200. .parent_map = gcc_xo_gpll0_map,
  1201. .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
  1202. .clkr.hw.init = &(struct clk_init_data){
  1203. .name = "usb_hsic_io_cal_clk_src",
  1204. .parent_names = gcc_xo_gpll0,
  1205. .num_parents = 1,
  1206. .ops = &clk_rcg2_ops,
  1207. },
  1208. };
  1209. static struct clk_branch gcc_usb_hsic_mock_utmi_clk = {
  1210. .halt_reg = 0x1f14,
  1211. .clkr = {
  1212. .enable_reg = 0x1f14,
  1213. .enable_mask = BIT(0),
  1214. .hw.init = &(struct clk_init_data){
  1215. .name = "gcc_usb_hsic_mock_utmi_clk",
  1216. .parent_names = (const char *[]){
  1217. "usb_hsic_mock_utmi_clk_src",
  1218. },
  1219. .num_parents = 1,
  1220. .flags = CLK_SET_RATE_PARENT,
  1221. .ops = &clk_branch2_ops,
  1222. },
  1223. },
  1224. };
  1225. static const struct freq_tbl ftbl_gcc_usb_hsic_mock_utmi_clk[] = {
  1226. F(60000000, P_GPLL0, 10, 0, 0),
  1227. { }
  1228. };
  1229. static struct clk_rcg2 usb_hsic_mock_utmi_clk_src = {
  1230. .cmd_rcgr = 0x1f00,
  1231. .hid_width = 5,
  1232. .parent_map = gcc_xo_gpll0_map,
  1233. .freq_tbl = ftbl_gcc_usb_hsic_mock_utmi_clk,
  1234. .clkr.hw.init = &(struct clk_init_data){
  1235. .name = "usb_hsic_mock_utmi_clk_src",
  1236. .parent_names = gcc_xo_gpll0,
  1237. .num_parents = 1,
  1238. .ops = &clk_rcg2_ops,
  1239. },
  1240. };
  1241. static const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
  1242. F(75000000, P_GPLL0, 8, 0, 0),
  1243. { }
  1244. };
  1245. static struct clk_rcg2 usb_hsic_system_clk_src = {
  1246. .cmd_rcgr = 0x041c,
  1247. .hid_width = 5,
  1248. .parent_map = gcc_xo_gpll0_map,
  1249. .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
  1250. .clkr.hw.init = &(struct clk_init_data){
  1251. .name = "usb_hsic_system_clk_src",
  1252. .parent_names = gcc_xo_gpll0,
  1253. .num_parents = 2,
  1254. .ops = &clk_rcg2_ops,
  1255. },
  1256. };
  1257. static struct clk_branch gcc_bam_dma_ahb_clk = {
  1258. .halt_reg = 0x0d44,
  1259. .halt_check = BRANCH_HALT_VOTED,
  1260. .clkr = {
  1261. .enable_reg = 0x1484,
  1262. .enable_mask = BIT(12),
  1263. .hw.init = &(struct clk_init_data){
  1264. .name = "gcc_bam_dma_ahb_clk",
  1265. .parent_names = (const char *[]){
  1266. "periph_noc_clk_src",
  1267. },
  1268. .num_parents = 1,
  1269. .ops = &clk_branch2_ops,
  1270. },
  1271. },
  1272. };
  1273. static struct clk_branch gcc_blsp1_ahb_clk = {
  1274. .halt_reg = 0x05c4,
  1275. .halt_check = BRANCH_HALT_VOTED,
  1276. .clkr = {
  1277. .enable_reg = 0x1484,
  1278. .enable_mask = BIT(17),
  1279. .hw.init = &(struct clk_init_data){
  1280. .name = "gcc_blsp1_ahb_clk",
  1281. .parent_names = (const char *[]){
  1282. "periph_noc_clk_src",
  1283. },
  1284. .num_parents = 1,
  1285. .ops = &clk_branch2_ops,
  1286. },
  1287. },
  1288. };
  1289. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1290. .halt_reg = 0x0648,
  1291. .clkr = {
  1292. .enable_reg = 0x0648,
  1293. .enable_mask = BIT(0),
  1294. .hw.init = &(struct clk_init_data){
  1295. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1296. .parent_names = (const char *[]){
  1297. "blsp1_qup1_i2c_apps_clk_src",
  1298. },
  1299. .num_parents = 1,
  1300. .flags = CLK_SET_RATE_PARENT,
  1301. .ops = &clk_branch2_ops,
  1302. },
  1303. },
  1304. };
  1305. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1306. .halt_reg = 0x0644,
  1307. .clkr = {
  1308. .enable_reg = 0x0644,
  1309. .enable_mask = BIT(0),
  1310. .hw.init = &(struct clk_init_data){
  1311. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1312. .parent_names = (const char *[]){
  1313. "blsp1_qup1_spi_apps_clk_src",
  1314. },
  1315. .num_parents = 1,
  1316. .flags = CLK_SET_RATE_PARENT,
  1317. .ops = &clk_branch2_ops,
  1318. },
  1319. },
  1320. };
  1321. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1322. .halt_reg = 0x06c8,
  1323. .clkr = {
  1324. .enable_reg = 0x06c8,
  1325. .enable_mask = BIT(0),
  1326. .hw.init = &(struct clk_init_data){
  1327. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1328. .parent_names = (const char *[]){
  1329. "blsp1_qup2_i2c_apps_clk_src",
  1330. },
  1331. .num_parents = 1,
  1332. .flags = CLK_SET_RATE_PARENT,
  1333. .ops = &clk_branch2_ops,
  1334. },
  1335. },
  1336. };
  1337. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1338. .halt_reg = 0x06c4,
  1339. .clkr = {
  1340. .enable_reg = 0x06c4,
  1341. .enable_mask = BIT(0),
  1342. .hw.init = &(struct clk_init_data){
  1343. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1344. .parent_names = (const char *[]){
  1345. "blsp1_qup2_spi_apps_clk_src",
  1346. },
  1347. .num_parents = 1,
  1348. .flags = CLK_SET_RATE_PARENT,
  1349. .ops = &clk_branch2_ops,
  1350. },
  1351. },
  1352. };
  1353. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1354. .halt_reg = 0x0748,
  1355. .clkr = {
  1356. .enable_reg = 0x0748,
  1357. .enable_mask = BIT(0),
  1358. .hw.init = &(struct clk_init_data){
  1359. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1360. .parent_names = (const char *[]){
  1361. "blsp1_qup3_i2c_apps_clk_src",
  1362. },
  1363. .num_parents = 1,
  1364. .flags = CLK_SET_RATE_PARENT,
  1365. .ops = &clk_branch2_ops,
  1366. },
  1367. },
  1368. };
  1369. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1370. .halt_reg = 0x0744,
  1371. .clkr = {
  1372. .enable_reg = 0x0744,
  1373. .enable_mask = BIT(0),
  1374. .hw.init = &(struct clk_init_data){
  1375. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1376. .parent_names = (const char *[]){
  1377. "blsp1_qup3_spi_apps_clk_src",
  1378. },
  1379. .num_parents = 1,
  1380. .flags = CLK_SET_RATE_PARENT,
  1381. .ops = &clk_branch2_ops,
  1382. },
  1383. },
  1384. };
  1385. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1386. .halt_reg = 0x07c8,
  1387. .clkr = {
  1388. .enable_reg = 0x07c8,
  1389. .enable_mask = BIT(0),
  1390. .hw.init = &(struct clk_init_data){
  1391. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1392. .parent_names = (const char *[]){
  1393. "blsp1_qup4_i2c_apps_clk_src",
  1394. },
  1395. .num_parents = 1,
  1396. .flags = CLK_SET_RATE_PARENT,
  1397. .ops = &clk_branch2_ops,
  1398. },
  1399. },
  1400. };
  1401. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1402. .halt_reg = 0x07c4,
  1403. .clkr = {
  1404. .enable_reg = 0x07c4,
  1405. .enable_mask = BIT(0),
  1406. .hw.init = &(struct clk_init_data){
  1407. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1408. .parent_names = (const char *[]){
  1409. "blsp1_qup4_spi_apps_clk_src",
  1410. },
  1411. .num_parents = 1,
  1412. .flags = CLK_SET_RATE_PARENT,
  1413. .ops = &clk_branch2_ops,
  1414. },
  1415. },
  1416. };
  1417. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1418. .halt_reg = 0x0848,
  1419. .clkr = {
  1420. .enable_reg = 0x0848,
  1421. .enable_mask = BIT(0),
  1422. .hw.init = &(struct clk_init_data){
  1423. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1424. .parent_names = (const char *[]){
  1425. "blsp1_qup5_i2c_apps_clk_src",
  1426. },
  1427. .num_parents = 1,
  1428. .flags = CLK_SET_RATE_PARENT,
  1429. .ops = &clk_branch2_ops,
  1430. },
  1431. },
  1432. };
  1433. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1434. .halt_reg = 0x0844,
  1435. .clkr = {
  1436. .enable_reg = 0x0844,
  1437. .enable_mask = BIT(0),
  1438. .hw.init = &(struct clk_init_data){
  1439. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1440. .parent_names = (const char *[]){
  1441. "blsp1_qup5_spi_apps_clk_src",
  1442. },
  1443. .num_parents = 1,
  1444. .flags = CLK_SET_RATE_PARENT,
  1445. .ops = &clk_branch2_ops,
  1446. },
  1447. },
  1448. };
  1449. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1450. .halt_reg = 0x08c8,
  1451. .clkr = {
  1452. .enable_reg = 0x08c8,
  1453. .enable_mask = BIT(0),
  1454. .hw.init = &(struct clk_init_data){
  1455. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1456. .parent_names = (const char *[]){
  1457. "blsp1_qup6_i2c_apps_clk_src",
  1458. },
  1459. .num_parents = 1,
  1460. .flags = CLK_SET_RATE_PARENT,
  1461. .ops = &clk_branch2_ops,
  1462. },
  1463. },
  1464. };
  1465. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1466. .halt_reg = 0x08c4,
  1467. .clkr = {
  1468. .enable_reg = 0x08c4,
  1469. .enable_mask = BIT(0),
  1470. .hw.init = &(struct clk_init_data){
  1471. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1472. .parent_names = (const char *[]){
  1473. "blsp1_qup6_spi_apps_clk_src",
  1474. },
  1475. .num_parents = 1,
  1476. .flags = CLK_SET_RATE_PARENT,
  1477. .ops = &clk_branch2_ops,
  1478. },
  1479. },
  1480. };
  1481. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1482. .halt_reg = 0x0684,
  1483. .clkr = {
  1484. .enable_reg = 0x0684,
  1485. .enable_mask = BIT(0),
  1486. .hw.init = &(struct clk_init_data){
  1487. .name = "gcc_blsp1_uart1_apps_clk",
  1488. .parent_names = (const char *[]){
  1489. "blsp1_uart1_apps_clk_src",
  1490. },
  1491. .num_parents = 1,
  1492. .flags = CLK_SET_RATE_PARENT,
  1493. .ops = &clk_branch2_ops,
  1494. },
  1495. },
  1496. };
  1497. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1498. .halt_reg = 0x0704,
  1499. .clkr = {
  1500. .enable_reg = 0x0704,
  1501. .enable_mask = BIT(0),
  1502. .hw.init = &(struct clk_init_data){
  1503. .name = "gcc_blsp1_uart2_apps_clk",
  1504. .parent_names = (const char *[]){
  1505. "blsp1_uart2_apps_clk_src",
  1506. },
  1507. .num_parents = 1,
  1508. .flags = CLK_SET_RATE_PARENT,
  1509. .ops = &clk_branch2_ops,
  1510. },
  1511. },
  1512. };
  1513. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1514. .halt_reg = 0x0784,
  1515. .clkr = {
  1516. .enable_reg = 0x0784,
  1517. .enable_mask = BIT(0),
  1518. .hw.init = &(struct clk_init_data){
  1519. .name = "gcc_blsp1_uart3_apps_clk",
  1520. .parent_names = (const char *[]){
  1521. "blsp1_uart3_apps_clk_src",
  1522. },
  1523. .num_parents = 1,
  1524. .flags = CLK_SET_RATE_PARENT,
  1525. .ops = &clk_branch2_ops,
  1526. },
  1527. },
  1528. };
  1529. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1530. .halt_reg = 0x0804,
  1531. .clkr = {
  1532. .enable_reg = 0x0804,
  1533. .enable_mask = BIT(0),
  1534. .hw.init = &(struct clk_init_data){
  1535. .name = "gcc_blsp1_uart4_apps_clk",
  1536. .parent_names = (const char *[]){
  1537. "blsp1_uart4_apps_clk_src",
  1538. },
  1539. .num_parents = 1,
  1540. .flags = CLK_SET_RATE_PARENT,
  1541. .ops = &clk_branch2_ops,
  1542. },
  1543. },
  1544. };
  1545. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1546. .halt_reg = 0x0884,
  1547. .clkr = {
  1548. .enable_reg = 0x0884,
  1549. .enable_mask = BIT(0),
  1550. .hw.init = &(struct clk_init_data){
  1551. .name = "gcc_blsp1_uart5_apps_clk",
  1552. .parent_names = (const char *[]){
  1553. "blsp1_uart5_apps_clk_src",
  1554. },
  1555. .num_parents = 1,
  1556. .flags = CLK_SET_RATE_PARENT,
  1557. .ops = &clk_branch2_ops,
  1558. },
  1559. },
  1560. };
  1561. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1562. .halt_reg = 0x0904,
  1563. .clkr = {
  1564. .enable_reg = 0x0904,
  1565. .enable_mask = BIT(0),
  1566. .hw.init = &(struct clk_init_data){
  1567. .name = "gcc_blsp1_uart6_apps_clk",
  1568. .parent_names = (const char *[]){
  1569. "blsp1_uart6_apps_clk_src",
  1570. },
  1571. .num_parents = 1,
  1572. .flags = CLK_SET_RATE_PARENT,
  1573. .ops = &clk_branch2_ops,
  1574. },
  1575. },
  1576. };
  1577. static struct clk_branch gcc_blsp2_ahb_clk = {
  1578. .halt_reg = 0x0944,
  1579. .halt_check = BRANCH_HALT_VOTED,
  1580. .clkr = {
  1581. .enable_reg = 0x1484,
  1582. .enable_mask = BIT(15),
  1583. .hw.init = &(struct clk_init_data){
  1584. .name = "gcc_blsp2_ahb_clk",
  1585. .parent_names = (const char *[]){
  1586. "periph_noc_clk_src",
  1587. },
  1588. .num_parents = 1,
  1589. .ops = &clk_branch2_ops,
  1590. },
  1591. },
  1592. };
  1593. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1594. .halt_reg = 0x0988,
  1595. .clkr = {
  1596. .enable_reg = 0x0988,
  1597. .enable_mask = BIT(0),
  1598. .hw.init = &(struct clk_init_data){
  1599. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1600. .parent_names = (const char *[]){
  1601. "blsp2_qup1_i2c_apps_clk_src",
  1602. },
  1603. .num_parents = 1,
  1604. .flags = CLK_SET_RATE_PARENT,
  1605. .ops = &clk_branch2_ops,
  1606. },
  1607. },
  1608. };
  1609. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1610. .halt_reg = 0x0984,
  1611. .clkr = {
  1612. .enable_reg = 0x0984,
  1613. .enable_mask = BIT(0),
  1614. .hw.init = &(struct clk_init_data){
  1615. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1616. .parent_names = (const char *[]){
  1617. "blsp2_qup1_spi_apps_clk_src",
  1618. },
  1619. .num_parents = 1,
  1620. .flags = CLK_SET_RATE_PARENT,
  1621. .ops = &clk_branch2_ops,
  1622. },
  1623. },
  1624. };
  1625. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1626. .halt_reg = 0x0a08,
  1627. .clkr = {
  1628. .enable_reg = 0x0a08,
  1629. .enable_mask = BIT(0),
  1630. .hw.init = &(struct clk_init_data){
  1631. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1632. .parent_names = (const char *[]){
  1633. "blsp2_qup2_i2c_apps_clk_src",
  1634. },
  1635. .num_parents = 1,
  1636. .flags = CLK_SET_RATE_PARENT,
  1637. .ops = &clk_branch2_ops,
  1638. },
  1639. },
  1640. };
  1641. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1642. .halt_reg = 0x0a04,
  1643. .clkr = {
  1644. .enable_reg = 0x0a04,
  1645. .enable_mask = BIT(0),
  1646. .hw.init = &(struct clk_init_data){
  1647. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1648. .parent_names = (const char *[]){
  1649. "blsp2_qup2_spi_apps_clk_src",
  1650. },
  1651. .num_parents = 1,
  1652. .flags = CLK_SET_RATE_PARENT,
  1653. .ops = &clk_branch2_ops,
  1654. },
  1655. },
  1656. };
  1657. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1658. .halt_reg = 0x0a88,
  1659. .clkr = {
  1660. .enable_reg = 0x0a88,
  1661. .enable_mask = BIT(0),
  1662. .hw.init = &(struct clk_init_data){
  1663. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1664. .parent_names = (const char *[]){
  1665. "blsp2_qup3_i2c_apps_clk_src",
  1666. },
  1667. .num_parents = 1,
  1668. .flags = CLK_SET_RATE_PARENT,
  1669. .ops = &clk_branch2_ops,
  1670. },
  1671. },
  1672. };
  1673. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1674. .halt_reg = 0x0a84,
  1675. .clkr = {
  1676. .enable_reg = 0x0a84,
  1677. .enable_mask = BIT(0),
  1678. .hw.init = &(struct clk_init_data){
  1679. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1680. .parent_names = (const char *[]){
  1681. "blsp2_qup3_spi_apps_clk_src",
  1682. },
  1683. .num_parents = 1,
  1684. .flags = CLK_SET_RATE_PARENT,
  1685. .ops = &clk_branch2_ops,
  1686. },
  1687. },
  1688. };
  1689. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1690. .halt_reg = 0x0b08,
  1691. .clkr = {
  1692. .enable_reg = 0x0b08,
  1693. .enable_mask = BIT(0),
  1694. .hw.init = &(struct clk_init_data){
  1695. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1696. .parent_names = (const char *[]){
  1697. "blsp2_qup4_i2c_apps_clk_src",
  1698. },
  1699. .num_parents = 1,
  1700. .flags = CLK_SET_RATE_PARENT,
  1701. .ops = &clk_branch2_ops,
  1702. },
  1703. },
  1704. };
  1705. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1706. .halt_reg = 0x0b04,
  1707. .clkr = {
  1708. .enable_reg = 0x0b04,
  1709. .enable_mask = BIT(0),
  1710. .hw.init = &(struct clk_init_data){
  1711. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1712. .parent_names = (const char *[]){
  1713. "blsp2_qup4_spi_apps_clk_src",
  1714. },
  1715. .num_parents = 1,
  1716. .flags = CLK_SET_RATE_PARENT,
  1717. .ops = &clk_branch2_ops,
  1718. },
  1719. },
  1720. };
  1721. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1722. .halt_reg = 0x0b88,
  1723. .clkr = {
  1724. .enable_reg = 0x0b88,
  1725. .enable_mask = BIT(0),
  1726. .hw.init = &(struct clk_init_data){
  1727. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1728. .parent_names = (const char *[]){
  1729. "blsp2_qup5_i2c_apps_clk_src",
  1730. },
  1731. .num_parents = 1,
  1732. .flags = CLK_SET_RATE_PARENT,
  1733. .ops = &clk_branch2_ops,
  1734. },
  1735. },
  1736. };
  1737. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1738. .halt_reg = 0x0b84,
  1739. .clkr = {
  1740. .enable_reg = 0x0b84,
  1741. .enable_mask = BIT(0),
  1742. .hw.init = &(struct clk_init_data){
  1743. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1744. .parent_names = (const char *[]){
  1745. "blsp2_qup5_spi_apps_clk_src",
  1746. },
  1747. .num_parents = 1,
  1748. .flags = CLK_SET_RATE_PARENT,
  1749. .ops = &clk_branch2_ops,
  1750. },
  1751. },
  1752. };
  1753. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1754. .halt_reg = 0x0c08,
  1755. .clkr = {
  1756. .enable_reg = 0x0c08,
  1757. .enable_mask = BIT(0),
  1758. .hw.init = &(struct clk_init_data){
  1759. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1760. .parent_names = (const char *[]){
  1761. "blsp2_qup6_i2c_apps_clk_src",
  1762. },
  1763. .num_parents = 1,
  1764. .flags = CLK_SET_RATE_PARENT,
  1765. .ops = &clk_branch2_ops,
  1766. },
  1767. },
  1768. };
  1769. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1770. .halt_reg = 0x0c04,
  1771. .clkr = {
  1772. .enable_reg = 0x0c04,
  1773. .enable_mask = BIT(0),
  1774. .hw.init = &(struct clk_init_data){
  1775. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1776. .parent_names = (const char *[]){
  1777. "blsp2_qup6_spi_apps_clk_src",
  1778. },
  1779. .num_parents = 1,
  1780. .flags = CLK_SET_RATE_PARENT,
  1781. .ops = &clk_branch2_ops,
  1782. },
  1783. },
  1784. };
  1785. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1786. .halt_reg = 0x09c4,
  1787. .clkr = {
  1788. .enable_reg = 0x09c4,
  1789. .enable_mask = BIT(0),
  1790. .hw.init = &(struct clk_init_data){
  1791. .name = "gcc_blsp2_uart1_apps_clk",
  1792. .parent_names = (const char *[]){
  1793. "blsp2_uart1_apps_clk_src",
  1794. },
  1795. .num_parents = 1,
  1796. .flags = CLK_SET_RATE_PARENT,
  1797. .ops = &clk_branch2_ops,
  1798. },
  1799. },
  1800. };
  1801. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1802. .halt_reg = 0x0a44,
  1803. .clkr = {
  1804. .enable_reg = 0x0a44,
  1805. .enable_mask = BIT(0),
  1806. .hw.init = &(struct clk_init_data){
  1807. .name = "gcc_blsp2_uart2_apps_clk",
  1808. .parent_names = (const char *[]){
  1809. "blsp2_uart2_apps_clk_src",
  1810. },
  1811. .num_parents = 1,
  1812. .flags = CLK_SET_RATE_PARENT,
  1813. .ops = &clk_branch2_ops,
  1814. },
  1815. },
  1816. };
  1817. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1818. .halt_reg = 0x0ac4,
  1819. .clkr = {
  1820. .enable_reg = 0x0ac4,
  1821. .enable_mask = BIT(0),
  1822. .hw.init = &(struct clk_init_data){
  1823. .name = "gcc_blsp2_uart3_apps_clk",
  1824. .parent_names = (const char *[]){
  1825. "blsp2_uart3_apps_clk_src",
  1826. },
  1827. .num_parents = 1,
  1828. .flags = CLK_SET_RATE_PARENT,
  1829. .ops = &clk_branch2_ops,
  1830. },
  1831. },
  1832. };
  1833. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1834. .halt_reg = 0x0b44,
  1835. .clkr = {
  1836. .enable_reg = 0x0b44,
  1837. .enable_mask = BIT(0),
  1838. .hw.init = &(struct clk_init_data){
  1839. .name = "gcc_blsp2_uart4_apps_clk",
  1840. .parent_names = (const char *[]){
  1841. "blsp2_uart4_apps_clk_src",
  1842. },
  1843. .num_parents = 1,
  1844. .flags = CLK_SET_RATE_PARENT,
  1845. .ops = &clk_branch2_ops,
  1846. },
  1847. },
  1848. };
  1849. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1850. .halt_reg = 0x0bc4,
  1851. .clkr = {
  1852. .enable_reg = 0x0bc4,
  1853. .enable_mask = BIT(0),
  1854. .hw.init = &(struct clk_init_data){
  1855. .name = "gcc_blsp2_uart5_apps_clk",
  1856. .parent_names = (const char *[]){
  1857. "blsp2_uart5_apps_clk_src",
  1858. },
  1859. .num_parents = 1,
  1860. .flags = CLK_SET_RATE_PARENT,
  1861. .ops = &clk_branch2_ops,
  1862. },
  1863. },
  1864. };
  1865. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1866. .halt_reg = 0x0c44,
  1867. .clkr = {
  1868. .enable_reg = 0x0c44,
  1869. .enable_mask = BIT(0),
  1870. .hw.init = &(struct clk_init_data){
  1871. .name = "gcc_blsp2_uart6_apps_clk",
  1872. .parent_names = (const char *[]){
  1873. "blsp2_uart6_apps_clk_src",
  1874. },
  1875. .num_parents = 1,
  1876. .flags = CLK_SET_RATE_PARENT,
  1877. .ops = &clk_branch2_ops,
  1878. },
  1879. },
  1880. };
  1881. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1882. .halt_reg = 0x0e04,
  1883. .halt_check = BRANCH_HALT_VOTED,
  1884. .clkr = {
  1885. .enable_reg = 0x1484,
  1886. .enable_mask = BIT(10),
  1887. .hw.init = &(struct clk_init_data){
  1888. .name = "gcc_boot_rom_ahb_clk",
  1889. .parent_names = (const char *[]){
  1890. "config_noc_clk_src",
  1891. },
  1892. .num_parents = 1,
  1893. .ops = &clk_branch2_ops,
  1894. },
  1895. },
  1896. };
  1897. static struct clk_branch gcc_ce1_ahb_clk = {
  1898. .halt_reg = 0x104c,
  1899. .halt_check = BRANCH_HALT_VOTED,
  1900. .clkr = {
  1901. .enable_reg = 0x1484,
  1902. .enable_mask = BIT(3),
  1903. .hw.init = &(struct clk_init_data){
  1904. .name = "gcc_ce1_ahb_clk",
  1905. .parent_names = (const char *[]){
  1906. "config_noc_clk_src",
  1907. },
  1908. .num_parents = 1,
  1909. .ops = &clk_branch2_ops,
  1910. },
  1911. },
  1912. };
  1913. static struct clk_branch gcc_ce1_axi_clk = {
  1914. .halt_reg = 0x1048,
  1915. .halt_check = BRANCH_HALT_VOTED,
  1916. .clkr = {
  1917. .enable_reg = 0x1484,
  1918. .enable_mask = BIT(4),
  1919. .hw.init = &(struct clk_init_data){
  1920. .name = "gcc_ce1_axi_clk",
  1921. .parent_names = (const char *[]){
  1922. "system_noc_clk_src",
  1923. },
  1924. .num_parents = 1,
  1925. .ops = &clk_branch2_ops,
  1926. },
  1927. },
  1928. };
  1929. static struct clk_branch gcc_ce1_clk = {
  1930. .halt_reg = 0x1050,
  1931. .halt_check = BRANCH_HALT_VOTED,
  1932. .clkr = {
  1933. .enable_reg = 0x1484,
  1934. .enable_mask = BIT(5),
  1935. .hw.init = &(struct clk_init_data){
  1936. .name = "gcc_ce1_clk",
  1937. .parent_names = (const char *[]){
  1938. "ce1_clk_src",
  1939. },
  1940. .num_parents = 1,
  1941. .ops = &clk_branch2_ops,
  1942. },
  1943. },
  1944. };
  1945. static struct clk_branch gcc_ce2_ahb_clk = {
  1946. .halt_reg = 0x108c,
  1947. .halt_check = BRANCH_HALT_VOTED,
  1948. .clkr = {
  1949. .enable_reg = 0x1484,
  1950. .enable_mask = BIT(0),
  1951. .hw.init = &(struct clk_init_data){
  1952. .name = "gcc_ce2_ahb_clk",
  1953. .parent_names = (const char *[]){
  1954. "config_noc_clk_src",
  1955. },
  1956. .num_parents = 1,
  1957. .ops = &clk_branch2_ops,
  1958. },
  1959. },
  1960. };
  1961. static struct clk_branch gcc_ce2_axi_clk = {
  1962. .halt_reg = 0x1088,
  1963. .halt_check = BRANCH_HALT_VOTED,
  1964. .clkr = {
  1965. .enable_reg = 0x1484,
  1966. .enable_mask = BIT(1),
  1967. .hw.init = &(struct clk_init_data){
  1968. .name = "gcc_ce2_axi_clk",
  1969. .parent_names = (const char *[]){
  1970. "system_noc_clk_src",
  1971. },
  1972. .num_parents = 1,
  1973. .ops = &clk_branch2_ops,
  1974. },
  1975. },
  1976. };
  1977. static struct clk_branch gcc_ce2_clk = {
  1978. .halt_reg = 0x1090,
  1979. .halt_check = BRANCH_HALT_VOTED,
  1980. .clkr = {
  1981. .enable_reg = 0x1484,
  1982. .enable_mask = BIT(2),
  1983. .hw.init = &(struct clk_init_data){
  1984. .name = "gcc_ce2_clk",
  1985. .parent_names = (const char *[]){
  1986. "ce2_clk_src",
  1987. },
  1988. .num_parents = 1,
  1989. .flags = CLK_SET_RATE_PARENT,
  1990. .ops = &clk_branch2_ops,
  1991. },
  1992. },
  1993. };
  1994. static struct clk_branch gcc_ce3_ahb_clk = {
  1995. .halt_reg = 0x1d0c,
  1996. .halt_check = BRANCH_HALT_VOTED,
  1997. .clkr = {
  1998. .enable_reg = 0x1d0c,
  1999. .enable_mask = BIT(0),
  2000. .hw.init = &(struct clk_init_data){
  2001. .name = "gcc_ce3_ahb_clk",
  2002. .parent_names = (const char *[]){
  2003. "config_noc_clk_src",
  2004. },
  2005. .num_parents = 1,
  2006. .ops = &clk_branch2_ops,
  2007. },
  2008. },
  2009. };
  2010. static struct clk_branch gcc_ce3_axi_clk = {
  2011. .halt_reg = 0x1088,
  2012. .halt_check = BRANCH_HALT_VOTED,
  2013. .clkr = {
  2014. .enable_reg = 0x1d08,
  2015. .enable_mask = BIT(0),
  2016. .hw.init = &(struct clk_init_data){
  2017. .name = "gcc_ce3_axi_clk",
  2018. .parent_names = (const char *[]){
  2019. "system_noc_clk_src",
  2020. },
  2021. .num_parents = 1,
  2022. .ops = &clk_branch2_ops,
  2023. },
  2024. },
  2025. };
  2026. static struct clk_branch gcc_ce3_clk = {
  2027. .halt_reg = 0x1090,
  2028. .halt_check = BRANCH_HALT_VOTED,
  2029. .clkr = {
  2030. .enable_reg = 0x1d04,
  2031. .enable_mask = BIT(0),
  2032. .hw.init = &(struct clk_init_data){
  2033. .name = "gcc_ce3_clk",
  2034. .parent_names = (const char *[]){
  2035. "ce3_clk_src",
  2036. },
  2037. .num_parents = 1,
  2038. .flags = CLK_SET_RATE_PARENT,
  2039. .ops = &clk_branch2_ops,
  2040. },
  2041. },
  2042. };
  2043. static struct clk_branch gcc_gp1_clk = {
  2044. .halt_reg = 0x1900,
  2045. .clkr = {
  2046. .enable_reg = 0x1900,
  2047. .enable_mask = BIT(0),
  2048. .hw.init = &(struct clk_init_data){
  2049. .name = "gcc_gp1_clk",
  2050. .parent_names = (const char *[]){
  2051. "gp1_clk_src",
  2052. },
  2053. .num_parents = 1,
  2054. .flags = CLK_SET_RATE_PARENT,
  2055. .ops = &clk_branch2_ops,
  2056. },
  2057. },
  2058. };
  2059. static struct clk_branch gcc_gp2_clk = {
  2060. .halt_reg = 0x1940,
  2061. .clkr = {
  2062. .enable_reg = 0x1940,
  2063. .enable_mask = BIT(0),
  2064. .hw.init = &(struct clk_init_data){
  2065. .name = "gcc_gp2_clk",
  2066. .parent_names = (const char *[]){
  2067. "gp2_clk_src",
  2068. },
  2069. .num_parents = 1,
  2070. .flags = CLK_SET_RATE_PARENT,
  2071. .ops = &clk_branch2_ops,
  2072. },
  2073. },
  2074. };
  2075. static struct clk_branch gcc_gp3_clk = {
  2076. .halt_reg = 0x1980,
  2077. .clkr = {
  2078. .enable_reg = 0x1980,
  2079. .enable_mask = BIT(0),
  2080. .hw.init = &(struct clk_init_data){
  2081. .name = "gcc_gp3_clk",
  2082. .parent_names = (const char *[]){
  2083. "gp3_clk_src",
  2084. },
  2085. .num_parents = 1,
  2086. .flags = CLK_SET_RATE_PARENT,
  2087. .ops = &clk_branch2_ops,
  2088. },
  2089. },
  2090. };
  2091. static struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
  2092. .halt_reg = 0x0248,
  2093. .clkr = {
  2094. .enable_reg = 0x0248,
  2095. .enable_mask = BIT(0),
  2096. .hw.init = &(struct clk_init_data){
  2097. .name = "gcc_ocmem_noc_cfg_ahb_clk",
  2098. .parent_names = (const char *[]){
  2099. "config_noc_clk_src",
  2100. },
  2101. .num_parents = 1,
  2102. .ops = &clk_branch2_ops,
  2103. },
  2104. },
  2105. };
  2106. static struct clk_branch gcc_pcie_0_aux_clk = {
  2107. .halt_reg = 0x1b10,
  2108. .clkr = {
  2109. .enable_reg = 0x1b10,
  2110. .enable_mask = BIT(0),
  2111. .hw.init = &(struct clk_init_data){
  2112. .name = "gcc_pcie_0_aux_clk",
  2113. .parent_names = (const char *[]){
  2114. "pcie_0_aux_clk_src",
  2115. },
  2116. .num_parents = 1,
  2117. .flags = CLK_SET_RATE_PARENT,
  2118. .ops = &clk_branch2_ops,
  2119. },
  2120. },
  2121. };
  2122. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  2123. .halt_reg = 0x1b0c,
  2124. .clkr = {
  2125. .enable_reg = 0x1b0c,
  2126. .enable_mask = BIT(0),
  2127. .hw.init = &(struct clk_init_data){
  2128. .name = "gcc_pcie_0_cfg_ahb_clk",
  2129. .parent_names = (const char *[]){
  2130. "config_noc_clk_src",
  2131. },
  2132. .num_parents = 1,
  2133. .flags = CLK_SET_RATE_PARENT,
  2134. .ops = &clk_branch2_ops,
  2135. },
  2136. },
  2137. };
  2138. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  2139. .halt_reg = 0x1b08,
  2140. .clkr = {
  2141. .enable_reg = 0x1b08,
  2142. .enable_mask = BIT(0),
  2143. .hw.init = &(struct clk_init_data){
  2144. .name = "gcc_pcie_0_mstr_axi_clk",
  2145. .parent_names = (const char *[]){
  2146. "config_noc_clk_src",
  2147. },
  2148. .num_parents = 1,
  2149. .flags = CLK_SET_RATE_PARENT,
  2150. .ops = &clk_branch2_ops,
  2151. },
  2152. },
  2153. };
  2154. static struct clk_branch gcc_pcie_0_pipe_clk = {
  2155. .halt_reg = 0x1b14,
  2156. .clkr = {
  2157. .enable_reg = 0x1b14,
  2158. .enable_mask = BIT(0),
  2159. .hw.init = &(struct clk_init_data){
  2160. .name = "gcc_pcie_0_pipe_clk",
  2161. .parent_names = (const char *[]){
  2162. "pcie_0_pipe_clk_src",
  2163. },
  2164. .num_parents = 1,
  2165. .flags = CLK_SET_RATE_PARENT,
  2166. .ops = &clk_branch2_ops,
  2167. },
  2168. },
  2169. };
  2170. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  2171. .halt_reg = 0x1b04,
  2172. .clkr = {
  2173. .enable_reg = 0x1b04,
  2174. .enable_mask = BIT(0),
  2175. .hw.init = &(struct clk_init_data){
  2176. .name = "gcc_pcie_0_slv_axi_clk",
  2177. .parent_names = (const char *[]){
  2178. "config_noc_clk_src",
  2179. },
  2180. .num_parents = 1,
  2181. .flags = CLK_SET_RATE_PARENT,
  2182. .ops = &clk_branch2_ops,
  2183. },
  2184. },
  2185. };
  2186. static struct clk_branch gcc_pcie_1_aux_clk = {
  2187. .halt_reg = 0x1b90,
  2188. .clkr = {
  2189. .enable_reg = 0x1b90,
  2190. .enable_mask = BIT(0),
  2191. .hw.init = &(struct clk_init_data){
  2192. .name = "gcc_pcie_1_aux_clk",
  2193. .parent_names = (const char *[]){
  2194. "pcie_1_aux_clk_src",
  2195. },
  2196. .num_parents = 1,
  2197. .flags = CLK_SET_RATE_PARENT,
  2198. .ops = &clk_branch2_ops,
  2199. },
  2200. },
  2201. };
  2202. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  2203. .halt_reg = 0x1b8c,
  2204. .clkr = {
  2205. .enable_reg = 0x1b8c,
  2206. .enable_mask = BIT(0),
  2207. .hw.init = &(struct clk_init_data){
  2208. .name = "gcc_pcie_1_cfg_ahb_clk",
  2209. .parent_names = (const char *[]){
  2210. "config_noc_clk_src",
  2211. },
  2212. .num_parents = 1,
  2213. .flags = CLK_SET_RATE_PARENT,
  2214. .ops = &clk_branch2_ops,
  2215. },
  2216. },
  2217. };
  2218. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  2219. .halt_reg = 0x1b88,
  2220. .clkr = {
  2221. .enable_reg = 0x1b88,
  2222. .enable_mask = BIT(0),
  2223. .hw.init = &(struct clk_init_data){
  2224. .name = "gcc_pcie_1_mstr_axi_clk",
  2225. .parent_names = (const char *[]){
  2226. "config_noc_clk_src",
  2227. },
  2228. .num_parents = 1,
  2229. .flags = CLK_SET_RATE_PARENT,
  2230. .ops = &clk_branch2_ops,
  2231. },
  2232. },
  2233. };
  2234. static struct clk_branch gcc_pcie_1_pipe_clk = {
  2235. .halt_reg = 0x1b94,
  2236. .clkr = {
  2237. .enable_reg = 0x1b94,
  2238. .enable_mask = BIT(0),
  2239. .hw.init = &(struct clk_init_data){
  2240. .name = "gcc_pcie_1_pipe_clk",
  2241. .parent_names = (const char *[]){
  2242. "pcie_1_pipe_clk_src",
  2243. },
  2244. .num_parents = 1,
  2245. .flags = CLK_SET_RATE_PARENT,
  2246. .ops = &clk_branch2_ops,
  2247. },
  2248. },
  2249. };
  2250. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  2251. .halt_reg = 0x1b84,
  2252. .clkr = {
  2253. .enable_reg = 0x1b84,
  2254. .enable_mask = BIT(0),
  2255. .hw.init = &(struct clk_init_data){
  2256. .name = "gcc_pcie_1_slv_axi_clk",
  2257. .parent_names = (const char *[]){
  2258. "config_noc_clk_src",
  2259. },
  2260. .num_parents = 1,
  2261. .flags = CLK_SET_RATE_PARENT,
  2262. .ops = &clk_branch2_ops,
  2263. },
  2264. },
  2265. };
  2266. static struct clk_branch gcc_pdm2_clk = {
  2267. .halt_reg = 0x0ccc,
  2268. .clkr = {
  2269. .enable_reg = 0x0ccc,
  2270. .enable_mask = BIT(0),
  2271. .hw.init = &(struct clk_init_data){
  2272. .name = "gcc_pdm2_clk",
  2273. .parent_names = (const char *[]){
  2274. "pdm2_clk_src",
  2275. },
  2276. .num_parents = 1,
  2277. .flags = CLK_SET_RATE_PARENT,
  2278. .ops = &clk_branch2_ops,
  2279. },
  2280. },
  2281. };
  2282. static struct clk_branch gcc_pdm_ahb_clk = {
  2283. .halt_reg = 0x0cc4,
  2284. .clkr = {
  2285. .enable_reg = 0x0cc4,
  2286. .enable_mask = BIT(0),
  2287. .hw.init = &(struct clk_init_data){
  2288. .name = "gcc_pdm_ahb_clk",
  2289. .parent_names = (const char *[]){
  2290. "periph_noc_clk_src",
  2291. },
  2292. .num_parents = 1,
  2293. .ops = &clk_branch2_ops,
  2294. },
  2295. },
  2296. };
  2297. static struct clk_branch gcc_periph_noc_usb_hsic_ahb_clk = {
  2298. .halt_reg = 0x01a4,
  2299. .clkr = {
  2300. .enable_reg = 0x01a4,
  2301. .enable_mask = BIT(0),
  2302. .hw.init = &(struct clk_init_data){
  2303. .name = "gcc_periph_noc_usb_hsic_ahb_clk",
  2304. .parent_names = (const char *[]){
  2305. "usb_hsic_ahb_clk_src",
  2306. },
  2307. .num_parents = 1,
  2308. .flags = CLK_SET_RATE_PARENT,
  2309. .ops = &clk_branch2_ops,
  2310. },
  2311. },
  2312. };
  2313. static struct clk_branch gcc_prng_ahb_clk = {
  2314. .halt_reg = 0x0d04,
  2315. .halt_check = BRANCH_HALT_VOTED,
  2316. .clkr = {
  2317. .enable_reg = 0x1484,
  2318. .enable_mask = BIT(13),
  2319. .hw.init = &(struct clk_init_data){
  2320. .name = "gcc_prng_ahb_clk",
  2321. .parent_names = (const char *[]){
  2322. "periph_noc_clk_src",
  2323. },
  2324. .num_parents = 1,
  2325. .ops = &clk_branch2_ops,
  2326. },
  2327. },
  2328. };
  2329. static struct clk_branch gcc_sata_asic0_clk = {
  2330. .halt_reg = 0x1c54,
  2331. .clkr = {
  2332. .enable_reg = 0x1c54,
  2333. .enable_mask = BIT(0),
  2334. .hw.init = &(struct clk_init_data){
  2335. .name = "gcc_sata_asic0_clk",
  2336. .parent_names = (const char *[]){
  2337. "sata_asic0_clk_src",
  2338. },
  2339. .num_parents = 1,
  2340. .flags = CLK_SET_RATE_PARENT,
  2341. .ops = &clk_branch2_ops,
  2342. },
  2343. },
  2344. };
  2345. static struct clk_branch gcc_sata_axi_clk = {
  2346. .halt_reg = 0x1c44,
  2347. .clkr = {
  2348. .enable_reg = 0x1c44,
  2349. .enable_mask = BIT(0),
  2350. .hw.init = &(struct clk_init_data){
  2351. .name = "gcc_sata_axi_clk",
  2352. .parent_names = (const char *[]){
  2353. "config_noc_clk_src",
  2354. },
  2355. .num_parents = 1,
  2356. .flags = CLK_SET_RATE_PARENT,
  2357. .ops = &clk_branch2_ops,
  2358. },
  2359. },
  2360. };
  2361. static struct clk_branch gcc_sata_cfg_ahb_clk = {
  2362. .halt_reg = 0x1c48,
  2363. .clkr = {
  2364. .enable_reg = 0x1c48,
  2365. .enable_mask = BIT(0),
  2366. .hw.init = &(struct clk_init_data){
  2367. .name = "gcc_sata_cfg_ahb_clk",
  2368. .parent_names = (const char *[]){
  2369. "config_noc_clk_src",
  2370. },
  2371. .num_parents = 1,
  2372. .flags = CLK_SET_RATE_PARENT,
  2373. .ops = &clk_branch2_ops,
  2374. },
  2375. },
  2376. };
  2377. static struct clk_branch gcc_sata_pmalive_clk = {
  2378. .halt_reg = 0x1c50,
  2379. .clkr = {
  2380. .enable_reg = 0x1c50,
  2381. .enable_mask = BIT(0),
  2382. .hw.init = &(struct clk_init_data){
  2383. .name = "gcc_sata_pmalive_clk",
  2384. .parent_names = (const char *[]){
  2385. "sata_pmalive_clk_src",
  2386. },
  2387. .num_parents = 1,
  2388. .flags = CLK_SET_RATE_PARENT,
  2389. .ops = &clk_branch2_ops,
  2390. },
  2391. },
  2392. };
  2393. static struct clk_branch gcc_sata_rx_clk = {
  2394. .halt_reg = 0x1c58,
  2395. .clkr = {
  2396. .enable_reg = 0x1c58,
  2397. .enable_mask = BIT(0),
  2398. .hw.init = &(struct clk_init_data){
  2399. .name = "gcc_sata_rx_clk",
  2400. .parent_names = (const char *[]){
  2401. "sata_rx_clk_src",
  2402. },
  2403. .num_parents = 1,
  2404. .flags = CLK_SET_RATE_PARENT,
  2405. .ops = &clk_branch2_ops,
  2406. },
  2407. },
  2408. };
  2409. static struct clk_branch gcc_sata_rx_oob_clk = {
  2410. .halt_reg = 0x1c4c,
  2411. .clkr = {
  2412. .enable_reg = 0x1c4c,
  2413. .enable_mask = BIT(0),
  2414. .hw.init = &(struct clk_init_data){
  2415. .name = "gcc_sata_rx_oob_clk",
  2416. .parent_names = (const char *[]){
  2417. "sata_rx_oob_clk_src",
  2418. },
  2419. .num_parents = 1,
  2420. .flags = CLK_SET_RATE_PARENT,
  2421. .ops = &clk_branch2_ops,
  2422. },
  2423. },
  2424. };
  2425. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2426. .halt_reg = 0x04c8,
  2427. .clkr = {
  2428. .enable_reg = 0x04c8,
  2429. .enable_mask = BIT(0),
  2430. .hw.init = &(struct clk_init_data){
  2431. .name = "gcc_sdcc1_ahb_clk",
  2432. .parent_names = (const char *[]){
  2433. "periph_noc_clk_src",
  2434. },
  2435. .num_parents = 1,
  2436. .ops = &clk_branch2_ops,
  2437. },
  2438. },
  2439. };
  2440. static struct clk_branch gcc_sdcc1_apps_clk = {
  2441. .halt_reg = 0x04c4,
  2442. .clkr = {
  2443. .enable_reg = 0x04c4,
  2444. .enable_mask = BIT(0),
  2445. .hw.init = &(struct clk_init_data){
  2446. .name = "gcc_sdcc1_apps_clk",
  2447. .parent_names = (const char *[]){
  2448. "sdcc1_apps_clk_src",
  2449. },
  2450. .num_parents = 1,
  2451. .flags = CLK_SET_RATE_PARENT,
  2452. .ops = &clk_branch2_ops,
  2453. },
  2454. },
  2455. };
  2456. static struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
  2457. .halt_reg = 0x04e8,
  2458. .clkr = {
  2459. .enable_reg = 0x04e8,
  2460. .enable_mask = BIT(0),
  2461. .hw.init = &(struct clk_init_data){
  2462. .name = "gcc_sdcc1_cdccal_ff_clk",
  2463. .parent_names = (const char *[]){
  2464. "xo"
  2465. },
  2466. .num_parents = 1,
  2467. .ops = &clk_branch2_ops,
  2468. },
  2469. },
  2470. };
  2471. static struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
  2472. .halt_reg = 0x04e4,
  2473. .clkr = {
  2474. .enable_reg = 0x04e4,
  2475. .enable_mask = BIT(0),
  2476. .hw.init = &(struct clk_init_data){
  2477. .name = "gcc_sdcc1_cdccal_sleep_clk",
  2478. .parent_names = (const char *[]){
  2479. "sleep_clk_src"
  2480. },
  2481. .num_parents = 1,
  2482. .ops = &clk_branch2_ops,
  2483. },
  2484. },
  2485. };
  2486. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2487. .halt_reg = 0x0508,
  2488. .clkr = {
  2489. .enable_reg = 0x0508,
  2490. .enable_mask = BIT(0),
  2491. .hw.init = &(struct clk_init_data){
  2492. .name = "gcc_sdcc2_ahb_clk",
  2493. .parent_names = (const char *[]){
  2494. "periph_noc_clk_src",
  2495. },
  2496. .num_parents = 1,
  2497. .ops = &clk_branch2_ops,
  2498. },
  2499. },
  2500. };
  2501. static struct clk_branch gcc_sdcc2_apps_clk = {
  2502. .halt_reg = 0x0504,
  2503. .clkr = {
  2504. .enable_reg = 0x0504,
  2505. .enable_mask = BIT(0),
  2506. .hw.init = &(struct clk_init_data){
  2507. .name = "gcc_sdcc2_apps_clk",
  2508. .parent_names = (const char *[]){
  2509. "sdcc2_apps_clk_src",
  2510. },
  2511. .num_parents = 1,
  2512. .flags = CLK_SET_RATE_PARENT,
  2513. .ops = &clk_branch2_ops,
  2514. },
  2515. },
  2516. };
  2517. static struct clk_branch gcc_sdcc3_ahb_clk = {
  2518. .halt_reg = 0x0548,
  2519. .clkr = {
  2520. .enable_reg = 0x0548,
  2521. .enable_mask = BIT(0),
  2522. .hw.init = &(struct clk_init_data){
  2523. .name = "gcc_sdcc3_ahb_clk",
  2524. .parent_names = (const char *[]){
  2525. "periph_noc_clk_src",
  2526. },
  2527. .num_parents = 1,
  2528. .ops = &clk_branch2_ops,
  2529. },
  2530. },
  2531. };
  2532. static struct clk_branch gcc_sdcc3_apps_clk = {
  2533. .halt_reg = 0x0544,
  2534. .clkr = {
  2535. .enable_reg = 0x0544,
  2536. .enable_mask = BIT(0),
  2537. .hw.init = &(struct clk_init_data){
  2538. .name = "gcc_sdcc3_apps_clk",
  2539. .parent_names = (const char *[]){
  2540. "sdcc3_apps_clk_src",
  2541. },
  2542. .num_parents = 1,
  2543. .flags = CLK_SET_RATE_PARENT,
  2544. .ops = &clk_branch2_ops,
  2545. },
  2546. },
  2547. };
  2548. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2549. .halt_reg = 0x0588,
  2550. .clkr = {
  2551. .enable_reg = 0x0588,
  2552. .enable_mask = BIT(0),
  2553. .hw.init = &(struct clk_init_data){
  2554. .name = "gcc_sdcc4_ahb_clk",
  2555. .parent_names = (const char *[]){
  2556. "periph_noc_clk_src",
  2557. },
  2558. .num_parents = 1,
  2559. .ops = &clk_branch2_ops,
  2560. },
  2561. },
  2562. };
  2563. static struct clk_branch gcc_sdcc4_apps_clk = {
  2564. .halt_reg = 0x0584,
  2565. .clkr = {
  2566. .enable_reg = 0x0584,
  2567. .enable_mask = BIT(0),
  2568. .hw.init = &(struct clk_init_data){
  2569. .name = "gcc_sdcc4_apps_clk",
  2570. .parent_names = (const char *[]){
  2571. "sdcc4_apps_clk_src",
  2572. },
  2573. .num_parents = 1,
  2574. .flags = CLK_SET_RATE_PARENT,
  2575. .ops = &clk_branch2_ops,
  2576. },
  2577. },
  2578. };
  2579. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  2580. .halt_reg = 0x013c,
  2581. .clkr = {
  2582. .enable_reg = 0x013c,
  2583. .enable_mask = BIT(0),
  2584. .hw.init = &(struct clk_init_data){
  2585. .name = "gcc_sys_noc_ufs_axi_clk",
  2586. .parent_names = (const char *[]){
  2587. "ufs_axi_clk_src",
  2588. },
  2589. .num_parents = 1,
  2590. .flags = CLK_SET_RATE_PARENT,
  2591. .ops = &clk_branch2_ops,
  2592. },
  2593. },
  2594. };
  2595. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  2596. .halt_reg = 0x0108,
  2597. .clkr = {
  2598. .enable_reg = 0x0108,
  2599. .enable_mask = BIT(0),
  2600. .hw.init = &(struct clk_init_data){
  2601. .name = "gcc_sys_noc_usb3_axi_clk",
  2602. .parent_names = (const char *[]){
  2603. "usb30_master_clk_src",
  2604. },
  2605. .num_parents = 1,
  2606. .flags = CLK_SET_RATE_PARENT,
  2607. .ops = &clk_branch2_ops,
  2608. },
  2609. },
  2610. };
  2611. static struct clk_branch gcc_sys_noc_usb3_sec_axi_clk = {
  2612. .halt_reg = 0x0138,
  2613. .clkr = {
  2614. .enable_reg = 0x0138,
  2615. .enable_mask = BIT(0),
  2616. .hw.init = &(struct clk_init_data){
  2617. .name = "gcc_sys_noc_usb3_sec_axi_clk",
  2618. .parent_names = (const char *[]){
  2619. "usb30_sec_master_clk_src",
  2620. },
  2621. .num_parents = 1,
  2622. .flags = CLK_SET_RATE_PARENT,
  2623. .ops = &clk_branch2_ops,
  2624. },
  2625. },
  2626. };
  2627. static struct clk_branch gcc_tsif_ahb_clk = {
  2628. .halt_reg = 0x0d84,
  2629. .clkr = {
  2630. .enable_reg = 0x0d84,
  2631. .enable_mask = BIT(0),
  2632. .hw.init = &(struct clk_init_data){
  2633. .name = "gcc_tsif_ahb_clk",
  2634. .parent_names = (const char *[]){
  2635. "periph_noc_clk_src",
  2636. },
  2637. .num_parents = 1,
  2638. .ops = &clk_branch2_ops,
  2639. },
  2640. },
  2641. };
  2642. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2643. .halt_reg = 0x0d8c,
  2644. .clkr = {
  2645. .enable_reg = 0x0d8c,
  2646. .enable_mask = BIT(0),
  2647. .hw.init = &(struct clk_init_data){
  2648. .name = "gcc_tsif_inactivity_timers_clk",
  2649. .parent_names = (const char *[]){
  2650. "sleep_clk_src",
  2651. },
  2652. .num_parents = 1,
  2653. .flags = CLK_SET_RATE_PARENT,
  2654. .ops = &clk_branch2_ops,
  2655. },
  2656. },
  2657. };
  2658. static struct clk_branch gcc_tsif_ref_clk = {
  2659. .halt_reg = 0x0d88,
  2660. .clkr = {
  2661. .enable_reg = 0x0d88,
  2662. .enable_mask = BIT(0),
  2663. .hw.init = &(struct clk_init_data){
  2664. .name = "gcc_tsif_ref_clk",
  2665. .parent_names = (const char *[]){
  2666. "tsif_ref_clk_src",
  2667. },
  2668. .num_parents = 1,
  2669. .flags = CLK_SET_RATE_PARENT,
  2670. .ops = &clk_branch2_ops,
  2671. },
  2672. },
  2673. };
  2674. static struct clk_branch gcc_ufs_ahb_clk = {
  2675. .halt_reg = 0x1d48,
  2676. .clkr = {
  2677. .enable_reg = 0x1d48,
  2678. .enable_mask = BIT(0),
  2679. .hw.init = &(struct clk_init_data){
  2680. .name = "gcc_ufs_ahb_clk",
  2681. .parent_names = (const char *[]){
  2682. "config_noc_clk_src",
  2683. },
  2684. .num_parents = 1,
  2685. .flags = CLK_SET_RATE_PARENT,
  2686. .ops = &clk_branch2_ops,
  2687. },
  2688. },
  2689. };
  2690. static struct clk_branch gcc_ufs_axi_clk = {
  2691. .halt_reg = 0x1d44,
  2692. .clkr = {
  2693. .enable_reg = 0x1d44,
  2694. .enable_mask = BIT(0),
  2695. .hw.init = &(struct clk_init_data){
  2696. .name = "gcc_ufs_axi_clk",
  2697. .parent_names = (const char *[]){
  2698. "ufs_axi_clk_src",
  2699. },
  2700. .num_parents = 1,
  2701. .flags = CLK_SET_RATE_PARENT,
  2702. .ops = &clk_branch2_ops,
  2703. },
  2704. },
  2705. };
  2706. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  2707. .halt_reg = 0x1d50,
  2708. .clkr = {
  2709. .enable_reg = 0x1d50,
  2710. .enable_mask = BIT(0),
  2711. .hw.init = &(struct clk_init_data){
  2712. .name = "gcc_ufs_rx_cfg_clk",
  2713. .parent_names = (const char *[]){
  2714. "ufs_axi_clk_src",
  2715. },
  2716. .num_parents = 1,
  2717. .flags = CLK_SET_RATE_PARENT,
  2718. .ops = &clk_branch2_ops,
  2719. },
  2720. },
  2721. };
  2722. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2723. .halt_reg = 0x1d5c,
  2724. .clkr = {
  2725. .enable_reg = 0x1d5c,
  2726. .enable_mask = BIT(0),
  2727. .hw.init = &(struct clk_init_data){
  2728. .name = "gcc_ufs_rx_symbol_0_clk",
  2729. .parent_names = (const char *[]){
  2730. "ufs_rx_symbol_0_clk_src",
  2731. },
  2732. .num_parents = 1,
  2733. .flags = CLK_SET_RATE_PARENT,
  2734. .ops = &clk_branch2_ops,
  2735. },
  2736. },
  2737. };
  2738. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2739. .halt_reg = 0x1d60,
  2740. .clkr = {
  2741. .enable_reg = 0x1d60,
  2742. .enable_mask = BIT(0),
  2743. .hw.init = &(struct clk_init_data){
  2744. .name = "gcc_ufs_rx_symbol_1_clk",
  2745. .parent_names = (const char *[]){
  2746. "ufs_rx_symbol_1_clk_src",
  2747. },
  2748. .num_parents = 1,
  2749. .flags = CLK_SET_RATE_PARENT,
  2750. .ops = &clk_branch2_ops,
  2751. },
  2752. },
  2753. };
  2754. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  2755. .halt_reg = 0x1d4c,
  2756. .clkr = {
  2757. .enable_reg = 0x1d4c,
  2758. .enable_mask = BIT(0),
  2759. .hw.init = &(struct clk_init_data){
  2760. .name = "gcc_ufs_tx_cfg_clk",
  2761. .parent_names = (const char *[]){
  2762. "ufs_axi_clk_src",
  2763. },
  2764. .num_parents = 1,
  2765. .flags = CLK_SET_RATE_PARENT,
  2766. .ops = &clk_branch2_ops,
  2767. },
  2768. },
  2769. };
  2770. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2771. .halt_reg = 0x1d54,
  2772. .clkr = {
  2773. .enable_reg = 0x1d54,
  2774. .enable_mask = BIT(0),
  2775. .hw.init = &(struct clk_init_data){
  2776. .name = "gcc_ufs_tx_symbol_0_clk",
  2777. .parent_names = (const char *[]){
  2778. "ufs_tx_symbol_0_clk_src",
  2779. },
  2780. .num_parents = 1,
  2781. .flags = CLK_SET_RATE_PARENT,
  2782. .ops = &clk_branch2_ops,
  2783. },
  2784. },
  2785. };
  2786. static struct clk_branch gcc_ufs_tx_symbol_1_clk = {
  2787. .halt_reg = 0x1d58,
  2788. .clkr = {
  2789. .enable_reg = 0x1d58,
  2790. .enable_mask = BIT(0),
  2791. .hw.init = &(struct clk_init_data){
  2792. .name = "gcc_ufs_tx_symbol_1_clk",
  2793. .parent_names = (const char *[]){
  2794. "ufs_tx_symbol_1_clk_src",
  2795. },
  2796. .num_parents = 1,
  2797. .flags = CLK_SET_RATE_PARENT,
  2798. .ops = &clk_branch2_ops,
  2799. },
  2800. },
  2801. };
  2802. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2803. .halt_reg = 0x04ac,
  2804. .clkr = {
  2805. .enable_reg = 0x04ac,
  2806. .enable_mask = BIT(0),
  2807. .hw.init = &(struct clk_init_data){
  2808. .name = "gcc_usb2a_phy_sleep_clk",
  2809. .parent_names = (const char *[]){
  2810. "sleep_clk_src",
  2811. },
  2812. .num_parents = 1,
  2813. .ops = &clk_branch2_ops,
  2814. },
  2815. },
  2816. };
  2817. static struct clk_branch gcc_usb2b_phy_sleep_clk = {
  2818. .halt_reg = 0x04b4,
  2819. .clkr = {
  2820. .enable_reg = 0x04b4,
  2821. .enable_mask = BIT(0),
  2822. .hw.init = &(struct clk_init_data){
  2823. .name = "gcc_usb2b_phy_sleep_clk",
  2824. .parent_names = (const char *[]){
  2825. "sleep_clk_src",
  2826. },
  2827. .num_parents = 1,
  2828. .ops = &clk_branch2_ops,
  2829. },
  2830. },
  2831. };
  2832. static struct clk_branch gcc_usb30_master_clk = {
  2833. .halt_reg = 0x03c8,
  2834. .clkr = {
  2835. .enable_reg = 0x03c8,
  2836. .enable_mask = BIT(0),
  2837. .hw.init = &(struct clk_init_data){
  2838. .name = "gcc_usb30_master_clk",
  2839. .parent_names = (const char *[]){
  2840. "usb30_master_clk_src",
  2841. },
  2842. .num_parents = 1,
  2843. .flags = CLK_SET_RATE_PARENT,
  2844. .ops = &clk_branch2_ops,
  2845. },
  2846. },
  2847. };
  2848. static struct clk_branch gcc_usb30_sec_master_clk = {
  2849. .halt_reg = 0x1bc8,
  2850. .clkr = {
  2851. .enable_reg = 0x1bc8,
  2852. .enable_mask = BIT(0),
  2853. .hw.init = &(struct clk_init_data){
  2854. .name = "gcc_usb30_sec_master_clk",
  2855. .parent_names = (const char *[]){
  2856. "usb30_sec_master_clk_src",
  2857. },
  2858. .num_parents = 1,
  2859. .flags = CLK_SET_RATE_PARENT,
  2860. .ops = &clk_branch2_ops,
  2861. },
  2862. },
  2863. };
  2864. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2865. .halt_reg = 0x03d0,
  2866. .clkr = {
  2867. .enable_reg = 0x03d0,
  2868. .enable_mask = BIT(0),
  2869. .hw.init = &(struct clk_init_data){
  2870. .name = "gcc_usb30_mock_utmi_clk",
  2871. .parent_names = (const char *[]){
  2872. "usb30_mock_utmi_clk_src",
  2873. },
  2874. .num_parents = 1,
  2875. .flags = CLK_SET_RATE_PARENT,
  2876. .ops = &clk_branch2_ops,
  2877. },
  2878. },
  2879. };
  2880. static struct clk_branch gcc_usb30_sleep_clk = {
  2881. .halt_reg = 0x03cc,
  2882. .clkr = {
  2883. .enable_reg = 0x03cc,
  2884. .enable_mask = BIT(0),
  2885. .hw.init = &(struct clk_init_data){
  2886. .name = "gcc_usb30_sleep_clk",
  2887. .parent_names = (const char *[]){
  2888. "sleep_clk_src",
  2889. },
  2890. .num_parents = 1,
  2891. .ops = &clk_branch2_ops,
  2892. },
  2893. },
  2894. };
  2895. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2896. .halt_reg = 0x0488,
  2897. .clkr = {
  2898. .enable_reg = 0x0488,
  2899. .enable_mask = BIT(0),
  2900. .hw.init = &(struct clk_init_data){
  2901. .name = "gcc_usb_hs_ahb_clk",
  2902. .parent_names = (const char *[]){
  2903. "periph_noc_clk_src",
  2904. },
  2905. .num_parents = 1,
  2906. .ops = &clk_branch2_ops,
  2907. },
  2908. },
  2909. };
  2910. static struct clk_branch gcc_usb_hs_inactivity_timers_clk = {
  2911. .halt_reg = 0x048c,
  2912. .clkr = {
  2913. .enable_reg = 0x048c,
  2914. .enable_mask = BIT(0),
  2915. .hw.init = &(struct clk_init_data){
  2916. .name = "gcc_usb_hs_inactivity_timers_clk",
  2917. .parent_names = (const char *[]){
  2918. "sleep_clk_src",
  2919. },
  2920. .num_parents = 1,
  2921. .flags = CLK_SET_RATE_PARENT,
  2922. .ops = &clk_branch2_ops,
  2923. },
  2924. },
  2925. };
  2926. static struct clk_branch gcc_usb_hs_system_clk = {
  2927. .halt_reg = 0x0484,
  2928. .clkr = {
  2929. .enable_reg = 0x0484,
  2930. .enable_mask = BIT(0),
  2931. .hw.init = &(struct clk_init_data){
  2932. .name = "gcc_usb_hs_system_clk",
  2933. .parent_names = (const char *[]){
  2934. "usb_hs_system_clk_src",
  2935. },
  2936. .num_parents = 1,
  2937. .flags = CLK_SET_RATE_PARENT,
  2938. .ops = &clk_branch2_ops,
  2939. },
  2940. },
  2941. };
  2942. static struct clk_branch gcc_usb_hsic_ahb_clk = {
  2943. .halt_reg = 0x0408,
  2944. .clkr = {
  2945. .enable_reg = 0x0408,
  2946. .enable_mask = BIT(0),
  2947. .hw.init = &(struct clk_init_data){
  2948. .name = "gcc_usb_hsic_ahb_clk",
  2949. .parent_names = (const char *[]){
  2950. "periph_noc_clk_src",
  2951. },
  2952. .num_parents = 1,
  2953. .ops = &clk_branch2_ops,
  2954. },
  2955. },
  2956. };
  2957. static struct clk_branch gcc_usb_hsic_clk = {
  2958. .halt_reg = 0x0410,
  2959. .clkr = {
  2960. .enable_reg = 0x0410,
  2961. .enable_mask = BIT(0),
  2962. .hw.init = &(struct clk_init_data){
  2963. .name = "gcc_usb_hsic_clk",
  2964. .parent_names = (const char *[]){
  2965. "usb_hsic_clk_src",
  2966. },
  2967. .num_parents = 1,
  2968. .flags = CLK_SET_RATE_PARENT,
  2969. .ops = &clk_branch2_ops,
  2970. },
  2971. },
  2972. };
  2973. static struct clk_branch gcc_usb_hsic_io_cal_clk = {
  2974. .halt_reg = 0x0414,
  2975. .clkr = {
  2976. .enable_reg = 0x0414,
  2977. .enable_mask = BIT(0),
  2978. .hw.init = &(struct clk_init_data){
  2979. .name = "gcc_usb_hsic_io_cal_clk",
  2980. .parent_names = (const char *[]){
  2981. "usb_hsic_io_cal_clk_src",
  2982. },
  2983. .num_parents = 1,
  2984. .flags = CLK_SET_RATE_PARENT,
  2985. .ops = &clk_branch2_ops,
  2986. },
  2987. },
  2988. };
  2989. static struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
  2990. .halt_reg = 0x0418,
  2991. .clkr = {
  2992. .enable_reg = 0x0418,
  2993. .enable_mask = BIT(0),
  2994. .hw.init = &(struct clk_init_data){
  2995. .name = "gcc_usb_hsic_io_cal_sleep_clk",
  2996. .parent_names = (const char *[]){
  2997. "sleep_clk_src",
  2998. },
  2999. .num_parents = 1,
  3000. .ops = &clk_branch2_ops,
  3001. },
  3002. },
  3003. };
  3004. static struct clk_branch gcc_usb_hsic_system_clk = {
  3005. .halt_reg = 0x040c,
  3006. .clkr = {
  3007. .enable_reg = 0x040c,
  3008. .enable_mask = BIT(0),
  3009. .hw.init = &(struct clk_init_data){
  3010. .name = "gcc_usb_hsic_system_clk",
  3011. .parent_names = (const char *[]){
  3012. "usb_hsic_system_clk_src",
  3013. },
  3014. .num_parents = 1,
  3015. .flags = CLK_SET_RATE_PARENT,
  3016. .ops = &clk_branch2_ops,
  3017. },
  3018. },
  3019. };
  3020. static struct clk_regmap *gcc_apq8084_clocks[] = {
  3021. [GPLL0] = &gpll0.clkr,
  3022. [GPLL0_VOTE] = &gpll0_vote,
  3023. [GPLL1] = &gpll1.clkr,
  3024. [GPLL1_VOTE] = &gpll1_vote,
  3025. [GPLL4] = &gpll4.clkr,
  3026. [GPLL4_VOTE] = &gpll4_vote,
  3027. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  3028. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  3029. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  3030. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  3031. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  3032. [USB30_SEC_MASTER_CLK_SRC] = &usb30_sec_master_clk_src.clkr,
  3033. [USB_HSIC_AHB_CLK_SRC] = &usb_hsic_ahb_clk_src.clkr,
  3034. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  3035. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  3036. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  3037. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  3038. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  3039. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  3040. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  3041. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  3042. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  3043. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  3044. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  3045. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  3046. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  3047. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  3048. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  3049. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  3050. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  3051. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  3052. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  3053. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  3054. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  3055. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  3056. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  3057. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  3058. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  3059. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  3060. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  3061. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  3062. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  3063. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  3064. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  3065. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  3066. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  3067. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  3068. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  3069. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  3070. [CE1_CLK_SRC] = &ce1_clk_src.clkr,
  3071. [CE2_CLK_SRC] = &ce2_clk_src.clkr,
  3072. [CE3_CLK_SRC] = &ce3_clk_src.clkr,
  3073. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  3074. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  3075. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  3076. [PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
  3077. [PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
  3078. [PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
  3079. [PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
  3080. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  3081. [SATA_ASIC0_CLK_SRC] = &sata_asic0_clk_src.clkr,
  3082. [SATA_PMALIVE_CLK_SRC] = &sata_pmalive_clk_src.clkr,
  3083. [SATA_RX_CLK_SRC] = &sata_rx_clk_src.clkr,
  3084. [SATA_RX_OOB_CLK_SRC] = &sata_rx_oob_clk_src.clkr,
  3085. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  3086. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  3087. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  3088. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  3089. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  3090. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  3091. [USB30_SEC_MOCK_UTMI_CLK_SRC] = &usb30_sec_mock_utmi_clk_src.clkr,
  3092. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  3093. [USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
  3094. [USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
  3095. [USB_HSIC_MOCK_UTMI_CLK_SRC] = &usb_hsic_mock_utmi_clk_src.clkr,
  3096. [USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
  3097. [GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
  3098. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3099. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3100. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3101. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3102. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3103. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3104. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3105. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3106. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3107. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3108. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3109. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  3110. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3111. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3112. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3113. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  3114. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  3115. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  3116. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  3117. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3118. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3119. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3120. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3121. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3122. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3123. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3124. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3125. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3126. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  3127. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  3128. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  3129. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  3130. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3131. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3132. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  3133. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  3134. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  3135. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  3136. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3137. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  3138. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  3139. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  3140. [GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
  3141. [GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
  3142. [GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
  3143. [GCC_CE3_AHB_CLK] = &gcc_ce3_ahb_clk.clkr,
  3144. [GCC_CE3_AXI_CLK] = &gcc_ce3_axi_clk.clkr,
  3145. [GCC_CE3_CLK] = &gcc_ce3_clk.clkr,
  3146. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3147. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3148. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3149. [GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
  3150. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3151. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3152. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3153. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3154. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3155. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3156. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3157. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3158. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3159. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3160. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3161. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3162. [GCC_PERIPH_NOC_USB_HSIC_AHB_CLK] = &gcc_periph_noc_usb_hsic_ahb_clk.clkr,
  3163. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3164. [GCC_SATA_ASIC0_CLK] = &gcc_sata_asic0_clk.clkr,
  3165. [GCC_SATA_AXI_CLK] = &gcc_sata_axi_clk.clkr,
  3166. [GCC_SATA_CFG_AHB_CLK] = &gcc_sata_cfg_ahb_clk.clkr,
  3167. [GCC_SATA_PMALIVE_CLK] = &gcc_sata_pmalive_clk.clkr,
  3168. [GCC_SATA_RX_CLK] = &gcc_sata_rx_clk.clkr,
  3169. [GCC_SATA_RX_OOB_CLK] = &gcc_sata_rx_oob_clk.clkr,
  3170. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3171. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3172. [GCC_SDCC1_CDCCAL_FF_CLK] = &gcc_sdcc1_cdccal_ff_clk.clkr,
  3173. [GCC_SDCC1_CDCCAL_SLEEP_CLK] = &gcc_sdcc1_cdccal_sleep_clk.clkr,
  3174. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3175. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3176. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  3177. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  3178. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3179. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3180. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  3181. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  3182. [GCC_SYS_NOC_USB3_SEC_AXI_CLK] = &gcc_sys_noc_usb3_sec_axi_clk.clkr,
  3183. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3184. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3185. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3186. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  3187. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  3188. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  3189. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  3190. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  3191. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  3192. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  3193. [GCC_UFS_TX_SYMBOL_1_CLK] = &gcc_ufs_tx_symbol_1_clk.clkr,
  3194. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  3195. [GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
  3196. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  3197. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  3198. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  3199. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  3200. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  3201. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  3202. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  3203. [GCC_USB_HS_INACTIVITY_TIMERS_CLK] = &gcc_usb_hs_inactivity_timers_clk.clkr,
  3204. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  3205. [GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
  3206. [GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
  3207. [GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
  3208. [GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
  3209. [GCC_USB_HSIC_MOCK_UTMI_CLK] = &gcc_usb_hsic_mock_utmi_clk.clkr,
  3210. [GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
  3211. };
  3212. static const struct qcom_reset_map gcc_apq8084_resets[] = {
  3213. [GCC_SYSTEM_NOC_BCR] = { 0x0100 },
  3214. [GCC_CONFIG_NOC_BCR] = { 0x0140 },
  3215. [GCC_PERIPH_NOC_BCR] = { 0x0180 },
  3216. [GCC_IMEM_BCR] = { 0x0200 },
  3217. [GCC_MMSS_BCR] = { 0x0240 },
  3218. [GCC_QDSS_BCR] = { 0x0300 },
  3219. [GCC_USB_30_BCR] = { 0x03c0 },
  3220. [GCC_USB3_PHY_BCR] = { 0x03fc },
  3221. [GCC_USB_HS_HSIC_BCR] = { 0x0400 },
  3222. [GCC_USB_HS_BCR] = { 0x0480 },
  3223. [GCC_USB2A_PHY_BCR] = { 0x04a8 },
  3224. [GCC_USB2B_PHY_BCR] = { 0x04b0 },
  3225. [GCC_SDCC1_BCR] = { 0x04c0 },
  3226. [GCC_SDCC2_BCR] = { 0x0500 },
  3227. [GCC_SDCC3_BCR] = { 0x0540 },
  3228. [GCC_SDCC4_BCR] = { 0x0580 },
  3229. [GCC_BLSP1_BCR] = { 0x05c0 },
  3230. [GCC_BLSP1_QUP1_BCR] = { 0x0640 },
  3231. [GCC_BLSP1_UART1_BCR] = { 0x0680 },
  3232. [GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
  3233. [GCC_BLSP1_UART2_BCR] = { 0x0700 },
  3234. [GCC_BLSP1_QUP3_BCR] = { 0x0740 },
  3235. [GCC_BLSP1_UART3_BCR] = { 0x0780 },
  3236. [GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
  3237. [GCC_BLSP1_UART4_BCR] = { 0x0800 },
  3238. [GCC_BLSP1_QUP5_BCR] = { 0x0840 },
  3239. [GCC_BLSP1_UART5_BCR] = { 0x0880 },
  3240. [GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
  3241. [GCC_BLSP1_UART6_BCR] = { 0x0900 },
  3242. [GCC_BLSP2_BCR] = { 0x0940 },
  3243. [GCC_BLSP2_QUP1_BCR] = { 0x0980 },
  3244. [GCC_BLSP2_UART1_BCR] = { 0x09c0 },
  3245. [GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
  3246. [GCC_BLSP2_UART2_BCR] = { 0x0a40 },
  3247. [GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
  3248. [GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
  3249. [GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
  3250. [GCC_BLSP2_UART4_BCR] = { 0x0b40 },
  3251. [GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
  3252. [GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
  3253. [GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
  3254. [GCC_BLSP2_UART6_BCR] = { 0x0c40 },
  3255. [GCC_PDM_BCR] = { 0x0cc0 },
  3256. [GCC_PRNG_BCR] = { 0x0d00 },
  3257. [GCC_BAM_DMA_BCR] = { 0x0d40 },
  3258. [GCC_TSIF_BCR] = { 0x0d80 },
  3259. [GCC_TCSR_BCR] = { 0x0dc0 },
  3260. [GCC_BOOT_ROM_BCR] = { 0x0e00 },
  3261. [GCC_MSG_RAM_BCR] = { 0x0e40 },
  3262. [GCC_TLMM_BCR] = { 0x0e80 },
  3263. [GCC_MPM_BCR] = { 0x0ec0 },
  3264. [GCC_MPM_AHB_RESET] = { 0x0ec4, 1 },
  3265. [GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
  3266. [GCC_SEC_CTRL_BCR] = { 0x0f40 },
  3267. [GCC_SPMI_BCR] = { 0x0fc0 },
  3268. [GCC_SPDM_BCR] = { 0x1000 },
  3269. [GCC_CE1_BCR] = { 0x1040 },
  3270. [GCC_CE2_BCR] = { 0x1080 },
  3271. [GCC_BIMC_BCR] = { 0x1100 },
  3272. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
  3273. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
  3274. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
  3275. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
  3276. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
  3277. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
  3278. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
  3279. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
  3280. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
  3281. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
  3282. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
  3283. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
  3284. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
  3285. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
  3286. [GCC_DEHR_BCR] = { 0x1300 },
  3287. [GCC_RBCPR_BCR] = { 0x1380 },
  3288. [GCC_MSS_RESTART] = { 0x1680 },
  3289. [GCC_LPASS_RESTART] = { 0x16c0 },
  3290. [GCC_WCSS_RESTART] = { 0x1700 },
  3291. [GCC_VENUS_RESTART] = { 0x1740 },
  3292. [GCC_COPSS_SMMU_BCR] = { 0x1a40 },
  3293. [GCC_SPSS_BCR] = { 0x1a80 },
  3294. [GCC_PCIE_0_BCR] = { 0x1ac0 },
  3295. [GCC_PCIE_0_PHY_BCR] = { 0x1b00 },
  3296. [GCC_PCIE_1_BCR] = { 0x1b40 },
  3297. [GCC_PCIE_1_PHY_BCR] = { 0x1b80 },
  3298. [GCC_USB_30_SEC_BCR] = { 0x1bc0 },
  3299. [GCC_USB3_SEC_PHY_BCR] = { 0x1bfc },
  3300. [GCC_SATA_BCR] = { 0x1c40 },
  3301. [GCC_CE3_BCR] = { 0x1d00 },
  3302. [GCC_UFS_BCR] = { 0x1d40 },
  3303. [GCC_USB30_PHY_COM_BCR] = { 0x1e80 },
  3304. };
  3305. static const struct regmap_config gcc_apq8084_regmap_config = {
  3306. .reg_bits = 32,
  3307. .reg_stride = 4,
  3308. .val_bits = 32,
  3309. .max_register = 0x1fc0,
  3310. .fast_io = true,
  3311. };
  3312. static const struct qcom_cc_desc gcc_apq8084_desc = {
  3313. .config = &gcc_apq8084_regmap_config,
  3314. .clks = gcc_apq8084_clocks,
  3315. .num_clks = ARRAY_SIZE(gcc_apq8084_clocks),
  3316. .resets = gcc_apq8084_resets,
  3317. .num_resets = ARRAY_SIZE(gcc_apq8084_resets),
  3318. };
  3319. static const struct of_device_id gcc_apq8084_match_table[] = {
  3320. { .compatible = "qcom,gcc-apq8084" },
  3321. { }
  3322. };
  3323. MODULE_DEVICE_TABLE(of, gcc_apq8084_match_table);
  3324. static int gcc_apq8084_probe(struct platform_device *pdev)
  3325. {
  3326. struct clk *clk;
  3327. struct device *dev = &pdev->dev;
  3328. /* Temporary until RPM clocks supported */
  3329. clk = clk_register_fixed_rate(dev, "xo", NULL, CLK_IS_ROOT, 19200000);
  3330. if (IS_ERR(clk))
  3331. return PTR_ERR(clk);
  3332. clk = clk_register_fixed_rate(dev, "sleep_clk_src", NULL,
  3333. CLK_IS_ROOT, 32768);
  3334. if (IS_ERR(clk))
  3335. return PTR_ERR(clk);
  3336. return qcom_cc_probe(pdev, &gcc_apq8084_desc);
  3337. }
  3338. static int gcc_apq8084_remove(struct platform_device *pdev)
  3339. {
  3340. qcom_cc_remove(pdev);
  3341. return 0;
  3342. }
  3343. static struct platform_driver gcc_apq8084_driver = {
  3344. .probe = gcc_apq8084_probe,
  3345. .remove = gcc_apq8084_remove,
  3346. .driver = {
  3347. .name = "gcc-apq8084",
  3348. .of_match_table = gcc_apq8084_match_table,
  3349. },
  3350. };
  3351. static int __init gcc_apq8084_init(void)
  3352. {
  3353. return platform_driver_register(&gcc_apq8084_driver);
  3354. }
  3355. core_initcall(gcc_apq8084_init);
  3356. static void __exit gcc_apq8084_exit(void)
  3357. {
  3358. platform_driver_unregister(&gcc_apq8084_driver);
  3359. }
  3360. module_exit(gcc_apq8084_exit);
  3361. MODULE_DESCRIPTION("QCOM GCC APQ8084 Driver");
  3362. MODULE_LICENSE("GPL v2");
  3363. MODULE_ALIAS("platform:gcc-apq8084");