clk-rcg2.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/bug.h>
  17. #include <linux/export.h>
  18. #include <linux/clk-provider.h>
  19. #include <linux/delay.h>
  20. #include <linux/regmap.h>
  21. #include <linux/math64.h>
  22. #include <asm/div64.h>
  23. #include "clk-rcg.h"
  24. #include "common.h"
  25. #define CMD_REG 0x0
  26. #define CMD_UPDATE BIT(0)
  27. #define CMD_ROOT_EN BIT(1)
  28. #define CMD_DIRTY_CFG BIT(4)
  29. #define CMD_DIRTY_N BIT(5)
  30. #define CMD_DIRTY_M BIT(6)
  31. #define CMD_DIRTY_D BIT(7)
  32. #define CMD_ROOT_OFF BIT(31)
  33. #define CFG_REG 0x4
  34. #define CFG_SRC_DIV_SHIFT 0
  35. #define CFG_SRC_SEL_SHIFT 8
  36. #define CFG_SRC_SEL_MASK (0x7 << CFG_SRC_SEL_SHIFT)
  37. #define CFG_MODE_SHIFT 12
  38. #define CFG_MODE_MASK (0x3 << CFG_MODE_SHIFT)
  39. #define CFG_MODE_DUAL_EDGE (0x2 << CFG_MODE_SHIFT)
  40. #define M_REG 0x8
  41. #define N_REG 0xc
  42. #define D_REG 0x10
  43. static int clk_rcg2_is_enabled(struct clk_hw *hw)
  44. {
  45. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  46. u32 cmd;
  47. int ret;
  48. ret = regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG, &cmd);
  49. if (ret)
  50. return ret;
  51. return (cmd & CMD_ROOT_OFF) == 0;
  52. }
  53. static u8 clk_rcg2_get_parent(struct clk_hw *hw)
  54. {
  55. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  56. int num_parents = __clk_get_num_parents(hw->clk);
  57. u32 cfg;
  58. int i, ret;
  59. ret = regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG, &cfg);
  60. if (ret)
  61. goto err;
  62. cfg &= CFG_SRC_SEL_MASK;
  63. cfg >>= CFG_SRC_SEL_SHIFT;
  64. for (i = 0; i < num_parents; i++)
  65. if (cfg == rcg->parent_map[i].cfg)
  66. return i;
  67. err:
  68. pr_debug("%s: Clock %s has invalid parent, using default.\n",
  69. __func__, __clk_get_name(hw->clk));
  70. return 0;
  71. }
  72. static int update_config(struct clk_rcg2 *rcg)
  73. {
  74. int count, ret;
  75. u32 cmd;
  76. struct clk_hw *hw = &rcg->clkr.hw;
  77. const char *name = __clk_get_name(hw->clk);
  78. ret = regmap_update_bits(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG,
  79. CMD_UPDATE, CMD_UPDATE);
  80. if (ret)
  81. return ret;
  82. /* Wait for update to take effect */
  83. for (count = 500; count > 0; count--) {
  84. ret = regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG, &cmd);
  85. if (ret)
  86. return ret;
  87. if (!(cmd & CMD_UPDATE))
  88. return 0;
  89. udelay(1);
  90. }
  91. WARN(1, "%s: rcg didn't update its configuration.", name);
  92. return 0;
  93. }
  94. static int clk_rcg2_set_parent(struct clk_hw *hw, u8 index)
  95. {
  96. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  97. int ret;
  98. u32 cfg = rcg->parent_map[index].cfg << CFG_SRC_SEL_SHIFT;
  99. ret = regmap_update_bits(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
  100. CFG_SRC_SEL_MASK, cfg);
  101. if (ret)
  102. return ret;
  103. return update_config(rcg);
  104. }
  105. /*
  106. * Calculate m/n:d rate
  107. *
  108. * parent_rate m
  109. * rate = ----------- x ---
  110. * hid_div n
  111. */
  112. static unsigned long
  113. calc_rate(unsigned long rate, u32 m, u32 n, u32 mode, u32 hid_div)
  114. {
  115. if (hid_div) {
  116. rate *= 2;
  117. rate /= hid_div + 1;
  118. }
  119. if (mode) {
  120. u64 tmp = rate;
  121. tmp *= m;
  122. do_div(tmp, n);
  123. rate = tmp;
  124. }
  125. return rate;
  126. }
  127. static unsigned long
  128. clk_rcg2_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
  129. {
  130. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  131. u32 cfg, hid_div, m = 0, n = 0, mode = 0, mask;
  132. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG, &cfg);
  133. if (rcg->mnd_width) {
  134. mask = BIT(rcg->mnd_width) - 1;
  135. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + M_REG, &m);
  136. m &= mask;
  137. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + N_REG, &n);
  138. n = ~n;
  139. n &= mask;
  140. n += m;
  141. mode = cfg & CFG_MODE_MASK;
  142. mode >>= CFG_MODE_SHIFT;
  143. }
  144. mask = BIT(rcg->hid_width) - 1;
  145. hid_div = cfg >> CFG_SRC_DIV_SHIFT;
  146. hid_div &= mask;
  147. return calc_rate(parent_rate, m, n, mode, hid_div);
  148. }
  149. static long _freq_tbl_determine_rate(struct clk_hw *hw,
  150. const struct freq_tbl *f, unsigned long rate,
  151. unsigned long *p_rate, struct clk_hw **p_hw)
  152. {
  153. unsigned long clk_flags;
  154. struct clk *p;
  155. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  156. int index;
  157. f = qcom_find_freq(f, rate);
  158. if (!f)
  159. return -EINVAL;
  160. index = qcom_find_src_index(hw, rcg->parent_map, f->src);
  161. if (index < 0)
  162. return index;
  163. clk_flags = __clk_get_flags(hw->clk);
  164. p = clk_get_parent_by_index(hw->clk, index);
  165. if (clk_flags & CLK_SET_RATE_PARENT) {
  166. if (f->pre_div) {
  167. rate /= 2;
  168. rate *= f->pre_div + 1;
  169. }
  170. if (f->n) {
  171. u64 tmp = rate;
  172. tmp = tmp * f->n;
  173. do_div(tmp, f->m);
  174. rate = tmp;
  175. }
  176. } else {
  177. rate = __clk_get_rate(p);
  178. }
  179. *p_hw = __clk_get_hw(p);
  180. *p_rate = rate;
  181. return f->freq;
  182. }
  183. static long clk_rcg2_determine_rate(struct clk_hw *hw, unsigned long rate,
  184. unsigned long min_rate, unsigned long max_rate,
  185. unsigned long *p_rate, struct clk_hw **p)
  186. {
  187. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  188. return _freq_tbl_determine_rate(hw, rcg->freq_tbl, rate, p_rate, p);
  189. }
  190. static int clk_rcg2_configure(struct clk_rcg2 *rcg, const struct freq_tbl *f)
  191. {
  192. u32 cfg, mask;
  193. struct clk_hw *hw = &rcg->clkr.hw;
  194. int ret, index = qcom_find_src_index(hw, rcg->parent_map, f->src);
  195. if (index < 0)
  196. return index;
  197. if (rcg->mnd_width && f->n) {
  198. mask = BIT(rcg->mnd_width) - 1;
  199. ret = regmap_update_bits(rcg->clkr.regmap,
  200. rcg->cmd_rcgr + M_REG, mask, f->m);
  201. if (ret)
  202. return ret;
  203. ret = regmap_update_bits(rcg->clkr.regmap,
  204. rcg->cmd_rcgr + N_REG, mask, ~(f->n - f->m));
  205. if (ret)
  206. return ret;
  207. ret = regmap_update_bits(rcg->clkr.regmap,
  208. rcg->cmd_rcgr + D_REG, mask, ~f->n);
  209. if (ret)
  210. return ret;
  211. }
  212. mask = BIT(rcg->hid_width) - 1;
  213. mask |= CFG_SRC_SEL_MASK | CFG_MODE_MASK;
  214. cfg = f->pre_div << CFG_SRC_DIV_SHIFT;
  215. cfg |= rcg->parent_map[index].cfg << CFG_SRC_SEL_SHIFT;
  216. if (rcg->mnd_width && f->n && (f->m != f->n))
  217. cfg |= CFG_MODE_DUAL_EDGE;
  218. ret = regmap_update_bits(rcg->clkr.regmap,
  219. rcg->cmd_rcgr + CFG_REG, mask, cfg);
  220. if (ret)
  221. return ret;
  222. return update_config(rcg);
  223. }
  224. static int __clk_rcg2_set_rate(struct clk_hw *hw, unsigned long rate)
  225. {
  226. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  227. const struct freq_tbl *f;
  228. f = qcom_find_freq(rcg->freq_tbl, rate);
  229. if (!f)
  230. return -EINVAL;
  231. return clk_rcg2_configure(rcg, f);
  232. }
  233. static int clk_rcg2_set_rate(struct clk_hw *hw, unsigned long rate,
  234. unsigned long parent_rate)
  235. {
  236. return __clk_rcg2_set_rate(hw, rate);
  237. }
  238. static int clk_rcg2_set_rate_and_parent(struct clk_hw *hw,
  239. unsigned long rate, unsigned long parent_rate, u8 index)
  240. {
  241. return __clk_rcg2_set_rate(hw, rate);
  242. }
  243. const struct clk_ops clk_rcg2_ops = {
  244. .is_enabled = clk_rcg2_is_enabled,
  245. .get_parent = clk_rcg2_get_parent,
  246. .set_parent = clk_rcg2_set_parent,
  247. .recalc_rate = clk_rcg2_recalc_rate,
  248. .determine_rate = clk_rcg2_determine_rate,
  249. .set_rate = clk_rcg2_set_rate,
  250. .set_rate_and_parent = clk_rcg2_set_rate_and_parent,
  251. };
  252. EXPORT_SYMBOL_GPL(clk_rcg2_ops);
  253. struct frac_entry {
  254. int num;
  255. int den;
  256. };
  257. static const struct frac_entry frac_table_675m[] = { /* link rate of 270M */
  258. { 52, 295 }, /* 119 M */
  259. { 11, 57 }, /* 130.25 M */
  260. { 63, 307 }, /* 138.50 M */
  261. { 11, 50 }, /* 148.50 M */
  262. { 47, 206 }, /* 154 M */
  263. { 31, 100 }, /* 205.25 M */
  264. { 107, 269 }, /* 268.50 M */
  265. { },
  266. };
  267. static struct frac_entry frac_table_810m[] = { /* Link rate of 162M */
  268. { 31, 211 }, /* 119 M */
  269. { 32, 199 }, /* 130.25 M */
  270. { 63, 307 }, /* 138.50 M */
  271. { 11, 60 }, /* 148.50 M */
  272. { 50, 263 }, /* 154 M */
  273. { 31, 120 }, /* 205.25 M */
  274. { 119, 359 }, /* 268.50 M */
  275. { },
  276. };
  277. static int clk_edp_pixel_set_rate(struct clk_hw *hw, unsigned long rate,
  278. unsigned long parent_rate)
  279. {
  280. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  281. struct freq_tbl f = *rcg->freq_tbl;
  282. const struct frac_entry *frac;
  283. int delta = 100000;
  284. s64 src_rate = parent_rate;
  285. s64 request;
  286. u32 mask = BIT(rcg->hid_width) - 1;
  287. u32 hid_div;
  288. if (src_rate == 810000000)
  289. frac = frac_table_810m;
  290. else
  291. frac = frac_table_675m;
  292. for (; frac->num; frac++) {
  293. request = rate;
  294. request *= frac->den;
  295. request = div_s64(request, frac->num);
  296. if ((src_rate < (request - delta)) ||
  297. (src_rate > (request + delta)))
  298. continue;
  299. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
  300. &hid_div);
  301. f.pre_div = hid_div;
  302. f.pre_div >>= CFG_SRC_DIV_SHIFT;
  303. f.pre_div &= mask;
  304. f.m = frac->num;
  305. f.n = frac->den;
  306. return clk_rcg2_configure(rcg, &f);
  307. }
  308. return -EINVAL;
  309. }
  310. static int clk_edp_pixel_set_rate_and_parent(struct clk_hw *hw,
  311. unsigned long rate, unsigned long parent_rate, u8 index)
  312. {
  313. /* Parent index is set statically in frequency table */
  314. return clk_edp_pixel_set_rate(hw, rate, parent_rate);
  315. }
  316. static long clk_edp_pixel_determine_rate(struct clk_hw *hw, unsigned long rate,
  317. unsigned long min_rate,
  318. unsigned long max_rate,
  319. unsigned long *p_rate, struct clk_hw **p)
  320. {
  321. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  322. const struct freq_tbl *f = rcg->freq_tbl;
  323. const struct frac_entry *frac;
  324. int delta = 100000;
  325. s64 src_rate = *p_rate;
  326. s64 request;
  327. u32 mask = BIT(rcg->hid_width) - 1;
  328. u32 hid_div;
  329. int index = qcom_find_src_index(hw, rcg->parent_map, f->src);
  330. /* Force the correct parent */
  331. *p = __clk_get_hw(clk_get_parent_by_index(hw->clk, index));
  332. if (src_rate == 810000000)
  333. frac = frac_table_810m;
  334. else
  335. frac = frac_table_675m;
  336. for (; frac->num; frac++) {
  337. request = rate;
  338. request *= frac->den;
  339. request = div_s64(request, frac->num);
  340. if ((src_rate < (request - delta)) ||
  341. (src_rate > (request + delta)))
  342. continue;
  343. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
  344. &hid_div);
  345. hid_div >>= CFG_SRC_DIV_SHIFT;
  346. hid_div &= mask;
  347. return calc_rate(src_rate, frac->num, frac->den, !!frac->den,
  348. hid_div);
  349. }
  350. return -EINVAL;
  351. }
  352. const struct clk_ops clk_edp_pixel_ops = {
  353. .is_enabled = clk_rcg2_is_enabled,
  354. .get_parent = clk_rcg2_get_parent,
  355. .set_parent = clk_rcg2_set_parent,
  356. .recalc_rate = clk_rcg2_recalc_rate,
  357. .set_rate = clk_edp_pixel_set_rate,
  358. .set_rate_and_parent = clk_edp_pixel_set_rate_and_parent,
  359. .determine_rate = clk_edp_pixel_determine_rate,
  360. };
  361. EXPORT_SYMBOL_GPL(clk_edp_pixel_ops);
  362. static long clk_byte_determine_rate(struct clk_hw *hw, unsigned long rate,
  363. unsigned long min_rate, unsigned long max_rate,
  364. unsigned long *p_rate, struct clk_hw **p_hw)
  365. {
  366. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  367. const struct freq_tbl *f = rcg->freq_tbl;
  368. int index = qcom_find_src_index(hw, rcg->parent_map, f->src);
  369. unsigned long parent_rate, div;
  370. u32 mask = BIT(rcg->hid_width) - 1;
  371. struct clk *p;
  372. if (rate == 0)
  373. return -EINVAL;
  374. p = clk_get_parent_by_index(hw->clk, index);
  375. *p_hw = __clk_get_hw(p);
  376. *p_rate = parent_rate = __clk_round_rate(p, rate);
  377. div = DIV_ROUND_UP((2 * parent_rate), rate) - 1;
  378. div = min_t(u32, div, mask);
  379. return calc_rate(parent_rate, 0, 0, 0, div);
  380. }
  381. static int clk_byte_set_rate(struct clk_hw *hw, unsigned long rate,
  382. unsigned long parent_rate)
  383. {
  384. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  385. struct freq_tbl f = *rcg->freq_tbl;
  386. unsigned long div;
  387. u32 mask = BIT(rcg->hid_width) - 1;
  388. div = DIV_ROUND_UP((2 * parent_rate), rate) - 1;
  389. div = min_t(u32, div, mask);
  390. f.pre_div = div;
  391. return clk_rcg2_configure(rcg, &f);
  392. }
  393. static int clk_byte_set_rate_and_parent(struct clk_hw *hw,
  394. unsigned long rate, unsigned long parent_rate, u8 index)
  395. {
  396. /* Parent index is set statically in frequency table */
  397. return clk_byte_set_rate(hw, rate, parent_rate);
  398. }
  399. const struct clk_ops clk_byte_ops = {
  400. .is_enabled = clk_rcg2_is_enabled,
  401. .get_parent = clk_rcg2_get_parent,
  402. .set_parent = clk_rcg2_set_parent,
  403. .recalc_rate = clk_rcg2_recalc_rate,
  404. .set_rate = clk_byte_set_rate,
  405. .set_rate_and_parent = clk_byte_set_rate_and_parent,
  406. .determine_rate = clk_byte_determine_rate,
  407. };
  408. EXPORT_SYMBOL_GPL(clk_byte_ops);
  409. static const struct frac_entry frac_table_pixel[] = {
  410. { 3, 8 },
  411. { 2, 9 },
  412. { 4, 9 },
  413. { 1, 1 },
  414. { }
  415. };
  416. static long clk_pixel_determine_rate(struct clk_hw *hw, unsigned long rate,
  417. unsigned long min_rate,
  418. unsigned long max_rate,
  419. unsigned long *p_rate, struct clk_hw **p)
  420. {
  421. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  422. unsigned long request, src_rate;
  423. int delta = 100000;
  424. const struct freq_tbl *f = rcg->freq_tbl;
  425. const struct frac_entry *frac = frac_table_pixel;
  426. int index = qcom_find_src_index(hw, rcg->parent_map, f->src);
  427. struct clk *parent = clk_get_parent_by_index(hw->clk, index);
  428. *p = __clk_get_hw(parent);
  429. for (; frac->num; frac++) {
  430. request = (rate * frac->den) / frac->num;
  431. src_rate = __clk_round_rate(parent, request);
  432. if ((src_rate < (request - delta)) ||
  433. (src_rate > (request + delta)))
  434. continue;
  435. *p_rate = src_rate;
  436. return (src_rate * frac->num) / frac->den;
  437. }
  438. return -EINVAL;
  439. }
  440. static int clk_pixel_set_rate(struct clk_hw *hw, unsigned long rate,
  441. unsigned long parent_rate)
  442. {
  443. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  444. struct freq_tbl f = *rcg->freq_tbl;
  445. const struct frac_entry *frac = frac_table_pixel;
  446. unsigned long request, src_rate;
  447. int delta = 100000;
  448. u32 mask = BIT(rcg->hid_width) - 1;
  449. u32 hid_div;
  450. int index = qcom_find_src_index(hw, rcg->parent_map, f.src);
  451. struct clk *parent = clk_get_parent_by_index(hw->clk, index);
  452. for (; frac->num; frac++) {
  453. request = (rate * frac->den) / frac->num;
  454. src_rate = __clk_round_rate(parent, request);
  455. if ((src_rate < (request - delta)) ||
  456. (src_rate > (request + delta)))
  457. continue;
  458. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
  459. &hid_div);
  460. f.pre_div = hid_div;
  461. f.pre_div >>= CFG_SRC_DIV_SHIFT;
  462. f.pre_div &= mask;
  463. f.m = frac->num;
  464. f.n = frac->den;
  465. return clk_rcg2_configure(rcg, &f);
  466. }
  467. return -EINVAL;
  468. }
  469. static int clk_pixel_set_rate_and_parent(struct clk_hw *hw, unsigned long rate,
  470. unsigned long parent_rate, u8 index)
  471. {
  472. /* Parent index is set statically in frequency table */
  473. return clk_pixel_set_rate(hw, rate, parent_rate);
  474. }
  475. const struct clk_ops clk_pixel_ops = {
  476. .is_enabled = clk_rcg2_is_enabled,
  477. .get_parent = clk_rcg2_get_parent,
  478. .set_parent = clk_rcg2_set_parent,
  479. .recalc_rate = clk_rcg2_recalc_rate,
  480. .set_rate = clk_pixel_set_rate,
  481. .set_rate_and_parent = clk_pixel_set_rate_and_parent,
  482. .determine_rate = clk_pixel_determine_rate,
  483. };
  484. EXPORT_SYMBOL_GPL(clk_pixel_ops);