regcache.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. /*
  2. * Register cache access API
  3. *
  4. * Copyright 2011 Wolfson Microelectronics plc
  5. *
  6. * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/bsearch.h>
  13. #include <linux/device.h>
  14. #include <linux/export.h>
  15. #include <linux/slab.h>
  16. #include <linux/sort.h>
  17. #include "trace.h"
  18. #include "internal.h"
  19. static const struct regcache_ops *cache_types[] = {
  20. &regcache_rbtree_ops,
  21. &regcache_lzo_ops,
  22. &regcache_flat_ops,
  23. };
  24. static int regcache_hw_init(struct regmap *map)
  25. {
  26. int i, j;
  27. int ret;
  28. int count;
  29. unsigned int val;
  30. void *tmp_buf;
  31. if (!map->num_reg_defaults_raw)
  32. return -EINVAL;
  33. /* calculate the size of reg_defaults */
  34. for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++)
  35. if (!regmap_volatile(map, i * map->reg_stride))
  36. count++;
  37. /* all registers are volatile, so just bypass */
  38. if (!count) {
  39. map->cache_bypass = true;
  40. return 0;
  41. }
  42. map->num_reg_defaults = count;
  43. map->reg_defaults = kmalloc_array(count, sizeof(struct reg_default),
  44. GFP_KERNEL);
  45. if (!map->reg_defaults)
  46. return -ENOMEM;
  47. if (!map->reg_defaults_raw) {
  48. u32 cache_bypass = map->cache_bypass;
  49. dev_warn(map->dev, "No cache defaults, reading back from HW\n");
  50. /* Bypass the cache access till data read from HW*/
  51. map->cache_bypass = 1;
  52. tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
  53. if (!tmp_buf) {
  54. ret = -ENOMEM;
  55. goto err_free;
  56. }
  57. ret = regmap_raw_read(map, 0, tmp_buf,
  58. map->num_reg_defaults_raw);
  59. map->cache_bypass = cache_bypass;
  60. if (ret < 0)
  61. goto err_cache_free;
  62. map->reg_defaults_raw = tmp_buf;
  63. map->cache_free = 1;
  64. }
  65. /* fill the reg_defaults */
  66. for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
  67. if (regmap_volatile(map, i * map->reg_stride))
  68. continue;
  69. val = regcache_get_val(map, map->reg_defaults_raw, i);
  70. map->reg_defaults[j].reg = i * map->reg_stride;
  71. map->reg_defaults[j].def = val;
  72. j++;
  73. }
  74. return 0;
  75. err_cache_free:
  76. kfree(tmp_buf);
  77. err_free:
  78. kfree(map->reg_defaults);
  79. return ret;
  80. }
  81. int regcache_init(struct regmap *map, const struct regmap_config *config)
  82. {
  83. int ret;
  84. int i;
  85. void *tmp_buf;
  86. for (i = 0; i < config->num_reg_defaults; i++)
  87. if (config->reg_defaults[i].reg % map->reg_stride)
  88. return -EINVAL;
  89. if (map->cache_type == REGCACHE_NONE) {
  90. map->cache_bypass = true;
  91. return 0;
  92. }
  93. for (i = 0; i < ARRAY_SIZE(cache_types); i++)
  94. if (cache_types[i]->type == map->cache_type)
  95. break;
  96. if (i == ARRAY_SIZE(cache_types)) {
  97. dev_err(map->dev, "Could not match compress type: %d\n",
  98. map->cache_type);
  99. return -EINVAL;
  100. }
  101. map->num_reg_defaults = config->num_reg_defaults;
  102. map->num_reg_defaults_raw = config->num_reg_defaults_raw;
  103. map->reg_defaults_raw = config->reg_defaults_raw;
  104. map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
  105. map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
  106. map->cache = NULL;
  107. map->cache_ops = cache_types[i];
  108. if (!map->cache_ops->read ||
  109. !map->cache_ops->write ||
  110. !map->cache_ops->name)
  111. return -EINVAL;
  112. /* We still need to ensure that the reg_defaults
  113. * won't vanish from under us. We'll need to make
  114. * a copy of it.
  115. */
  116. if (config->reg_defaults) {
  117. if (!map->num_reg_defaults)
  118. return -EINVAL;
  119. tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
  120. sizeof(struct reg_default), GFP_KERNEL);
  121. if (!tmp_buf)
  122. return -ENOMEM;
  123. map->reg_defaults = tmp_buf;
  124. } else if (map->num_reg_defaults_raw) {
  125. /* Some devices such as PMICs don't have cache defaults,
  126. * we cope with this by reading back the HW registers and
  127. * crafting the cache defaults by hand.
  128. */
  129. ret = regcache_hw_init(map);
  130. if (ret < 0)
  131. return ret;
  132. if (map->cache_bypass)
  133. return 0;
  134. }
  135. if (!map->max_register)
  136. map->max_register = map->num_reg_defaults_raw;
  137. if (map->cache_ops->init) {
  138. dev_dbg(map->dev, "Initializing %s cache\n",
  139. map->cache_ops->name);
  140. ret = map->cache_ops->init(map);
  141. if (ret)
  142. goto err_free;
  143. }
  144. return 0;
  145. err_free:
  146. kfree(map->reg_defaults);
  147. if (map->cache_free)
  148. kfree(map->reg_defaults_raw);
  149. return ret;
  150. }
  151. void regcache_exit(struct regmap *map)
  152. {
  153. if (map->cache_type == REGCACHE_NONE)
  154. return;
  155. BUG_ON(!map->cache_ops);
  156. kfree(map->reg_defaults);
  157. if (map->cache_free)
  158. kfree(map->reg_defaults_raw);
  159. if (map->cache_ops->exit) {
  160. dev_dbg(map->dev, "Destroying %s cache\n",
  161. map->cache_ops->name);
  162. map->cache_ops->exit(map);
  163. }
  164. }
  165. /**
  166. * regcache_read: Fetch the value of a given register from the cache.
  167. *
  168. * @map: map to configure.
  169. * @reg: The register index.
  170. * @value: The value to be returned.
  171. *
  172. * Return a negative value on failure, 0 on success.
  173. */
  174. int regcache_read(struct regmap *map,
  175. unsigned int reg, unsigned int *value)
  176. {
  177. int ret;
  178. if (map->cache_type == REGCACHE_NONE)
  179. return -ENOSYS;
  180. BUG_ON(!map->cache_ops);
  181. if (!regmap_volatile(map, reg)) {
  182. ret = map->cache_ops->read(map, reg, value);
  183. if (ret == 0)
  184. trace_regmap_reg_read_cache(map, reg, *value);
  185. return ret;
  186. }
  187. return -EINVAL;
  188. }
  189. /**
  190. * regcache_write: Set the value of a given register in the cache.
  191. *
  192. * @map: map to configure.
  193. * @reg: The register index.
  194. * @value: The new register value.
  195. *
  196. * Return a negative value on failure, 0 on success.
  197. */
  198. int regcache_write(struct regmap *map,
  199. unsigned int reg, unsigned int value)
  200. {
  201. if (map->cache_type == REGCACHE_NONE)
  202. return 0;
  203. BUG_ON(!map->cache_ops);
  204. if (!regmap_volatile(map, reg))
  205. return map->cache_ops->write(map, reg, value);
  206. return 0;
  207. }
  208. static int regcache_default_sync(struct regmap *map, unsigned int min,
  209. unsigned int max)
  210. {
  211. unsigned int reg;
  212. for (reg = min; reg <= max; reg += map->reg_stride) {
  213. unsigned int val;
  214. int ret;
  215. if (regmap_volatile(map, reg) ||
  216. !regmap_writeable(map, reg))
  217. continue;
  218. ret = regcache_read(map, reg, &val);
  219. if (ret)
  220. return ret;
  221. /* Is this the hardware default? If so skip. */
  222. ret = regcache_lookup_reg(map, reg);
  223. if (ret >= 0 && val == map->reg_defaults[ret].def)
  224. continue;
  225. map->cache_bypass = 1;
  226. ret = _regmap_write(map, reg, val);
  227. map->cache_bypass = 0;
  228. if (ret) {
  229. dev_err(map->dev, "Unable to sync register %#x. %d\n",
  230. reg, ret);
  231. return ret;
  232. }
  233. dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
  234. }
  235. return 0;
  236. }
  237. /**
  238. * regcache_sync: Sync the register cache with the hardware.
  239. *
  240. * @map: map to configure.
  241. *
  242. * Any registers that should not be synced should be marked as
  243. * volatile. In general drivers can choose not to use the provided
  244. * syncing functionality if they so require.
  245. *
  246. * Return a negative value on failure, 0 on success.
  247. */
  248. int regcache_sync(struct regmap *map)
  249. {
  250. int ret = 0;
  251. unsigned int i;
  252. const char *name;
  253. unsigned int bypass;
  254. BUG_ON(!map->cache_ops);
  255. map->lock(map->lock_arg);
  256. /* Remember the initial bypass state */
  257. bypass = map->cache_bypass;
  258. dev_dbg(map->dev, "Syncing %s cache\n",
  259. map->cache_ops->name);
  260. name = map->cache_ops->name;
  261. trace_regcache_sync(map, name, "start");
  262. if (!map->cache_dirty)
  263. goto out;
  264. map->async = true;
  265. /* Apply any patch first */
  266. map->cache_bypass = 1;
  267. for (i = 0; i < map->patch_regs; i++) {
  268. ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
  269. if (ret != 0) {
  270. dev_err(map->dev, "Failed to write %x = %x: %d\n",
  271. map->patch[i].reg, map->patch[i].def, ret);
  272. goto out;
  273. }
  274. }
  275. map->cache_bypass = 0;
  276. if (map->cache_ops->sync)
  277. ret = map->cache_ops->sync(map, 0, map->max_register);
  278. else
  279. ret = regcache_default_sync(map, 0, map->max_register);
  280. if (ret == 0)
  281. map->cache_dirty = false;
  282. out:
  283. /* Restore the bypass state */
  284. map->async = false;
  285. map->cache_bypass = bypass;
  286. map->unlock(map->lock_arg);
  287. regmap_async_complete(map);
  288. trace_regcache_sync(map, name, "stop");
  289. return ret;
  290. }
  291. EXPORT_SYMBOL_GPL(regcache_sync);
  292. /**
  293. * regcache_sync_region: Sync part of the register cache with the hardware.
  294. *
  295. * @map: map to sync.
  296. * @min: first register to sync
  297. * @max: last register to sync
  298. *
  299. * Write all non-default register values in the specified region to
  300. * the hardware.
  301. *
  302. * Return a negative value on failure, 0 on success.
  303. */
  304. int regcache_sync_region(struct regmap *map, unsigned int min,
  305. unsigned int max)
  306. {
  307. int ret = 0;
  308. const char *name;
  309. unsigned int bypass;
  310. BUG_ON(!map->cache_ops);
  311. map->lock(map->lock_arg);
  312. /* Remember the initial bypass state */
  313. bypass = map->cache_bypass;
  314. name = map->cache_ops->name;
  315. dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
  316. trace_regcache_sync(map, name, "start region");
  317. if (!map->cache_dirty)
  318. goto out;
  319. map->async = true;
  320. if (map->cache_ops->sync)
  321. ret = map->cache_ops->sync(map, min, max);
  322. else
  323. ret = regcache_default_sync(map, min, max);
  324. out:
  325. /* Restore the bypass state */
  326. map->cache_bypass = bypass;
  327. map->async = false;
  328. map->unlock(map->lock_arg);
  329. regmap_async_complete(map);
  330. trace_regcache_sync(map, name, "stop region");
  331. return ret;
  332. }
  333. EXPORT_SYMBOL_GPL(regcache_sync_region);
  334. /**
  335. * regcache_drop_region: Discard part of the register cache
  336. *
  337. * @map: map to operate on
  338. * @min: first register to discard
  339. * @max: last register to discard
  340. *
  341. * Discard part of the register cache.
  342. *
  343. * Return a negative value on failure, 0 on success.
  344. */
  345. int regcache_drop_region(struct regmap *map, unsigned int min,
  346. unsigned int max)
  347. {
  348. int ret = 0;
  349. if (!map->cache_ops || !map->cache_ops->drop)
  350. return -EINVAL;
  351. map->lock(map->lock_arg);
  352. trace_regcache_drop_region(map, min, max);
  353. ret = map->cache_ops->drop(map, min, max);
  354. map->unlock(map->lock_arg);
  355. return ret;
  356. }
  357. EXPORT_SYMBOL_GPL(regcache_drop_region);
  358. /**
  359. * regcache_cache_only: Put a register map into cache only mode
  360. *
  361. * @map: map to configure
  362. * @cache_only: flag if changes should be written to the hardware
  363. *
  364. * When a register map is marked as cache only writes to the register
  365. * map API will only update the register cache, they will not cause
  366. * any hardware changes. This is useful for allowing portions of
  367. * drivers to act as though the device were functioning as normal when
  368. * it is disabled for power saving reasons.
  369. */
  370. void regcache_cache_only(struct regmap *map, bool enable)
  371. {
  372. map->lock(map->lock_arg);
  373. WARN_ON(map->cache_bypass && enable);
  374. map->cache_only = enable;
  375. trace_regmap_cache_only(map, enable);
  376. map->unlock(map->lock_arg);
  377. }
  378. EXPORT_SYMBOL_GPL(regcache_cache_only);
  379. /**
  380. * regcache_mark_dirty: Mark the register cache as dirty
  381. *
  382. * @map: map to mark
  383. *
  384. * Mark the register cache as dirty, for example due to the device
  385. * having been powered down for suspend. If the cache is not marked
  386. * as dirty then the cache sync will be suppressed.
  387. */
  388. void regcache_mark_dirty(struct regmap *map)
  389. {
  390. map->lock(map->lock_arg);
  391. map->cache_dirty = true;
  392. map->unlock(map->lock_arg);
  393. }
  394. EXPORT_SYMBOL_GPL(regcache_mark_dirty);
  395. /**
  396. * regcache_cache_bypass: Put a register map into cache bypass mode
  397. *
  398. * @map: map to configure
  399. * @cache_bypass: flag if changes should not be written to the hardware
  400. *
  401. * When a register map is marked with the cache bypass option, writes
  402. * to the register map API will only update the hardware and not the
  403. * the cache directly. This is useful when syncing the cache back to
  404. * the hardware.
  405. */
  406. void regcache_cache_bypass(struct regmap *map, bool enable)
  407. {
  408. map->lock(map->lock_arg);
  409. WARN_ON(map->cache_only && enable);
  410. map->cache_bypass = enable;
  411. trace_regmap_cache_bypass(map, enable);
  412. map->unlock(map->lock_arg);
  413. }
  414. EXPORT_SYMBOL_GPL(regcache_cache_bypass);
  415. bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
  416. unsigned int val)
  417. {
  418. if (regcache_get_val(map, base, idx) == val)
  419. return true;
  420. /* Use device native format if possible */
  421. if (map->format.format_val) {
  422. map->format.format_val(base + (map->cache_word_size * idx),
  423. val, 0);
  424. return false;
  425. }
  426. switch (map->cache_word_size) {
  427. case 1: {
  428. u8 *cache = base;
  429. cache[idx] = val;
  430. break;
  431. }
  432. case 2: {
  433. u16 *cache = base;
  434. cache[idx] = val;
  435. break;
  436. }
  437. case 4: {
  438. u32 *cache = base;
  439. cache[idx] = val;
  440. break;
  441. }
  442. default:
  443. BUG();
  444. }
  445. return false;
  446. }
  447. unsigned int regcache_get_val(struct regmap *map, const void *base,
  448. unsigned int idx)
  449. {
  450. if (!base)
  451. return -EINVAL;
  452. /* Use device native format if possible */
  453. if (map->format.parse_val)
  454. return map->format.parse_val(regcache_get_val_addr(map, base,
  455. idx));
  456. switch (map->cache_word_size) {
  457. case 1: {
  458. const u8 *cache = base;
  459. return cache[idx];
  460. }
  461. case 2: {
  462. const u16 *cache = base;
  463. return cache[idx];
  464. }
  465. case 4: {
  466. const u32 *cache = base;
  467. return cache[idx];
  468. }
  469. default:
  470. BUG();
  471. }
  472. /* unreachable */
  473. return -1;
  474. }
  475. static int regcache_default_cmp(const void *a, const void *b)
  476. {
  477. const struct reg_default *_a = a;
  478. const struct reg_default *_b = b;
  479. return _a->reg - _b->reg;
  480. }
  481. int regcache_lookup_reg(struct regmap *map, unsigned int reg)
  482. {
  483. struct reg_default key;
  484. struct reg_default *r;
  485. key.reg = reg;
  486. key.def = 0;
  487. r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
  488. sizeof(struct reg_default), regcache_default_cmp);
  489. if (r)
  490. return r - map->reg_defaults;
  491. else
  492. return -ENOENT;
  493. }
  494. static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
  495. {
  496. if (!cache_present)
  497. return true;
  498. return test_bit(idx, cache_present);
  499. }
  500. static int regcache_sync_block_single(struct regmap *map, void *block,
  501. unsigned long *cache_present,
  502. unsigned int block_base,
  503. unsigned int start, unsigned int end)
  504. {
  505. unsigned int i, regtmp, val;
  506. int ret;
  507. for (i = start; i < end; i++) {
  508. regtmp = block_base + (i * map->reg_stride);
  509. if (!regcache_reg_present(cache_present, i) ||
  510. !regmap_writeable(map, regtmp))
  511. continue;
  512. val = regcache_get_val(map, block, i);
  513. /* Is this the hardware default? If so skip. */
  514. ret = regcache_lookup_reg(map, regtmp);
  515. if (ret >= 0 && val == map->reg_defaults[ret].def)
  516. continue;
  517. map->cache_bypass = 1;
  518. ret = _regmap_write(map, regtmp, val);
  519. map->cache_bypass = 0;
  520. if (ret != 0) {
  521. dev_err(map->dev, "Unable to sync register %#x. %d\n",
  522. regtmp, ret);
  523. return ret;
  524. }
  525. dev_dbg(map->dev, "Synced register %#x, value %#x\n",
  526. regtmp, val);
  527. }
  528. return 0;
  529. }
  530. static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
  531. unsigned int base, unsigned int cur)
  532. {
  533. size_t val_bytes = map->format.val_bytes;
  534. int ret, count;
  535. if (*data == NULL)
  536. return 0;
  537. count = (cur - base) / map->reg_stride;
  538. dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
  539. count * val_bytes, count, base, cur - map->reg_stride);
  540. map->cache_bypass = 1;
  541. ret = _regmap_raw_write(map, base, *data, count * val_bytes);
  542. if (ret)
  543. dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n",
  544. base, cur - map->reg_stride, ret);
  545. map->cache_bypass = 0;
  546. *data = NULL;
  547. return ret;
  548. }
  549. static int regcache_sync_block_raw(struct regmap *map, void *block,
  550. unsigned long *cache_present,
  551. unsigned int block_base, unsigned int start,
  552. unsigned int end)
  553. {
  554. unsigned int i, val;
  555. unsigned int regtmp = 0;
  556. unsigned int base = 0;
  557. const void *data = NULL;
  558. int ret;
  559. for (i = start; i < end; i++) {
  560. regtmp = block_base + (i * map->reg_stride);
  561. if (!regcache_reg_present(cache_present, i) ||
  562. !regmap_writeable(map, regtmp)) {
  563. ret = regcache_sync_block_raw_flush(map, &data,
  564. base, regtmp);
  565. if (ret != 0)
  566. return ret;
  567. continue;
  568. }
  569. val = regcache_get_val(map, block, i);
  570. /* Is this the hardware default? If so skip. */
  571. ret = regcache_lookup_reg(map, regtmp);
  572. if (ret >= 0 && val == map->reg_defaults[ret].def) {
  573. ret = regcache_sync_block_raw_flush(map, &data,
  574. base, regtmp);
  575. if (ret != 0)
  576. return ret;
  577. continue;
  578. }
  579. if (!data) {
  580. data = regcache_get_val_addr(map, block, i);
  581. base = regtmp;
  582. }
  583. }
  584. return regcache_sync_block_raw_flush(map, &data, base, regtmp +
  585. map->reg_stride);
  586. }
  587. int regcache_sync_block(struct regmap *map, void *block,
  588. unsigned long *cache_present,
  589. unsigned int block_base, unsigned int start,
  590. unsigned int end)
  591. {
  592. if (regmap_can_raw_write(map) && !map->use_single_rw)
  593. return regcache_sync_block_raw(map, block, cache_present,
  594. block_base, start, end);
  595. else
  596. return regcache_sync_block_single(map, block, cache_present,
  597. block_base, start, end);
  598. }