lapic.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. #ifndef __KVM_X86_LAPIC_H
  2. #define __KVM_X86_LAPIC_H
  3. #include <kvm/iodev.h>
  4. #include <linux/kvm_host.h>
  5. #define KVM_APIC_INIT 0
  6. #define KVM_APIC_SIPI 1
  7. struct kvm_timer {
  8. struct hrtimer timer;
  9. s64 period; /* unit: ns */
  10. u32 timer_mode;
  11. u32 timer_mode_mask;
  12. u64 tscdeadline;
  13. u64 expired_tscdeadline;
  14. atomic_t pending; /* accumulated triggered timers */
  15. };
  16. struct kvm_lapic {
  17. unsigned long base_address;
  18. struct kvm_io_device dev;
  19. struct kvm_timer lapic_timer;
  20. u32 divide_count;
  21. struct kvm_vcpu *vcpu;
  22. bool sw_enabled;
  23. bool irr_pending;
  24. /* Number of bits set in ISR. */
  25. s16 isr_count;
  26. /* The highest vector set in ISR; if -1 - invalid, must scan ISR. */
  27. int highest_isr_cache;
  28. /**
  29. * APIC register page. The layout matches the register layout seen by
  30. * the guest 1:1, because it is accessed by the vmx microcode.
  31. * Note: Only one register, the TPR, is used by the microcode.
  32. */
  33. void *regs;
  34. gpa_t vapic_addr;
  35. struct gfn_to_hva_cache vapic_cache;
  36. unsigned long pending_events;
  37. unsigned int sipi_vector;
  38. };
  39. int kvm_create_lapic(struct kvm_vcpu *vcpu);
  40. void kvm_free_lapic(struct kvm_vcpu *vcpu);
  41. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
  42. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
  43. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu);
  44. void kvm_apic_accept_events(struct kvm_vcpu *vcpu);
  45. void kvm_lapic_reset(struct kvm_vcpu *vcpu);
  46. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
  47. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
  48. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu);
  49. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
  50. u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu);
  51. void kvm_apic_set_version(struct kvm_vcpu *vcpu);
  52. void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr);
  53. void __kvm_apic_update_irr(u32 *pir, void *regs);
  54. void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir);
  55. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  56. unsigned long *dest_map);
  57. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type);
  58. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  59. struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map);
  60. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
  61. int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
  62. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
  63. struct kvm_lapic_state *s);
  64. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
  65. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu);
  66. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data);
  67. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset);
  68. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector);
  69. int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr);
  70. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu);
  71. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu);
  72. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  73. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  74. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  75. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  76. static inline bool kvm_hv_vapic_assist_page_enabled(struct kvm_vcpu *vcpu)
  77. {
  78. return vcpu->arch.hv_vapic & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE;
  79. }
  80. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data);
  81. void kvm_lapic_init(void);
  82. static inline u32 kvm_apic_get_reg(struct kvm_lapic *apic, int reg_off)
  83. {
  84. return *((u32 *) (apic->regs + reg_off));
  85. }
  86. extern struct static_key kvm_no_apic_vcpu;
  87. static inline bool kvm_vcpu_has_lapic(struct kvm_vcpu *vcpu)
  88. {
  89. if (static_key_false(&kvm_no_apic_vcpu))
  90. return vcpu->arch.apic;
  91. return true;
  92. }
  93. extern struct static_key_deferred apic_hw_disabled;
  94. static inline int kvm_apic_hw_enabled(struct kvm_lapic *apic)
  95. {
  96. if (static_key_false(&apic_hw_disabled.key))
  97. return apic->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  98. return MSR_IA32_APICBASE_ENABLE;
  99. }
  100. extern struct static_key_deferred apic_sw_disabled;
  101. static inline bool kvm_apic_sw_enabled(struct kvm_lapic *apic)
  102. {
  103. if (static_key_false(&apic_sw_disabled.key))
  104. return apic->sw_enabled;
  105. return true;
  106. }
  107. static inline bool kvm_apic_present(struct kvm_vcpu *vcpu)
  108. {
  109. return kvm_vcpu_has_lapic(vcpu) && kvm_apic_hw_enabled(vcpu->arch.apic);
  110. }
  111. static inline int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  112. {
  113. return kvm_apic_present(vcpu) && kvm_apic_sw_enabled(vcpu->arch.apic);
  114. }
  115. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  116. {
  117. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  118. }
  119. static inline bool kvm_apic_vid_enabled(struct kvm *kvm)
  120. {
  121. return kvm_x86_ops->vm_has_apicv(kvm);
  122. }
  123. static inline bool kvm_apic_has_events(struct kvm_vcpu *vcpu)
  124. {
  125. return vcpu->arch.apic->pending_events;
  126. }
  127. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector);
  128. void wait_lapic_expire(struct kvm_vcpu *vcpu);
  129. #endif