irq_comm.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. /*
  2. * irq_comm.c: Common API for in kernel interrupt controller
  3. * Copyright (c) 2007, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  16. * Place - Suite 330, Boston, MA 02111-1307 USA.
  17. * Authors:
  18. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  19. *
  20. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  21. */
  22. #include <linux/kvm_host.h>
  23. #include <linux/slab.h>
  24. #include <linux/export.h>
  25. #include <trace/events/kvm.h>
  26. #include <asm/msidef.h>
  27. #include "irq.h"
  28. #include "ioapic.h"
  29. static int kvm_set_pic_irq(struct kvm_kernel_irq_routing_entry *e,
  30. struct kvm *kvm, int irq_source_id, int level,
  31. bool line_status)
  32. {
  33. struct kvm_pic *pic = pic_irqchip(kvm);
  34. return kvm_pic_set_irq(pic, e->irqchip.pin, irq_source_id, level);
  35. }
  36. static int kvm_set_ioapic_irq(struct kvm_kernel_irq_routing_entry *e,
  37. struct kvm *kvm, int irq_source_id, int level,
  38. bool line_status)
  39. {
  40. struct kvm_ioapic *ioapic = kvm->arch.vioapic;
  41. return kvm_ioapic_set_irq(ioapic, e->irqchip.pin, irq_source_id, level,
  42. line_status);
  43. }
  44. inline static bool kvm_is_dm_lowest_prio(struct kvm_lapic_irq *irq)
  45. {
  46. return irq->delivery_mode == APIC_DM_LOWEST;
  47. }
  48. int kvm_irq_delivery_to_apic(struct kvm *kvm, struct kvm_lapic *src,
  49. struct kvm_lapic_irq *irq, unsigned long *dest_map)
  50. {
  51. int i, r = -1;
  52. struct kvm_vcpu *vcpu, *lowest = NULL;
  53. if (irq->dest_mode == 0 && irq->dest_id == 0xff &&
  54. kvm_is_dm_lowest_prio(irq)) {
  55. printk(KERN_INFO "kvm: apic: phys broadcast and lowest prio\n");
  56. irq->delivery_mode = APIC_DM_FIXED;
  57. }
  58. if (kvm_irq_delivery_to_apic_fast(kvm, src, irq, &r, dest_map))
  59. return r;
  60. kvm_for_each_vcpu(i, vcpu, kvm) {
  61. if (!kvm_apic_present(vcpu))
  62. continue;
  63. if (!kvm_apic_match_dest(vcpu, src, irq->shorthand,
  64. irq->dest_id, irq->dest_mode))
  65. continue;
  66. if (!kvm_is_dm_lowest_prio(irq)) {
  67. if (r < 0)
  68. r = 0;
  69. r += kvm_apic_set_irq(vcpu, irq, dest_map);
  70. } else if (kvm_lapic_enabled(vcpu)) {
  71. if (!lowest)
  72. lowest = vcpu;
  73. else if (kvm_apic_compare_prio(vcpu, lowest) < 0)
  74. lowest = vcpu;
  75. }
  76. }
  77. if (lowest)
  78. r = kvm_apic_set_irq(lowest, irq, dest_map);
  79. return r;
  80. }
  81. static inline void kvm_set_msi_irq(struct kvm_kernel_irq_routing_entry *e,
  82. struct kvm_lapic_irq *irq)
  83. {
  84. trace_kvm_msi_set_irq(e->msi.address_lo, e->msi.data);
  85. irq->dest_id = (e->msi.address_lo &
  86. MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
  87. irq->vector = (e->msi.data &
  88. MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
  89. irq->dest_mode = (1 << MSI_ADDR_DEST_MODE_SHIFT) & e->msi.address_lo;
  90. irq->trig_mode = (1 << MSI_DATA_TRIGGER_SHIFT) & e->msi.data;
  91. irq->delivery_mode = e->msi.data & 0x700;
  92. irq->level = 1;
  93. irq->shorthand = 0;
  94. /* TODO Deal with RH bit of MSI message address */
  95. }
  96. int kvm_set_msi(struct kvm_kernel_irq_routing_entry *e,
  97. struct kvm *kvm, int irq_source_id, int level, bool line_status)
  98. {
  99. struct kvm_lapic_irq irq;
  100. if (!level)
  101. return -1;
  102. kvm_set_msi_irq(e, &irq);
  103. return kvm_irq_delivery_to_apic(kvm, NULL, &irq, NULL);
  104. }
  105. static int kvm_set_msi_inatomic(struct kvm_kernel_irq_routing_entry *e,
  106. struct kvm *kvm)
  107. {
  108. struct kvm_lapic_irq irq;
  109. int r;
  110. kvm_set_msi_irq(e, &irq);
  111. if (kvm_irq_delivery_to_apic_fast(kvm, NULL, &irq, &r, NULL))
  112. return r;
  113. else
  114. return -EWOULDBLOCK;
  115. }
  116. /*
  117. * Deliver an IRQ in an atomic context if we can, or return a failure,
  118. * user can retry in a process context.
  119. * Return value:
  120. * -EWOULDBLOCK - Can't deliver in atomic context: retry in a process context.
  121. * Other values - No need to retry.
  122. */
  123. int kvm_set_irq_inatomic(struct kvm *kvm, int irq_source_id, u32 irq, int level)
  124. {
  125. struct kvm_kernel_irq_routing_entry entries[KVM_NR_IRQCHIPS];
  126. struct kvm_kernel_irq_routing_entry *e;
  127. int ret = -EINVAL;
  128. int idx;
  129. trace_kvm_set_irq(irq, level, irq_source_id);
  130. /*
  131. * Injection into either PIC or IOAPIC might need to scan all CPUs,
  132. * which would need to be retried from thread context; when same GSI
  133. * is connected to both PIC and IOAPIC, we'd have to report a
  134. * partial failure here.
  135. * Since there's no easy way to do this, we only support injecting MSI
  136. * which is limited to 1:1 GSI mapping.
  137. */
  138. idx = srcu_read_lock(&kvm->irq_srcu);
  139. if (kvm_irq_map_gsi(kvm, entries, irq) > 0) {
  140. e = &entries[0];
  141. if (likely(e->type == KVM_IRQ_ROUTING_MSI))
  142. ret = kvm_set_msi_inatomic(e, kvm);
  143. else
  144. ret = -EWOULDBLOCK;
  145. }
  146. srcu_read_unlock(&kvm->irq_srcu, idx);
  147. return ret;
  148. }
  149. int kvm_request_irq_source_id(struct kvm *kvm)
  150. {
  151. unsigned long *bitmap = &kvm->arch.irq_sources_bitmap;
  152. int irq_source_id;
  153. mutex_lock(&kvm->irq_lock);
  154. irq_source_id = find_first_zero_bit(bitmap, BITS_PER_LONG);
  155. if (irq_source_id >= BITS_PER_LONG) {
  156. printk(KERN_WARNING "kvm: exhaust allocatable IRQ sources!\n");
  157. irq_source_id = -EFAULT;
  158. goto unlock;
  159. }
  160. ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID);
  161. ASSERT(irq_source_id != KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID);
  162. set_bit(irq_source_id, bitmap);
  163. unlock:
  164. mutex_unlock(&kvm->irq_lock);
  165. return irq_source_id;
  166. }
  167. void kvm_free_irq_source_id(struct kvm *kvm, int irq_source_id)
  168. {
  169. ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID);
  170. ASSERT(irq_source_id != KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID);
  171. mutex_lock(&kvm->irq_lock);
  172. if (irq_source_id < 0 ||
  173. irq_source_id >= BITS_PER_LONG) {
  174. printk(KERN_ERR "kvm: IRQ source ID out of range!\n");
  175. goto unlock;
  176. }
  177. clear_bit(irq_source_id, &kvm->arch.irq_sources_bitmap);
  178. if (!irqchip_in_kernel(kvm))
  179. goto unlock;
  180. kvm_ioapic_clear_all(kvm->arch.vioapic, irq_source_id);
  181. kvm_pic_clear_all(pic_irqchip(kvm), irq_source_id);
  182. unlock:
  183. mutex_unlock(&kvm->irq_lock);
  184. }
  185. void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
  186. struct kvm_irq_mask_notifier *kimn)
  187. {
  188. mutex_lock(&kvm->irq_lock);
  189. kimn->irq = irq;
  190. hlist_add_head_rcu(&kimn->link, &kvm->arch.mask_notifier_list);
  191. mutex_unlock(&kvm->irq_lock);
  192. }
  193. void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
  194. struct kvm_irq_mask_notifier *kimn)
  195. {
  196. mutex_lock(&kvm->irq_lock);
  197. hlist_del_rcu(&kimn->link);
  198. mutex_unlock(&kvm->irq_lock);
  199. synchronize_srcu(&kvm->irq_srcu);
  200. }
  201. void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
  202. bool mask)
  203. {
  204. struct kvm_irq_mask_notifier *kimn;
  205. int idx, gsi;
  206. idx = srcu_read_lock(&kvm->irq_srcu);
  207. gsi = kvm_irq_map_chip_pin(kvm, irqchip, pin);
  208. if (gsi != -1)
  209. hlist_for_each_entry_rcu(kimn, &kvm->arch.mask_notifier_list, link)
  210. if (kimn->irq == gsi)
  211. kimn->func(kimn, mask);
  212. srcu_read_unlock(&kvm->irq_srcu, idx);
  213. }
  214. int kvm_set_routing_entry(struct kvm_kernel_irq_routing_entry *e,
  215. const struct kvm_irq_routing_entry *ue)
  216. {
  217. int r = -EINVAL;
  218. int delta;
  219. unsigned max_pin;
  220. switch (ue->type) {
  221. case KVM_IRQ_ROUTING_IRQCHIP:
  222. delta = 0;
  223. switch (ue->u.irqchip.irqchip) {
  224. case KVM_IRQCHIP_PIC_MASTER:
  225. e->set = kvm_set_pic_irq;
  226. max_pin = PIC_NUM_PINS;
  227. break;
  228. case KVM_IRQCHIP_PIC_SLAVE:
  229. e->set = kvm_set_pic_irq;
  230. max_pin = PIC_NUM_PINS;
  231. delta = 8;
  232. break;
  233. case KVM_IRQCHIP_IOAPIC:
  234. max_pin = KVM_IOAPIC_NUM_PINS;
  235. e->set = kvm_set_ioapic_irq;
  236. break;
  237. default:
  238. goto out;
  239. }
  240. e->irqchip.irqchip = ue->u.irqchip.irqchip;
  241. e->irqchip.pin = ue->u.irqchip.pin + delta;
  242. if (e->irqchip.pin >= max_pin)
  243. goto out;
  244. break;
  245. case KVM_IRQ_ROUTING_MSI:
  246. e->set = kvm_set_msi;
  247. e->msi.address_lo = ue->u.msi.address_lo;
  248. e->msi.address_hi = ue->u.msi.address_hi;
  249. e->msi.data = ue->u.msi.data;
  250. break;
  251. default:
  252. goto out;
  253. }
  254. r = 0;
  255. out:
  256. return r;
  257. }
  258. #define IOAPIC_ROUTING_ENTRY(irq) \
  259. { .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP, \
  260. .u.irqchip = { .irqchip = KVM_IRQCHIP_IOAPIC, .pin = (irq) } }
  261. #define ROUTING_ENTRY1(irq) IOAPIC_ROUTING_ENTRY(irq)
  262. #define PIC_ROUTING_ENTRY(irq) \
  263. { .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP, \
  264. .u.irqchip = { .irqchip = SELECT_PIC(irq), .pin = (irq) % 8 } }
  265. #define ROUTING_ENTRY2(irq) \
  266. IOAPIC_ROUTING_ENTRY(irq), PIC_ROUTING_ENTRY(irq)
  267. static const struct kvm_irq_routing_entry default_routing[] = {
  268. ROUTING_ENTRY2(0), ROUTING_ENTRY2(1),
  269. ROUTING_ENTRY2(2), ROUTING_ENTRY2(3),
  270. ROUTING_ENTRY2(4), ROUTING_ENTRY2(5),
  271. ROUTING_ENTRY2(6), ROUTING_ENTRY2(7),
  272. ROUTING_ENTRY2(8), ROUTING_ENTRY2(9),
  273. ROUTING_ENTRY2(10), ROUTING_ENTRY2(11),
  274. ROUTING_ENTRY2(12), ROUTING_ENTRY2(13),
  275. ROUTING_ENTRY2(14), ROUTING_ENTRY2(15),
  276. ROUTING_ENTRY1(16), ROUTING_ENTRY1(17),
  277. ROUTING_ENTRY1(18), ROUTING_ENTRY1(19),
  278. ROUTING_ENTRY1(20), ROUTING_ENTRY1(21),
  279. ROUTING_ENTRY1(22), ROUTING_ENTRY1(23),
  280. };
  281. int kvm_setup_default_irq_routing(struct kvm *kvm)
  282. {
  283. return kvm_set_irq_routing(kvm, default_routing,
  284. ARRAY_SIZE(default_routing), 0);
  285. }