emulate.c 133 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  62. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  63. #define OpBits 5 /* Width of operand field */
  64. #define OpMask ((1ull << OpBits) - 1)
  65. /*
  66. * Opcode effective-address decode tables.
  67. * Note that we only emulate instructions that have at least one memory
  68. * operand (excluding implicit stack references). We assume that stack
  69. * references and instruction fetches will never occur in special memory
  70. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  71. * not be handled.
  72. */
  73. /* Operand sizes: 8-bit operands or specified/overridden size. */
  74. #define ByteOp (1<<0) /* 8-bit operands. */
  75. /* Destination operand type. */
  76. #define DstShift 1
  77. #define ImplicitOps (OpImplicit << DstShift)
  78. #define DstReg (OpReg << DstShift)
  79. #define DstMem (OpMem << DstShift)
  80. #define DstAcc (OpAcc << DstShift)
  81. #define DstDI (OpDI << DstShift)
  82. #define DstMem64 (OpMem64 << DstShift)
  83. #define DstMem16 (OpMem16 << DstShift)
  84. #define DstImmUByte (OpImmUByte << DstShift)
  85. #define DstDX (OpDX << DstShift)
  86. #define DstAccLo (OpAccLo << DstShift)
  87. #define DstMask (OpMask << DstShift)
  88. /* Source operand type. */
  89. #define SrcShift 6
  90. #define SrcNone (OpNone << SrcShift)
  91. #define SrcReg (OpReg << SrcShift)
  92. #define SrcMem (OpMem << SrcShift)
  93. #define SrcMem16 (OpMem16 << SrcShift)
  94. #define SrcMem32 (OpMem32 << SrcShift)
  95. #define SrcImm (OpImm << SrcShift)
  96. #define SrcImmByte (OpImmByte << SrcShift)
  97. #define SrcOne (OpOne << SrcShift)
  98. #define SrcImmUByte (OpImmUByte << SrcShift)
  99. #define SrcImmU (OpImmU << SrcShift)
  100. #define SrcSI (OpSI << SrcShift)
  101. #define SrcXLat (OpXLat << SrcShift)
  102. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  103. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  104. #define SrcAcc (OpAcc << SrcShift)
  105. #define SrcImmU16 (OpImmU16 << SrcShift)
  106. #define SrcImm64 (OpImm64 << SrcShift)
  107. #define SrcDX (OpDX << SrcShift)
  108. #define SrcMem8 (OpMem8 << SrcShift)
  109. #define SrcAccHi (OpAccHi << SrcShift)
  110. #define SrcMask (OpMask << SrcShift)
  111. #define BitOp (1<<11)
  112. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  113. #define String (1<<13) /* String instruction (rep capable) */
  114. #define Stack (1<<14) /* Stack instruction (push/pop) */
  115. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  116. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  117. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  118. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  119. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  120. #define Escape (5<<15) /* Escape to coprocessor instruction */
  121. #define InstrDual (6<<15) /* Alternate instruction decoding of mod == 3 */
  122. #define ModeDual (7<<15) /* Different instruction for 32/64 bit */
  123. #define Sse (1<<18) /* SSE Vector instruction */
  124. /* Generic ModRM decode. */
  125. #define ModRM (1<<19)
  126. /* Destination is only written; never read. */
  127. #define Mov (1<<20)
  128. /* Misc flags */
  129. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  130. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  131. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  132. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  133. #define Undefined (1<<25) /* No Such Instruction */
  134. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  135. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  136. #define No64 (1<<28)
  137. #define PageTable (1 << 29) /* instruction used to write page table */
  138. #define NotImpl (1 << 30) /* instruction is not implemented */
  139. /* Source 2 operand type */
  140. #define Src2Shift (31)
  141. #define Src2None (OpNone << Src2Shift)
  142. #define Src2Mem (OpMem << Src2Shift)
  143. #define Src2CL (OpCL << Src2Shift)
  144. #define Src2ImmByte (OpImmByte << Src2Shift)
  145. #define Src2One (OpOne << Src2Shift)
  146. #define Src2Imm (OpImm << Src2Shift)
  147. #define Src2ES (OpES << Src2Shift)
  148. #define Src2CS (OpCS << Src2Shift)
  149. #define Src2SS (OpSS << Src2Shift)
  150. #define Src2DS (OpDS << Src2Shift)
  151. #define Src2FS (OpFS << Src2Shift)
  152. #define Src2GS (OpGS << Src2Shift)
  153. #define Src2Mask (OpMask << Src2Shift)
  154. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  155. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  156. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  157. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  158. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  159. #define NoWrite ((u64)1 << 45) /* No writeback */
  160. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  161. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  162. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  163. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  164. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  165. #define NearBranch ((u64)1 << 52) /* Near branches */
  166. #define No16 ((u64)1 << 53) /* No 16 bit operand */
  167. #define IncSP ((u64)1 << 54) /* SP is incremented before ModRM calc */
  168. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  169. #define X2(x...) x, x
  170. #define X3(x...) X2(x), x
  171. #define X4(x...) X2(x), X2(x)
  172. #define X5(x...) X4(x), x
  173. #define X6(x...) X4(x), X2(x)
  174. #define X7(x...) X4(x), X3(x)
  175. #define X8(x...) X4(x), X4(x)
  176. #define X16(x...) X8(x), X8(x)
  177. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  178. #define FASTOP_SIZE 8
  179. /*
  180. * fastop functions have a special calling convention:
  181. *
  182. * dst: rax (in/out)
  183. * src: rdx (in/out)
  184. * src2: rcx (in)
  185. * flags: rflags (in/out)
  186. * ex: rsi (in:fastop pointer, out:zero if exception)
  187. *
  188. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  189. * different operand sizes can be reached by calculation, rather than a jump
  190. * table (which would be bigger than the code).
  191. *
  192. * fastop functions are declared as taking a never-defined fastop parameter,
  193. * so they can't be called from C directly.
  194. */
  195. struct fastop;
  196. struct opcode {
  197. u64 flags : 56;
  198. u64 intercept : 8;
  199. union {
  200. int (*execute)(struct x86_emulate_ctxt *ctxt);
  201. const struct opcode *group;
  202. const struct group_dual *gdual;
  203. const struct gprefix *gprefix;
  204. const struct escape *esc;
  205. const struct instr_dual *idual;
  206. const struct mode_dual *mdual;
  207. void (*fastop)(struct fastop *fake);
  208. } u;
  209. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  210. };
  211. struct group_dual {
  212. struct opcode mod012[8];
  213. struct opcode mod3[8];
  214. };
  215. struct gprefix {
  216. struct opcode pfx_no;
  217. struct opcode pfx_66;
  218. struct opcode pfx_f2;
  219. struct opcode pfx_f3;
  220. };
  221. struct escape {
  222. struct opcode op[8];
  223. struct opcode high[64];
  224. };
  225. struct instr_dual {
  226. struct opcode mod012;
  227. struct opcode mod3;
  228. };
  229. struct mode_dual {
  230. struct opcode mode32;
  231. struct opcode mode64;
  232. };
  233. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  234. enum x86_transfer_type {
  235. X86_TRANSFER_NONE,
  236. X86_TRANSFER_CALL_JMP,
  237. X86_TRANSFER_RET,
  238. X86_TRANSFER_TASK_SWITCH,
  239. };
  240. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  241. {
  242. if (!(ctxt->regs_valid & (1 << nr))) {
  243. ctxt->regs_valid |= 1 << nr;
  244. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  245. }
  246. return ctxt->_regs[nr];
  247. }
  248. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  249. {
  250. ctxt->regs_valid |= 1 << nr;
  251. ctxt->regs_dirty |= 1 << nr;
  252. return &ctxt->_regs[nr];
  253. }
  254. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  255. {
  256. reg_read(ctxt, nr);
  257. return reg_write(ctxt, nr);
  258. }
  259. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  260. {
  261. unsigned reg;
  262. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  263. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  264. }
  265. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  266. {
  267. ctxt->regs_dirty = 0;
  268. ctxt->regs_valid = 0;
  269. }
  270. /*
  271. * These EFLAGS bits are restored from saved value during emulation, and
  272. * any changes are written back to the saved value after emulation.
  273. */
  274. #define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
  275. X86_EFLAGS_PF|X86_EFLAGS_CF)
  276. #ifdef CONFIG_X86_64
  277. #define ON64(x) x
  278. #else
  279. #define ON64(x)
  280. #endif
  281. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  282. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  283. #define FOP_RET "ret \n\t"
  284. #define FOP_START(op) \
  285. extern void em_##op(struct fastop *fake); \
  286. asm(".pushsection .text, \"ax\" \n\t" \
  287. ".global em_" #op " \n\t" \
  288. FOP_ALIGN \
  289. "em_" #op ": \n\t"
  290. #define FOP_END \
  291. ".popsection")
  292. #define FOPNOP() FOP_ALIGN FOP_RET
  293. #define FOP1E(op, dst) \
  294. FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
  295. #define FOP1EEX(op, dst) \
  296. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  297. #define FASTOP1(op) \
  298. FOP_START(op) \
  299. FOP1E(op##b, al) \
  300. FOP1E(op##w, ax) \
  301. FOP1E(op##l, eax) \
  302. ON64(FOP1E(op##q, rax)) \
  303. FOP_END
  304. /* 1-operand, using src2 (for MUL/DIV r/m) */
  305. #define FASTOP1SRC2(op, name) \
  306. FOP_START(name) \
  307. FOP1E(op, cl) \
  308. FOP1E(op, cx) \
  309. FOP1E(op, ecx) \
  310. ON64(FOP1E(op, rcx)) \
  311. FOP_END
  312. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  313. #define FASTOP1SRC2EX(op, name) \
  314. FOP_START(name) \
  315. FOP1EEX(op, cl) \
  316. FOP1EEX(op, cx) \
  317. FOP1EEX(op, ecx) \
  318. ON64(FOP1EEX(op, rcx)) \
  319. FOP_END
  320. #define FOP2E(op, dst, src) \
  321. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  322. #define FASTOP2(op) \
  323. FOP_START(op) \
  324. FOP2E(op##b, al, dl) \
  325. FOP2E(op##w, ax, dx) \
  326. FOP2E(op##l, eax, edx) \
  327. ON64(FOP2E(op##q, rax, rdx)) \
  328. FOP_END
  329. /* 2 operand, word only */
  330. #define FASTOP2W(op) \
  331. FOP_START(op) \
  332. FOPNOP() \
  333. FOP2E(op##w, ax, dx) \
  334. FOP2E(op##l, eax, edx) \
  335. ON64(FOP2E(op##q, rax, rdx)) \
  336. FOP_END
  337. /* 2 operand, src is CL */
  338. #define FASTOP2CL(op) \
  339. FOP_START(op) \
  340. FOP2E(op##b, al, cl) \
  341. FOP2E(op##w, ax, cl) \
  342. FOP2E(op##l, eax, cl) \
  343. ON64(FOP2E(op##q, rax, cl)) \
  344. FOP_END
  345. /* 2 operand, src and dest are reversed */
  346. #define FASTOP2R(op, name) \
  347. FOP_START(name) \
  348. FOP2E(op##b, dl, al) \
  349. FOP2E(op##w, dx, ax) \
  350. FOP2E(op##l, edx, eax) \
  351. ON64(FOP2E(op##q, rdx, rax)) \
  352. FOP_END
  353. #define FOP3E(op, dst, src, src2) \
  354. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  355. /* 3-operand, word-only, src2=cl */
  356. #define FASTOP3WCL(op) \
  357. FOP_START(op) \
  358. FOPNOP() \
  359. FOP3E(op##w, ax, dx, cl) \
  360. FOP3E(op##l, eax, edx, cl) \
  361. ON64(FOP3E(op##q, rax, rdx, cl)) \
  362. FOP_END
  363. /* Special case for SETcc - 1 instruction per cc */
  364. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  365. asm(".global kvm_fastop_exception \n"
  366. "kvm_fastop_exception: xor %esi, %esi; ret");
  367. FOP_START(setcc)
  368. FOP_SETCC(seto)
  369. FOP_SETCC(setno)
  370. FOP_SETCC(setc)
  371. FOP_SETCC(setnc)
  372. FOP_SETCC(setz)
  373. FOP_SETCC(setnz)
  374. FOP_SETCC(setbe)
  375. FOP_SETCC(setnbe)
  376. FOP_SETCC(sets)
  377. FOP_SETCC(setns)
  378. FOP_SETCC(setp)
  379. FOP_SETCC(setnp)
  380. FOP_SETCC(setl)
  381. FOP_SETCC(setnl)
  382. FOP_SETCC(setle)
  383. FOP_SETCC(setnle)
  384. FOP_END;
  385. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  386. FOP_END;
  387. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  388. enum x86_intercept intercept,
  389. enum x86_intercept_stage stage)
  390. {
  391. struct x86_instruction_info info = {
  392. .intercept = intercept,
  393. .rep_prefix = ctxt->rep_prefix,
  394. .modrm_mod = ctxt->modrm_mod,
  395. .modrm_reg = ctxt->modrm_reg,
  396. .modrm_rm = ctxt->modrm_rm,
  397. .src_val = ctxt->src.val64,
  398. .dst_val = ctxt->dst.val64,
  399. .src_bytes = ctxt->src.bytes,
  400. .dst_bytes = ctxt->dst.bytes,
  401. .ad_bytes = ctxt->ad_bytes,
  402. .next_rip = ctxt->eip,
  403. };
  404. return ctxt->ops->intercept(ctxt, &info, stage);
  405. }
  406. static void assign_masked(ulong *dest, ulong src, ulong mask)
  407. {
  408. *dest = (*dest & ~mask) | (src & mask);
  409. }
  410. static void assign_register(unsigned long *reg, u64 val, int bytes)
  411. {
  412. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  413. switch (bytes) {
  414. case 1:
  415. *(u8 *)reg = (u8)val;
  416. break;
  417. case 2:
  418. *(u16 *)reg = (u16)val;
  419. break;
  420. case 4:
  421. *reg = (u32)val;
  422. break; /* 64b: zero-extend */
  423. case 8:
  424. *reg = val;
  425. break;
  426. }
  427. }
  428. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  429. {
  430. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  431. }
  432. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  433. {
  434. u16 sel;
  435. struct desc_struct ss;
  436. if (ctxt->mode == X86EMUL_MODE_PROT64)
  437. return ~0UL;
  438. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  439. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  440. }
  441. static int stack_size(struct x86_emulate_ctxt *ctxt)
  442. {
  443. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  444. }
  445. /* Access/update address held in a register, based on addressing mode. */
  446. static inline unsigned long
  447. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  448. {
  449. if (ctxt->ad_bytes == sizeof(unsigned long))
  450. return reg;
  451. else
  452. return reg & ad_mask(ctxt);
  453. }
  454. static inline unsigned long
  455. register_address(struct x86_emulate_ctxt *ctxt, int reg)
  456. {
  457. return address_mask(ctxt, reg_read(ctxt, reg));
  458. }
  459. static void masked_increment(ulong *reg, ulong mask, int inc)
  460. {
  461. assign_masked(reg, *reg + inc, mask);
  462. }
  463. static inline void
  464. register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
  465. {
  466. ulong mask;
  467. if (ctxt->ad_bytes == sizeof(unsigned long))
  468. mask = ~0UL;
  469. else
  470. mask = ad_mask(ctxt);
  471. masked_increment(reg_rmw(ctxt, reg), mask, inc);
  472. }
  473. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  474. {
  475. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  476. }
  477. static u32 desc_limit_scaled(struct desc_struct *desc)
  478. {
  479. u32 limit = get_desc_limit(desc);
  480. return desc->g ? (limit << 12) | 0xfff : limit;
  481. }
  482. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  483. {
  484. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  485. return 0;
  486. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  487. }
  488. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  489. u32 error, bool valid)
  490. {
  491. WARN_ON(vec > 0x1f);
  492. ctxt->exception.vector = vec;
  493. ctxt->exception.error_code = error;
  494. ctxt->exception.error_code_valid = valid;
  495. return X86EMUL_PROPAGATE_FAULT;
  496. }
  497. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  498. {
  499. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  500. }
  501. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  502. {
  503. return emulate_exception(ctxt, GP_VECTOR, err, true);
  504. }
  505. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  506. {
  507. return emulate_exception(ctxt, SS_VECTOR, err, true);
  508. }
  509. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  510. {
  511. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  512. }
  513. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  514. {
  515. return emulate_exception(ctxt, TS_VECTOR, err, true);
  516. }
  517. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  518. {
  519. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  520. }
  521. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  522. {
  523. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  524. }
  525. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  526. {
  527. u16 selector;
  528. struct desc_struct desc;
  529. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  530. return selector;
  531. }
  532. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  533. unsigned seg)
  534. {
  535. u16 dummy;
  536. u32 base3;
  537. struct desc_struct desc;
  538. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  539. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  540. }
  541. /*
  542. * x86 defines three classes of vector instructions: explicitly
  543. * aligned, explicitly unaligned, and the rest, which change behaviour
  544. * depending on whether they're AVX encoded or not.
  545. *
  546. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  547. * subject to the same check.
  548. */
  549. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  550. {
  551. if (likely(size < 16))
  552. return false;
  553. if (ctxt->d & Aligned)
  554. return true;
  555. else if (ctxt->d & Unaligned)
  556. return false;
  557. else if (ctxt->d & Avx)
  558. return false;
  559. else
  560. return true;
  561. }
  562. static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
  563. struct segmented_address addr,
  564. unsigned *max_size, unsigned size,
  565. bool write, bool fetch,
  566. enum x86emul_mode mode, ulong *linear)
  567. {
  568. struct desc_struct desc;
  569. bool usable;
  570. ulong la;
  571. u32 lim;
  572. u16 sel;
  573. la = seg_base(ctxt, addr.seg) + addr.ea;
  574. *max_size = 0;
  575. switch (mode) {
  576. case X86EMUL_MODE_PROT64:
  577. if (is_noncanonical_address(la))
  578. goto bad;
  579. *max_size = min_t(u64, ~0u, (1ull << 48) - la);
  580. if (size > *max_size)
  581. goto bad;
  582. break;
  583. default:
  584. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  585. addr.seg);
  586. if (!usable)
  587. goto bad;
  588. /* code segment in protected mode or read-only data segment */
  589. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  590. || !(desc.type & 2)) && write)
  591. goto bad;
  592. /* unreadable code segment */
  593. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  594. goto bad;
  595. lim = desc_limit_scaled(&desc);
  596. if (!(desc.type & 8) && (desc.type & 4)) {
  597. /* expand-down segment */
  598. if (addr.ea <= lim)
  599. goto bad;
  600. lim = desc.d ? 0xffffffff : 0xffff;
  601. }
  602. if (addr.ea > lim)
  603. goto bad;
  604. if (lim == 0xffffffff)
  605. *max_size = ~0u;
  606. else {
  607. *max_size = (u64)lim + 1 - addr.ea;
  608. if (size > *max_size)
  609. goto bad;
  610. }
  611. la &= (u32)-1;
  612. break;
  613. }
  614. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  615. return emulate_gp(ctxt, 0);
  616. *linear = la;
  617. return X86EMUL_CONTINUE;
  618. bad:
  619. if (addr.seg == VCPU_SREG_SS)
  620. return emulate_ss(ctxt, 0);
  621. else
  622. return emulate_gp(ctxt, 0);
  623. }
  624. static int linearize(struct x86_emulate_ctxt *ctxt,
  625. struct segmented_address addr,
  626. unsigned size, bool write,
  627. ulong *linear)
  628. {
  629. unsigned max_size;
  630. return __linearize(ctxt, addr, &max_size, size, write, false,
  631. ctxt->mode, linear);
  632. }
  633. static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
  634. enum x86emul_mode mode)
  635. {
  636. ulong linear;
  637. int rc;
  638. unsigned max_size;
  639. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  640. .ea = dst };
  641. if (ctxt->op_bytes != sizeof(unsigned long))
  642. addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
  643. rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
  644. if (rc == X86EMUL_CONTINUE)
  645. ctxt->_eip = addr.ea;
  646. return rc;
  647. }
  648. static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
  649. {
  650. return assign_eip(ctxt, dst, ctxt->mode);
  651. }
  652. static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
  653. const struct desc_struct *cs_desc)
  654. {
  655. enum x86emul_mode mode = ctxt->mode;
  656. int rc;
  657. #ifdef CONFIG_X86_64
  658. if (ctxt->mode >= X86EMUL_MODE_PROT16) {
  659. if (cs_desc->l) {
  660. u64 efer = 0;
  661. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  662. if (efer & EFER_LMA)
  663. mode = X86EMUL_MODE_PROT64;
  664. } else
  665. mode = X86EMUL_MODE_PROT32; /* temporary value */
  666. }
  667. #endif
  668. if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
  669. mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  670. rc = assign_eip(ctxt, dst, mode);
  671. if (rc == X86EMUL_CONTINUE)
  672. ctxt->mode = mode;
  673. return rc;
  674. }
  675. static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  676. {
  677. return assign_eip_near(ctxt, ctxt->_eip + rel);
  678. }
  679. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  680. struct segmented_address addr,
  681. void *data,
  682. unsigned size)
  683. {
  684. int rc;
  685. ulong linear;
  686. rc = linearize(ctxt, addr, size, false, &linear);
  687. if (rc != X86EMUL_CONTINUE)
  688. return rc;
  689. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  690. }
  691. /*
  692. * Prefetch the remaining bytes of the instruction without crossing page
  693. * boundary if they are not in fetch_cache yet.
  694. */
  695. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  696. {
  697. int rc;
  698. unsigned size, max_size;
  699. unsigned long linear;
  700. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  701. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  702. .ea = ctxt->eip + cur_size };
  703. /*
  704. * We do not know exactly how many bytes will be needed, and
  705. * __linearize is expensive, so fetch as much as possible. We
  706. * just have to avoid going beyond the 15 byte limit, the end
  707. * of the segment, or the end of the page.
  708. *
  709. * __linearize is called with size 0 so that it does not do any
  710. * boundary check itself. Instead, we use max_size to check
  711. * against op_size.
  712. */
  713. rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
  714. &linear);
  715. if (unlikely(rc != X86EMUL_CONTINUE))
  716. return rc;
  717. size = min_t(unsigned, 15UL ^ cur_size, max_size);
  718. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  719. /*
  720. * One instruction can only straddle two pages,
  721. * and one has been loaded at the beginning of
  722. * x86_decode_insn. So, if not enough bytes
  723. * still, we must have hit the 15-byte boundary.
  724. */
  725. if (unlikely(size < op_size))
  726. return emulate_gp(ctxt, 0);
  727. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  728. size, &ctxt->exception);
  729. if (unlikely(rc != X86EMUL_CONTINUE))
  730. return rc;
  731. ctxt->fetch.end += size;
  732. return X86EMUL_CONTINUE;
  733. }
  734. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  735. unsigned size)
  736. {
  737. unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
  738. if (unlikely(done_size < size))
  739. return __do_insn_fetch_bytes(ctxt, size - done_size);
  740. else
  741. return X86EMUL_CONTINUE;
  742. }
  743. /* Fetch next part of the instruction being emulated. */
  744. #define insn_fetch(_type, _ctxt) \
  745. ({ _type _x; \
  746. \
  747. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  748. if (rc != X86EMUL_CONTINUE) \
  749. goto done; \
  750. ctxt->_eip += sizeof(_type); \
  751. _x = *(_type __aligned(1) *) ctxt->fetch.ptr; \
  752. ctxt->fetch.ptr += sizeof(_type); \
  753. _x; \
  754. })
  755. #define insn_fetch_arr(_arr, _size, _ctxt) \
  756. ({ \
  757. rc = do_insn_fetch_bytes(_ctxt, _size); \
  758. if (rc != X86EMUL_CONTINUE) \
  759. goto done; \
  760. ctxt->_eip += (_size); \
  761. memcpy(_arr, ctxt->fetch.ptr, _size); \
  762. ctxt->fetch.ptr += (_size); \
  763. })
  764. /*
  765. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  766. * pointer into the block that addresses the relevant register.
  767. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  768. */
  769. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  770. int byteop)
  771. {
  772. void *p;
  773. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  774. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  775. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  776. else
  777. p = reg_rmw(ctxt, modrm_reg);
  778. return p;
  779. }
  780. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  781. struct segmented_address addr,
  782. u16 *size, unsigned long *address, int op_bytes)
  783. {
  784. int rc;
  785. if (op_bytes == 2)
  786. op_bytes = 3;
  787. *address = 0;
  788. rc = segmented_read_std(ctxt, addr, size, 2);
  789. if (rc != X86EMUL_CONTINUE)
  790. return rc;
  791. addr.ea += 2;
  792. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  793. return rc;
  794. }
  795. FASTOP2(add);
  796. FASTOP2(or);
  797. FASTOP2(adc);
  798. FASTOP2(sbb);
  799. FASTOP2(and);
  800. FASTOP2(sub);
  801. FASTOP2(xor);
  802. FASTOP2(cmp);
  803. FASTOP2(test);
  804. FASTOP1SRC2(mul, mul_ex);
  805. FASTOP1SRC2(imul, imul_ex);
  806. FASTOP1SRC2EX(div, div_ex);
  807. FASTOP1SRC2EX(idiv, idiv_ex);
  808. FASTOP3WCL(shld);
  809. FASTOP3WCL(shrd);
  810. FASTOP2W(imul);
  811. FASTOP1(not);
  812. FASTOP1(neg);
  813. FASTOP1(inc);
  814. FASTOP1(dec);
  815. FASTOP2CL(rol);
  816. FASTOP2CL(ror);
  817. FASTOP2CL(rcl);
  818. FASTOP2CL(rcr);
  819. FASTOP2CL(shl);
  820. FASTOP2CL(shr);
  821. FASTOP2CL(sar);
  822. FASTOP2W(bsf);
  823. FASTOP2W(bsr);
  824. FASTOP2W(bt);
  825. FASTOP2W(bts);
  826. FASTOP2W(btr);
  827. FASTOP2W(btc);
  828. FASTOP2(xadd);
  829. FASTOP2R(cmp, cmp_r);
  830. static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
  831. {
  832. /* If src is zero, do not writeback, but update flags */
  833. if (ctxt->src.val == 0)
  834. ctxt->dst.type = OP_NONE;
  835. return fastop(ctxt, em_bsf);
  836. }
  837. static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
  838. {
  839. /* If src is zero, do not writeback, but update flags */
  840. if (ctxt->src.val == 0)
  841. ctxt->dst.type = OP_NONE;
  842. return fastop(ctxt, em_bsr);
  843. }
  844. static u8 test_cc(unsigned int condition, unsigned long flags)
  845. {
  846. u8 rc;
  847. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  848. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  849. asm("push %[flags]; popf; call *%[fastop]"
  850. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  851. return rc;
  852. }
  853. static void fetch_register_operand(struct operand *op)
  854. {
  855. switch (op->bytes) {
  856. case 1:
  857. op->val = *(u8 *)op->addr.reg;
  858. break;
  859. case 2:
  860. op->val = *(u16 *)op->addr.reg;
  861. break;
  862. case 4:
  863. op->val = *(u32 *)op->addr.reg;
  864. break;
  865. case 8:
  866. op->val = *(u64 *)op->addr.reg;
  867. break;
  868. }
  869. }
  870. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  871. {
  872. ctxt->ops->get_fpu(ctxt);
  873. switch (reg) {
  874. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  875. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  876. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  877. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  878. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  879. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  880. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  881. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  882. #ifdef CONFIG_X86_64
  883. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  884. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  885. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  886. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  887. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  888. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  889. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  890. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  891. #endif
  892. default: BUG();
  893. }
  894. ctxt->ops->put_fpu(ctxt);
  895. }
  896. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  897. int reg)
  898. {
  899. ctxt->ops->get_fpu(ctxt);
  900. switch (reg) {
  901. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  902. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  903. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  904. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  905. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  906. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  907. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  908. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  909. #ifdef CONFIG_X86_64
  910. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  911. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  912. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  913. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  914. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  915. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  916. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  917. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  918. #endif
  919. default: BUG();
  920. }
  921. ctxt->ops->put_fpu(ctxt);
  922. }
  923. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  924. {
  925. ctxt->ops->get_fpu(ctxt);
  926. switch (reg) {
  927. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  928. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  929. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  930. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  931. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  932. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  933. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  934. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  935. default: BUG();
  936. }
  937. ctxt->ops->put_fpu(ctxt);
  938. }
  939. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  940. {
  941. ctxt->ops->get_fpu(ctxt);
  942. switch (reg) {
  943. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  944. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  945. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  946. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  947. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  948. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  949. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  950. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  951. default: BUG();
  952. }
  953. ctxt->ops->put_fpu(ctxt);
  954. }
  955. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  956. {
  957. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  958. return emulate_nm(ctxt);
  959. ctxt->ops->get_fpu(ctxt);
  960. asm volatile("fninit");
  961. ctxt->ops->put_fpu(ctxt);
  962. return X86EMUL_CONTINUE;
  963. }
  964. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  965. {
  966. u16 fcw;
  967. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  968. return emulate_nm(ctxt);
  969. ctxt->ops->get_fpu(ctxt);
  970. asm volatile("fnstcw %0": "+m"(fcw));
  971. ctxt->ops->put_fpu(ctxt);
  972. ctxt->dst.val = fcw;
  973. return X86EMUL_CONTINUE;
  974. }
  975. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  976. {
  977. u16 fsw;
  978. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  979. return emulate_nm(ctxt);
  980. ctxt->ops->get_fpu(ctxt);
  981. asm volatile("fnstsw %0": "+m"(fsw));
  982. ctxt->ops->put_fpu(ctxt);
  983. ctxt->dst.val = fsw;
  984. return X86EMUL_CONTINUE;
  985. }
  986. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  987. struct operand *op)
  988. {
  989. unsigned reg = ctxt->modrm_reg;
  990. if (!(ctxt->d & ModRM))
  991. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  992. if (ctxt->d & Sse) {
  993. op->type = OP_XMM;
  994. op->bytes = 16;
  995. op->addr.xmm = reg;
  996. read_sse_reg(ctxt, &op->vec_val, reg);
  997. return;
  998. }
  999. if (ctxt->d & Mmx) {
  1000. reg &= 7;
  1001. op->type = OP_MM;
  1002. op->bytes = 8;
  1003. op->addr.mm = reg;
  1004. return;
  1005. }
  1006. op->type = OP_REG;
  1007. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1008. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  1009. fetch_register_operand(op);
  1010. op->orig_val = op->val;
  1011. }
  1012. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1013. {
  1014. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1015. ctxt->modrm_seg = VCPU_SREG_SS;
  1016. }
  1017. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1018. struct operand *op)
  1019. {
  1020. u8 sib;
  1021. int index_reg, base_reg, scale;
  1022. int rc = X86EMUL_CONTINUE;
  1023. ulong modrm_ea = 0;
  1024. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  1025. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  1026. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  1027. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  1028. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1029. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  1030. ctxt->modrm_seg = VCPU_SREG_DS;
  1031. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  1032. op->type = OP_REG;
  1033. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1034. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  1035. ctxt->d & ByteOp);
  1036. if (ctxt->d & Sse) {
  1037. op->type = OP_XMM;
  1038. op->bytes = 16;
  1039. op->addr.xmm = ctxt->modrm_rm;
  1040. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1041. return rc;
  1042. }
  1043. if (ctxt->d & Mmx) {
  1044. op->type = OP_MM;
  1045. op->bytes = 8;
  1046. op->addr.mm = ctxt->modrm_rm & 7;
  1047. return rc;
  1048. }
  1049. fetch_register_operand(op);
  1050. return rc;
  1051. }
  1052. op->type = OP_MEM;
  1053. if (ctxt->ad_bytes == 2) {
  1054. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1055. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1056. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1057. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1058. /* 16-bit ModR/M decode. */
  1059. switch (ctxt->modrm_mod) {
  1060. case 0:
  1061. if (ctxt->modrm_rm == 6)
  1062. modrm_ea += insn_fetch(u16, ctxt);
  1063. break;
  1064. case 1:
  1065. modrm_ea += insn_fetch(s8, ctxt);
  1066. break;
  1067. case 2:
  1068. modrm_ea += insn_fetch(u16, ctxt);
  1069. break;
  1070. }
  1071. switch (ctxt->modrm_rm) {
  1072. case 0:
  1073. modrm_ea += bx + si;
  1074. break;
  1075. case 1:
  1076. modrm_ea += bx + di;
  1077. break;
  1078. case 2:
  1079. modrm_ea += bp + si;
  1080. break;
  1081. case 3:
  1082. modrm_ea += bp + di;
  1083. break;
  1084. case 4:
  1085. modrm_ea += si;
  1086. break;
  1087. case 5:
  1088. modrm_ea += di;
  1089. break;
  1090. case 6:
  1091. if (ctxt->modrm_mod != 0)
  1092. modrm_ea += bp;
  1093. break;
  1094. case 7:
  1095. modrm_ea += bx;
  1096. break;
  1097. }
  1098. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1099. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1100. ctxt->modrm_seg = VCPU_SREG_SS;
  1101. modrm_ea = (u16)modrm_ea;
  1102. } else {
  1103. /* 32/64-bit ModR/M decode. */
  1104. if ((ctxt->modrm_rm & 7) == 4) {
  1105. sib = insn_fetch(u8, ctxt);
  1106. index_reg |= (sib >> 3) & 7;
  1107. base_reg |= sib & 7;
  1108. scale = sib >> 6;
  1109. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1110. modrm_ea += insn_fetch(s32, ctxt);
  1111. else {
  1112. modrm_ea += reg_read(ctxt, base_reg);
  1113. adjust_modrm_seg(ctxt, base_reg);
  1114. /* Increment ESP on POP [ESP] */
  1115. if ((ctxt->d & IncSP) &&
  1116. base_reg == VCPU_REGS_RSP)
  1117. modrm_ea += ctxt->op_bytes;
  1118. }
  1119. if (index_reg != 4)
  1120. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1121. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1122. modrm_ea += insn_fetch(s32, ctxt);
  1123. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1124. ctxt->rip_relative = 1;
  1125. } else {
  1126. base_reg = ctxt->modrm_rm;
  1127. modrm_ea += reg_read(ctxt, base_reg);
  1128. adjust_modrm_seg(ctxt, base_reg);
  1129. }
  1130. switch (ctxt->modrm_mod) {
  1131. case 1:
  1132. modrm_ea += insn_fetch(s8, ctxt);
  1133. break;
  1134. case 2:
  1135. modrm_ea += insn_fetch(s32, ctxt);
  1136. break;
  1137. }
  1138. }
  1139. op->addr.mem.ea = modrm_ea;
  1140. if (ctxt->ad_bytes != 8)
  1141. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1142. done:
  1143. return rc;
  1144. }
  1145. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1146. struct operand *op)
  1147. {
  1148. int rc = X86EMUL_CONTINUE;
  1149. op->type = OP_MEM;
  1150. switch (ctxt->ad_bytes) {
  1151. case 2:
  1152. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1153. break;
  1154. case 4:
  1155. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1156. break;
  1157. case 8:
  1158. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1159. break;
  1160. }
  1161. done:
  1162. return rc;
  1163. }
  1164. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1165. {
  1166. long sv = 0, mask;
  1167. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1168. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1169. if (ctxt->src.bytes == 2)
  1170. sv = (s16)ctxt->src.val & (s16)mask;
  1171. else if (ctxt->src.bytes == 4)
  1172. sv = (s32)ctxt->src.val & (s32)mask;
  1173. else
  1174. sv = (s64)ctxt->src.val & (s64)mask;
  1175. ctxt->dst.addr.mem.ea = address_mask(ctxt,
  1176. ctxt->dst.addr.mem.ea + (sv >> 3));
  1177. }
  1178. /* only subword offset */
  1179. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1180. }
  1181. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1182. unsigned long addr, void *dest, unsigned size)
  1183. {
  1184. int rc;
  1185. struct read_cache *mc = &ctxt->mem_read;
  1186. if (mc->pos < mc->end)
  1187. goto read_cached;
  1188. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1189. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1190. &ctxt->exception);
  1191. if (rc != X86EMUL_CONTINUE)
  1192. return rc;
  1193. mc->end += size;
  1194. read_cached:
  1195. memcpy(dest, mc->data + mc->pos, size);
  1196. mc->pos += size;
  1197. return X86EMUL_CONTINUE;
  1198. }
  1199. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1200. struct segmented_address addr,
  1201. void *data,
  1202. unsigned size)
  1203. {
  1204. int rc;
  1205. ulong linear;
  1206. rc = linearize(ctxt, addr, size, false, &linear);
  1207. if (rc != X86EMUL_CONTINUE)
  1208. return rc;
  1209. return read_emulated(ctxt, linear, data, size);
  1210. }
  1211. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1212. struct segmented_address addr,
  1213. const void *data,
  1214. unsigned size)
  1215. {
  1216. int rc;
  1217. ulong linear;
  1218. rc = linearize(ctxt, addr, size, true, &linear);
  1219. if (rc != X86EMUL_CONTINUE)
  1220. return rc;
  1221. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1222. &ctxt->exception);
  1223. }
  1224. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1225. struct segmented_address addr,
  1226. const void *orig_data, const void *data,
  1227. unsigned size)
  1228. {
  1229. int rc;
  1230. ulong linear;
  1231. rc = linearize(ctxt, addr, size, true, &linear);
  1232. if (rc != X86EMUL_CONTINUE)
  1233. return rc;
  1234. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1235. size, &ctxt->exception);
  1236. }
  1237. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1238. unsigned int size, unsigned short port,
  1239. void *dest)
  1240. {
  1241. struct read_cache *rc = &ctxt->io_read;
  1242. if (rc->pos == rc->end) { /* refill pio read ahead */
  1243. unsigned int in_page, n;
  1244. unsigned int count = ctxt->rep_prefix ?
  1245. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1246. in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
  1247. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1248. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1249. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1250. if (n == 0)
  1251. n = 1;
  1252. rc->pos = rc->end = 0;
  1253. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1254. return 0;
  1255. rc->end = n * size;
  1256. }
  1257. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1258. !(ctxt->eflags & X86_EFLAGS_DF)) {
  1259. ctxt->dst.data = rc->data + rc->pos;
  1260. ctxt->dst.type = OP_MEM_STR;
  1261. ctxt->dst.count = (rc->end - rc->pos) / size;
  1262. rc->pos = rc->end;
  1263. } else {
  1264. memcpy(dest, rc->data + rc->pos, size);
  1265. rc->pos += size;
  1266. }
  1267. return 1;
  1268. }
  1269. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1270. u16 index, struct desc_struct *desc)
  1271. {
  1272. struct desc_ptr dt;
  1273. ulong addr;
  1274. ctxt->ops->get_idt(ctxt, &dt);
  1275. if (dt.size < index * 8 + 7)
  1276. return emulate_gp(ctxt, index << 3 | 0x2);
  1277. addr = dt.address + index * 8;
  1278. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1279. &ctxt->exception);
  1280. }
  1281. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1282. u16 selector, struct desc_ptr *dt)
  1283. {
  1284. const struct x86_emulate_ops *ops = ctxt->ops;
  1285. u32 base3 = 0;
  1286. if (selector & 1 << 2) {
  1287. struct desc_struct desc;
  1288. u16 sel;
  1289. memset (dt, 0, sizeof *dt);
  1290. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1291. VCPU_SREG_LDTR))
  1292. return;
  1293. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1294. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1295. } else
  1296. ops->get_gdt(ctxt, dt);
  1297. }
  1298. static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
  1299. u16 selector, ulong *desc_addr_p)
  1300. {
  1301. struct desc_ptr dt;
  1302. u16 index = selector >> 3;
  1303. ulong addr;
  1304. get_descriptor_table_ptr(ctxt, selector, &dt);
  1305. if (dt.size < index * 8 + 7)
  1306. return emulate_gp(ctxt, selector & 0xfffc);
  1307. addr = dt.address + index * 8;
  1308. #ifdef CONFIG_X86_64
  1309. if (addr >> 32 != 0) {
  1310. u64 efer = 0;
  1311. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1312. if (!(efer & EFER_LMA))
  1313. addr &= (u32)-1;
  1314. }
  1315. #endif
  1316. *desc_addr_p = addr;
  1317. return X86EMUL_CONTINUE;
  1318. }
  1319. /* allowed just for 8 bytes segments */
  1320. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1321. u16 selector, struct desc_struct *desc,
  1322. ulong *desc_addr_p)
  1323. {
  1324. int rc;
  1325. rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
  1326. if (rc != X86EMUL_CONTINUE)
  1327. return rc;
  1328. return ctxt->ops->read_std(ctxt, *desc_addr_p, desc, sizeof(*desc),
  1329. &ctxt->exception);
  1330. }
  1331. /* allowed just for 8 bytes segments */
  1332. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1333. u16 selector, struct desc_struct *desc)
  1334. {
  1335. int rc;
  1336. ulong addr;
  1337. rc = get_descriptor_ptr(ctxt, selector, &addr);
  1338. if (rc != X86EMUL_CONTINUE)
  1339. return rc;
  1340. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1341. &ctxt->exception);
  1342. }
  1343. /* Does not support long mode */
  1344. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1345. u16 selector, int seg, u8 cpl,
  1346. enum x86_transfer_type transfer,
  1347. struct desc_struct *desc)
  1348. {
  1349. struct desc_struct seg_desc, old_desc;
  1350. u8 dpl, rpl;
  1351. unsigned err_vec = GP_VECTOR;
  1352. u32 err_code = 0;
  1353. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1354. ulong desc_addr;
  1355. int ret;
  1356. u16 dummy;
  1357. u32 base3 = 0;
  1358. memset(&seg_desc, 0, sizeof seg_desc);
  1359. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1360. /* set real mode segment descriptor (keep limit etc. for
  1361. * unreal mode) */
  1362. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1363. set_desc_base(&seg_desc, selector << 4);
  1364. goto load;
  1365. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1366. /* VM86 needs a clean new segment descriptor */
  1367. set_desc_base(&seg_desc, selector << 4);
  1368. set_desc_limit(&seg_desc, 0xffff);
  1369. seg_desc.type = 3;
  1370. seg_desc.p = 1;
  1371. seg_desc.s = 1;
  1372. seg_desc.dpl = 3;
  1373. goto load;
  1374. }
  1375. rpl = selector & 3;
  1376. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1377. if ((seg == VCPU_SREG_CS
  1378. || (seg == VCPU_SREG_SS
  1379. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1380. || seg == VCPU_SREG_TR)
  1381. && null_selector)
  1382. goto exception;
  1383. /* TR should be in GDT only */
  1384. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1385. goto exception;
  1386. if (null_selector) /* for NULL selector skip all following checks */
  1387. goto load;
  1388. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1389. if (ret != X86EMUL_CONTINUE)
  1390. return ret;
  1391. err_code = selector & 0xfffc;
  1392. err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
  1393. GP_VECTOR;
  1394. /* can't load system descriptor into segment selector */
  1395. if (seg <= VCPU_SREG_GS && !seg_desc.s) {
  1396. if (transfer == X86_TRANSFER_CALL_JMP)
  1397. return X86EMUL_UNHANDLEABLE;
  1398. goto exception;
  1399. }
  1400. if (!seg_desc.p) {
  1401. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1402. goto exception;
  1403. }
  1404. dpl = seg_desc.dpl;
  1405. switch (seg) {
  1406. case VCPU_SREG_SS:
  1407. /*
  1408. * segment is not a writable data segment or segment
  1409. * selector's RPL != CPL or segment selector's RPL != CPL
  1410. */
  1411. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1412. goto exception;
  1413. break;
  1414. case VCPU_SREG_CS:
  1415. if (!(seg_desc.type & 8))
  1416. goto exception;
  1417. if (seg_desc.type & 4) {
  1418. /* conforming */
  1419. if (dpl > cpl)
  1420. goto exception;
  1421. } else {
  1422. /* nonconforming */
  1423. if (rpl > cpl || dpl != cpl)
  1424. goto exception;
  1425. }
  1426. /* in long-mode d/b must be clear if l is set */
  1427. if (seg_desc.d && seg_desc.l) {
  1428. u64 efer = 0;
  1429. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1430. if (efer & EFER_LMA)
  1431. goto exception;
  1432. }
  1433. /* CS(RPL) <- CPL */
  1434. selector = (selector & 0xfffc) | cpl;
  1435. break;
  1436. case VCPU_SREG_TR:
  1437. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1438. goto exception;
  1439. old_desc = seg_desc;
  1440. seg_desc.type |= 2; /* busy */
  1441. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1442. sizeof(seg_desc), &ctxt->exception);
  1443. if (ret != X86EMUL_CONTINUE)
  1444. return ret;
  1445. break;
  1446. case VCPU_SREG_LDTR:
  1447. if (seg_desc.s || seg_desc.type != 2)
  1448. goto exception;
  1449. break;
  1450. default: /* DS, ES, FS, or GS */
  1451. /*
  1452. * segment is not a data or readable code segment or
  1453. * ((segment is a data or nonconforming code segment)
  1454. * and (both RPL and CPL > DPL))
  1455. */
  1456. if ((seg_desc.type & 0xa) == 0x8 ||
  1457. (((seg_desc.type & 0xc) != 0xc) &&
  1458. (rpl > dpl && cpl > dpl)))
  1459. goto exception;
  1460. break;
  1461. }
  1462. if (seg_desc.s) {
  1463. /* mark segment as accessed */
  1464. if (!(seg_desc.type & 1)) {
  1465. seg_desc.type |= 1;
  1466. ret = write_segment_descriptor(ctxt, selector,
  1467. &seg_desc);
  1468. if (ret != X86EMUL_CONTINUE)
  1469. return ret;
  1470. }
  1471. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1472. ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
  1473. sizeof(base3), &ctxt->exception);
  1474. if (ret != X86EMUL_CONTINUE)
  1475. return ret;
  1476. if (is_noncanonical_address(get_desc_base(&seg_desc) |
  1477. ((u64)base3 << 32)))
  1478. return emulate_gp(ctxt, 0);
  1479. }
  1480. load:
  1481. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1482. if (desc)
  1483. *desc = seg_desc;
  1484. return X86EMUL_CONTINUE;
  1485. exception:
  1486. return emulate_exception(ctxt, err_vec, err_code, true);
  1487. }
  1488. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1489. u16 selector, int seg)
  1490. {
  1491. u8 cpl = ctxt->ops->cpl(ctxt);
  1492. return __load_segment_descriptor(ctxt, selector, seg, cpl,
  1493. X86_TRANSFER_NONE, NULL);
  1494. }
  1495. static void write_register_operand(struct operand *op)
  1496. {
  1497. return assign_register(op->addr.reg, op->val, op->bytes);
  1498. }
  1499. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1500. {
  1501. switch (op->type) {
  1502. case OP_REG:
  1503. write_register_operand(op);
  1504. break;
  1505. case OP_MEM:
  1506. if (ctxt->lock_prefix)
  1507. return segmented_cmpxchg(ctxt,
  1508. op->addr.mem,
  1509. &op->orig_val,
  1510. &op->val,
  1511. op->bytes);
  1512. else
  1513. return segmented_write(ctxt,
  1514. op->addr.mem,
  1515. &op->val,
  1516. op->bytes);
  1517. break;
  1518. case OP_MEM_STR:
  1519. return segmented_write(ctxt,
  1520. op->addr.mem,
  1521. op->data,
  1522. op->bytes * op->count);
  1523. break;
  1524. case OP_XMM:
  1525. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1526. break;
  1527. case OP_MM:
  1528. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1529. break;
  1530. case OP_NONE:
  1531. /* no writeback */
  1532. break;
  1533. default:
  1534. break;
  1535. }
  1536. return X86EMUL_CONTINUE;
  1537. }
  1538. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1539. {
  1540. struct segmented_address addr;
  1541. rsp_increment(ctxt, -bytes);
  1542. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1543. addr.seg = VCPU_SREG_SS;
  1544. return segmented_write(ctxt, addr, data, bytes);
  1545. }
  1546. static int em_push(struct x86_emulate_ctxt *ctxt)
  1547. {
  1548. /* Disable writeback. */
  1549. ctxt->dst.type = OP_NONE;
  1550. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1551. }
  1552. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1553. void *dest, int len)
  1554. {
  1555. int rc;
  1556. struct segmented_address addr;
  1557. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1558. addr.seg = VCPU_SREG_SS;
  1559. rc = segmented_read(ctxt, addr, dest, len);
  1560. if (rc != X86EMUL_CONTINUE)
  1561. return rc;
  1562. rsp_increment(ctxt, len);
  1563. return rc;
  1564. }
  1565. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1566. {
  1567. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1568. }
  1569. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1570. void *dest, int len)
  1571. {
  1572. int rc;
  1573. unsigned long val, change_mask;
  1574. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  1575. int cpl = ctxt->ops->cpl(ctxt);
  1576. rc = emulate_pop(ctxt, &val, len);
  1577. if (rc != X86EMUL_CONTINUE)
  1578. return rc;
  1579. change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1580. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
  1581. X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
  1582. X86_EFLAGS_AC | X86_EFLAGS_ID;
  1583. switch(ctxt->mode) {
  1584. case X86EMUL_MODE_PROT64:
  1585. case X86EMUL_MODE_PROT32:
  1586. case X86EMUL_MODE_PROT16:
  1587. if (cpl == 0)
  1588. change_mask |= X86_EFLAGS_IOPL;
  1589. if (cpl <= iopl)
  1590. change_mask |= X86_EFLAGS_IF;
  1591. break;
  1592. case X86EMUL_MODE_VM86:
  1593. if (iopl < 3)
  1594. return emulate_gp(ctxt, 0);
  1595. change_mask |= X86_EFLAGS_IF;
  1596. break;
  1597. default: /* real mode */
  1598. change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
  1599. break;
  1600. }
  1601. *(unsigned long *)dest =
  1602. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1603. return rc;
  1604. }
  1605. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1606. {
  1607. ctxt->dst.type = OP_REG;
  1608. ctxt->dst.addr.reg = &ctxt->eflags;
  1609. ctxt->dst.bytes = ctxt->op_bytes;
  1610. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1611. }
  1612. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1613. {
  1614. int rc;
  1615. unsigned frame_size = ctxt->src.val;
  1616. unsigned nesting_level = ctxt->src2.val & 31;
  1617. ulong rbp;
  1618. if (nesting_level)
  1619. return X86EMUL_UNHANDLEABLE;
  1620. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1621. rc = push(ctxt, &rbp, stack_size(ctxt));
  1622. if (rc != X86EMUL_CONTINUE)
  1623. return rc;
  1624. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1625. stack_mask(ctxt));
  1626. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1627. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1628. stack_mask(ctxt));
  1629. return X86EMUL_CONTINUE;
  1630. }
  1631. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1632. {
  1633. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1634. stack_mask(ctxt));
  1635. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1636. }
  1637. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1638. {
  1639. int seg = ctxt->src2.val;
  1640. ctxt->src.val = get_segment_selector(ctxt, seg);
  1641. if (ctxt->op_bytes == 4) {
  1642. rsp_increment(ctxt, -2);
  1643. ctxt->op_bytes = 2;
  1644. }
  1645. return em_push(ctxt);
  1646. }
  1647. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1648. {
  1649. int seg = ctxt->src2.val;
  1650. unsigned long selector;
  1651. int rc;
  1652. rc = emulate_pop(ctxt, &selector, 2);
  1653. if (rc != X86EMUL_CONTINUE)
  1654. return rc;
  1655. if (ctxt->modrm_reg == VCPU_SREG_SS)
  1656. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1657. if (ctxt->op_bytes > 2)
  1658. rsp_increment(ctxt, ctxt->op_bytes - 2);
  1659. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1660. return rc;
  1661. }
  1662. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1663. {
  1664. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1665. int rc = X86EMUL_CONTINUE;
  1666. int reg = VCPU_REGS_RAX;
  1667. while (reg <= VCPU_REGS_RDI) {
  1668. (reg == VCPU_REGS_RSP) ?
  1669. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1670. rc = em_push(ctxt);
  1671. if (rc != X86EMUL_CONTINUE)
  1672. return rc;
  1673. ++reg;
  1674. }
  1675. return rc;
  1676. }
  1677. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1678. {
  1679. ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
  1680. return em_push(ctxt);
  1681. }
  1682. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1683. {
  1684. int rc = X86EMUL_CONTINUE;
  1685. int reg = VCPU_REGS_RDI;
  1686. u32 val;
  1687. while (reg >= VCPU_REGS_RAX) {
  1688. if (reg == VCPU_REGS_RSP) {
  1689. rsp_increment(ctxt, ctxt->op_bytes);
  1690. --reg;
  1691. }
  1692. rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
  1693. if (rc != X86EMUL_CONTINUE)
  1694. break;
  1695. assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
  1696. --reg;
  1697. }
  1698. return rc;
  1699. }
  1700. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1701. {
  1702. const struct x86_emulate_ops *ops = ctxt->ops;
  1703. int rc;
  1704. struct desc_ptr dt;
  1705. gva_t cs_addr;
  1706. gva_t eip_addr;
  1707. u16 cs, eip;
  1708. /* TODO: Add limit checks */
  1709. ctxt->src.val = ctxt->eflags;
  1710. rc = em_push(ctxt);
  1711. if (rc != X86EMUL_CONTINUE)
  1712. return rc;
  1713. ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
  1714. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1715. rc = em_push(ctxt);
  1716. if (rc != X86EMUL_CONTINUE)
  1717. return rc;
  1718. ctxt->src.val = ctxt->_eip;
  1719. rc = em_push(ctxt);
  1720. if (rc != X86EMUL_CONTINUE)
  1721. return rc;
  1722. ops->get_idt(ctxt, &dt);
  1723. eip_addr = dt.address + (irq << 2);
  1724. cs_addr = dt.address + (irq << 2) + 2;
  1725. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1726. if (rc != X86EMUL_CONTINUE)
  1727. return rc;
  1728. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1729. if (rc != X86EMUL_CONTINUE)
  1730. return rc;
  1731. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1732. if (rc != X86EMUL_CONTINUE)
  1733. return rc;
  1734. ctxt->_eip = eip;
  1735. return rc;
  1736. }
  1737. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1738. {
  1739. int rc;
  1740. invalidate_registers(ctxt);
  1741. rc = __emulate_int_real(ctxt, irq);
  1742. if (rc == X86EMUL_CONTINUE)
  1743. writeback_registers(ctxt);
  1744. return rc;
  1745. }
  1746. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1747. {
  1748. switch(ctxt->mode) {
  1749. case X86EMUL_MODE_REAL:
  1750. return __emulate_int_real(ctxt, irq);
  1751. case X86EMUL_MODE_VM86:
  1752. case X86EMUL_MODE_PROT16:
  1753. case X86EMUL_MODE_PROT32:
  1754. case X86EMUL_MODE_PROT64:
  1755. default:
  1756. /* Protected mode interrupts unimplemented yet */
  1757. return X86EMUL_UNHANDLEABLE;
  1758. }
  1759. }
  1760. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1761. {
  1762. int rc = X86EMUL_CONTINUE;
  1763. unsigned long temp_eip = 0;
  1764. unsigned long temp_eflags = 0;
  1765. unsigned long cs = 0;
  1766. unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1767. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
  1768. X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
  1769. X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
  1770. X86_EFLAGS_AC | X86_EFLAGS_ID |
  1771. X86_EFLAGS_FIXED;
  1772. unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
  1773. X86_EFLAGS_VIP;
  1774. /* TODO: Add stack limit check */
  1775. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1776. if (rc != X86EMUL_CONTINUE)
  1777. return rc;
  1778. if (temp_eip & ~0xffff)
  1779. return emulate_gp(ctxt, 0);
  1780. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1781. if (rc != X86EMUL_CONTINUE)
  1782. return rc;
  1783. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1784. if (rc != X86EMUL_CONTINUE)
  1785. return rc;
  1786. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1787. if (rc != X86EMUL_CONTINUE)
  1788. return rc;
  1789. ctxt->_eip = temp_eip;
  1790. if (ctxt->op_bytes == 4)
  1791. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1792. else if (ctxt->op_bytes == 2) {
  1793. ctxt->eflags &= ~0xffff;
  1794. ctxt->eflags |= temp_eflags;
  1795. }
  1796. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1797. ctxt->eflags |= X86_EFLAGS_FIXED;
  1798. ctxt->ops->set_nmi_mask(ctxt, false);
  1799. return rc;
  1800. }
  1801. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1802. {
  1803. switch(ctxt->mode) {
  1804. case X86EMUL_MODE_REAL:
  1805. return emulate_iret_real(ctxt);
  1806. case X86EMUL_MODE_VM86:
  1807. case X86EMUL_MODE_PROT16:
  1808. case X86EMUL_MODE_PROT32:
  1809. case X86EMUL_MODE_PROT64:
  1810. default:
  1811. /* iret from protected mode unimplemented yet */
  1812. return X86EMUL_UNHANDLEABLE;
  1813. }
  1814. }
  1815. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1816. {
  1817. int rc;
  1818. unsigned short sel, old_sel;
  1819. struct desc_struct old_desc, new_desc;
  1820. const struct x86_emulate_ops *ops = ctxt->ops;
  1821. u8 cpl = ctxt->ops->cpl(ctxt);
  1822. /* Assignment of RIP may only fail in 64-bit mode */
  1823. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1824. ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
  1825. VCPU_SREG_CS);
  1826. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1827. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  1828. X86_TRANSFER_CALL_JMP,
  1829. &new_desc);
  1830. if (rc != X86EMUL_CONTINUE)
  1831. return rc;
  1832. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  1833. if (rc != X86EMUL_CONTINUE) {
  1834. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1835. /* assigning eip failed; restore the old cs */
  1836. ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
  1837. return rc;
  1838. }
  1839. return rc;
  1840. }
  1841. static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
  1842. {
  1843. return assign_eip_near(ctxt, ctxt->src.val);
  1844. }
  1845. static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
  1846. {
  1847. int rc;
  1848. long int old_eip;
  1849. old_eip = ctxt->_eip;
  1850. rc = assign_eip_near(ctxt, ctxt->src.val);
  1851. if (rc != X86EMUL_CONTINUE)
  1852. return rc;
  1853. ctxt->src.val = old_eip;
  1854. rc = em_push(ctxt);
  1855. return rc;
  1856. }
  1857. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1858. {
  1859. u64 old = ctxt->dst.orig_val64;
  1860. if (ctxt->dst.bytes == 16)
  1861. return X86EMUL_UNHANDLEABLE;
  1862. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1863. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1864. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1865. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1866. ctxt->eflags &= ~X86_EFLAGS_ZF;
  1867. } else {
  1868. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1869. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1870. ctxt->eflags |= X86_EFLAGS_ZF;
  1871. }
  1872. return X86EMUL_CONTINUE;
  1873. }
  1874. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1875. {
  1876. int rc;
  1877. unsigned long eip;
  1878. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1879. if (rc != X86EMUL_CONTINUE)
  1880. return rc;
  1881. return assign_eip_near(ctxt, eip);
  1882. }
  1883. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1884. {
  1885. int rc;
  1886. unsigned long eip, cs;
  1887. u16 old_cs;
  1888. int cpl = ctxt->ops->cpl(ctxt);
  1889. struct desc_struct old_desc, new_desc;
  1890. const struct x86_emulate_ops *ops = ctxt->ops;
  1891. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1892. ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
  1893. VCPU_SREG_CS);
  1894. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1895. if (rc != X86EMUL_CONTINUE)
  1896. return rc;
  1897. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1898. if (rc != X86EMUL_CONTINUE)
  1899. return rc;
  1900. /* Outer-privilege level return is not implemented */
  1901. if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
  1902. return X86EMUL_UNHANDLEABLE;
  1903. rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
  1904. X86_TRANSFER_RET,
  1905. &new_desc);
  1906. if (rc != X86EMUL_CONTINUE)
  1907. return rc;
  1908. rc = assign_eip_far(ctxt, eip, &new_desc);
  1909. if (rc != X86EMUL_CONTINUE) {
  1910. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1911. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  1912. }
  1913. return rc;
  1914. }
  1915. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1916. {
  1917. int rc;
  1918. rc = em_ret_far(ctxt);
  1919. if (rc != X86EMUL_CONTINUE)
  1920. return rc;
  1921. rsp_increment(ctxt, ctxt->src.val);
  1922. return X86EMUL_CONTINUE;
  1923. }
  1924. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1925. {
  1926. /* Save real source value, then compare EAX against destination. */
  1927. ctxt->dst.orig_val = ctxt->dst.val;
  1928. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1929. ctxt->src.orig_val = ctxt->src.val;
  1930. ctxt->src.val = ctxt->dst.orig_val;
  1931. fastop(ctxt, em_cmp);
  1932. if (ctxt->eflags & X86_EFLAGS_ZF) {
  1933. /* Success: write back to memory; no update of EAX */
  1934. ctxt->src.type = OP_NONE;
  1935. ctxt->dst.val = ctxt->src.orig_val;
  1936. } else {
  1937. /* Failure: write the value we saw to EAX. */
  1938. ctxt->src.type = OP_REG;
  1939. ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1940. ctxt->src.val = ctxt->dst.orig_val;
  1941. /* Create write-cycle to dest by writing the same value */
  1942. ctxt->dst.val = ctxt->dst.orig_val;
  1943. }
  1944. return X86EMUL_CONTINUE;
  1945. }
  1946. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1947. {
  1948. int seg = ctxt->src2.val;
  1949. unsigned short sel;
  1950. int rc;
  1951. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1952. rc = load_segment_descriptor(ctxt, sel, seg);
  1953. if (rc != X86EMUL_CONTINUE)
  1954. return rc;
  1955. ctxt->dst.val = ctxt->src.val;
  1956. return rc;
  1957. }
  1958. static void
  1959. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1960. struct desc_struct *cs, struct desc_struct *ss)
  1961. {
  1962. cs->l = 0; /* will be adjusted later */
  1963. set_desc_base(cs, 0); /* flat segment */
  1964. cs->g = 1; /* 4kb granularity */
  1965. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1966. cs->type = 0x0b; /* Read, Execute, Accessed */
  1967. cs->s = 1;
  1968. cs->dpl = 0; /* will be adjusted later */
  1969. cs->p = 1;
  1970. cs->d = 1;
  1971. cs->avl = 0;
  1972. set_desc_base(ss, 0); /* flat segment */
  1973. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1974. ss->g = 1; /* 4kb granularity */
  1975. ss->s = 1;
  1976. ss->type = 0x03; /* Read/Write, Accessed */
  1977. ss->d = 1; /* 32bit stack segment */
  1978. ss->dpl = 0;
  1979. ss->p = 1;
  1980. ss->l = 0;
  1981. ss->avl = 0;
  1982. }
  1983. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1984. {
  1985. u32 eax, ebx, ecx, edx;
  1986. eax = ecx = 0;
  1987. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1988. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1989. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1990. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1991. }
  1992. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1993. {
  1994. const struct x86_emulate_ops *ops = ctxt->ops;
  1995. u32 eax, ebx, ecx, edx;
  1996. /*
  1997. * syscall should always be enabled in longmode - so only become
  1998. * vendor specific (cpuid) if other modes are active...
  1999. */
  2000. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2001. return true;
  2002. eax = 0x00000000;
  2003. ecx = 0x00000000;
  2004. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2005. /*
  2006. * Intel ("GenuineIntel")
  2007. * remark: Intel CPUs only support "syscall" in 64bit
  2008. * longmode. Also an 64bit guest with a
  2009. * 32bit compat-app running will #UD !! While this
  2010. * behaviour can be fixed (by emulating) into AMD
  2011. * response - CPUs of AMD can't behave like Intel.
  2012. */
  2013. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  2014. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  2015. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  2016. return false;
  2017. /* AMD ("AuthenticAMD") */
  2018. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  2019. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  2020. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  2021. return true;
  2022. /* AMD ("AMDisbetter!") */
  2023. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  2024. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  2025. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  2026. return true;
  2027. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  2028. return false;
  2029. }
  2030. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2031. {
  2032. const struct x86_emulate_ops *ops = ctxt->ops;
  2033. struct desc_struct cs, ss;
  2034. u64 msr_data;
  2035. u16 cs_sel, ss_sel;
  2036. u64 efer = 0;
  2037. /* syscall is not available in real mode */
  2038. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2039. ctxt->mode == X86EMUL_MODE_VM86)
  2040. return emulate_ud(ctxt);
  2041. if (!(em_syscall_is_enabled(ctxt)))
  2042. return emulate_ud(ctxt);
  2043. ops->get_msr(ctxt, MSR_EFER, &efer);
  2044. setup_syscalls_segments(ctxt, &cs, &ss);
  2045. if (!(efer & EFER_SCE))
  2046. return emulate_ud(ctxt);
  2047. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2048. msr_data >>= 32;
  2049. cs_sel = (u16)(msr_data & 0xfffc);
  2050. ss_sel = (u16)(msr_data + 8);
  2051. if (efer & EFER_LMA) {
  2052. cs.d = 0;
  2053. cs.l = 1;
  2054. }
  2055. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2056. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2057. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2058. if (efer & EFER_LMA) {
  2059. #ifdef CONFIG_X86_64
  2060. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  2061. ops->get_msr(ctxt,
  2062. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2063. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2064. ctxt->_eip = msr_data;
  2065. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2066. ctxt->eflags &= ~msr_data;
  2067. ctxt->eflags |= X86_EFLAGS_FIXED;
  2068. #endif
  2069. } else {
  2070. /* legacy mode */
  2071. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2072. ctxt->_eip = (u32)msr_data;
  2073. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2074. }
  2075. return X86EMUL_CONTINUE;
  2076. }
  2077. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2078. {
  2079. const struct x86_emulate_ops *ops = ctxt->ops;
  2080. struct desc_struct cs, ss;
  2081. u64 msr_data;
  2082. u16 cs_sel, ss_sel;
  2083. u64 efer = 0;
  2084. ops->get_msr(ctxt, MSR_EFER, &efer);
  2085. /* inject #GP if in real mode */
  2086. if (ctxt->mode == X86EMUL_MODE_REAL)
  2087. return emulate_gp(ctxt, 0);
  2088. /*
  2089. * Not recognized on AMD in compat mode (but is recognized in legacy
  2090. * mode).
  2091. */
  2092. if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
  2093. && !vendor_intel(ctxt))
  2094. return emulate_ud(ctxt);
  2095. /* sysenter/sysexit have not been tested in 64bit mode. */
  2096. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2097. return X86EMUL_UNHANDLEABLE;
  2098. setup_syscalls_segments(ctxt, &cs, &ss);
  2099. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2100. if ((msr_data & 0xfffc) == 0x0)
  2101. return emulate_gp(ctxt, 0);
  2102. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2103. cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
  2104. ss_sel = cs_sel + 8;
  2105. if (efer & EFER_LMA) {
  2106. cs.d = 0;
  2107. cs.l = 1;
  2108. }
  2109. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2110. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2111. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2112. ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
  2113. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2114. *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
  2115. (u32)msr_data;
  2116. return X86EMUL_CONTINUE;
  2117. }
  2118. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2119. {
  2120. const struct x86_emulate_ops *ops = ctxt->ops;
  2121. struct desc_struct cs, ss;
  2122. u64 msr_data, rcx, rdx;
  2123. int usermode;
  2124. u16 cs_sel = 0, ss_sel = 0;
  2125. /* inject #GP if in real mode or Virtual 8086 mode */
  2126. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2127. ctxt->mode == X86EMUL_MODE_VM86)
  2128. return emulate_gp(ctxt, 0);
  2129. setup_syscalls_segments(ctxt, &cs, &ss);
  2130. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2131. usermode = X86EMUL_MODE_PROT64;
  2132. else
  2133. usermode = X86EMUL_MODE_PROT32;
  2134. rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2135. rdx = reg_read(ctxt, VCPU_REGS_RDX);
  2136. cs.dpl = 3;
  2137. ss.dpl = 3;
  2138. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2139. switch (usermode) {
  2140. case X86EMUL_MODE_PROT32:
  2141. cs_sel = (u16)(msr_data + 16);
  2142. if ((msr_data & 0xfffc) == 0x0)
  2143. return emulate_gp(ctxt, 0);
  2144. ss_sel = (u16)(msr_data + 24);
  2145. rcx = (u32)rcx;
  2146. rdx = (u32)rdx;
  2147. break;
  2148. case X86EMUL_MODE_PROT64:
  2149. cs_sel = (u16)(msr_data + 32);
  2150. if (msr_data == 0x0)
  2151. return emulate_gp(ctxt, 0);
  2152. ss_sel = cs_sel + 8;
  2153. cs.d = 0;
  2154. cs.l = 1;
  2155. if (is_noncanonical_address(rcx) ||
  2156. is_noncanonical_address(rdx))
  2157. return emulate_gp(ctxt, 0);
  2158. break;
  2159. }
  2160. cs_sel |= SEGMENT_RPL_MASK;
  2161. ss_sel |= SEGMENT_RPL_MASK;
  2162. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2163. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2164. ctxt->_eip = rdx;
  2165. *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
  2166. return X86EMUL_CONTINUE;
  2167. }
  2168. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2169. {
  2170. int iopl;
  2171. if (ctxt->mode == X86EMUL_MODE_REAL)
  2172. return false;
  2173. if (ctxt->mode == X86EMUL_MODE_VM86)
  2174. return true;
  2175. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  2176. return ctxt->ops->cpl(ctxt) > iopl;
  2177. }
  2178. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2179. u16 port, u16 len)
  2180. {
  2181. const struct x86_emulate_ops *ops = ctxt->ops;
  2182. struct desc_struct tr_seg;
  2183. u32 base3;
  2184. int r;
  2185. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2186. unsigned mask = (1 << len) - 1;
  2187. unsigned long base;
  2188. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2189. if (!tr_seg.p)
  2190. return false;
  2191. if (desc_limit_scaled(&tr_seg) < 103)
  2192. return false;
  2193. base = get_desc_base(&tr_seg);
  2194. #ifdef CONFIG_X86_64
  2195. base |= ((u64)base3) << 32;
  2196. #endif
  2197. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2198. if (r != X86EMUL_CONTINUE)
  2199. return false;
  2200. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2201. return false;
  2202. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2203. if (r != X86EMUL_CONTINUE)
  2204. return false;
  2205. if ((perm >> bit_idx) & mask)
  2206. return false;
  2207. return true;
  2208. }
  2209. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2210. u16 port, u16 len)
  2211. {
  2212. if (ctxt->perm_ok)
  2213. return true;
  2214. if (emulator_bad_iopl(ctxt))
  2215. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2216. return false;
  2217. ctxt->perm_ok = true;
  2218. return true;
  2219. }
  2220. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2221. struct tss_segment_16 *tss)
  2222. {
  2223. tss->ip = ctxt->_eip;
  2224. tss->flag = ctxt->eflags;
  2225. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2226. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2227. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2228. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2229. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2230. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2231. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2232. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2233. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2234. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2235. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2236. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2237. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2238. }
  2239. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2240. struct tss_segment_16 *tss)
  2241. {
  2242. int ret;
  2243. u8 cpl;
  2244. ctxt->_eip = tss->ip;
  2245. ctxt->eflags = tss->flag | 2;
  2246. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2247. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2248. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2249. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2250. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2251. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2252. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2253. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2254. /*
  2255. * SDM says that segment selectors are loaded before segment
  2256. * descriptors
  2257. */
  2258. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2259. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2260. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2261. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2262. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2263. cpl = tss->cs & 3;
  2264. /*
  2265. * Now load segment descriptors. If fault happens at this stage
  2266. * it is handled in a context of new task
  2267. */
  2268. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
  2269. X86_TRANSFER_TASK_SWITCH, NULL);
  2270. if (ret != X86EMUL_CONTINUE)
  2271. return ret;
  2272. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2273. X86_TRANSFER_TASK_SWITCH, NULL);
  2274. if (ret != X86EMUL_CONTINUE)
  2275. return ret;
  2276. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2277. X86_TRANSFER_TASK_SWITCH, NULL);
  2278. if (ret != X86EMUL_CONTINUE)
  2279. return ret;
  2280. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2281. X86_TRANSFER_TASK_SWITCH, NULL);
  2282. if (ret != X86EMUL_CONTINUE)
  2283. return ret;
  2284. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2285. X86_TRANSFER_TASK_SWITCH, NULL);
  2286. if (ret != X86EMUL_CONTINUE)
  2287. return ret;
  2288. return X86EMUL_CONTINUE;
  2289. }
  2290. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2291. u16 tss_selector, u16 old_tss_sel,
  2292. ulong old_tss_base, struct desc_struct *new_desc)
  2293. {
  2294. const struct x86_emulate_ops *ops = ctxt->ops;
  2295. struct tss_segment_16 tss_seg;
  2296. int ret;
  2297. u32 new_tss_base = get_desc_base(new_desc);
  2298. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2299. &ctxt->exception);
  2300. if (ret != X86EMUL_CONTINUE)
  2301. return ret;
  2302. save_state_to_tss16(ctxt, &tss_seg);
  2303. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2304. &ctxt->exception);
  2305. if (ret != X86EMUL_CONTINUE)
  2306. return ret;
  2307. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2308. &ctxt->exception);
  2309. if (ret != X86EMUL_CONTINUE)
  2310. return ret;
  2311. if (old_tss_sel != 0xffff) {
  2312. tss_seg.prev_task_link = old_tss_sel;
  2313. ret = ops->write_std(ctxt, new_tss_base,
  2314. &tss_seg.prev_task_link,
  2315. sizeof tss_seg.prev_task_link,
  2316. &ctxt->exception);
  2317. if (ret != X86EMUL_CONTINUE)
  2318. return ret;
  2319. }
  2320. return load_state_from_tss16(ctxt, &tss_seg);
  2321. }
  2322. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2323. struct tss_segment_32 *tss)
  2324. {
  2325. /* CR3 and ldt selector are not saved intentionally */
  2326. tss->eip = ctxt->_eip;
  2327. tss->eflags = ctxt->eflags;
  2328. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2329. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2330. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2331. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2332. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2333. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2334. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2335. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2336. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2337. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2338. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2339. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2340. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2341. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2342. }
  2343. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2344. struct tss_segment_32 *tss)
  2345. {
  2346. int ret;
  2347. u8 cpl;
  2348. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2349. return emulate_gp(ctxt, 0);
  2350. ctxt->_eip = tss->eip;
  2351. ctxt->eflags = tss->eflags | 2;
  2352. /* General purpose registers */
  2353. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2354. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2355. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2356. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2357. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2358. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2359. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2360. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2361. /*
  2362. * SDM says that segment selectors are loaded before segment
  2363. * descriptors. This is important because CPL checks will
  2364. * use CS.RPL.
  2365. */
  2366. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2367. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2368. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2369. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2370. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2371. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2372. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2373. /*
  2374. * If we're switching between Protected Mode and VM86, we need to make
  2375. * sure to update the mode before loading the segment descriptors so
  2376. * that the selectors are interpreted correctly.
  2377. */
  2378. if (ctxt->eflags & X86_EFLAGS_VM) {
  2379. ctxt->mode = X86EMUL_MODE_VM86;
  2380. cpl = 3;
  2381. } else {
  2382. ctxt->mode = X86EMUL_MODE_PROT32;
  2383. cpl = tss->cs & 3;
  2384. }
  2385. /*
  2386. * Now load segment descriptors. If fault happenes at this stage
  2387. * it is handled in a context of new task
  2388. */
  2389. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
  2390. cpl, X86_TRANSFER_TASK_SWITCH, NULL);
  2391. if (ret != X86EMUL_CONTINUE)
  2392. return ret;
  2393. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2394. X86_TRANSFER_TASK_SWITCH, NULL);
  2395. if (ret != X86EMUL_CONTINUE)
  2396. return ret;
  2397. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2398. X86_TRANSFER_TASK_SWITCH, NULL);
  2399. if (ret != X86EMUL_CONTINUE)
  2400. return ret;
  2401. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2402. X86_TRANSFER_TASK_SWITCH, NULL);
  2403. if (ret != X86EMUL_CONTINUE)
  2404. return ret;
  2405. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2406. X86_TRANSFER_TASK_SWITCH, NULL);
  2407. if (ret != X86EMUL_CONTINUE)
  2408. return ret;
  2409. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
  2410. X86_TRANSFER_TASK_SWITCH, NULL);
  2411. if (ret != X86EMUL_CONTINUE)
  2412. return ret;
  2413. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
  2414. X86_TRANSFER_TASK_SWITCH, NULL);
  2415. return ret;
  2416. }
  2417. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2418. u16 tss_selector, u16 old_tss_sel,
  2419. ulong old_tss_base, struct desc_struct *new_desc)
  2420. {
  2421. const struct x86_emulate_ops *ops = ctxt->ops;
  2422. struct tss_segment_32 tss_seg;
  2423. int ret;
  2424. u32 new_tss_base = get_desc_base(new_desc);
  2425. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2426. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2427. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2428. &ctxt->exception);
  2429. if (ret != X86EMUL_CONTINUE)
  2430. return ret;
  2431. save_state_to_tss32(ctxt, &tss_seg);
  2432. /* Only GP registers and segment selectors are saved */
  2433. ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2434. ldt_sel_offset - eip_offset, &ctxt->exception);
  2435. if (ret != X86EMUL_CONTINUE)
  2436. return ret;
  2437. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2438. &ctxt->exception);
  2439. if (ret != X86EMUL_CONTINUE)
  2440. return ret;
  2441. if (old_tss_sel != 0xffff) {
  2442. tss_seg.prev_task_link = old_tss_sel;
  2443. ret = ops->write_std(ctxt, new_tss_base,
  2444. &tss_seg.prev_task_link,
  2445. sizeof tss_seg.prev_task_link,
  2446. &ctxt->exception);
  2447. if (ret != X86EMUL_CONTINUE)
  2448. return ret;
  2449. }
  2450. return load_state_from_tss32(ctxt, &tss_seg);
  2451. }
  2452. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2453. u16 tss_selector, int idt_index, int reason,
  2454. bool has_error_code, u32 error_code)
  2455. {
  2456. const struct x86_emulate_ops *ops = ctxt->ops;
  2457. struct desc_struct curr_tss_desc, next_tss_desc;
  2458. int ret;
  2459. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2460. ulong old_tss_base =
  2461. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2462. u32 desc_limit;
  2463. ulong desc_addr;
  2464. /* FIXME: old_tss_base == ~0 ? */
  2465. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2466. if (ret != X86EMUL_CONTINUE)
  2467. return ret;
  2468. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2469. if (ret != X86EMUL_CONTINUE)
  2470. return ret;
  2471. /* FIXME: check that next_tss_desc is tss */
  2472. /*
  2473. * Check privileges. The three cases are task switch caused by...
  2474. *
  2475. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2476. * 2. Exception/IRQ/iret: No check is performed
  2477. * 3. jmp/call to TSS/task-gate: No check is performed since the
  2478. * hardware checks it before exiting.
  2479. */
  2480. if (reason == TASK_SWITCH_GATE) {
  2481. if (idt_index != -1) {
  2482. /* Software interrupts */
  2483. struct desc_struct task_gate_desc;
  2484. int dpl;
  2485. ret = read_interrupt_descriptor(ctxt, idt_index,
  2486. &task_gate_desc);
  2487. if (ret != X86EMUL_CONTINUE)
  2488. return ret;
  2489. dpl = task_gate_desc.dpl;
  2490. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2491. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2492. }
  2493. }
  2494. desc_limit = desc_limit_scaled(&next_tss_desc);
  2495. if (!next_tss_desc.p ||
  2496. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2497. desc_limit < 0x2b)) {
  2498. return emulate_ts(ctxt, tss_selector & 0xfffc);
  2499. }
  2500. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2501. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2502. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2503. }
  2504. if (reason == TASK_SWITCH_IRET)
  2505. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2506. /* set back link to prev task only if NT bit is set in eflags
  2507. note that old_tss_sel is not used after this point */
  2508. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2509. old_tss_sel = 0xffff;
  2510. if (next_tss_desc.type & 8)
  2511. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2512. old_tss_base, &next_tss_desc);
  2513. else
  2514. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2515. old_tss_base, &next_tss_desc);
  2516. if (ret != X86EMUL_CONTINUE)
  2517. return ret;
  2518. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2519. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2520. if (reason != TASK_SWITCH_IRET) {
  2521. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2522. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2523. }
  2524. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2525. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2526. if (has_error_code) {
  2527. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2528. ctxt->lock_prefix = 0;
  2529. ctxt->src.val = (unsigned long) error_code;
  2530. ret = em_push(ctxt);
  2531. }
  2532. return ret;
  2533. }
  2534. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2535. u16 tss_selector, int idt_index, int reason,
  2536. bool has_error_code, u32 error_code)
  2537. {
  2538. int rc;
  2539. invalidate_registers(ctxt);
  2540. ctxt->_eip = ctxt->eip;
  2541. ctxt->dst.type = OP_NONE;
  2542. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2543. has_error_code, error_code);
  2544. if (rc == X86EMUL_CONTINUE) {
  2545. ctxt->eip = ctxt->_eip;
  2546. writeback_registers(ctxt);
  2547. }
  2548. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2549. }
  2550. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2551. struct operand *op)
  2552. {
  2553. int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
  2554. register_address_increment(ctxt, reg, df * op->bytes);
  2555. op->addr.mem.ea = register_address(ctxt, reg);
  2556. }
  2557. static int em_das(struct x86_emulate_ctxt *ctxt)
  2558. {
  2559. u8 al, old_al;
  2560. bool af, cf, old_cf;
  2561. cf = ctxt->eflags & X86_EFLAGS_CF;
  2562. al = ctxt->dst.val;
  2563. old_al = al;
  2564. old_cf = cf;
  2565. cf = false;
  2566. af = ctxt->eflags & X86_EFLAGS_AF;
  2567. if ((al & 0x0f) > 9 || af) {
  2568. al -= 6;
  2569. cf = old_cf | (al >= 250);
  2570. af = true;
  2571. } else {
  2572. af = false;
  2573. }
  2574. if (old_al > 0x99 || old_cf) {
  2575. al -= 0x60;
  2576. cf = true;
  2577. }
  2578. ctxt->dst.val = al;
  2579. /* Set PF, ZF, SF */
  2580. ctxt->src.type = OP_IMM;
  2581. ctxt->src.val = 0;
  2582. ctxt->src.bytes = 1;
  2583. fastop(ctxt, em_or);
  2584. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2585. if (cf)
  2586. ctxt->eflags |= X86_EFLAGS_CF;
  2587. if (af)
  2588. ctxt->eflags |= X86_EFLAGS_AF;
  2589. return X86EMUL_CONTINUE;
  2590. }
  2591. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2592. {
  2593. u8 al, ah;
  2594. if (ctxt->src.val == 0)
  2595. return emulate_de(ctxt);
  2596. al = ctxt->dst.val & 0xff;
  2597. ah = al / ctxt->src.val;
  2598. al %= ctxt->src.val;
  2599. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2600. /* Set PF, ZF, SF */
  2601. ctxt->src.type = OP_IMM;
  2602. ctxt->src.val = 0;
  2603. ctxt->src.bytes = 1;
  2604. fastop(ctxt, em_or);
  2605. return X86EMUL_CONTINUE;
  2606. }
  2607. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2608. {
  2609. u8 al = ctxt->dst.val & 0xff;
  2610. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2611. al = (al + (ah * ctxt->src.val)) & 0xff;
  2612. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2613. /* Set PF, ZF, SF */
  2614. ctxt->src.type = OP_IMM;
  2615. ctxt->src.val = 0;
  2616. ctxt->src.bytes = 1;
  2617. fastop(ctxt, em_or);
  2618. return X86EMUL_CONTINUE;
  2619. }
  2620. static int em_call(struct x86_emulate_ctxt *ctxt)
  2621. {
  2622. int rc;
  2623. long rel = ctxt->src.val;
  2624. ctxt->src.val = (unsigned long)ctxt->_eip;
  2625. rc = jmp_rel(ctxt, rel);
  2626. if (rc != X86EMUL_CONTINUE)
  2627. return rc;
  2628. return em_push(ctxt);
  2629. }
  2630. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2631. {
  2632. u16 sel, old_cs;
  2633. ulong old_eip;
  2634. int rc;
  2635. struct desc_struct old_desc, new_desc;
  2636. const struct x86_emulate_ops *ops = ctxt->ops;
  2637. int cpl = ctxt->ops->cpl(ctxt);
  2638. enum x86emul_mode prev_mode = ctxt->mode;
  2639. old_eip = ctxt->_eip;
  2640. ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
  2641. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2642. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  2643. X86_TRANSFER_CALL_JMP, &new_desc);
  2644. if (rc != X86EMUL_CONTINUE)
  2645. return rc;
  2646. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  2647. if (rc != X86EMUL_CONTINUE)
  2648. goto fail;
  2649. ctxt->src.val = old_cs;
  2650. rc = em_push(ctxt);
  2651. if (rc != X86EMUL_CONTINUE)
  2652. goto fail;
  2653. ctxt->src.val = old_eip;
  2654. rc = em_push(ctxt);
  2655. /* If we failed, we tainted the memory, but the very least we should
  2656. restore cs */
  2657. if (rc != X86EMUL_CONTINUE) {
  2658. pr_warn_once("faulting far call emulation tainted memory\n");
  2659. goto fail;
  2660. }
  2661. return rc;
  2662. fail:
  2663. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  2664. ctxt->mode = prev_mode;
  2665. return rc;
  2666. }
  2667. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2668. {
  2669. int rc;
  2670. unsigned long eip;
  2671. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  2672. if (rc != X86EMUL_CONTINUE)
  2673. return rc;
  2674. rc = assign_eip_near(ctxt, eip);
  2675. if (rc != X86EMUL_CONTINUE)
  2676. return rc;
  2677. rsp_increment(ctxt, ctxt->src.val);
  2678. return X86EMUL_CONTINUE;
  2679. }
  2680. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2681. {
  2682. /* Write back the register source. */
  2683. ctxt->src.val = ctxt->dst.val;
  2684. write_register_operand(&ctxt->src);
  2685. /* Write back the memory destination with implicit LOCK prefix. */
  2686. ctxt->dst.val = ctxt->src.orig_val;
  2687. ctxt->lock_prefix = 1;
  2688. return X86EMUL_CONTINUE;
  2689. }
  2690. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2691. {
  2692. ctxt->dst.val = ctxt->src2.val;
  2693. return fastop(ctxt, em_imul);
  2694. }
  2695. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2696. {
  2697. ctxt->dst.type = OP_REG;
  2698. ctxt->dst.bytes = ctxt->src.bytes;
  2699. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2700. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2701. return X86EMUL_CONTINUE;
  2702. }
  2703. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2704. {
  2705. u64 tsc = 0;
  2706. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2707. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2708. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2709. return X86EMUL_CONTINUE;
  2710. }
  2711. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2712. {
  2713. u64 pmc;
  2714. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2715. return emulate_gp(ctxt, 0);
  2716. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2717. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2718. return X86EMUL_CONTINUE;
  2719. }
  2720. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2721. {
  2722. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  2723. return X86EMUL_CONTINUE;
  2724. }
  2725. #define FFL(x) bit(X86_FEATURE_##x)
  2726. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  2727. {
  2728. u32 ebx, ecx, edx, eax = 1;
  2729. u16 tmp;
  2730. /*
  2731. * Check MOVBE is set in the guest-visible CPUID leaf.
  2732. */
  2733. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2734. if (!(ecx & FFL(MOVBE)))
  2735. return emulate_ud(ctxt);
  2736. switch (ctxt->op_bytes) {
  2737. case 2:
  2738. /*
  2739. * From MOVBE definition: "...When the operand size is 16 bits,
  2740. * the upper word of the destination register remains unchanged
  2741. * ..."
  2742. *
  2743. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  2744. * rules so we have to do the operation almost per hand.
  2745. */
  2746. tmp = (u16)ctxt->src.val;
  2747. ctxt->dst.val &= ~0xffffUL;
  2748. ctxt->dst.val |= (unsigned long)swab16(tmp);
  2749. break;
  2750. case 4:
  2751. ctxt->dst.val = swab32((u32)ctxt->src.val);
  2752. break;
  2753. case 8:
  2754. ctxt->dst.val = swab64(ctxt->src.val);
  2755. break;
  2756. default:
  2757. BUG();
  2758. }
  2759. return X86EMUL_CONTINUE;
  2760. }
  2761. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2762. {
  2763. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2764. return emulate_gp(ctxt, 0);
  2765. /* Disable writeback. */
  2766. ctxt->dst.type = OP_NONE;
  2767. return X86EMUL_CONTINUE;
  2768. }
  2769. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2770. {
  2771. unsigned long val;
  2772. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2773. val = ctxt->src.val & ~0ULL;
  2774. else
  2775. val = ctxt->src.val & ~0U;
  2776. /* #UD condition is already handled. */
  2777. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2778. return emulate_gp(ctxt, 0);
  2779. /* Disable writeback. */
  2780. ctxt->dst.type = OP_NONE;
  2781. return X86EMUL_CONTINUE;
  2782. }
  2783. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2784. {
  2785. u64 msr_data;
  2786. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2787. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2788. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2789. return emulate_gp(ctxt, 0);
  2790. return X86EMUL_CONTINUE;
  2791. }
  2792. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2793. {
  2794. u64 msr_data;
  2795. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2796. return emulate_gp(ctxt, 0);
  2797. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2798. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2799. return X86EMUL_CONTINUE;
  2800. }
  2801. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2802. {
  2803. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2804. return emulate_ud(ctxt);
  2805. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2806. if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
  2807. ctxt->dst.bytes = 2;
  2808. return X86EMUL_CONTINUE;
  2809. }
  2810. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2811. {
  2812. u16 sel = ctxt->src.val;
  2813. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2814. return emulate_ud(ctxt);
  2815. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2816. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2817. /* Disable writeback. */
  2818. ctxt->dst.type = OP_NONE;
  2819. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2820. }
  2821. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2822. {
  2823. u16 sel = ctxt->src.val;
  2824. /* Disable writeback. */
  2825. ctxt->dst.type = OP_NONE;
  2826. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2827. }
  2828. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2829. {
  2830. u16 sel = ctxt->src.val;
  2831. /* Disable writeback. */
  2832. ctxt->dst.type = OP_NONE;
  2833. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2834. }
  2835. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2836. {
  2837. int rc;
  2838. ulong linear;
  2839. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2840. if (rc == X86EMUL_CONTINUE)
  2841. ctxt->ops->invlpg(ctxt, linear);
  2842. /* Disable writeback. */
  2843. ctxt->dst.type = OP_NONE;
  2844. return X86EMUL_CONTINUE;
  2845. }
  2846. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2847. {
  2848. ulong cr0;
  2849. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2850. cr0 &= ~X86_CR0_TS;
  2851. ctxt->ops->set_cr(ctxt, 0, cr0);
  2852. return X86EMUL_CONTINUE;
  2853. }
  2854. static int em_hypercall(struct x86_emulate_ctxt *ctxt)
  2855. {
  2856. int rc = ctxt->ops->fix_hypercall(ctxt);
  2857. if (rc != X86EMUL_CONTINUE)
  2858. return rc;
  2859. /* Let the processor re-execute the fixed hypercall */
  2860. ctxt->_eip = ctxt->eip;
  2861. /* Disable writeback. */
  2862. ctxt->dst.type = OP_NONE;
  2863. return X86EMUL_CONTINUE;
  2864. }
  2865. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2866. void (*get)(struct x86_emulate_ctxt *ctxt,
  2867. struct desc_ptr *ptr))
  2868. {
  2869. struct desc_ptr desc_ptr;
  2870. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2871. ctxt->op_bytes = 8;
  2872. get(ctxt, &desc_ptr);
  2873. if (ctxt->op_bytes == 2) {
  2874. ctxt->op_bytes = 4;
  2875. desc_ptr.address &= 0x00ffffff;
  2876. }
  2877. /* Disable writeback. */
  2878. ctxt->dst.type = OP_NONE;
  2879. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2880. &desc_ptr, 2 + ctxt->op_bytes);
  2881. }
  2882. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2883. {
  2884. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2885. }
  2886. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2887. {
  2888. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2889. }
  2890. static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
  2891. {
  2892. struct desc_ptr desc_ptr;
  2893. int rc;
  2894. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2895. ctxt->op_bytes = 8;
  2896. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2897. &desc_ptr.size, &desc_ptr.address,
  2898. ctxt->op_bytes);
  2899. if (rc != X86EMUL_CONTINUE)
  2900. return rc;
  2901. if (ctxt->mode == X86EMUL_MODE_PROT64 &&
  2902. is_noncanonical_address(desc_ptr.address))
  2903. return emulate_gp(ctxt, 0);
  2904. if (lgdt)
  2905. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2906. else
  2907. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2908. /* Disable writeback. */
  2909. ctxt->dst.type = OP_NONE;
  2910. return X86EMUL_CONTINUE;
  2911. }
  2912. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2913. {
  2914. return em_lgdt_lidt(ctxt, true);
  2915. }
  2916. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2917. {
  2918. return em_lgdt_lidt(ctxt, false);
  2919. }
  2920. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2921. {
  2922. if (ctxt->dst.type == OP_MEM)
  2923. ctxt->dst.bytes = 2;
  2924. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2925. return X86EMUL_CONTINUE;
  2926. }
  2927. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2928. {
  2929. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2930. | (ctxt->src.val & 0x0f));
  2931. ctxt->dst.type = OP_NONE;
  2932. return X86EMUL_CONTINUE;
  2933. }
  2934. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2935. {
  2936. int rc = X86EMUL_CONTINUE;
  2937. register_address_increment(ctxt, VCPU_REGS_RCX, -1);
  2938. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2939. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2940. rc = jmp_rel(ctxt, ctxt->src.val);
  2941. return rc;
  2942. }
  2943. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2944. {
  2945. int rc = X86EMUL_CONTINUE;
  2946. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2947. rc = jmp_rel(ctxt, ctxt->src.val);
  2948. return rc;
  2949. }
  2950. static int em_in(struct x86_emulate_ctxt *ctxt)
  2951. {
  2952. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2953. &ctxt->dst.val))
  2954. return X86EMUL_IO_NEEDED;
  2955. return X86EMUL_CONTINUE;
  2956. }
  2957. static int em_out(struct x86_emulate_ctxt *ctxt)
  2958. {
  2959. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2960. &ctxt->src.val, 1);
  2961. /* Disable writeback. */
  2962. ctxt->dst.type = OP_NONE;
  2963. return X86EMUL_CONTINUE;
  2964. }
  2965. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2966. {
  2967. if (emulator_bad_iopl(ctxt))
  2968. return emulate_gp(ctxt, 0);
  2969. ctxt->eflags &= ~X86_EFLAGS_IF;
  2970. return X86EMUL_CONTINUE;
  2971. }
  2972. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2973. {
  2974. if (emulator_bad_iopl(ctxt))
  2975. return emulate_gp(ctxt, 0);
  2976. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2977. ctxt->eflags |= X86_EFLAGS_IF;
  2978. return X86EMUL_CONTINUE;
  2979. }
  2980. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2981. {
  2982. u32 eax, ebx, ecx, edx;
  2983. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2984. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2985. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2986. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2987. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2988. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2989. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2990. return X86EMUL_CONTINUE;
  2991. }
  2992. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  2993. {
  2994. u32 flags;
  2995. flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  2996. X86_EFLAGS_SF;
  2997. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  2998. ctxt->eflags &= ~0xffUL;
  2999. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  3000. return X86EMUL_CONTINUE;
  3001. }
  3002. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  3003. {
  3004. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  3005. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  3006. return X86EMUL_CONTINUE;
  3007. }
  3008. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  3009. {
  3010. switch (ctxt->op_bytes) {
  3011. #ifdef CONFIG_X86_64
  3012. case 8:
  3013. asm("bswap %0" : "+r"(ctxt->dst.val));
  3014. break;
  3015. #endif
  3016. default:
  3017. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  3018. break;
  3019. }
  3020. return X86EMUL_CONTINUE;
  3021. }
  3022. static int em_clflush(struct x86_emulate_ctxt *ctxt)
  3023. {
  3024. /* emulating clflush regardless of cpuid */
  3025. return X86EMUL_CONTINUE;
  3026. }
  3027. static int em_movsxd(struct x86_emulate_ctxt *ctxt)
  3028. {
  3029. ctxt->dst.val = (s32) ctxt->src.val;
  3030. return X86EMUL_CONTINUE;
  3031. }
  3032. static bool valid_cr(int nr)
  3033. {
  3034. switch (nr) {
  3035. case 0:
  3036. case 2 ... 4:
  3037. case 8:
  3038. return true;
  3039. default:
  3040. return false;
  3041. }
  3042. }
  3043. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  3044. {
  3045. if (!valid_cr(ctxt->modrm_reg))
  3046. return emulate_ud(ctxt);
  3047. return X86EMUL_CONTINUE;
  3048. }
  3049. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  3050. {
  3051. u64 new_val = ctxt->src.val64;
  3052. int cr = ctxt->modrm_reg;
  3053. u64 efer = 0;
  3054. static u64 cr_reserved_bits[] = {
  3055. 0xffffffff00000000ULL,
  3056. 0, 0, 0, /* CR3 checked later */
  3057. CR4_RESERVED_BITS,
  3058. 0, 0, 0,
  3059. CR8_RESERVED_BITS,
  3060. };
  3061. if (!valid_cr(cr))
  3062. return emulate_ud(ctxt);
  3063. if (new_val & cr_reserved_bits[cr])
  3064. return emulate_gp(ctxt, 0);
  3065. switch (cr) {
  3066. case 0: {
  3067. u64 cr4;
  3068. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3069. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3070. return emulate_gp(ctxt, 0);
  3071. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3072. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3073. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3074. !(cr4 & X86_CR4_PAE))
  3075. return emulate_gp(ctxt, 0);
  3076. break;
  3077. }
  3078. case 3: {
  3079. u64 rsvd = 0;
  3080. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3081. if (efer & EFER_LMA)
  3082. rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
  3083. if (new_val & rsvd)
  3084. return emulate_gp(ctxt, 0);
  3085. break;
  3086. }
  3087. case 4: {
  3088. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3089. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3090. return emulate_gp(ctxt, 0);
  3091. break;
  3092. }
  3093. }
  3094. return X86EMUL_CONTINUE;
  3095. }
  3096. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3097. {
  3098. unsigned long dr7;
  3099. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3100. /* Check if DR7.Global_Enable is set */
  3101. return dr7 & (1 << 13);
  3102. }
  3103. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3104. {
  3105. int dr = ctxt->modrm_reg;
  3106. u64 cr4;
  3107. if (dr > 7)
  3108. return emulate_ud(ctxt);
  3109. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3110. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3111. return emulate_ud(ctxt);
  3112. if (check_dr7_gd(ctxt)) {
  3113. ulong dr6;
  3114. ctxt->ops->get_dr(ctxt, 6, &dr6);
  3115. dr6 &= ~15;
  3116. dr6 |= DR6_BD | DR6_RTM;
  3117. ctxt->ops->set_dr(ctxt, 6, dr6);
  3118. return emulate_db(ctxt);
  3119. }
  3120. return X86EMUL_CONTINUE;
  3121. }
  3122. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3123. {
  3124. u64 new_val = ctxt->src.val64;
  3125. int dr = ctxt->modrm_reg;
  3126. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3127. return emulate_gp(ctxt, 0);
  3128. return check_dr_read(ctxt);
  3129. }
  3130. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3131. {
  3132. u64 efer;
  3133. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3134. if (!(efer & EFER_SVME))
  3135. return emulate_ud(ctxt);
  3136. return X86EMUL_CONTINUE;
  3137. }
  3138. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3139. {
  3140. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3141. /* Valid physical address? */
  3142. if (rax & 0xffff000000000000ULL)
  3143. return emulate_gp(ctxt, 0);
  3144. return check_svme(ctxt);
  3145. }
  3146. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3147. {
  3148. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3149. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3150. return emulate_ud(ctxt);
  3151. return X86EMUL_CONTINUE;
  3152. }
  3153. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3154. {
  3155. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3156. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3157. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3158. ctxt->ops->check_pmc(ctxt, rcx))
  3159. return emulate_gp(ctxt, 0);
  3160. return X86EMUL_CONTINUE;
  3161. }
  3162. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3163. {
  3164. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3165. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3166. return emulate_gp(ctxt, 0);
  3167. return X86EMUL_CONTINUE;
  3168. }
  3169. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3170. {
  3171. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3172. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3173. return emulate_gp(ctxt, 0);
  3174. return X86EMUL_CONTINUE;
  3175. }
  3176. #define D(_y) { .flags = (_y) }
  3177. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3178. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3179. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3180. #define N D(NotImpl)
  3181. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3182. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3183. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3184. #define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
  3185. #define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
  3186. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3187. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3188. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3189. #define II(_f, _e, _i) \
  3190. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3191. #define IIP(_f, _e, _i, _p) \
  3192. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3193. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3194. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3195. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3196. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3197. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3198. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3199. #define I2bvIP(_f, _e, _i, _p) \
  3200. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3201. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3202. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3203. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3204. static const struct opcode group7_rm0[] = {
  3205. N,
  3206. I(SrcNone | Priv | EmulateOnUD, em_hypercall),
  3207. N, N, N, N, N, N,
  3208. };
  3209. static const struct opcode group7_rm1[] = {
  3210. DI(SrcNone | Priv, monitor),
  3211. DI(SrcNone | Priv, mwait),
  3212. N, N, N, N, N, N,
  3213. };
  3214. static const struct opcode group7_rm3[] = {
  3215. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3216. II(SrcNone | Prot | EmulateOnUD, em_hypercall, vmmcall),
  3217. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3218. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3219. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3220. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3221. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3222. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3223. };
  3224. static const struct opcode group7_rm7[] = {
  3225. N,
  3226. DIP(SrcNone, rdtscp, check_rdtsc),
  3227. N, N, N, N, N, N,
  3228. };
  3229. static const struct opcode group1[] = {
  3230. F(Lock, em_add),
  3231. F(Lock | PageTable, em_or),
  3232. F(Lock, em_adc),
  3233. F(Lock, em_sbb),
  3234. F(Lock | PageTable, em_and),
  3235. F(Lock, em_sub),
  3236. F(Lock, em_xor),
  3237. F(NoWrite, em_cmp),
  3238. };
  3239. static const struct opcode group1A[] = {
  3240. I(DstMem | SrcNone | Mov | Stack | IncSP, em_pop), N, N, N, N, N, N, N,
  3241. };
  3242. static const struct opcode group2[] = {
  3243. F(DstMem | ModRM, em_rol),
  3244. F(DstMem | ModRM, em_ror),
  3245. F(DstMem | ModRM, em_rcl),
  3246. F(DstMem | ModRM, em_rcr),
  3247. F(DstMem | ModRM, em_shl),
  3248. F(DstMem | ModRM, em_shr),
  3249. F(DstMem | ModRM, em_shl),
  3250. F(DstMem | ModRM, em_sar),
  3251. };
  3252. static const struct opcode group3[] = {
  3253. F(DstMem | SrcImm | NoWrite, em_test),
  3254. F(DstMem | SrcImm | NoWrite, em_test),
  3255. F(DstMem | SrcNone | Lock, em_not),
  3256. F(DstMem | SrcNone | Lock, em_neg),
  3257. F(DstXacc | Src2Mem, em_mul_ex),
  3258. F(DstXacc | Src2Mem, em_imul_ex),
  3259. F(DstXacc | Src2Mem, em_div_ex),
  3260. F(DstXacc | Src2Mem, em_idiv_ex),
  3261. };
  3262. static const struct opcode group4[] = {
  3263. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3264. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3265. N, N, N, N, N, N,
  3266. };
  3267. static const struct opcode group5[] = {
  3268. F(DstMem | SrcNone | Lock, em_inc),
  3269. F(DstMem | SrcNone | Lock, em_dec),
  3270. I(SrcMem | NearBranch, em_call_near_abs),
  3271. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3272. I(SrcMem | NearBranch, em_jmp_abs),
  3273. I(SrcMemFAddr | ImplicitOps, em_jmp_far),
  3274. I(SrcMem | Stack, em_push), D(Undefined),
  3275. };
  3276. static const struct opcode group6[] = {
  3277. DI(Prot | DstMem, sldt),
  3278. DI(Prot | DstMem, str),
  3279. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3280. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3281. N, N, N, N,
  3282. };
  3283. static const struct group_dual group7 = { {
  3284. II(Mov | DstMem, em_sgdt, sgdt),
  3285. II(Mov | DstMem, em_sidt, sidt),
  3286. II(SrcMem | Priv, em_lgdt, lgdt),
  3287. II(SrcMem | Priv, em_lidt, lidt),
  3288. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3289. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3290. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3291. }, {
  3292. EXT(0, group7_rm0),
  3293. EXT(0, group7_rm1),
  3294. N, EXT(0, group7_rm3),
  3295. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3296. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3297. EXT(0, group7_rm7),
  3298. } };
  3299. static const struct opcode group8[] = {
  3300. N, N, N, N,
  3301. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3302. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3303. F(DstMem | SrcImmByte | Lock, em_btr),
  3304. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3305. };
  3306. static const struct group_dual group9 = { {
  3307. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3308. }, {
  3309. N, N, N, N, N, N, N, N,
  3310. } };
  3311. static const struct opcode group11[] = {
  3312. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3313. X7(D(Undefined)),
  3314. };
  3315. static const struct gprefix pfx_0f_ae_7 = {
  3316. I(SrcMem | ByteOp, em_clflush), N, N, N,
  3317. };
  3318. static const struct group_dual group15 = { {
  3319. N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
  3320. }, {
  3321. N, N, N, N, N, N, N, N,
  3322. } };
  3323. static const struct gprefix pfx_0f_6f_0f_7f = {
  3324. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3325. };
  3326. static const struct instr_dual instr_dual_0f_2b = {
  3327. I(0, em_mov), N
  3328. };
  3329. static const struct gprefix pfx_0f_2b = {
  3330. ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
  3331. };
  3332. static const struct gprefix pfx_0f_28_0f_29 = {
  3333. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3334. };
  3335. static const struct gprefix pfx_0f_e7 = {
  3336. N, I(Sse, em_mov), N, N,
  3337. };
  3338. static const struct escape escape_d9 = { {
  3339. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
  3340. }, {
  3341. /* 0xC0 - 0xC7 */
  3342. N, N, N, N, N, N, N, N,
  3343. /* 0xC8 - 0xCF */
  3344. N, N, N, N, N, N, N, N,
  3345. /* 0xD0 - 0xC7 */
  3346. N, N, N, N, N, N, N, N,
  3347. /* 0xD8 - 0xDF */
  3348. N, N, N, N, N, N, N, N,
  3349. /* 0xE0 - 0xE7 */
  3350. N, N, N, N, N, N, N, N,
  3351. /* 0xE8 - 0xEF */
  3352. N, N, N, N, N, N, N, N,
  3353. /* 0xF0 - 0xF7 */
  3354. N, N, N, N, N, N, N, N,
  3355. /* 0xF8 - 0xFF */
  3356. N, N, N, N, N, N, N, N,
  3357. } };
  3358. static const struct escape escape_db = { {
  3359. N, N, N, N, N, N, N, N,
  3360. }, {
  3361. /* 0xC0 - 0xC7 */
  3362. N, N, N, N, N, N, N, N,
  3363. /* 0xC8 - 0xCF */
  3364. N, N, N, N, N, N, N, N,
  3365. /* 0xD0 - 0xC7 */
  3366. N, N, N, N, N, N, N, N,
  3367. /* 0xD8 - 0xDF */
  3368. N, N, N, N, N, N, N, N,
  3369. /* 0xE0 - 0xE7 */
  3370. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3371. /* 0xE8 - 0xEF */
  3372. N, N, N, N, N, N, N, N,
  3373. /* 0xF0 - 0xF7 */
  3374. N, N, N, N, N, N, N, N,
  3375. /* 0xF8 - 0xFF */
  3376. N, N, N, N, N, N, N, N,
  3377. } };
  3378. static const struct escape escape_dd = { {
  3379. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
  3380. }, {
  3381. /* 0xC0 - 0xC7 */
  3382. N, N, N, N, N, N, N, N,
  3383. /* 0xC8 - 0xCF */
  3384. N, N, N, N, N, N, N, N,
  3385. /* 0xD0 - 0xC7 */
  3386. N, N, N, N, N, N, N, N,
  3387. /* 0xD8 - 0xDF */
  3388. N, N, N, N, N, N, N, N,
  3389. /* 0xE0 - 0xE7 */
  3390. N, N, N, N, N, N, N, N,
  3391. /* 0xE8 - 0xEF */
  3392. N, N, N, N, N, N, N, N,
  3393. /* 0xF0 - 0xF7 */
  3394. N, N, N, N, N, N, N, N,
  3395. /* 0xF8 - 0xFF */
  3396. N, N, N, N, N, N, N, N,
  3397. } };
  3398. static const struct instr_dual instr_dual_0f_c3 = {
  3399. I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
  3400. };
  3401. static const struct mode_dual mode_dual_63 = {
  3402. N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
  3403. };
  3404. static const struct opcode opcode_table[256] = {
  3405. /* 0x00 - 0x07 */
  3406. F6ALU(Lock, em_add),
  3407. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3408. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3409. /* 0x08 - 0x0F */
  3410. F6ALU(Lock | PageTable, em_or),
  3411. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3412. N,
  3413. /* 0x10 - 0x17 */
  3414. F6ALU(Lock, em_adc),
  3415. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3416. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3417. /* 0x18 - 0x1F */
  3418. F6ALU(Lock, em_sbb),
  3419. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3420. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3421. /* 0x20 - 0x27 */
  3422. F6ALU(Lock | PageTable, em_and), N, N,
  3423. /* 0x28 - 0x2F */
  3424. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3425. /* 0x30 - 0x37 */
  3426. F6ALU(Lock, em_xor), N, N,
  3427. /* 0x38 - 0x3F */
  3428. F6ALU(NoWrite, em_cmp), N, N,
  3429. /* 0x40 - 0x4F */
  3430. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3431. /* 0x50 - 0x57 */
  3432. X8(I(SrcReg | Stack, em_push)),
  3433. /* 0x58 - 0x5F */
  3434. X8(I(DstReg | Stack, em_pop)),
  3435. /* 0x60 - 0x67 */
  3436. I(ImplicitOps | Stack | No64, em_pusha),
  3437. I(ImplicitOps | Stack | No64, em_popa),
  3438. N, MD(ModRM, &mode_dual_63),
  3439. N, N, N, N,
  3440. /* 0x68 - 0x6F */
  3441. I(SrcImm | Mov | Stack, em_push),
  3442. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3443. I(SrcImmByte | Mov | Stack, em_push),
  3444. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3445. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3446. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3447. /* 0x70 - 0x7F */
  3448. X16(D(SrcImmByte | NearBranch)),
  3449. /* 0x80 - 0x87 */
  3450. G(ByteOp | DstMem | SrcImm, group1),
  3451. G(DstMem | SrcImm, group1),
  3452. G(ByteOp | DstMem | SrcImm | No64, group1),
  3453. G(DstMem | SrcImmByte, group1),
  3454. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3455. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3456. /* 0x88 - 0x8F */
  3457. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3458. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3459. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3460. D(ModRM | SrcMem | NoAccess | DstReg),
  3461. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3462. G(0, group1A),
  3463. /* 0x90 - 0x97 */
  3464. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3465. /* 0x98 - 0x9F */
  3466. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3467. I(SrcImmFAddr | No64, em_call_far), N,
  3468. II(ImplicitOps | Stack, em_pushf, pushf),
  3469. II(ImplicitOps | Stack, em_popf, popf),
  3470. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3471. /* 0xA0 - 0xA7 */
  3472. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3473. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3474. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3475. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
  3476. /* 0xA8 - 0xAF */
  3477. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3478. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3479. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3480. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
  3481. /* 0xB0 - 0xB7 */
  3482. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3483. /* 0xB8 - 0xBF */
  3484. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3485. /* 0xC0 - 0xC7 */
  3486. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3487. I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
  3488. I(ImplicitOps | NearBranch, em_ret),
  3489. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3490. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3491. G(ByteOp, group11), G(0, group11),
  3492. /* 0xC8 - 0xCF */
  3493. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3494. I(ImplicitOps | SrcImmU16, em_ret_far_imm),
  3495. I(ImplicitOps, em_ret_far),
  3496. D(ImplicitOps), DI(SrcImmByte, intn),
  3497. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3498. /* 0xD0 - 0xD7 */
  3499. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3500. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3501. I(DstAcc | SrcImmUByte | No64, em_aam),
  3502. I(DstAcc | SrcImmUByte | No64, em_aad),
  3503. F(DstAcc | ByteOp | No64, em_salc),
  3504. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3505. /* 0xD8 - 0xDF */
  3506. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3507. /* 0xE0 - 0xE7 */
  3508. X3(I(SrcImmByte | NearBranch, em_loop)),
  3509. I(SrcImmByte | NearBranch, em_jcxz),
  3510. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3511. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3512. /* 0xE8 - 0xEF */
  3513. I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
  3514. I(SrcImmFAddr | No64, em_jmp_far),
  3515. D(SrcImmByte | ImplicitOps | NearBranch),
  3516. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3517. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3518. /* 0xF0 - 0xF7 */
  3519. N, DI(ImplicitOps, icebp), N, N,
  3520. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3521. G(ByteOp, group3), G(0, group3),
  3522. /* 0xF8 - 0xFF */
  3523. D(ImplicitOps), D(ImplicitOps),
  3524. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3525. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3526. };
  3527. static const struct opcode twobyte_table[256] = {
  3528. /* 0x00 - 0x0F */
  3529. G(0, group6), GD(0, &group7), N, N,
  3530. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  3531. II(ImplicitOps | Priv, em_clts, clts), N,
  3532. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3533. N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  3534. /* 0x10 - 0x1F */
  3535. N, N, N, N, N, N, N, N,
  3536. D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3537. N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3538. /* 0x20 - 0x2F */
  3539. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
  3540. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  3541. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  3542. check_cr_write),
  3543. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  3544. check_dr_write),
  3545. N, N, N, N,
  3546. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  3547. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  3548. N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
  3549. N, N, N, N,
  3550. /* 0x30 - 0x3F */
  3551. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3552. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3553. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3554. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3555. I(ImplicitOps | EmulateOnUD, em_sysenter),
  3556. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  3557. N, N,
  3558. N, N, N, N, N, N, N, N,
  3559. /* 0x40 - 0x4F */
  3560. X16(D(DstReg | SrcMem | ModRM)),
  3561. /* 0x50 - 0x5F */
  3562. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3563. /* 0x60 - 0x6F */
  3564. N, N, N, N,
  3565. N, N, N, N,
  3566. N, N, N, N,
  3567. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3568. /* 0x70 - 0x7F */
  3569. N, N, N, N,
  3570. N, N, N, N,
  3571. N, N, N, N,
  3572. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3573. /* 0x80 - 0x8F */
  3574. X16(D(SrcImm | NearBranch)),
  3575. /* 0x90 - 0x9F */
  3576. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3577. /* 0xA0 - 0xA7 */
  3578. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3579. II(ImplicitOps, em_cpuid, cpuid),
  3580. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3581. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3582. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3583. /* 0xA8 - 0xAF */
  3584. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3585. DI(ImplicitOps, rsm),
  3586. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3587. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3588. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3589. GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
  3590. /* 0xB0 - 0xB7 */
  3591. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
  3592. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3593. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3594. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3595. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3596. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3597. /* 0xB8 - 0xBF */
  3598. N, N,
  3599. G(BitOp, group8),
  3600. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3601. I(DstReg | SrcMem | ModRM, em_bsf_c),
  3602. I(DstReg | SrcMem | ModRM, em_bsr_c),
  3603. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3604. /* 0xC0 - 0xC7 */
  3605. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  3606. N, ID(0, &instr_dual_0f_c3),
  3607. N, N, N, GD(0, &group9),
  3608. /* 0xC8 - 0xCF */
  3609. X8(I(DstReg, em_bswap)),
  3610. /* 0xD0 - 0xDF */
  3611. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3612. /* 0xE0 - 0xEF */
  3613. N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
  3614. N, N, N, N, N, N, N, N,
  3615. /* 0xF0 - 0xFF */
  3616. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3617. };
  3618. static const struct instr_dual instr_dual_0f_38_f0 = {
  3619. I(DstReg | SrcMem | Mov, em_movbe), N
  3620. };
  3621. static const struct instr_dual instr_dual_0f_38_f1 = {
  3622. I(DstMem | SrcReg | Mov, em_movbe), N
  3623. };
  3624. static const struct gprefix three_byte_0f_38_f0 = {
  3625. ID(0, &instr_dual_0f_38_f0), N, N, N
  3626. };
  3627. static const struct gprefix three_byte_0f_38_f1 = {
  3628. ID(0, &instr_dual_0f_38_f1), N, N, N
  3629. };
  3630. /*
  3631. * Insns below are selected by the prefix which indexed by the third opcode
  3632. * byte.
  3633. */
  3634. static const struct opcode opcode_map_0f_38[256] = {
  3635. /* 0x00 - 0x7f */
  3636. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3637. /* 0x80 - 0xef */
  3638. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3639. /* 0xf0 - 0xf1 */
  3640. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
  3641. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
  3642. /* 0xf2 - 0xff */
  3643. N, N, X4(N), X8(N)
  3644. };
  3645. #undef D
  3646. #undef N
  3647. #undef G
  3648. #undef GD
  3649. #undef I
  3650. #undef GP
  3651. #undef EXT
  3652. #undef MD
  3653. #undef ID
  3654. #undef D2bv
  3655. #undef D2bvIP
  3656. #undef I2bv
  3657. #undef I2bvIP
  3658. #undef I6ALU
  3659. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3660. {
  3661. unsigned size;
  3662. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3663. if (size == 8)
  3664. size = 4;
  3665. return size;
  3666. }
  3667. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3668. unsigned size, bool sign_extension)
  3669. {
  3670. int rc = X86EMUL_CONTINUE;
  3671. op->type = OP_IMM;
  3672. op->bytes = size;
  3673. op->addr.mem.ea = ctxt->_eip;
  3674. /* NB. Immediates are sign-extended as necessary. */
  3675. switch (op->bytes) {
  3676. case 1:
  3677. op->val = insn_fetch(s8, ctxt);
  3678. break;
  3679. case 2:
  3680. op->val = insn_fetch(s16, ctxt);
  3681. break;
  3682. case 4:
  3683. op->val = insn_fetch(s32, ctxt);
  3684. break;
  3685. case 8:
  3686. op->val = insn_fetch(s64, ctxt);
  3687. break;
  3688. }
  3689. if (!sign_extension) {
  3690. switch (op->bytes) {
  3691. case 1:
  3692. op->val &= 0xff;
  3693. break;
  3694. case 2:
  3695. op->val &= 0xffff;
  3696. break;
  3697. case 4:
  3698. op->val &= 0xffffffff;
  3699. break;
  3700. }
  3701. }
  3702. done:
  3703. return rc;
  3704. }
  3705. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3706. unsigned d)
  3707. {
  3708. int rc = X86EMUL_CONTINUE;
  3709. switch (d) {
  3710. case OpReg:
  3711. decode_register_operand(ctxt, op);
  3712. break;
  3713. case OpImmUByte:
  3714. rc = decode_imm(ctxt, op, 1, false);
  3715. break;
  3716. case OpMem:
  3717. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3718. mem_common:
  3719. *op = ctxt->memop;
  3720. ctxt->memopp = op;
  3721. if (ctxt->d & BitOp)
  3722. fetch_bit_operand(ctxt);
  3723. op->orig_val = op->val;
  3724. break;
  3725. case OpMem64:
  3726. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  3727. goto mem_common;
  3728. case OpAcc:
  3729. op->type = OP_REG;
  3730. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3731. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3732. fetch_register_operand(op);
  3733. op->orig_val = op->val;
  3734. break;
  3735. case OpAccLo:
  3736. op->type = OP_REG;
  3737. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3738. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3739. fetch_register_operand(op);
  3740. op->orig_val = op->val;
  3741. break;
  3742. case OpAccHi:
  3743. if (ctxt->d & ByteOp) {
  3744. op->type = OP_NONE;
  3745. break;
  3746. }
  3747. op->type = OP_REG;
  3748. op->bytes = ctxt->op_bytes;
  3749. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3750. fetch_register_operand(op);
  3751. op->orig_val = op->val;
  3752. break;
  3753. case OpDI:
  3754. op->type = OP_MEM;
  3755. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3756. op->addr.mem.ea =
  3757. register_address(ctxt, VCPU_REGS_RDI);
  3758. op->addr.mem.seg = VCPU_SREG_ES;
  3759. op->val = 0;
  3760. op->count = 1;
  3761. break;
  3762. case OpDX:
  3763. op->type = OP_REG;
  3764. op->bytes = 2;
  3765. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3766. fetch_register_operand(op);
  3767. break;
  3768. case OpCL:
  3769. op->type = OP_IMM;
  3770. op->bytes = 1;
  3771. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3772. break;
  3773. case OpImmByte:
  3774. rc = decode_imm(ctxt, op, 1, true);
  3775. break;
  3776. case OpOne:
  3777. op->type = OP_IMM;
  3778. op->bytes = 1;
  3779. op->val = 1;
  3780. break;
  3781. case OpImm:
  3782. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3783. break;
  3784. case OpImm64:
  3785. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3786. break;
  3787. case OpMem8:
  3788. ctxt->memop.bytes = 1;
  3789. if (ctxt->memop.type == OP_REG) {
  3790. ctxt->memop.addr.reg = decode_register(ctxt,
  3791. ctxt->modrm_rm, true);
  3792. fetch_register_operand(&ctxt->memop);
  3793. }
  3794. goto mem_common;
  3795. case OpMem16:
  3796. ctxt->memop.bytes = 2;
  3797. goto mem_common;
  3798. case OpMem32:
  3799. ctxt->memop.bytes = 4;
  3800. goto mem_common;
  3801. case OpImmU16:
  3802. rc = decode_imm(ctxt, op, 2, false);
  3803. break;
  3804. case OpImmU:
  3805. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3806. break;
  3807. case OpSI:
  3808. op->type = OP_MEM;
  3809. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3810. op->addr.mem.ea =
  3811. register_address(ctxt, VCPU_REGS_RSI);
  3812. op->addr.mem.seg = ctxt->seg_override;
  3813. op->val = 0;
  3814. op->count = 1;
  3815. break;
  3816. case OpXLat:
  3817. op->type = OP_MEM;
  3818. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3819. op->addr.mem.ea =
  3820. address_mask(ctxt,
  3821. reg_read(ctxt, VCPU_REGS_RBX) +
  3822. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  3823. op->addr.mem.seg = ctxt->seg_override;
  3824. op->val = 0;
  3825. break;
  3826. case OpImmFAddr:
  3827. op->type = OP_IMM;
  3828. op->addr.mem.ea = ctxt->_eip;
  3829. op->bytes = ctxt->op_bytes + 2;
  3830. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3831. break;
  3832. case OpMemFAddr:
  3833. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3834. goto mem_common;
  3835. case OpES:
  3836. op->type = OP_IMM;
  3837. op->val = VCPU_SREG_ES;
  3838. break;
  3839. case OpCS:
  3840. op->type = OP_IMM;
  3841. op->val = VCPU_SREG_CS;
  3842. break;
  3843. case OpSS:
  3844. op->type = OP_IMM;
  3845. op->val = VCPU_SREG_SS;
  3846. break;
  3847. case OpDS:
  3848. op->type = OP_IMM;
  3849. op->val = VCPU_SREG_DS;
  3850. break;
  3851. case OpFS:
  3852. op->type = OP_IMM;
  3853. op->val = VCPU_SREG_FS;
  3854. break;
  3855. case OpGS:
  3856. op->type = OP_IMM;
  3857. op->val = VCPU_SREG_GS;
  3858. break;
  3859. case OpImplicit:
  3860. /* Special instructions do their own operand decoding. */
  3861. default:
  3862. op->type = OP_NONE; /* Disable writeback. */
  3863. break;
  3864. }
  3865. done:
  3866. return rc;
  3867. }
  3868. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3869. {
  3870. int rc = X86EMUL_CONTINUE;
  3871. int mode = ctxt->mode;
  3872. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3873. bool op_prefix = false;
  3874. bool has_seg_override = false;
  3875. struct opcode opcode;
  3876. ctxt->memop.type = OP_NONE;
  3877. ctxt->memopp = NULL;
  3878. ctxt->_eip = ctxt->eip;
  3879. ctxt->fetch.ptr = ctxt->fetch.data;
  3880. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  3881. ctxt->opcode_len = 1;
  3882. if (insn_len > 0)
  3883. memcpy(ctxt->fetch.data, insn, insn_len);
  3884. else {
  3885. rc = __do_insn_fetch_bytes(ctxt, 1);
  3886. if (rc != X86EMUL_CONTINUE)
  3887. return rc;
  3888. }
  3889. switch (mode) {
  3890. case X86EMUL_MODE_REAL:
  3891. case X86EMUL_MODE_VM86:
  3892. case X86EMUL_MODE_PROT16:
  3893. def_op_bytes = def_ad_bytes = 2;
  3894. break;
  3895. case X86EMUL_MODE_PROT32:
  3896. def_op_bytes = def_ad_bytes = 4;
  3897. break;
  3898. #ifdef CONFIG_X86_64
  3899. case X86EMUL_MODE_PROT64:
  3900. def_op_bytes = 4;
  3901. def_ad_bytes = 8;
  3902. break;
  3903. #endif
  3904. default:
  3905. return EMULATION_FAILED;
  3906. }
  3907. ctxt->op_bytes = def_op_bytes;
  3908. ctxt->ad_bytes = def_ad_bytes;
  3909. /* Legacy prefixes. */
  3910. for (;;) {
  3911. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3912. case 0x66: /* operand-size override */
  3913. op_prefix = true;
  3914. /* switch between 2/4 bytes */
  3915. ctxt->op_bytes = def_op_bytes ^ 6;
  3916. break;
  3917. case 0x67: /* address-size override */
  3918. if (mode == X86EMUL_MODE_PROT64)
  3919. /* switch between 4/8 bytes */
  3920. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3921. else
  3922. /* switch between 2/4 bytes */
  3923. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3924. break;
  3925. case 0x26: /* ES override */
  3926. case 0x2e: /* CS override */
  3927. case 0x36: /* SS override */
  3928. case 0x3e: /* DS override */
  3929. has_seg_override = true;
  3930. ctxt->seg_override = (ctxt->b >> 3) & 3;
  3931. break;
  3932. case 0x64: /* FS override */
  3933. case 0x65: /* GS override */
  3934. has_seg_override = true;
  3935. ctxt->seg_override = ctxt->b & 7;
  3936. break;
  3937. case 0x40 ... 0x4f: /* REX */
  3938. if (mode != X86EMUL_MODE_PROT64)
  3939. goto done_prefixes;
  3940. ctxt->rex_prefix = ctxt->b;
  3941. continue;
  3942. case 0xf0: /* LOCK */
  3943. ctxt->lock_prefix = 1;
  3944. break;
  3945. case 0xf2: /* REPNE/REPNZ */
  3946. case 0xf3: /* REP/REPE/REPZ */
  3947. ctxt->rep_prefix = ctxt->b;
  3948. break;
  3949. default:
  3950. goto done_prefixes;
  3951. }
  3952. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3953. ctxt->rex_prefix = 0;
  3954. }
  3955. done_prefixes:
  3956. /* REX prefix. */
  3957. if (ctxt->rex_prefix & 8)
  3958. ctxt->op_bytes = 8; /* REX.W */
  3959. /* Opcode byte(s). */
  3960. opcode = opcode_table[ctxt->b];
  3961. /* Two-byte opcode? */
  3962. if (ctxt->b == 0x0f) {
  3963. ctxt->opcode_len = 2;
  3964. ctxt->b = insn_fetch(u8, ctxt);
  3965. opcode = twobyte_table[ctxt->b];
  3966. /* 0F_38 opcode map */
  3967. if (ctxt->b == 0x38) {
  3968. ctxt->opcode_len = 3;
  3969. ctxt->b = insn_fetch(u8, ctxt);
  3970. opcode = opcode_map_0f_38[ctxt->b];
  3971. }
  3972. }
  3973. ctxt->d = opcode.flags;
  3974. if (ctxt->d & ModRM)
  3975. ctxt->modrm = insn_fetch(u8, ctxt);
  3976. /* vex-prefix instructions are not implemented */
  3977. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  3978. (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
  3979. ctxt->d = NotImpl;
  3980. }
  3981. while (ctxt->d & GroupMask) {
  3982. switch (ctxt->d & GroupMask) {
  3983. case Group:
  3984. goffset = (ctxt->modrm >> 3) & 7;
  3985. opcode = opcode.u.group[goffset];
  3986. break;
  3987. case GroupDual:
  3988. goffset = (ctxt->modrm >> 3) & 7;
  3989. if ((ctxt->modrm >> 6) == 3)
  3990. opcode = opcode.u.gdual->mod3[goffset];
  3991. else
  3992. opcode = opcode.u.gdual->mod012[goffset];
  3993. break;
  3994. case RMExt:
  3995. goffset = ctxt->modrm & 7;
  3996. opcode = opcode.u.group[goffset];
  3997. break;
  3998. case Prefix:
  3999. if (ctxt->rep_prefix && op_prefix)
  4000. return EMULATION_FAILED;
  4001. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  4002. switch (simd_prefix) {
  4003. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  4004. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  4005. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  4006. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  4007. }
  4008. break;
  4009. case Escape:
  4010. if (ctxt->modrm > 0xbf)
  4011. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  4012. else
  4013. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  4014. break;
  4015. case InstrDual:
  4016. if ((ctxt->modrm >> 6) == 3)
  4017. opcode = opcode.u.idual->mod3;
  4018. else
  4019. opcode = opcode.u.idual->mod012;
  4020. break;
  4021. case ModeDual:
  4022. if (ctxt->mode == X86EMUL_MODE_PROT64)
  4023. opcode = opcode.u.mdual->mode64;
  4024. else
  4025. opcode = opcode.u.mdual->mode32;
  4026. break;
  4027. default:
  4028. return EMULATION_FAILED;
  4029. }
  4030. ctxt->d &= ~(u64)GroupMask;
  4031. ctxt->d |= opcode.flags;
  4032. }
  4033. /* Unrecognised? */
  4034. if (ctxt->d == 0)
  4035. return EMULATION_FAILED;
  4036. ctxt->execute = opcode.u.execute;
  4037. if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
  4038. return EMULATION_FAILED;
  4039. if (unlikely(ctxt->d &
  4040. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
  4041. No16))) {
  4042. /*
  4043. * These are copied unconditionally here, and checked unconditionally
  4044. * in x86_emulate_insn.
  4045. */
  4046. ctxt->check_perm = opcode.check_perm;
  4047. ctxt->intercept = opcode.intercept;
  4048. if (ctxt->d & NotImpl)
  4049. return EMULATION_FAILED;
  4050. if (mode == X86EMUL_MODE_PROT64) {
  4051. if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
  4052. ctxt->op_bytes = 8;
  4053. else if (ctxt->d & NearBranch)
  4054. ctxt->op_bytes = 8;
  4055. }
  4056. if (ctxt->d & Op3264) {
  4057. if (mode == X86EMUL_MODE_PROT64)
  4058. ctxt->op_bytes = 8;
  4059. else
  4060. ctxt->op_bytes = 4;
  4061. }
  4062. if ((ctxt->d & No16) && ctxt->op_bytes == 2)
  4063. ctxt->op_bytes = 4;
  4064. if (ctxt->d & Sse)
  4065. ctxt->op_bytes = 16;
  4066. else if (ctxt->d & Mmx)
  4067. ctxt->op_bytes = 8;
  4068. }
  4069. /* ModRM and SIB bytes. */
  4070. if (ctxt->d & ModRM) {
  4071. rc = decode_modrm(ctxt, &ctxt->memop);
  4072. if (!has_seg_override) {
  4073. has_seg_override = true;
  4074. ctxt->seg_override = ctxt->modrm_seg;
  4075. }
  4076. } else if (ctxt->d & MemAbs)
  4077. rc = decode_abs(ctxt, &ctxt->memop);
  4078. if (rc != X86EMUL_CONTINUE)
  4079. goto done;
  4080. if (!has_seg_override)
  4081. ctxt->seg_override = VCPU_SREG_DS;
  4082. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  4083. /*
  4084. * Decode and fetch the source operand: register, memory
  4085. * or immediate.
  4086. */
  4087. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  4088. if (rc != X86EMUL_CONTINUE)
  4089. goto done;
  4090. /*
  4091. * Decode and fetch the second source operand: register, memory
  4092. * or immediate.
  4093. */
  4094. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  4095. if (rc != X86EMUL_CONTINUE)
  4096. goto done;
  4097. /* Decode and fetch the destination operand: register or memory. */
  4098. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  4099. if (ctxt->rip_relative)
  4100. ctxt->memopp->addr.mem.ea = address_mask(ctxt,
  4101. ctxt->memopp->addr.mem.ea + ctxt->_eip);
  4102. done:
  4103. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  4104. }
  4105. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  4106. {
  4107. return ctxt->d & PageTable;
  4108. }
  4109. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  4110. {
  4111. /* The second termination condition only applies for REPE
  4112. * and REPNE. Test if the repeat string operation prefix is
  4113. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  4114. * corresponding termination condition according to:
  4115. * - if REPE/REPZ and ZF = 0 then done
  4116. * - if REPNE/REPNZ and ZF = 1 then done
  4117. */
  4118. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  4119. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  4120. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  4121. ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
  4122. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  4123. ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
  4124. return true;
  4125. return false;
  4126. }
  4127. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  4128. {
  4129. bool fault = false;
  4130. ctxt->ops->get_fpu(ctxt);
  4131. asm volatile("1: fwait \n\t"
  4132. "2: \n\t"
  4133. ".pushsection .fixup,\"ax\" \n\t"
  4134. "3: \n\t"
  4135. "movb $1, %[fault] \n\t"
  4136. "jmp 2b \n\t"
  4137. ".popsection \n\t"
  4138. _ASM_EXTABLE(1b, 3b)
  4139. : [fault]"+qm"(fault));
  4140. ctxt->ops->put_fpu(ctxt);
  4141. if (unlikely(fault))
  4142. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  4143. return X86EMUL_CONTINUE;
  4144. }
  4145. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  4146. struct operand *op)
  4147. {
  4148. if (op->type == OP_MM)
  4149. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  4150. }
  4151. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  4152. {
  4153. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  4154. if (!(ctxt->d & ByteOp))
  4155. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  4156. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  4157. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  4158. [fastop]"+S"(fop)
  4159. : "c"(ctxt->src2.val));
  4160. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  4161. if (!fop) /* exception is returned in fop variable */
  4162. return emulate_de(ctxt);
  4163. return X86EMUL_CONTINUE;
  4164. }
  4165. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  4166. {
  4167. memset(&ctxt->rip_relative, 0,
  4168. (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
  4169. ctxt->io_read.pos = 0;
  4170. ctxt->io_read.end = 0;
  4171. ctxt->mem_read.end = 0;
  4172. }
  4173. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  4174. {
  4175. const struct x86_emulate_ops *ops = ctxt->ops;
  4176. int rc = X86EMUL_CONTINUE;
  4177. int saved_dst_type = ctxt->dst.type;
  4178. ctxt->mem_read.pos = 0;
  4179. /* LOCK prefix is allowed only with some instructions */
  4180. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  4181. rc = emulate_ud(ctxt);
  4182. goto done;
  4183. }
  4184. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  4185. rc = emulate_ud(ctxt);
  4186. goto done;
  4187. }
  4188. if (unlikely(ctxt->d &
  4189. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  4190. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  4191. (ctxt->d & Undefined)) {
  4192. rc = emulate_ud(ctxt);
  4193. goto done;
  4194. }
  4195. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  4196. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  4197. rc = emulate_ud(ctxt);
  4198. goto done;
  4199. }
  4200. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  4201. rc = emulate_nm(ctxt);
  4202. goto done;
  4203. }
  4204. if (ctxt->d & Mmx) {
  4205. rc = flush_pending_x87_faults(ctxt);
  4206. if (rc != X86EMUL_CONTINUE)
  4207. goto done;
  4208. /*
  4209. * Now that we know the fpu is exception safe, we can fetch
  4210. * operands from it.
  4211. */
  4212. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  4213. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  4214. if (!(ctxt->d & Mov))
  4215. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  4216. }
  4217. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  4218. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4219. X86_ICPT_PRE_EXCEPT);
  4220. if (rc != X86EMUL_CONTINUE)
  4221. goto done;
  4222. }
  4223. /* Instruction can only be executed in protected mode */
  4224. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4225. rc = emulate_ud(ctxt);
  4226. goto done;
  4227. }
  4228. /* Privileged instruction can be executed only in CPL=0 */
  4229. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4230. if (ctxt->d & PrivUD)
  4231. rc = emulate_ud(ctxt);
  4232. else
  4233. rc = emulate_gp(ctxt, 0);
  4234. goto done;
  4235. }
  4236. /* Do instruction specific permission checks */
  4237. if (ctxt->d & CheckPerm) {
  4238. rc = ctxt->check_perm(ctxt);
  4239. if (rc != X86EMUL_CONTINUE)
  4240. goto done;
  4241. }
  4242. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  4243. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4244. X86_ICPT_POST_EXCEPT);
  4245. if (rc != X86EMUL_CONTINUE)
  4246. goto done;
  4247. }
  4248. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4249. /* All REP prefixes have the same first termination condition */
  4250. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4251. ctxt->eip = ctxt->_eip;
  4252. ctxt->eflags &= ~X86_EFLAGS_RF;
  4253. goto done;
  4254. }
  4255. }
  4256. }
  4257. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4258. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4259. ctxt->src.valptr, ctxt->src.bytes);
  4260. if (rc != X86EMUL_CONTINUE)
  4261. goto done;
  4262. ctxt->src.orig_val64 = ctxt->src.val64;
  4263. }
  4264. if (ctxt->src2.type == OP_MEM) {
  4265. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4266. &ctxt->src2.val, ctxt->src2.bytes);
  4267. if (rc != X86EMUL_CONTINUE)
  4268. goto done;
  4269. }
  4270. if ((ctxt->d & DstMask) == ImplicitOps)
  4271. goto special_insn;
  4272. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4273. /* optimisation - avoid slow emulated read if Mov */
  4274. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4275. &ctxt->dst.val, ctxt->dst.bytes);
  4276. if (rc != X86EMUL_CONTINUE) {
  4277. if (!(ctxt->d & NoWrite) &&
  4278. rc == X86EMUL_PROPAGATE_FAULT &&
  4279. ctxt->exception.vector == PF_VECTOR)
  4280. ctxt->exception.error_code |= PFERR_WRITE_MASK;
  4281. goto done;
  4282. }
  4283. }
  4284. /* Copy full 64-bit value for CMPXCHG8B. */
  4285. ctxt->dst.orig_val64 = ctxt->dst.val64;
  4286. special_insn:
  4287. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  4288. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4289. X86_ICPT_POST_MEMACCESS);
  4290. if (rc != X86EMUL_CONTINUE)
  4291. goto done;
  4292. }
  4293. if (ctxt->rep_prefix && (ctxt->d & String))
  4294. ctxt->eflags |= X86_EFLAGS_RF;
  4295. else
  4296. ctxt->eflags &= ~X86_EFLAGS_RF;
  4297. if (ctxt->execute) {
  4298. if (ctxt->d & Fastop) {
  4299. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4300. rc = fastop(ctxt, fop);
  4301. if (rc != X86EMUL_CONTINUE)
  4302. goto done;
  4303. goto writeback;
  4304. }
  4305. rc = ctxt->execute(ctxt);
  4306. if (rc != X86EMUL_CONTINUE)
  4307. goto done;
  4308. goto writeback;
  4309. }
  4310. if (ctxt->opcode_len == 2)
  4311. goto twobyte_insn;
  4312. else if (ctxt->opcode_len == 3)
  4313. goto threebyte_insn;
  4314. switch (ctxt->b) {
  4315. case 0x70 ... 0x7f: /* jcc (short) */
  4316. if (test_cc(ctxt->b, ctxt->eflags))
  4317. rc = jmp_rel(ctxt, ctxt->src.val);
  4318. break;
  4319. case 0x8d: /* lea r16/r32, m */
  4320. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4321. break;
  4322. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4323. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4324. ctxt->dst.type = OP_NONE;
  4325. else
  4326. rc = em_xchg(ctxt);
  4327. break;
  4328. case 0x98: /* cbw/cwde/cdqe */
  4329. switch (ctxt->op_bytes) {
  4330. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4331. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4332. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4333. }
  4334. break;
  4335. case 0xcc: /* int3 */
  4336. rc = emulate_int(ctxt, 3);
  4337. break;
  4338. case 0xcd: /* int n */
  4339. rc = emulate_int(ctxt, ctxt->src.val);
  4340. break;
  4341. case 0xce: /* into */
  4342. if (ctxt->eflags & X86_EFLAGS_OF)
  4343. rc = emulate_int(ctxt, 4);
  4344. break;
  4345. case 0xe9: /* jmp rel */
  4346. case 0xeb: /* jmp rel short */
  4347. rc = jmp_rel(ctxt, ctxt->src.val);
  4348. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4349. break;
  4350. case 0xf4: /* hlt */
  4351. ctxt->ops->halt(ctxt);
  4352. break;
  4353. case 0xf5: /* cmc */
  4354. /* complement carry flag from eflags reg */
  4355. ctxt->eflags ^= X86_EFLAGS_CF;
  4356. break;
  4357. case 0xf8: /* clc */
  4358. ctxt->eflags &= ~X86_EFLAGS_CF;
  4359. break;
  4360. case 0xf9: /* stc */
  4361. ctxt->eflags |= X86_EFLAGS_CF;
  4362. break;
  4363. case 0xfc: /* cld */
  4364. ctxt->eflags &= ~X86_EFLAGS_DF;
  4365. break;
  4366. case 0xfd: /* std */
  4367. ctxt->eflags |= X86_EFLAGS_DF;
  4368. break;
  4369. default:
  4370. goto cannot_emulate;
  4371. }
  4372. if (rc != X86EMUL_CONTINUE)
  4373. goto done;
  4374. writeback:
  4375. if (ctxt->d & SrcWrite) {
  4376. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4377. rc = writeback(ctxt, &ctxt->src);
  4378. if (rc != X86EMUL_CONTINUE)
  4379. goto done;
  4380. }
  4381. if (!(ctxt->d & NoWrite)) {
  4382. rc = writeback(ctxt, &ctxt->dst);
  4383. if (rc != X86EMUL_CONTINUE)
  4384. goto done;
  4385. }
  4386. /*
  4387. * restore dst type in case the decoding will be reused
  4388. * (happens for string instruction )
  4389. */
  4390. ctxt->dst.type = saved_dst_type;
  4391. if ((ctxt->d & SrcMask) == SrcSI)
  4392. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4393. if ((ctxt->d & DstMask) == DstDI)
  4394. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4395. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4396. unsigned int count;
  4397. struct read_cache *r = &ctxt->io_read;
  4398. if ((ctxt->d & SrcMask) == SrcSI)
  4399. count = ctxt->src.count;
  4400. else
  4401. count = ctxt->dst.count;
  4402. register_address_increment(ctxt, VCPU_REGS_RCX, -count);
  4403. if (!string_insn_completed(ctxt)) {
  4404. /*
  4405. * Re-enter guest when pio read ahead buffer is empty
  4406. * or, if it is not used, after each 1024 iteration.
  4407. */
  4408. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4409. (r->end == 0 || r->end != r->pos)) {
  4410. /*
  4411. * Reset read cache. Usually happens before
  4412. * decode, but since instruction is restarted
  4413. * we have to do it here.
  4414. */
  4415. ctxt->mem_read.end = 0;
  4416. writeback_registers(ctxt);
  4417. return EMULATION_RESTART;
  4418. }
  4419. goto done; /* skip rip writeback */
  4420. }
  4421. ctxt->eflags &= ~X86_EFLAGS_RF;
  4422. }
  4423. ctxt->eip = ctxt->_eip;
  4424. done:
  4425. if (rc == X86EMUL_PROPAGATE_FAULT) {
  4426. WARN_ON(ctxt->exception.vector > 0x1f);
  4427. ctxt->have_exception = true;
  4428. }
  4429. if (rc == X86EMUL_INTERCEPTED)
  4430. return EMULATION_INTERCEPTED;
  4431. if (rc == X86EMUL_CONTINUE)
  4432. writeback_registers(ctxt);
  4433. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4434. twobyte_insn:
  4435. switch (ctxt->b) {
  4436. case 0x09: /* wbinvd */
  4437. (ctxt->ops->wbinvd)(ctxt);
  4438. break;
  4439. case 0x08: /* invd */
  4440. case 0x0d: /* GrpP (prefetch) */
  4441. case 0x18: /* Grp16 (prefetch/nop) */
  4442. case 0x1f: /* nop */
  4443. break;
  4444. case 0x20: /* mov cr, reg */
  4445. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4446. break;
  4447. case 0x21: /* mov from dr to reg */
  4448. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4449. break;
  4450. case 0x40 ... 0x4f: /* cmov */
  4451. if (test_cc(ctxt->b, ctxt->eflags))
  4452. ctxt->dst.val = ctxt->src.val;
  4453. else if (ctxt->op_bytes != 4)
  4454. ctxt->dst.type = OP_NONE; /* no writeback */
  4455. break;
  4456. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4457. if (test_cc(ctxt->b, ctxt->eflags))
  4458. rc = jmp_rel(ctxt, ctxt->src.val);
  4459. break;
  4460. case 0x90 ... 0x9f: /* setcc r/m8 */
  4461. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4462. break;
  4463. case 0xb6 ... 0xb7: /* movzx */
  4464. ctxt->dst.bytes = ctxt->op_bytes;
  4465. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4466. : (u16) ctxt->src.val;
  4467. break;
  4468. case 0xbe ... 0xbf: /* movsx */
  4469. ctxt->dst.bytes = ctxt->op_bytes;
  4470. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4471. (s16) ctxt->src.val;
  4472. break;
  4473. default:
  4474. goto cannot_emulate;
  4475. }
  4476. threebyte_insn:
  4477. if (rc != X86EMUL_CONTINUE)
  4478. goto done;
  4479. goto writeback;
  4480. cannot_emulate:
  4481. return EMULATION_FAILED;
  4482. }
  4483. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4484. {
  4485. invalidate_registers(ctxt);
  4486. }
  4487. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4488. {
  4489. writeback_registers(ctxt);
  4490. }