irqinit.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. #include <linux/linkage.h>
  2. #include <linux/errno.h>
  3. #include <linux/signal.h>
  4. #include <linux/sched.h>
  5. #include <linux/ioport.h>
  6. #include <linux/interrupt.h>
  7. #include <linux/timex.h>
  8. #include <linux/random.h>
  9. #include <linux/kprobes.h>
  10. #include <linux/init.h>
  11. #include <linux/kernel_stat.h>
  12. #include <linux/device.h>
  13. #include <linux/bitops.h>
  14. #include <linux/acpi.h>
  15. #include <linux/io.h>
  16. #include <linux/delay.h>
  17. #include <linux/atomic.h>
  18. #include <asm/timer.h>
  19. #include <asm/hw_irq.h>
  20. #include <asm/pgtable.h>
  21. #include <asm/desc.h>
  22. #include <asm/apic.h>
  23. #include <asm/setup.h>
  24. #include <asm/i8259.h>
  25. #include <asm/traps.h>
  26. #include <asm/prom.h>
  27. /*
  28. * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
  29. * (these are usually mapped to vectors 0x30-0x3f)
  30. */
  31. /*
  32. * The IO-APIC gives us many more interrupt sources. Most of these
  33. * are unused but an SMP system is supposed to have enough memory ...
  34. * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
  35. * across the spectrum, so we really want to be prepared to get all
  36. * of these. Plus, more powerful systems might have more than 64
  37. * IO-APIC registers.
  38. *
  39. * (these are usually mapped into the 0x30-0xff vector range)
  40. */
  41. /*
  42. * IRQ2 is cascade interrupt to second interrupt controller
  43. */
  44. static struct irqaction irq2 = {
  45. .handler = no_action,
  46. .name = "cascade",
  47. .flags = IRQF_NO_THREAD,
  48. };
  49. DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
  50. [0 ... NR_VECTORS - 1] = VECTOR_UNDEFINED,
  51. };
  52. int vector_used_by_percpu_irq(unsigned int vector)
  53. {
  54. int cpu;
  55. for_each_online_cpu(cpu) {
  56. if (per_cpu(vector_irq, cpu)[vector] > VECTOR_UNDEFINED)
  57. return 1;
  58. }
  59. return 0;
  60. }
  61. void __init init_ISA_irqs(void)
  62. {
  63. struct irq_chip *chip = legacy_pic->chip;
  64. int i;
  65. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
  66. init_bsp_APIC();
  67. #endif
  68. legacy_pic->init(0);
  69. for (i = 0; i < nr_legacy_irqs(); i++)
  70. irq_set_chip_and_handler(i, chip, handle_level_irq);
  71. }
  72. void __init init_IRQ(void)
  73. {
  74. int i;
  75. /*
  76. * On cpu 0, Assign IRQ0_VECTOR..IRQ15_VECTOR's to IRQ 0..15.
  77. * If these IRQ's are handled by legacy interrupt-controllers like PIC,
  78. * then this configuration will likely be static after the boot. If
  79. * these IRQ's are handled by more mordern controllers like IO-APIC,
  80. * then this vector space can be freed and re-used dynamically as the
  81. * irq's migrate etc.
  82. */
  83. for (i = 0; i < nr_legacy_irqs(); i++)
  84. per_cpu(vector_irq, 0)[IRQ0_VECTOR + i] = i;
  85. x86_init.irqs.intr_init();
  86. }
  87. static void __init smp_intr_init(void)
  88. {
  89. #ifdef CONFIG_SMP
  90. /*
  91. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  92. * IPI, driven by wakeup.
  93. */
  94. alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  95. /* IPI for generic function call */
  96. alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  97. /* IPI for generic single function call */
  98. alloc_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
  99. call_function_single_interrupt);
  100. /* Low priority IPI to cleanup after moving an irq */
  101. set_intr_gate(IRQ_MOVE_CLEANUP_VECTOR, irq_move_cleanup_interrupt);
  102. set_bit(IRQ_MOVE_CLEANUP_VECTOR, used_vectors);
  103. /* IPI used for rebooting/stopping */
  104. alloc_intr_gate(REBOOT_VECTOR, reboot_interrupt);
  105. #endif /* CONFIG_SMP */
  106. }
  107. static void __init apic_intr_init(void)
  108. {
  109. smp_intr_init();
  110. #ifdef CONFIG_X86_THERMAL_VECTOR
  111. alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  112. #endif
  113. #ifdef CONFIG_X86_MCE_THRESHOLD
  114. alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
  115. #endif
  116. #ifdef CONFIG_X86_LOCAL_APIC
  117. /* self generated IPI for local APIC timer */
  118. alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  119. /* IPI for X86 platform specific use */
  120. alloc_intr_gate(X86_PLATFORM_IPI_VECTOR, x86_platform_ipi);
  121. #ifdef CONFIG_HAVE_KVM
  122. /* IPI for KVM to deliver posted interrupt */
  123. alloc_intr_gate(POSTED_INTR_VECTOR, kvm_posted_intr_ipi);
  124. #endif
  125. /* IPI vectors for APIC spurious and error interrupts */
  126. alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  127. alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  128. /* IRQ work interrupts: */
  129. # ifdef CONFIG_IRQ_WORK
  130. alloc_intr_gate(IRQ_WORK_VECTOR, irq_work_interrupt);
  131. # endif
  132. #endif
  133. }
  134. void __init native_init_IRQ(void)
  135. {
  136. int i;
  137. /* Execute any quirks before the call gates are initialised: */
  138. x86_init.irqs.pre_vector_init();
  139. apic_intr_init();
  140. /*
  141. * Cover the whole vector space, no vector can escape
  142. * us. (some of these will be overridden and become
  143. * 'special' SMP interrupts)
  144. */
  145. i = FIRST_EXTERNAL_VECTOR;
  146. #ifndef CONFIG_X86_LOCAL_APIC
  147. #define first_system_vector NR_VECTORS
  148. #endif
  149. for_each_clear_bit_from(i, used_vectors, first_system_vector) {
  150. /* IA32_SYSCALL_VECTOR could be used in trap_init already. */
  151. set_intr_gate(i, irq_entries_start +
  152. 8 * (i - FIRST_EXTERNAL_VECTOR));
  153. }
  154. #ifdef CONFIG_X86_LOCAL_APIC
  155. for_each_clear_bit_from(i, used_vectors, NR_VECTORS)
  156. set_intr_gate(i, spurious_interrupt);
  157. #endif
  158. if (!acpi_ioapic && !of_ioapic && nr_legacy_irqs())
  159. setup_irq(2, &irq2);
  160. #ifdef CONFIG_X86_32
  161. irq_ctx_init(smp_processor_id());
  162. #endif
  163. }