mpic.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027
  1. /*
  2. * arch/powerpc/kernel/mpic.c
  3. *
  4. * Driver for interrupt controllers following the OpenPIC standard, the
  5. * common implementation beeing IBM's MPIC. This driver also can deal
  6. * with various broken implementations of this HW.
  7. *
  8. * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
  9. * Copyright 2010-2012 Freescale Semiconductor, Inc.
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file COPYING in the main directory of this archive
  13. * for more details.
  14. */
  15. #undef DEBUG
  16. #undef DEBUG_IPI
  17. #undef DEBUG_IRQ
  18. #undef DEBUG_LOW
  19. #include <linux/types.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/irq.h>
  23. #include <linux/smp.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/pci.h>
  27. #include <linux/slab.h>
  28. #include <linux/syscore_ops.h>
  29. #include <linux/ratelimit.h>
  30. #include <asm/ptrace.h>
  31. #include <asm/signal.h>
  32. #include <asm/io.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/irq.h>
  35. #include <asm/machdep.h>
  36. #include <asm/mpic.h>
  37. #include <asm/smp.h>
  38. #include "mpic.h"
  39. #ifdef DEBUG
  40. #define DBG(fmt...) printk(fmt)
  41. #else
  42. #define DBG(fmt...)
  43. #endif
  44. struct bus_type mpic_subsys = {
  45. .name = "mpic",
  46. .dev_name = "mpic",
  47. };
  48. EXPORT_SYMBOL_GPL(mpic_subsys);
  49. static struct mpic *mpics;
  50. static struct mpic *mpic_primary;
  51. static DEFINE_RAW_SPINLOCK(mpic_lock);
  52. #ifdef CONFIG_PPC32 /* XXX for now */
  53. #ifdef CONFIG_IRQ_ALL_CPUS
  54. #define distribute_irqs (1)
  55. #else
  56. #define distribute_irqs (0)
  57. #endif
  58. #endif
  59. #ifdef CONFIG_MPIC_WEIRD
  60. static u32 mpic_infos[][MPIC_IDX_END] = {
  61. [0] = { /* Original OpenPIC compatible MPIC */
  62. MPIC_GREG_BASE,
  63. MPIC_GREG_FEATURE_0,
  64. MPIC_GREG_GLOBAL_CONF_0,
  65. MPIC_GREG_VENDOR_ID,
  66. MPIC_GREG_IPI_VECTOR_PRI_0,
  67. MPIC_GREG_IPI_STRIDE,
  68. MPIC_GREG_SPURIOUS,
  69. MPIC_GREG_TIMER_FREQ,
  70. MPIC_TIMER_BASE,
  71. MPIC_TIMER_STRIDE,
  72. MPIC_TIMER_CURRENT_CNT,
  73. MPIC_TIMER_BASE_CNT,
  74. MPIC_TIMER_VECTOR_PRI,
  75. MPIC_TIMER_DESTINATION,
  76. MPIC_CPU_BASE,
  77. MPIC_CPU_STRIDE,
  78. MPIC_CPU_IPI_DISPATCH_0,
  79. MPIC_CPU_IPI_DISPATCH_STRIDE,
  80. MPIC_CPU_CURRENT_TASK_PRI,
  81. MPIC_CPU_WHOAMI,
  82. MPIC_CPU_INTACK,
  83. MPIC_CPU_EOI,
  84. MPIC_CPU_MCACK,
  85. MPIC_IRQ_BASE,
  86. MPIC_IRQ_STRIDE,
  87. MPIC_IRQ_VECTOR_PRI,
  88. MPIC_VECPRI_VECTOR_MASK,
  89. MPIC_VECPRI_POLARITY_POSITIVE,
  90. MPIC_VECPRI_POLARITY_NEGATIVE,
  91. MPIC_VECPRI_SENSE_LEVEL,
  92. MPIC_VECPRI_SENSE_EDGE,
  93. MPIC_VECPRI_POLARITY_MASK,
  94. MPIC_VECPRI_SENSE_MASK,
  95. MPIC_IRQ_DESTINATION
  96. },
  97. [1] = { /* Tsi108/109 PIC */
  98. TSI108_GREG_BASE,
  99. TSI108_GREG_FEATURE_0,
  100. TSI108_GREG_GLOBAL_CONF_0,
  101. TSI108_GREG_VENDOR_ID,
  102. TSI108_GREG_IPI_VECTOR_PRI_0,
  103. TSI108_GREG_IPI_STRIDE,
  104. TSI108_GREG_SPURIOUS,
  105. TSI108_GREG_TIMER_FREQ,
  106. TSI108_TIMER_BASE,
  107. TSI108_TIMER_STRIDE,
  108. TSI108_TIMER_CURRENT_CNT,
  109. TSI108_TIMER_BASE_CNT,
  110. TSI108_TIMER_VECTOR_PRI,
  111. TSI108_TIMER_DESTINATION,
  112. TSI108_CPU_BASE,
  113. TSI108_CPU_STRIDE,
  114. TSI108_CPU_IPI_DISPATCH_0,
  115. TSI108_CPU_IPI_DISPATCH_STRIDE,
  116. TSI108_CPU_CURRENT_TASK_PRI,
  117. TSI108_CPU_WHOAMI,
  118. TSI108_CPU_INTACK,
  119. TSI108_CPU_EOI,
  120. TSI108_CPU_MCACK,
  121. TSI108_IRQ_BASE,
  122. TSI108_IRQ_STRIDE,
  123. TSI108_IRQ_VECTOR_PRI,
  124. TSI108_VECPRI_VECTOR_MASK,
  125. TSI108_VECPRI_POLARITY_POSITIVE,
  126. TSI108_VECPRI_POLARITY_NEGATIVE,
  127. TSI108_VECPRI_SENSE_LEVEL,
  128. TSI108_VECPRI_SENSE_EDGE,
  129. TSI108_VECPRI_POLARITY_MASK,
  130. TSI108_VECPRI_SENSE_MASK,
  131. TSI108_IRQ_DESTINATION
  132. },
  133. };
  134. #define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
  135. #else /* CONFIG_MPIC_WEIRD */
  136. #define MPIC_INFO(name) MPIC_##name
  137. #endif /* CONFIG_MPIC_WEIRD */
  138. static inline unsigned int mpic_processor_id(struct mpic *mpic)
  139. {
  140. unsigned int cpu = 0;
  141. if (!(mpic->flags & MPIC_SECONDARY))
  142. cpu = hard_smp_processor_id();
  143. return cpu;
  144. }
  145. /*
  146. * Register accessor functions
  147. */
  148. static inline u32 _mpic_read(enum mpic_reg_type type,
  149. struct mpic_reg_bank *rb,
  150. unsigned int reg)
  151. {
  152. switch(type) {
  153. #ifdef CONFIG_PPC_DCR
  154. case mpic_access_dcr:
  155. return dcr_read(rb->dhost, reg);
  156. #endif
  157. case mpic_access_mmio_be:
  158. return in_be32(rb->base + (reg >> 2));
  159. case mpic_access_mmio_le:
  160. default:
  161. return in_le32(rb->base + (reg >> 2));
  162. }
  163. }
  164. static inline void _mpic_write(enum mpic_reg_type type,
  165. struct mpic_reg_bank *rb,
  166. unsigned int reg, u32 value)
  167. {
  168. switch(type) {
  169. #ifdef CONFIG_PPC_DCR
  170. case mpic_access_dcr:
  171. dcr_write(rb->dhost, reg, value);
  172. break;
  173. #endif
  174. case mpic_access_mmio_be:
  175. out_be32(rb->base + (reg >> 2), value);
  176. break;
  177. case mpic_access_mmio_le:
  178. default:
  179. out_le32(rb->base + (reg >> 2), value);
  180. break;
  181. }
  182. }
  183. static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
  184. {
  185. enum mpic_reg_type type = mpic->reg_type;
  186. unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
  187. (ipi * MPIC_INFO(GREG_IPI_STRIDE));
  188. if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
  189. type = mpic_access_mmio_be;
  190. return _mpic_read(type, &mpic->gregs, offset);
  191. }
  192. static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
  193. {
  194. unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
  195. (ipi * MPIC_INFO(GREG_IPI_STRIDE));
  196. _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
  197. }
  198. static inline unsigned int mpic_tm_offset(struct mpic *mpic, unsigned int tm)
  199. {
  200. return (tm >> 2) * MPIC_TIMER_GROUP_STRIDE +
  201. (tm & 3) * MPIC_INFO(TIMER_STRIDE);
  202. }
  203. static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
  204. {
  205. unsigned int offset = mpic_tm_offset(mpic, tm) +
  206. MPIC_INFO(TIMER_VECTOR_PRI);
  207. return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
  208. }
  209. static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
  210. {
  211. unsigned int offset = mpic_tm_offset(mpic, tm) +
  212. MPIC_INFO(TIMER_VECTOR_PRI);
  213. _mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
  214. }
  215. static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
  216. {
  217. unsigned int cpu = mpic_processor_id(mpic);
  218. return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
  219. }
  220. static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
  221. {
  222. unsigned int cpu = mpic_processor_id(mpic);
  223. _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
  224. }
  225. static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
  226. {
  227. unsigned int isu = src_no >> mpic->isu_shift;
  228. unsigned int idx = src_no & mpic->isu_mask;
  229. unsigned int val;
  230. val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
  231. reg + (idx * MPIC_INFO(IRQ_STRIDE)));
  232. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  233. if (reg == 0)
  234. val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
  235. mpic->isu_reg0_shadow[src_no];
  236. #endif
  237. return val;
  238. }
  239. static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
  240. unsigned int reg, u32 value)
  241. {
  242. unsigned int isu = src_no >> mpic->isu_shift;
  243. unsigned int idx = src_no & mpic->isu_mask;
  244. _mpic_write(mpic->reg_type, &mpic->isus[isu],
  245. reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
  246. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  247. if (reg == 0)
  248. mpic->isu_reg0_shadow[src_no] =
  249. value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
  250. #endif
  251. }
  252. #define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
  253. #define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
  254. #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
  255. #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
  256. #define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
  257. #define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
  258. #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
  259. #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
  260. #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
  261. #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
  262. /*
  263. * Low level utility functions
  264. */
  265. static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
  266. struct mpic_reg_bank *rb, unsigned int offset,
  267. unsigned int size)
  268. {
  269. rb->base = ioremap(phys_addr + offset, size);
  270. BUG_ON(rb->base == NULL);
  271. }
  272. #ifdef CONFIG_PPC_DCR
  273. static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
  274. unsigned int offset, unsigned int size)
  275. {
  276. phys_addr_t phys_addr = dcr_resource_start(mpic->node, 0);
  277. rb->dhost = dcr_map(mpic->node, phys_addr + offset, size);
  278. BUG_ON(!DCR_MAP_OK(rb->dhost));
  279. }
  280. static inline void mpic_map(struct mpic *mpic,
  281. phys_addr_t phys_addr, struct mpic_reg_bank *rb,
  282. unsigned int offset, unsigned int size)
  283. {
  284. if (mpic->flags & MPIC_USES_DCR)
  285. _mpic_map_dcr(mpic, rb, offset, size);
  286. else
  287. _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
  288. }
  289. #else /* CONFIG_PPC_DCR */
  290. #define mpic_map(m,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
  291. #endif /* !CONFIG_PPC_DCR */
  292. /* Check if we have one of those nice broken MPICs with a flipped endian on
  293. * reads from IPI registers
  294. */
  295. static void __init mpic_test_broken_ipi(struct mpic *mpic)
  296. {
  297. u32 r;
  298. mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
  299. r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
  300. if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
  301. printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
  302. mpic->flags |= MPIC_BROKEN_IPI;
  303. }
  304. }
  305. #ifdef CONFIG_MPIC_U3_HT_IRQS
  306. /* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
  307. * to force the edge setting on the MPIC and do the ack workaround.
  308. */
  309. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  310. {
  311. if (source >= 128 || !mpic->fixups)
  312. return 0;
  313. return mpic->fixups[source].base != NULL;
  314. }
  315. static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
  316. {
  317. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  318. if (fixup->applebase) {
  319. unsigned int soff = (fixup->index >> 3) & ~3;
  320. unsigned int mask = 1U << (fixup->index & 0x1f);
  321. writel(mask, fixup->applebase + soff);
  322. } else {
  323. raw_spin_lock(&mpic->fixup_lock);
  324. writeb(0x11 + 2 * fixup->index, fixup->base + 2);
  325. writel(fixup->data, fixup->base + 4);
  326. raw_spin_unlock(&mpic->fixup_lock);
  327. }
  328. }
  329. static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
  330. bool level)
  331. {
  332. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  333. unsigned long flags;
  334. u32 tmp;
  335. if (fixup->base == NULL)
  336. return;
  337. DBG("startup_ht_interrupt(0x%x) index: %d\n",
  338. source, fixup->index);
  339. raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
  340. /* Enable and configure */
  341. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  342. tmp = readl(fixup->base + 4);
  343. tmp &= ~(0x23U);
  344. if (level)
  345. tmp |= 0x22;
  346. writel(tmp, fixup->base + 4);
  347. raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  348. #ifdef CONFIG_PM
  349. /* use the lowest bit inverted to the actual HW,
  350. * set if this fixup was enabled, clear otherwise */
  351. mpic->save_data[source].fixup_data = tmp | 1;
  352. #endif
  353. }
  354. static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
  355. {
  356. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  357. unsigned long flags;
  358. u32 tmp;
  359. if (fixup->base == NULL)
  360. return;
  361. DBG("shutdown_ht_interrupt(0x%x)\n", source);
  362. /* Disable */
  363. raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
  364. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  365. tmp = readl(fixup->base + 4);
  366. tmp |= 1;
  367. writel(tmp, fixup->base + 4);
  368. raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  369. #ifdef CONFIG_PM
  370. /* use the lowest bit inverted to the actual HW,
  371. * set if this fixup was enabled, clear otherwise */
  372. mpic->save_data[source].fixup_data = tmp & ~1;
  373. #endif
  374. }
  375. #ifdef CONFIG_PCI_MSI
  376. static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
  377. unsigned int devfn)
  378. {
  379. u8 __iomem *base;
  380. u8 pos, flags;
  381. u64 addr = 0;
  382. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  383. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  384. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  385. if (id == PCI_CAP_ID_HT) {
  386. id = readb(devbase + pos + 3);
  387. if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
  388. break;
  389. }
  390. }
  391. if (pos == 0)
  392. return;
  393. base = devbase + pos;
  394. flags = readb(base + HT_MSI_FLAGS);
  395. if (!(flags & HT_MSI_FLAGS_FIXED)) {
  396. addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
  397. addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
  398. }
  399. printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
  400. PCI_SLOT(devfn), PCI_FUNC(devfn),
  401. flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
  402. if (!(flags & HT_MSI_FLAGS_ENABLE))
  403. writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
  404. }
  405. #else
  406. static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
  407. unsigned int devfn)
  408. {
  409. return;
  410. }
  411. #endif
  412. static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
  413. unsigned int devfn, u32 vdid)
  414. {
  415. int i, irq, n;
  416. u8 __iomem *base;
  417. u32 tmp;
  418. u8 pos;
  419. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  420. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  421. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  422. if (id == PCI_CAP_ID_HT) {
  423. id = readb(devbase + pos + 3);
  424. if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
  425. break;
  426. }
  427. }
  428. if (pos == 0)
  429. return;
  430. base = devbase + pos;
  431. writeb(0x01, base + 2);
  432. n = (readl(base + 4) >> 16) & 0xff;
  433. printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
  434. " has %d irqs\n",
  435. devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
  436. for (i = 0; i <= n; i++) {
  437. writeb(0x10 + 2 * i, base + 2);
  438. tmp = readl(base + 4);
  439. irq = (tmp >> 16) & 0xff;
  440. DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
  441. /* mask it , will be unmasked later */
  442. tmp |= 0x1;
  443. writel(tmp, base + 4);
  444. mpic->fixups[irq].index = i;
  445. mpic->fixups[irq].base = base;
  446. /* Apple HT PIC has a non-standard way of doing EOIs */
  447. if ((vdid & 0xffff) == 0x106b)
  448. mpic->fixups[irq].applebase = devbase + 0x60;
  449. else
  450. mpic->fixups[irq].applebase = NULL;
  451. writeb(0x11 + 2 * i, base + 2);
  452. mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
  453. }
  454. }
  455. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  456. {
  457. unsigned int devfn;
  458. u8 __iomem *cfgspace;
  459. printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
  460. /* Allocate fixups array */
  461. mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
  462. BUG_ON(mpic->fixups == NULL);
  463. /* Init spinlock */
  464. raw_spin_lock_init(&mpic->fixup_lock);
  465. /* Map U3 config space. We assume all IO-APICs are on the primary bus
  466. * so we only need to map 64kB.
  467. */
  468. cfgspace = ioremap(0xf2000000, 0x10000);
  469. BUG_ON(cfgspace == NULL);
  470. /* Now we scan all slots. We do a very quick scan, we read the header
  471. * type, vendor ID and device ID only, that's plenty enough
  472. */
  473. for (devfn = 0; devfn < 0x100; devfn++) {
  474. u8 __iomem *devbase = cfgspace + (devfn << 8);
  475. u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
  476. u32 l = readl(devbase + PCI_VENDOR_ID);
  477. u16 s;
  478. DBG("devfn %x, l: %x\n", devfn, l);
  479. /* If no device, skip */
  480. if (l == 0xffffffff || l == 0x00000000 ||
  481. l == 0x0000ffff || l == 0xffff0000)
  482. goto next;
  483. /* Check if is supports capability lists */
  484. s = readw(devbase + PCI_STATUS);
  485. if (!(s & PCI_STATUS_CAP_LIST))
  486. goto next;
  487. mpic_scan_ht_pic(mpic, devbase, devfn, l);
  488. mpic_scan_ht_msi(mpic, devbase, devfn);
  489. next:
  490. /* next device, if function 0 */
  491. if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
  492. devfn += 7;
  493. }
  494. }
  495. #else /* CONFIG_MPIC_U3_HT_IRQS */
  496. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  497. {
  498. return 0;
  499. }
  500. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  501. {
  502. }
  503. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  504. /* Find an mpic associated with a given linux interrupt */
  505. static struct mpic *mpic_find(unsigned int irq)
  506. {
  507. if (irq < NUM_ISA_INTERRUPTS)
  508. return NULL;
  509. return irq_get_chip_data(irq);
  510. }
  511. /* Determine if the linux irq is an IPI */
  512. static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int src)
  513. {
  514. return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
  515. }
  516. /* Determine if the linux irq is a timer */
  517. static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int src)
  518. {
  519. return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
  520. }
  521. /* Convert a cpu mask from logical to physical cpu numbers. */
  522. static inline u32 mpic_physmask(u32 cpumask)
  523. {
  524. int i;
  525. u32 mask = 0;
  526. for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
  527. mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
  528. return mask;
  529. }
  530. #ifdef CONFIG_SMP
  531. /* Get the mpic structure from the IPI number */
  532. static inline struct mpic * mpic_from_ipi(struct irq_data *d)
  533. {
  534. return irq_data_get_irq_chip_data(d);
  535. }
  536. #endif
  537. /* Get the mpic structure from the irq number */
  538. static inline struct mpic * mpic_from_irq(unsigned int irq)
  539. {
  540. return irq_get_chip_data(irq);
  541. }
  542. /* Get the mpic structure from the irq data */
  543. static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
  544. {
  545. return irq_data_get_irq_chip_data(d);
  546. }
  547. /* Send an EOI */
  548. static inline void mpic_eoi(struct mpic *mpic)
  549. {
  550. mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
  551. }
  552. /*
  553. * Linux descriptor level callbacks
  554. */
  555. void mpic_unmask_irq(struct irq_data *d)
  556. {
  557. unsigned int loops = 100000;
  558. struct mpic *mpic = mpic_from_irq_data(d);
  559. unsigned int src = irqd_to_hwirq(d);
  560. DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
  561. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  562. mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
  563. ~MPIC_VECPRI_MASK);
  564. /* make sure mask gets to controller before we return to user */
  565. do {
  566. if (!loops--) {
  567. printk(KERN_ERR "%s: timeout on hwirq %u\n",
  568. __func__, src);
  569. break;
  570. }
  571. } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
  572. }
  573. void mpic_mask_irq(struct irq_data *d)
  574. {
  575. unsigned int loops = 100000;
  576. struct mpic *mpic = mpic_from_irq_data(d);
  577. unsigned int src = irqd_to_hwirq(d);
  578. DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
  579. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  580. mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
  581. MPIC_VECPRI_MASK);
  582. /* make sure mask gets to controller before we return to user */
  583. do {
  584. if (!loops--) {
  585. printk(KERN_ERR "%s: timeout on hwirq %u\n",
  586. __func__, src);
  587. break;
  588. }
  589. } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
  590. }
  591. void mpic_end_irq(struct irq_data *d)
  592. {
  593. struct mpic *mpic = mpic_from_irq_data(d);
  594. #ifdef DEBUG_IRQ
  595. DBG("%s: end_irq: %d\n", mpic->name, d->irq);
  596. #endif
  597. /* We always EOI on end_irq() even for edge interrupts since that
  598. * should only lower the priority, the MPIC should have properly
  599. * latched another edge interrupt coming in anyway
  600. */
  601. mpic_eoi(mpic);
  602. }
  603. #ifdef CONFIG_MPIC_U3_HT_IRQS
  604. static void mpic_unmask_ht_irq(struct irq_data *d)
  605. {
  606. struct mpic *mpic = mpic_from_irq_data(d);
  607. unsigned int src = irqd_to_hwirq(d);
  608. mpic_unmask_irq(d);
  609. if (irqd_is_level_type(d))
  610. mpic_ht_end_irq(mpic, src);
  611. }
  612. static unsigned int mpic_startup_ht_irq(struct irq_data *d)
  613. {
  614. struct mpic *mpic = mpic_from_irq_data(d);
  615. unsigned int src = irqd_to_hwirq(d);
  616. mpic_unmask_irq(d);
  617. mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
  618. return 0;
  619. }
  620. static void mpic_shutdown_ht_irq(struct irq_data *d)
  621. {
  622. struct mpic *mpic = mpic_from_irq_data(d);
  623. unsigned int src = irqd_to_hwirq(d);
  624. mpic_shutdown_ht_interrupt(mpic, src);
  625. mpic_mask_irq(d);
  626. }
  627. static void mpic_end_ht_irq(struct irq_data *d)
  628. {
  629. struct mpic *mpic = mpic_from_irq_data(d);
  630. unsigned int src = irqd_to_hwirq(d);
  631. #ifdef DEBUG_IRQ
  632. DBG("%s: end_irq: %d\n", mpic->name, d->irq);
  633. #endif
  634. /* We always EOI on end_irq() even for edge interrupts since that
  635. * should only lower the priority, the MPIC should have properly
  636. * latched another edge interrupt coming in anyway
  637. */
  638. if (irqd_is_level_type(d))
  639. mpic_ht_end_irq(mpic, src);
  640. mpic_eoi(mpic);
  641. }
  642. #endif /* !CONFIG_MPIC_U3_HT_IRQS */
  643. #ifdef CONFIG_SMP
  644. static void mpic_unmask_ipi(struct irq_data *d)
  645. {
  646. struct mpic *mpic = mpic_from_ipi(d);
  647. unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
  648. DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
  649. mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
  650. }
  651. static void mpic_mask_ipi(struct irq_data *d)
  652. {
  653. /* NEVER disable an IPI... that's just plain wrong! */
  654. }
  655. static void mpic_end_ipi(struct irq_data *d)
  656. {
  657. struct mpic *mpic = mpic_from_ipi(d);
  658. /*
  659. * IPIs are marked IRQ_PER_CPU. This has the side effect of
  660. * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
  661. * applying to them. We EOI them late to avoid re-entering.
  662. */
  663. mpic_eoi(mpic);
  664. }
  665. #endif /* CONFIG_SMP */
  666. static void mpic_unmask_tm(struct irq_data *d)
  667. {
  668. struct mpic *mpic = mpic_from_irq_data(d);
  669. unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
  670. DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, d->irq, src);
  671. mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
  672. mpic_tm_read(src);
  673. }
  674. static void mpic_mask_tm(struct irq_data *d)
  675. {
  676. struct mpic *mpic = mpic_from_irq_data(d);
  677. unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
  678. mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
  679. mpic_tm_read(src);
  680. }
  681. int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
  682. bool force)
  683. {
  684. struct mpic *mpic = mpic_from_irq_data(d);
  685. unsigned int src = irqd_to_hwirq(d);
  686. if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
  687. int cpuid = irq_choose_cpu(cpumask);
  688. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
  689. } else {
  690. u32 mask = cpumask_bits(cpumask)[0];
  691. mask &= cpumask_bits(cpu_online_mask)[0];
  692. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
  693. mpic_physmask(mask));
  694. }
  695. return IRQ_SET_MASK_OK;
  696. }
  697. static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
  698. {
  699. /* Now convert sense value */
  700. switch(type & IRQ_TYPE_SENSE_MASK) {
  701. case IRQ_TYPE_EDGE_RISING:
  702. return MPIC_INFO(VECPRI_SENSE_EDGE) |
  703. MPIC_INFO(VECPRI_POLARITY_POSITIVE);
  704. case IRQ_TYPE_EDGE_FALLING:
  705. case IRQ_TYPE_EDGE_BOTH:
  706. return MPIC_INFO(VECPRI_SENSE_EDGE) |
  707. MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
  708. case IRQ_TYPE_LEVEL_HIGH:
  709. return MPIC_INFO(VECPRI_SENSE_LEVEL) |
  710. MPIC_INFO(VECPRI_POLARITY_POSITIVE);
  711. case IRQ_TYPE_LEVEL_LOW:
  712. default:
  713. return MPIC_INFO(VECPRI_SENSE_LEVEL) |
  714. MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
  715. }
  716. }
  717. int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
  718. {
  719. struct mpic *mpic = mpic_from_irq_data(d);
  720. unsigned int src = irqd_to_hwirq(d);
  721. unsigned int vecpri, vold, vnew;
  722. DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
  723. mpic, d->irq, src, flow_type);
  724. if (src >= mpic->num_sources)
  725. return -EINVAL;
  726. vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
  727. /* We don't support "none" type */
  728. if (flow_type == IRQ_TYPE_NONE)
  729. flow_type = IRQ_TYPE_DEFAULT;
  730. /* Default: read HW settings */
  731. if (flow_type == IRQ_TYPE_DEFAULT) {
  732. int vold_ps;
  733. vold_ps = vold & (MPIC_INFO(VECPRI_POLARITY_MASK) |
  734. MPIC_INFO(VECPRI_SENSE_MASK));
  735. if (vold_ps == (MPIC_INFO(VECPRI_SENSE_EDGE) |
  736. MPIC_INFO(VECPRI_POLARITY_POSITIVE)))
  737. flow_type = IRQ_TYPE_EDGE_RISING;
  738. else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_EDGE) |
  739. MPIC_INFO(VECPRI_POLARITY_NEGATIVE)))
  740. flow_type = IRQ_TYPE_EDGE_FALLING;
  741. else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_LEVEL) |
  742. MPIC_INFO(VECPRI_POLARITY_POSITIVE)))
  743. flow_type = IRQ_TYPE_LEVEL_HIGH;
  744. else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_LEVEL) |
  745. MPIC_INFO(VECPRI_POLARITY_NEGATIVE)))
  746. flow_type = IRQ_TYPE_LEVEL_LOW;
  747. else
  748. WARN_ONCE(1, "mpic: unknown IRQ type %d\n", vold);
  749. }
  750. /* Apply to irq desc */
  751. irqd_set_trigger_type(d, flow_type);
  752. /* Apply to HW */
  753. if (mpic_is_ht_interrupt(mpic, src))
  754. vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
  755. MPIC_VECPRI_SENSE_EDGE;
  756. else
  757. vecpri = mpic_type_to_vecpri(mpic, flow_type);
  758. vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
  759. MPIC_INFO(VECPRI_SENSE_MASK));
  760. vnew |= vecpri;
  761. if (vold != vnew)
  762. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
  763. return IRQ_SET_MASK_OK_NOCOPY;
  764. }
  765. static int mpic_irq_set_wake(struct irq_data *d, unsigned int on)
  766. {
  767. struct irq_desc *desc = container_of(d, struct irq_desc, irq_data);
  768. struct mpic *mpic = mpic_from_irq_data(d);
  769. if (!(mpic->flags & MPIC_FSL))
  770. return -ENXIO;
  771. if (on)
  772. desc->action->flags |= IRQF_NO_SUSPEND;
  773. else
  774. desc->action->flags &= ~IRQF_NO_SUSPEND;
  775. return 0;
  776. }
  777. void mpic_set_vector(unsigned int virq, unsigned int vector)
  778. {
  779. struct mpic *mpic = mpic_from_irq(virq);
  780. unsigned int src = virq_to_hw(virq);
  781. unsigned int vecpri;
  782. DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
  783. mpic, virq, src, vector);
  784. if (src >= mpic->num_sources)
  785. return;
  786. vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
  787. vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
  788. vecpri |= vector;
  789. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
  790. }
  791. static void mpic_set_destination(unsigned int virq, unsigned int cpuid)
  792. {
  793. struct mpic *mpic = mpic_from_irq(virq);
  794. unsigned int src = virq_to_hw(virq);
  795. DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
  796. mpic, virq, src, cpuid);
  797. if (src >= mpic->num_sources)
  798. return;
  799. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
  800. }
  801. static struct irq_chip mpic_irq_chip = {
  802. .irq_mask = mpic_mask_irq,
  803. .irq_unmask = mpic_unmask_irq,
  804. .irq_eoi = mpic_end_irq,
  805. .irq_set_type = mpic_set_irq_type,
  806. .irq_set_wake = mpic_irq_set_wake,
  807. };
  808. #ifdef CONFIG_SMP
  809. static struct irq_chip mpic_ipi_chip = {
  810. .irq_mask = mpic_mask_ipi,
  811. .irq_unmask = mpic_unmask_ipi,
  812. .irq_eoi = mpic_end_ipi,
  813. };
  814. #endif /* CONFIG_SMP */
  815. static struct irq_chip mpic_tm_chip = {
  816. .irq_mask = mpic_mask_tm,
  817. .irq_unmask = mpic_unmask_tm,
  818. .irq_eoi = mpic_end_irq,
  819. .irq_set_wake = mpic_irq_set_wake,
  820. };
  821. #ifdef CONFIG_MPIC_U3_HT_IRQS
  822. static struct irq_chip mpic_irq_ht_chip = {
  823. .irq_startup = mpic_startup_ht_irq,
  824. .irq_shutdown = mpic_shutdown_ht_irq,
  825. .irq_mask = mpic_mask_irq,
  826. .irq_unmask = mpic_unmask_ht_irq,
  827. .irq_eoi = mpic_end_ht_irq,
  828. .irq_set_type = mpic_set_irq_type,
  829. };
  830. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  831. static int mpic_host_match(struct irq_domain *h, struct device_node *node)
  832. {
  833. /* Exact match, unless mpic node is NULL */
  834. return h->of_node == NULL || h->of_node == node;
  835. }
  836. static int mpic_host_map(struct irq_domain *h, unsigned int virq,
  837. irq_hw_number_t hw)
  838. {
  839. struct mpic *mpic = h->host_data;
  840. struct irq_chip *chip;
  841. DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
  842. if (hw == mpic->spurious_vec)
  843. return -EINVAL;
  844. if (mpic->protected && test_bit(hw, mpic->protected)) {
  845. pr_warning("mpic: Mapping of source 0x%x failed, "
  846. "source protected by firmware !\n",\
  847. (unsigned int)hw);
  848. return -EPERM;
  849. }
  850. #ifdef CONFIG_SMP
  851. else if (hw >= mpic->ipi_vecs[0]) {
  852. WARN_ON(mpic->flags & MPIC_SECONDARY);
  853. DBG("mpic: mapping as IPI\n");
  854. irq_set_chip_data(virq, mpic);
  855. irq_set_chip_and_handler(virq, &mpic->hc_ipi,
  856. handle_percpu_irq);
  857. return 0;
  858. }
  859. #endif /* CONFIG_SMP */
  860. if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
  861. WARN_ON(mpic->flags & MPIC_SECONDARY);
  862. DBG("mpic: mapping as timer\n");
  863. irq_set_chip_data(virq, mpic);
  864. irq_set_chip_and_handler(virq, &mpic->hc_tm,
  865. handle_fasteoi_irq);
  866. return 0;
  867. }
  868. if (mpic_map_error_int(mpic, virq, hw))
  869. return 0;
  870. if (hw >= mpic->num_sources) {
  871. pr_warning("mpic: Mapping of source 0x%x failed, "
  872. "source out of range !\n",\
  873. (unsigned int)hw);
  874. return -EINVAL;
  875. }
  876. mpic_msi_reserve_hwirq(mpic, hw);
  877. /* Default chip */
  878. chip = &mpic->hc_irq;
  879. #ifdef CONFIG_MPIC_U3_HT_IRQS
  880. /* Check for HT interrupts, override vecpri */
  881. if (mpic_is_ht_interrupt(mpic, hw))
  882. chip = &mpic->hc_ht_irq;
  883. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  884. DBG("mpic: mapping to irq chip @%p\n", chip);
  885. irq_set_chip_data(virq, mpic);
  886. irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
  887. /* Set default irq type */
  888. irq_set_irq_type(virq, IRQ_TYPE_DEFAULT);
  889. /* If the MPIC was reset, then all vectors have already been
  890. * initialized. Otherwise, a per source lazy initialization
  891. * is done here.
  892. */
  893. if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
  894. int cpu;
  895. preempt_disable();
  896. cpu = mpic_processor_id(mpic);
  897. preempt_enable();
  898. mpic_set_vector(virq, hw);
  899. mpic_set_destination(virq, cpu);
  900. mpic_irq_set_priority(virq, 8);
  901. }
  902. return 0;
  903. }
  904. static int mpic_host_xlate(struct irq_domain *h, struct device_node *ct,
  905. const u32 *intspec, unsigned int intsize,
  906. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  907. {
  908. struct mpic *mpic = h->host_data;
  909. static unsigned char map_mpic_senses[4] = {
  910. IRQ_TYPE_EDGE_RISING,
  911. IRQ_TYPE_LEVEL_LOW,
  912. IRQ_TYPE_LEVEL_HIGH,
  913. IRQ_TYPE_EDGE_FALLING,
  914. };
  915. *out_hwirq = intspec[0];
  916. if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
  917. /*
  918. * Freescale MPIC with extended intspec:
  919. * First two cells are as usual. Third specifies
  920. * an "interrupt type". Fourth is type-specific data.
  921. *
  922. * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
  923. */
  924. switch (intspec[2]) {
  925. case 0:
  926. break;
  927. case 1:
  928. if (!(mpic->flags & MPIC_FSL_HAS_EIMR))
  929. break;
  930. if (intspec[3] >= ARRAY_SIZE(mpic->err_int_vecs))
  931. return -EINVAL;
  932. *out_hwirq = mpic->err_int_vecs[intspec[3]];
  933. break;
  934. case 2:
  935. if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
  936. return -EINVAL;
  937. *out_hwirq = mpic->ipi_vecs[intspec[0]];
  938. break;
  939. case 3:
  940. if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
  941. return -EINVAL;
  942. *out_hwirq = mpic->timer_vecs[intspec[0]];
  943. break;
  944. default:
  945. pr_debug("%s: unknown irq type %u\n",
  946. __func__, intspec[2]);
  947. return -EINVAL;
  948. }
  949. *out_flags = map_mpic_senses[intspec[1] & 3];
  950. } else if (intsize > 1) {
  951. u32 mask = 0x3;
  952. /* Apple invented a new race of encoding on machines with
  953. * an HT APIC. They encode, among others, the index within
  954. * the HT APIC. We don't care about it here since thankfully,
  955. * it appears that they have the APIC already properly
  956. * configured, and thus our current fixup code that reads the
  957. * APIC config works fine. However, we still need to mask out
  958. * bits in the specifier to make sure we only get bit 0 which
  959. * is the level/edge bit (the only sense bit exposed by Apple),
  960. * as their bit 1 means something else.
  961. */
  962. if (machine_is(powermac))
  963. mask = 0x1;
  964. *out_flags = map_mpic_senses[intspec[1] & mask];
  965. } else
  966. *out_flags = IRQ_TYPE_NONE;
  967. DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
  968. intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
  969. return 0;
  970. }
  971. /* IRQ handler for a secondary MPIC cascaded from another IRQ controller */
  972. static void mpic_cascade(unsigned int irq, struct irq_desc *desc)
  973. {
  974. struct irq_chip *chip = irq_desc_get_chip(desc);
  975. struct mpic *mpic = irq_desc_get_handler_data(desc);
  976. unsigned int virq;
  977. BUG_ON(!(mpic->flags & MPIC_SECONDARY));
  978. virq = mpic_get_one_irq(mpic);
  979. if (virq)
  980. generic_handle_irq(virq);
  981. chip->irq_eoi(&desc->irq_data);
  982. }
  983. static struct irq_domain_ops mpic_host_ops = {
  984. .match = mpic_host_match,
  985. .map = mpic_host_map,
  986. .xlate = mpic_host_xlate,
  987. };
  988. static u32 fsl_mpic_get_version(struct mpic *mpic)
  989. {
  990. u32 brr1;
  991. if (!(mpic->flags & MPIC_FSL))
  992. return 0;
  993. brr1 = _mpic_read(mpic->reg_type, &mpic->thiscpuregs,
  994. MPIC_FSL_BRR1);
  995. return brr1 & MPIC_FSL_BRR1_VER;
  996. }
  997. /*
  998. * Exported functions
  999. */
  1000. u32 fsl_mpic_primary_get_version(void)
  1001. {
  1002. struct mpic *mpic = mpic_primary;
  1003. if (mpic)
  1004. return fsl_mpic_get_version(mpic);
  1005. return 0;
  1006. }
  1007. struct mpic * __init mpic_alloc(struct device_node *node,
  1008. phys_addr_t phys_addr,
  1009. unsigned int flags,
  1010. unsigned int isu_size,
  1011. unsigned int irq_count,
  1012. const char *name)
  1013. {
  1014. int i, psize, intvec_top;
  1015. struct mpic *mpic;
  1016. u32 greg_feature;
  1017. const char *vers;
  1018. const u32 *psrc;
  1019. u32 last_irq;
  1020. u32 fsl_version = 0;
  1021. /* Default MPIC search parameters */
  1022. static const struct of_device_id __initconst mpic_device_id[] = {
  1023. { .type = "open-pic", },
  1024. { .compatible = "open-pic", },
  1025. {},
  1026. };
  1027. /*
  1028. * If we were not passed a device-tree node, then perform the default
  1029. * search for standardized a standardized OpenPIC.
  1030. */
  1031. if (node) {
  1032. node = of_node_get(node);
  1033. } else {
  1034. node = of_find_matching_node(NULL, mpic_device_id);
  1035. if (!node)
  1036. return NULL;
  1037. }
  1038. /* Pick the physical address from the device tree if unspecified */
  1039. if (!phys_addr) {
  1040. /* Check if it is DCR-based */
  1041. if (of_get_property(node, "dcr-reg", NULL)) {
  1042. flags |= MPIC_USES_DCR;
  1043. } else {
  1044. struct resource r;
  1045. if (of_address_to_resource(node, 0, &r))
  1046. goto err_of_node_put;
  1047. phys_addr = r.start;
  1048. }
  1049. }
  1050. /* Read extra device-tree properties into the flags variable */
  1051. if (of_get_property(node, "big-endian", NULL))
  1052. flags |= MPIC_BIG_ENDIAN;
  1053. if (of_get_property(node, "pic-no-reset", NULL))
  1054. flags |= MPIC_NO_RESET;
  1055. if (of_get_property(node, "single-cpu-affinity", NULL))
  1056. flags |= MPIC_SINGLE_DEST_CPU;
  1057. if (of_device_is_compatible(node, "fsl,mpic"))
  1058. flags |= MPIC_FSL | MPIC_LARGE_VECTORS;
  1059. mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
  1060. if (mpic == NULL)
  1061. goto err_of_node_put;
  1062. mpic->name = name;
  1063. mpic->node = node;
  1064. mpic->paddr = phys_addr;
  1065. mpic->flags = flags;
  1066. mpic->hc_irq = mpic_irq_chip;
  1067. mpic->hc_irq.name = name;
  1068. if (!(mpic->flags & MPIC_SECONDARY))
  1069. mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
  1070. #ifdef CONFIG_MPIC_U3_HT_IRQS
  1071. mpic->hc_ht_irq = mpic_irq_ht_chip;
  1072. mpic->hc_ht_irq.name = name;
  1073. if (!(mpic->flags & MPIC_SECONDARY))
  1074. mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
  1075. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  1076. #ifdef CONFIG_SMP
  1077. mpic->hc_ipi = mpic_ipi_chip;
  1078. mpic->hc_ipi.name = name;
  1079. #endif /* CONFIG_SMP */
  1080. mpic->hc_tm = mpic_tm_chip;
  1081. mpic->hc_tm.name = name;
  1082. mpic->num_sources = 0; /* so far */
  1083. if (mpic->flags & MPIC_LARGE_VECTORS)
  1084. intvec_top = 2047;
  1085. else
  1086. intvec_top = 255;
  1087. mpic->timer_vecs[0] = intvec_top - 12;
  1088. mpic->timer_vecs[1] = intvec_top - 11;
  1089. mpic->timer_vecs[2] = intvec_top - 10;
  1090. mpic->timer_vecs[3] = intvec_top - 9;
  1091. mpic->timer_vecs[4] = intvec_top - 8;
  1092. mpic->timer_vecs[5] = intvec_top - 7;
  1093. mpic->timer_vecs[6] = intvec_top - 6;
  1094. mpic->timer_vecs[7] = intvec_top - 5;
  1095. mpic->ipi_vecs[0] = intvec_top - 4;
  1096. mpic->ipi_vecs[1] = intvec_top - 3;
  1097. mpic->ipi_vecs[2] = intvec_top - 2;
  1098. mpic->ipi_vecs[3] = intvec_top - 1;
  1099. mpic->spurious_vec = intvec_top;
  1100. /* Look for protected sources */
  1101. psrc = of_get_property(mpic->node, "protected-sources", &psize);
  1102. if (psrc) {
  1103. /* Allocate a bitmap with one bit per interrupt */
  1104. unsigned int mapsize = BITS_TO_LONGS(intvec_top + 1);
  1105. mpic->protected = kzalloc(mapsize*sizeof(long), GFP_KERNEL);
  1106. BUG_ON(mpic->protected == NULL);
  1107. for (i = 0; i < psize/sizeof(u32); i++) {
  1108. if (psrc[i] > intvec_top)
  1109. continue;
  1110. __set_bit(psrc[i], mpic->protected);
  1111. }
  1112. }
  1113. #ifdef CONFIG_MPIC_WEIRD
  1114. mpic->hw_set = mpic_infos[MPIC_GET_REGSET(mpic->flags)];
  1115. #endif
  1116. /* default register type */
  1117. if (mpic->flags & MPIC_BIG_ENDIAN)
  1118. mpic->reg_type = mpic_access_mmio_be;
  1119. else
  1120. mpic->reg_type = mpic_access_mmio_le;
  1121. /*
  1122. * An MPIC with a "dcr-reg" property must be accessed that way, but
  1123. * only if the kernel includes DCR support.
  1124. */
  1125. #ifdef CONFIG_PPC_DCR
  1126. if (mpic->flags & MPIC_USES_DCR)
  1127. mpic->reg_type = mpic_access_dcr;
  1128. #else
  1129. BUG_ON(mpic->flags & MPIC_USES_DCR);
  1130. #endif
  1131. /* Map the global registers */
  1132. mpic_map(mpic, mpic->paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
  1133. mpic_map(mpic, mpic->paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
  1134. if (mpic->flags & MPIC_FSL) {
  1135. int ret;
  1136. /*
  1137. * Yes, Freescale really did put global registers in the
  1138. * magic per-cpu area -- and they don't even show up in the
  1139. * non-magic per-cpu copies that this driver normally uses.
  1140. */
  1141. mpic_map(mpic, mpic->paddr, &mpic->thiscpuregs,
  1142. MPIC_CPU_THISBASE, 0x1000);
  1143. fsl_version = fsl_mpic_get_version(mpic);
  1144. /* Error interrupt mask register (EIMR) is required for
  1145. * handling individual device error interrupts. EIMR
  1146. * was added in MPIC version 4.1.
  1147. *
  1148. * Over here we reserve vector number space for error
  1149. * interrupt vectors. This space is stolen from the
  1150. * global vector number space, as in case of ipis
  1151. * and timer interrupts.
  1152. *
  1153. * Available vector space = intvec_top - 12, where 12
  1154. * is the number of vectors which have been consumed by
  1155. * ipis and timer interrupts.
  1156. */
  1157. if (fsl_version >= 0x401) {
  1158. ret = mpic_setup_error_int(mpic, intvec_top - 12);
  1159. if (ret)
  1160. return NULL;
  1161. }
  1162. }
  1163. /*
  1164. * EPR is only available starting with v4.0. To support
  1165. * platforms that don't know the MPIC version at compile-time,
  1166. * such as qemu-e500, turn off coreint if this MPIC doesn't
  1167. * support it. Note that we never enable it if it wasn't
  1168. * requested in the first place.
  1169. *
  1170. * This is done outside the MPIC_FSL check, so that we
  1171. * also disable coreint if the MPIC node doesn't have
  1172. * an "fsl,mpic" compatible at all. This will be the case
  1173. * with device trees generated by older versions of QEMU.
  1174. * fsl_version will be zero if MPIC_FSL is not set.
  1175. */
  1176. if (fsl_version < 0x400 && (flags & MPIC_ENABLE_COREINT)) {
  1177. WARN_ON(ppc_md.get_irq != mpic_get_coreint_irq);
  1178. ppc_md.get_irq = mpic_get_irq;
  1179. }
  1180. /* Reset */
  1181. /* When using a device-node, reset requests are only honored if the MPIC
  1182. * is allowed to reset.
  1183. */
  1184. if (!(mpic->flags & MPIC_NO_RESET)) {
  1185. printk(KERN_DEBUG "mpic: Resetting\n");
  1186. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1187. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1188. | MPIC_GREG_GCONF_RESET);
  1189. while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1190. & MPIC_GREG_GCONF_RESET)
  1191. mb();
  1192. }
  1193. /* CoreInt */
  1194. if (mpic->flags & MPIC_ENABLE_COREINT)
  1195. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1196. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1197. | MPIC_GREG_GCONF_COREINT);
  1198. if (mpic->flags & MPIC_ENABLE_MCK)
  1199. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1200. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1201. | MPIC_GREG_GCONF_MCK);
  1202. /*
  1203. * The MPIC driver will crash if there are more cores than we
  1204. * can initialize, so we may as well catch that problem here.
  1205. */
  1206. BUG_ON(num_possible_cpus() > MPIC_MAX_CPUS);
  1207. /* Map the per-CPU registers */
  1208. for_each_possible_cpu(i) {
  1209. unsigned int cpu = get_hard_smp_processor_id(i);
  1210. mpic_map(mpic, mpic->paddr, &mpic->cpuregs[cpu],
  1211. MPIC_INFO(CPU_BASE) + cpu * MPIC_INFO(CPU_STRIDE),
  1212. 0x1000);
  1213. }
  1214. /*
  1215. * Read feature register. For non-ISU MPICs, num sources as well. On
  1216. * ISU MPICs, sources are counted as ISUs are added
  1217. */
  1218. greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
  1219. /*
  1220. * By default, the last source number comes from the MPIC, but the
  1221. * device-tree and board support code can override it on buggy hw.
  1222. * If we get passed an isu_size (multi-isu MPIC) then we use that
  1223. * as a default instead of the value read from the HW.
  1224. */
  1225. last_irq = (greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
  1226. >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT;
  1227. if (isu_size)
  1228. last_irq = isu_size * MPIC_MAX_ISU - 1;
  1229. of_property_read_u32(mpic->node, "last-interrupt-source", &last_irq);
  1230. if (irq_count)
  1231. last_irq = irq_count - 1;
  1232. /* Initialize main ISU if none provided */
  1233. if (!isu_size) {
  1234. isu_size = last_irq + 1;
  1235. mpic->num_sources = isu_size;
  1236. mpic_map(mpic, mpic->paddr, &mpic->isus[0],
  1237. MPIC_INFO(IRQ_BASE),
  1238. MPIC_INFO(IRQ_STRIDE) * isu_size);
  1239. }
  1240. mpic->isu_size = isu_size;
  1241. mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
  1242. mpic->isu_mask = (1 << mpic->isu_shift) - 1;
  1243. mpic->irqhost = irq_domain_add_linear(mpic->node,
  1244. intvec_top,
  1245. &mpic_host_ops, mpic);
  1246. /*
  1247. * FIXME: The code leaks the MPIC object and mappings here; this
  1248. * is very unlikely to fail but it ought to be fixed anyways.
  1249. */
  1250. if (mpic->irqhost == NULL)
  1251. return NULL;
  1252. /* Display version */
  1253. switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
  1254. case 1:
  1255. vers = "1.0";
  1256. break;
  1257. case 2:
  1258. vers = "1.2";
  1259. break;
  1260. case 3:
  1261. vers = "1.3";
  1262. break;
  1263. default:
  1264. vers = "<unknown>";
  1265. break;
  1266. }
  1267. printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
  1268. " max %d CPUs\n",
  1269. name, vers, (unsigned long long)mpic->paddr, num_possible_cpus());
  1270. printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
  1271. mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
  1272. mpic->next = mpics;
  1273. mpics = mpic;
  1274. if (!(mpic->flags & MPIC_SECONDARY)) {
  1275. mpic_primary = mpic;
  1276. irq_set_default_host(mpic->irqhost);
  1277. }
  1278. return mpic;
  1279. err_of_node_put:
  1280. of_node_put(node);
  1281. return NULL;
  1282. }
  1283. void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  1284. phys_addr_t paddr)
  1285. {
  1286. unsigned int isu_first = isu_num * mpic->isu_size;
  1287. BUG_ON(isu_num >= MPIC_MAX_ISU);
  1288. mpic_map(mpic,
  1289. paddr, &mpic->isus[isu_num], 0,
  1290. MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
  1291. if ((isu_first + mpic->isu_size) > mpic->num_sources)
  1292. mpic->num_sources = isu_first + mpic->isu_size;
  1293. }
  1294. void __init mpic_init(struct mpic *mpic)
  1295. {
  1296. int i, cpu;
  1297. int num_timers = 4;
  1298. BUG_ON(mpic->num_sources == 0);
  1299. printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
  1300. /* Set current processor priority to max */
  1301. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
  1302. if (mpic->flags & MPIC_FSL) {
  1303. u32 version = fsl_mpic_get_version(mpic);
  1304. /*
  1305. * Timer group B is present at the latest in MPIC 3.1 (e.g.
  1306. * mpc8536). It is not present in MPIC 2.0 (e.g. mpc8544).
  1307. * I don't know about the status of intermediate versions (or
  1308. * whether they even exist).
  1309. */
  1310. if (version >= 0x0301)
  1311. num_timers = 8;
  1312. }
  1313. /* Initialize timers to our reserved vectors and mask them for now */
  1314. for (i = 0; i < num_timers; i++) {
  1315. unsigned int offset = mpic_tm_offset(mpic, i);
  1316. mpic_write(mpic->tmregs,
  1317. offset + MPIC_INFO(TIMER_DESTINATION),
  1318. 1 << hard_smp_processor_id());
  1319. mpic_write(mpic->tmregs,
  1320. offset + MPIC_INFO(TIMER_VECTOR_PRI),
  1321. MPIC_VECPRI_MASK |
  1322. (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
  1323. (mpic->timer_vecs[0] + i));
  1324. }
  1325. /* Initialize IPIs to our reserved vectors and mark them disabled for now */
  1326. mpic_test_broken_ipi(mpic);
  1327. for (i = 0; i < 4; i++) {
  1328. mpic_ipi_write(i,
  1329. MPIC_VECPRI_MASK |
  1330. (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
  1331. (mpic->ipi_vecs[0] + i));
  1332. }
  1333. /* Do the HT PIC fixups on U3 broken mpic */
  1334. DBG("MPIC flags: %x\n", mpic->flags);
  1335. if ((mpic->flags & MPIC_U3_HT_IRQS) && !(mpic->flags & MPIC_SECONDARY)) {
  1336. mpic_scan_ht_pics(mpic);
  1337. mpic_u3msi_init(mpic);
  1338. }
  1339. mpic_pasemi_msi_init(mpic);
  1340. cpu = mpic_processor_id(mpic);
  1341. if (!(mpic->flags & MPIC_NO_RESET)) {
  1342. for (i = 0; i < mpic->num_sources; i++) {
  1343. /* start with vector = source number, and masked */
  1344. u32 vecpri = MPIC_VECPRI_MASK | i |
  1345. (8 << MPIC_VECPRI_PRIORITY_SHIFT);
  1346. /* check if protected */
  1347. if (mpic->protected && test_bit(i, mpic->protected))
  1348. continue;
  1349. /* init hw */
  1350. mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
  1351. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
  1352. }
  1353. }
  1354. /* Init spurious vector */
  1355. mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
  1356. /* Disable 8259 passthrough, if supported */
  1357. if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
  1358. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1359. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1360. | MPIC_GREG_GCONF_8259_PTHROU_DIS);
  1361. if (mpic->flags & MPIC_NO_BIAS)
  1362. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1363. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1364. | MPIC_GREG_GCONF_NO_BIAS);
  1365. /* Set current processor priority to 0 */
  1366. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
  1367. #ifdef CONFIG_PM
  1368. /* allocate memory to save mpic state */
  1369. mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
  1370. GFP_KERNEL);
  1371. BUG_ON(mpic->save_data == NULL);
  1372. #endif
  1373. /* Check if this MPIC is chained from a parent interrupt controller */
  1374. if (mpic->flags & MPIC_SECONDARY) {
  1375. int virq = irq_of_parse_and_map(mpic->node, 0);
  1376. if (virq != NO_IRQ) {
  1377. printk(KERN_INFO "%s: hooking up to IRQ %d\n",
  1378. mpic->node->full_name, virq);
  1379. irq_set_handler_data(virq, mpic);
  1380. irq_set_chained_handler(virq, &mpic_cascade);
  1381. }
  1382. }
  1383. /* FSL mpic error interrupt intialization */
  1384. if (mpic->flags & MPIC_FSL_HAS_EIMR)
  1385. mpic_err_int_init(mpic, MPIC_FSL_ERR_INT);
  1386. }
  1387. void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
  1388. {
  1389. struct mpic *mpic = mpic_find(irq);
  1390. unsigned int src = virq_to_hw(irq);
  1391. unsigned long flags;
  1392. u32 reg;
  1393. if (!mpic)
  1394. return;
  1395. raw_spin_lock_irqsave(&mpic_lock, flags);
  1396. if (mpic_is_ipi(mpic, src)) {
  1397. reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
  1398. ~MPIC_VECPRI_PRIORITY_MASK;
  1399. mpic_ipi_write(src - mpic->ipi_vecs[0],
  1400. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1401. } else if (mpic_is_tm(mpic, src)) {
  1402. reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
  1403. ~MPIC_VECPRI_PRIORITY_MASK;
  1404. mpic_tm_write(src - mpic->timer_vecs[0],
  1405. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1406. } else {
  1407. reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
  1408. & ~MPIC_VECPRI_PRIORITY_MASK;
  1409. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  1410. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1411. }
  1412. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1413. }
  1414. void mpic_setup_this_cpu(void)
  1415. {
  1416. #ifdef CONFIG_SMP
  1417. struct mpic *mpic = mpic_primary;
  1418. unsigned long flags;
  1419. u32 msk = 1 << hard_smp_processor_id();
  1420. unsigned int i;
  1421. BUG_ON(mpic == NULL);
  1422. DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  1423. raw_spin_lock_irqsave(&mpic_lock, flags);
  1424. /* let the mpic know we want intrs. default affinity is 0xffffffff
  1425. * until changed via /proc. That's how it's done on x86. If we want
  1426. * it differently, then we should make sure we also change the default
  1427. * values of irq_desc[].affinity in irq.c.
  1428. */
  1429. if (distribute_irqs && !(mpic->flags & MPIC_SINGLE_DEST_CPU)) {
  1430. for (i = 0; i < mpic->num_sources ; i++)
  1431. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1432. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
  1433. }
  1434. /* Set current processor priority to 0 */
  1435. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
  1436. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1437. #endif /* CONFIG_SMP */
  1438. }
  1439. int mpic_cpu_get_priority(void)
  1440. {
  1441. struct mpic *mpic = mpic_primary;
  1442. return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
  1443. }
  1444. void mpic_cpu_set_priority(int prio)
  1445. {
  1446. struct mpic *mpic = mpic_primary;
  1447. prio &= MPIC_CPU_TASKPRI_MASK;
  1448. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
  1449. }
  1450. void mpic_teardown_this_cpu(int secondary)
  1451. {
  1452. struct mpic *mpic = mpic_primary;
  1453. unsigned long flags;
  1454. u32 msk = 1 << hard_smp_processor_id();
  1455. unsigned int i;
  1456. BUG_ON(mpic == NULL);
  1457. DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  1458. raw_spin_lock_irqsave(&mpic_lock, flags);
  1459. /* let the mpic know we don't want intrs. */
  1460. for (i = 0; i < mpic->num_sources ; i++)
  1461. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1462. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
  1463. /* Set current processor priority to max */
  1464. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
  1465. /* We need to EOI the IPI since not all platforms reset the MPIC
  1466. * on boot and new interrupts wouldn't get delivered otherwise.
  1467. */
  1468. mpic_eoi(mpic);
  1469. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1470. }
  1471. static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
  1472. {
  1473. u32 src;
  1474. src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
  1475. #ifdef DEBUG_LOW
  1476. DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
  1477. #endif
  1478. if (unlikely(src == mpic->spurious_vec)) {
  1479. if (mpic->flags & MPIC_SPV_EOI)
  1480. mpic_eoi(mpic);
  1481. return NO_IRQ;
  1482. }
  1483. if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
  1484. printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
  1485. mpic->name, (int)src);
  1486. mpic_eoi(mpic);
  1487. return NO_IRQ;
  1488. }
  1489. return irq_linear_revmap(mpic->irqhost, src);
  1490. }
  1491. unsigned int mpic_get_one_irq(struct mpic *mpic)
  1492. {
  1493. return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
  1494. }
  1495. unsigned int mpic_get_irq(void)
  1496. {
  1497. struct mpic *mpic = mpic_primary;
  1498. BUG_ON(mpic == NULL);
  1499. return mpic_get_one_irq(mpic);
  1500. }
  1501. unsigned int mpic_get_coreint_irq(void)
  1502. {
  1503. #ifdef CONFIG_BOOKE
  1504. struct mpic *mpic = mpic_primary;
  1505. u32 src;
  1506. BUG_ON(mpic == NULL);
  1507. src = mfspr(SPRN_EPR);
  1508. if (unlikely(src == mpic->spurious_vec)) {
  1509. if (mpic->flags & MPIC_SPV_EOI)
  1510. mpic_eoi(mpic);
  1511. return NO_IRQ;
  1512. }
  1513. if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
  1514. printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
  1515. mpic->name, (int)src);
  1516. return NO_IRQ;
  1517. }
  1518. return irq_linear_revmap(mpic->irqhost, src);
  1519. #else
  1520. return NO_IRQ;
  1521. #endif
  1522. }
  1523. unsigned int mpic_get_mcirq(void)
  1524. {
  1525. struct mpic *mpic = mpic_primary;
  1526. BUG_ON(mpic == NULL);
  1527. return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
  1528. }
  1529. #ifdef CONFIG_SMP
  1530. void mpic_request_ipis(void)
  1531. {
  1532. struct mpic *mpic = mpic_primary;
  1533. int i;
  1534. BUG_ON(mpic == NULL);
  1535. printk(KERN_INFO "mpic: requesting IPIs...\n");
  1536. for (i = 0; i < 4; i++) {
  1537. unsigned int vipi = irq_create_mapping(mpic->irqhost,
  1538. mpic->ipi_vecs[0] + i);
  1539. if (vipi == NO_IRQ) {
  1540. printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
  1541. continue;
  1542. }
  1543. smp_request_message_ipi(vipi, i);
  1544. }
  1545. }
  1546. void smp_mpic_message_pass(int cpu, int msg)
  1547. {
  1548. struct mpic *mpic = mpic_primary;
  1549. u32 physmask;
  1550. BUG_ON(mpic == NULL);
  1551. /* make sure we're sending something that translates to an IPI */
  1552. if ((unsigned int)msg > 3) {
  1553. printk("SMP %d: smp_message_pass: unknown msg %d\n",
  1554. smp_processor_id(), msg);
  1555. return;
  1556. }
  1557. #ifdef DEBUG_IPI
  1558. DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
  1559. #endif
  1560. physmask = 1 << get_hard_smp_processor_id(cpu);
  1561. mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
  1562. msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
  1563. }
  1564. void __init smp_mpic_probe(void)
  1565. {
  1566. int nr_cpus;
  1567. DBG("smp_mpic_probe()...\n");
  1568. nr_cpus = num_possible_cpus();
  1569. DBG("nr_cpus: %d\n", nr_cpus);
  1570. if (nr_cpus > 1)
  1571. mpic_request_ipis();
  1572. }
  1573. void smp_mpic_setup_cpu(int cpu)
  1574. {
  1575. mpic_setup_this_cpu();
  1576. }
  1577. void mpic_reset_core(int cpu)
  1578. {
  1579. struct mpic *mpic = mpic_primary;
  1580. u32 pir;
  1581. int cpuid = get_hard_smp_processor_id(cpu);
  1582. int i;
  1583. /* Set target bit for core reset */
  1584. pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
  1585. pir |= (1 << cpuid);
  1586. mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
  1587. mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
  1588. /* Restore target bit after reset complete */
  1589. pir &= ~(1 << cpuid);
  1590. mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
  1591. mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
  1592. /* Perform 15 EOI on each reset core to clear pending interrupts.
  1593. * This is required for FSL CoreNet based devices */
  1594. if (mpic->flags & MPIC_FSL) {
  1595. for (i = 0; i < 15; i++) {
  1596. _mpic_write(mpic->reg_type, &mpic->cpuregs[cpuid],
  1597. MPIC_CPU_EOI, 0);
  1598. }
  1599. }
  1600. }
  1601. #endif /* CONFIG_SMP */
  1602. #ifdef CONFIG_PM
  1603. static void mpic_suspend_one(struct mpic *mpic)
  1604. {
  1605. int i;
  1606. for (i = 0; i < mpic->num_sources; i++) {
  1607. mpic->save_data[i].vecprio =
  1608. mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
  1609. mpic->save_data[i].dest =
  1610. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
  1611. }
  1612. }
  1613. static int mpic_suspend(void)
  1614. {
  1615. struct mpic *mpic = mpics;
  1616. while (mpic) {
  1617. mpic_suspend_one(mpic);
  1618. mpic = mpic->next;
  1619. }
  1620. return 0;
  1621. }
  1622. static void mpic_resume_one(struct mpic *mpic)
  1623. {
  1624. int i;
  1625. for (i = 0; i < mpic->num_sources; i++) {
  1626. mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
  1627. mpic->save_data[i].vecprio);
  1628. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1629. mpic->save_data[i].dest);
  1630. #ifdef CONFIG_MPIC_U3_HT_IRQS
  1631. if (mpic->fixups) {
  1632. struct mpic_irq_fixup *fixup = &mpic->fixups[i];
  1633. if (fixup->base) {
  1634. /* we use the lowest bit in an inverted meaning */
  1635. if ((mpic->save_data[i].fixup_data & 1) == 0)
  1636. continue;
  1637. /* Enable and configure */
  1638. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  1639. writel(mpic->save_data[i].fixup_data & ~1,
  1640. fixup->base + 4);
  1641. }
  1642. }
  1643. #endif
  1644. } /* end for loop */
  1645. }
  1646. static void mpic_resume(void)
  1647. {
  1648. struct mpic *mpic = mpics;
  1649. while (mpic) {
  1650. mpic_resume_one(mpic);
  1651. mpic = mpic->next;
  1652. }
  1653. }
  1654. static struct syscore_ops mpic_syscore_ops = {
  1655. .resume = mpic_resume,
  1656. .suspend = mpic_suspend,
  1657. };
  1658. static int mpic_init_sys(void)
  1659. {
  1660. register_syscore_ops(&mpic_syscore_ops);
  1661. subsys_system_register(&mpic_subsys, NULL);
  1662. return 0;
  1663. }
  1664. device_initcall(mpic_init_sys);
  1665. #endif