head_8xx.S 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/cache.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/cputable.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/ppc_asm.h>
  30. #include <asm/asm-offsets.h>
  31. #include <asm/ptrace.h>
  32. /* Macro to make the code more readable. */
  33. #ifdef CONFIG_8xx_CPU6
  34. #define SPRN_MI_TWC_ADDR 0x2b80
  35. #define SPRN_MI_RPN_ADDR 0x2d80
  36. #define SPRN_MD_TWC_ADDR 0x3b80
  37. #define SPRN_MD_RPN_ADDR 0x3d80
  38. #define MTSPR_CPU6(spr, reg, treg) \
  39. li treg, spr##_ADDR; \
  40. stw treg, 12(r0); \
  41. lwz treg, 12(r0); \
  42. mtspr spr, reg
  43. #else
  44. #define MTSPR_CPU6(spr, reg, treg) \
  45. mtspr spr, reg
  46. #endif
  47. /*
  48. * Value for the bits that have fixed value in RPN entries.
  49. * Also used for tagging DAR for DTLBerror.
  50. */
  51. #ifdef CONFIG_PPC_16K_PAGES
  52. #define RPN_PATTERN (0x00f0 | MD_SPS16K)
  53. #else
  54. #define RPN_PATTERN 0x00f0
  55. #endif
  56. __HEAD
  57. _ENTRY(_stext);
  58. _ENTRY(_start);
  59. /* MPC8xx
  60. * This port was done on an MBX board with an 860. Right now I only
  61. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  62. * code there loads up some registers before calling us:
  63. * r3: ptr to board info data
  64. * r4: initrd_start or if no initrd then 0
  65. * r5: initrd_end - unused if r4 is 0
  66. * r6: Start of command line string
  67. * r7: End of command line string
  68. *
  69. * I decided to use conditional compilation instead of checking PVR and
  70. * adding more processor specific branches around code I don't need.
  71. * Since this is an embedded processor, I also appreciate any memory
  72. * savings I can get.
  73. *
  74. * The MPC8xx does not have any BATs, but it supports large page sizes.
  75. * We first initialize the MMU to support 8M byte pages, then load one
  76. * entry into each of the instruction and data TLBs to map the first
  77. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  78. * the "internal" processor registers before MMU_init is called.
  79. *
  80. * -- Dan
  81. */
  82. .globl __start
  83. __start:
  84. mr r31,r3 /* save device tree ptr */
  85. /* We have to turn on the MMU right away so we get cache modes
  86. * set correctly.
  87. */
  88. bl initial_mmu
  89. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  90. * ready to work.
  91. */
  92. turn_on_mmu:
  93. mfmsr r0
  94. ori r0,r0,MSR_DR|MSR_IR
  95. mtspr SPRN_SRR1,r0
  96. lis r0,start_here@h
  97. ori r0,r0,start_here@l
  98. mtspr SPRN_SRR0,r0
  99. SYNC
  100. rfi /* enables MMU */
  101. /*
  102. * Exception entry code. This code runs with address translation
  103. * turned off, i.e. using physical addresses.
  104. * We assume sprg3 has the physical address of the current
  105. * task's thread_struct.
  106. */
  107. #define EXCEPTION_PROLOG \
  108. EXCEPTION_PROLOG_0; \
  109. EXCEPTION_PROLOG_1; \
  110. EXCEPTION_PROLOG_2
  111. #define EXCEPTION_PROLOG_0 \
  112. mtspr SPRN_SPRG_SCRATCH0,r10; \
  113. mtspr SPRN_SPRG_SCRATCH1,r11; \
  114. mfcr r10
  115. #define EXCEPTION_PROLOG_1 \
  116. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  117. andi. r11,r11,MSR_PR; \
  118. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  119. beq 1f; \
  120. mfspr r11,SPRN_SPRG_THREAD; \
  121. lwz r11,THREAD_INFO-THREAD(r11); \
  122. addi r11,r11,THREAD_SIZE; \
  123. tophys(r11,r11); \
  124. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  125. #define EXCEPTION_PROLOG_2 \
  126. CLR_TOP32(r11); \
  127. stw r10,_CCR(r11); /* save registers */ \
  128. stw r12,GPR12(r11); \
  129. stw r9,GPR9(r11); \
  130. mfspr r10,SPRN_SPRG_SCRATCH0; \
  131. stw r10,GPR10(r11); \
  132. mfspr r12,SPRN_SPRG_SCRATCH1; \
  133. stw r12,GPR11(r11); \
  134. mflr r10; \
  135. stw r10,_LINK(r11); \
  136. mfspr r12,SPRN_SRR0; \
  137. mfspr r9,SPRN_SRR1; \
  138. stw r1,GPR1(r11); \
  139. stw r1,0(r11); \
  140. tovirt(r1,r11); /* set new kernel sp */ \
  141. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  142. MTMSRD(r10); /* (except for mach check in rtas) */ \
  143. stw r0,GPR0(r11); \
  144. SAVE_4GPRS(3, r11); \
  145. SAVE_2GPRS(7, r11)
  146. /*
  147. * Exception exit code.
  148. */
  149. #define EXCEPTION_EPILOG_0 \
  150. mtcr r10; \
  151. mfspr r10,SPRN_SPRG_SCRATCH0; \
  152. mfspr r11,SPRN_SPRG_SCRATCH1
  153. /*
  154. * Note: code which follows this uses cr0.eq (set if from kernel),
  155. * r11, r12 (SRR0), and r9 (SRR1).
  156. *
  157. * Note2: once we have set r1 we are in a position to take exceptions
  158. * again, and we could thus set MSR:RI at that point.
  159. */
  160. /*
  161. * Exception vectors.
  162. */
  163. #define EXCEPTION(n, label, hdlr, xfer) \
  164. . = n; \
  165. label: \
  166. EXCEPTION_PROLOG; \
  167. addi r3,r1,STACK_FRAME_OVERHEAD; \
  168. xfer(n, hdlr)
  169. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  170. li r10,trap; \
  171. stw r10,_TRAP(r11); \
  172. li r10,MSR_KERNEL; \
  173. copyee(r10, r9); \
  174. bl tfer; \
  175. i##n: \
  176. .long hdlr; \
  177. .long ret
  178. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  179. #define NOCOPY(d, s)
  180. #define EXC_XFER_STD(n, hdlr) \
  181. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  182. ret_from_except_full)
  183. #define EXC_XFER_LITE(n, hdlr) \
  184. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  185. ret_from_except)
  186. #define EXC_XFER_EE(n, hdlr) \
  187. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  188. ret_from_except_full)
  189. #define EXC_XFER_EE_LITE(n, hdlr) \
  190. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  191. ret_from_except)
  192. /* System reset */
  193. EXCEPTION(0x100, Reset, unknown_exception, EXC_XFER_STD)
  194. /* Machine check */
  195. . = 0x200
  196. MachineCheck:
  197. EXCEPTION_PROLOG
  198. mfspr r4,SPRN_DAR
  199. stw r4,_DAR(r11)
  200. li r5,RPN_PATTERN
  201. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  202. mfspr r5,SPRN_DSISR
  203. stw r5,_DSISR(r11)
  204. addi r3,r1,STACK_FRAME_OVERHEAD
  205. EXC_XFER_STD(0x200, machine_check_exception)
  206. /* Data access exception.
  207. * This is "never generated" by the MPC8xx.
  208. */
  209. . = 0x300
  210. DataAccess:
  211. /* Instruction access exception.
  212. * This is "never generated" by the MPC8xx.
  213. */
  214. . = 0x400
  215. InstructionAccess:
  216. /* External interrupt */
  217. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  218. /* Alignment exception */
  219. . = 0x600
  220. Alignment:
  221. EXCEPTION_PROLOG
  222. mfspr r4,SPRN_DAR
  223. stw r4,_DAR(r11)
  224. li r5,RPN_PATTERN
  225. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  226. mfspr r5,SPRN_DSISR
  227. stw r5,_DSISR(r11)
  228. addi r3,r1,STACK_FRAME_OVERHEAD
  229. EXC_XFER_EE(0x600, alignment_exception)
  230. /* Program check exception */
  231. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  232. /* No FPU on MPC8xx. This exception is not supposed to happen.
  233. */
  234. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  235. /* Decrementer */
  236. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  237. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  238. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  239. /* System call */
  240. . = 0xc00
  241. SystemCall:
  242. EXCEPTION_PROLOG
  243. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  244. /* Single step - not used on 601 */
  245. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  246. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  247. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  248. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  249. * for all unimplemented and illegal instructions.
  250. */
  251. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  252. . = 0x1100
  253. /*
  254. * For the MPC8xx, this is a software tablewalk to load the instruction
  255. * TLB. The task switch loads the M_TW register with the pointer to the first
  256. * level table.
  257. * If we discover there is no second level table (value is zero) or if there
  258. * is an invalid pte, we load that into the TLB, which causes another fault
  259. * into the TLB Error interrupt where we can handle such problems.
  260. * We have to use the MD_xxx registers for the tablewalk because the
  261. * equivalent MI_xxx registers only perform the attribute functions.
  262. */
  263. InstructionTLBMiss:
  264. #ifdef CONFIG_8xx_CPU6
  265. mtspr SPRN_DAR, r3
  266. #endif
  267. EXCEPTION_PROLOG_0
  268. mtspr SPRN_SPRG_SCRATCH2, r10
  269. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  270. #ifdef CONFIG_8xx_CPU15
  271. addi r11, r10, PAGE_SIZE
  272. tlbie r11
  273. addi r11, r10, -PAGE_SIZE
  274. tlbie r11
  275. #endif
  276. /* If we are faulting a kernel address, we have to use the
  277. * kernel page tables.
  278. */
  279. #ifdef CONFIG_MODULES
  280. /* Only modules will cause ITLB Misses as we always
  281. * pin the first 8MB of kernel memory */
  282. andis. r11, r10, 0x8000 /* Address >= 0x80000000 */
  283. #endif
  284. mfspr r11, SPRN_M_TW /* Get level 1 table */
  285. #ifdef CONFIG_MODULES
  286. beq 3f
  287. lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
  288. 3:
  289. #endif
  290. /* Insert level 1 index */
  291. rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
  292. lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
  293. /* Load the MI_TWC with the attributes for this "segment." */
  294. MTSPR_CPU6(SPRN_MI_TWC, r11, r3) /* Set segment attributes */
  295. rlwinm r11, r11,0,0,19 /* Extract page descriptor page address */
  296. /* Extract level 2 index */
  297. rlwinm r10, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
  298. lwzx r10, r10, r11 /* Get the pte */
  299. #ifdef CONFIG_SWAP
  300. rlwinm r11, r10, 32-5, _PAGE_PRESENT
  301. and r11, r11, r10
  302. rlwimi r10, r11, 0, _PAGE_PRESENT
  303. #endif
  304. li r11, RPN_PATTERN
  305. /* The Linux PTE won't go exactly into the MMU TLB.
  306. * Software indicator bits 21 and 28 must be clear.
  307. * Software indicator bits 24, 25, 26, and 27 must be
  308. * set. All other Linux PTE bits control the behavior
  309. * of the MMU.
  310. */
  311. rlwimi r10, r11, 0, 0x07f8 /* Set 24-27, clear 21-23,28 */
  312. MTSPR_CPU6(SPRN_MI_RPN, r10, r3) /* Update TLB entry */
  313. /* Restore registers */
  314. #ifdef CONFIG_8xx_CPU6
  315. mfspr r3, SPRN_DAR
  316. mtspr SPRN_DAR, r11 /* Tag DAR */
  317. #endif
  318. mfspr r10, SPRN_SPRG_SCRATCH2
  319. EXCEPTION_EPILOG_0
  320. rfi
  321. . = 0x1200
  322. DataStoreTLBMiss:
  323. #ifdef CONFIG_8xx_CPU6
  324. mtspr SPRN_DAR, r3
  325. #endif
  326. EXCEPTION_PROLOG_0
  327. mtspr SPRN_SPRG_SCRATCH2, r10
  328. mfspr r10, SPRN_MD_EPN
  329. /* If we are faulting a kernel address, we have to use the
  330. * kernel page tables.
  331. */
  332. andis. r11, r10, 0x8000
  333. mfspr r11, SPRN_M_TW /* Get level 1 table */
  334. beq 3f
  335. lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
  336. 3:
  337. /* Insert level 1 index */
  338. rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
  339. lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
  340. /* We have a pte table, so load fetch the pte from the table.
  341. */
  342. /* Extract level 2 index */
  343. rlwinm r10, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
  344. rlwimi r10, r11, 0, 0, 32 - PAGE_SHIFT - 1 /* Add level 2 base */
  345. lwz r10, 0(r10) /* Get the pte */
  346. /* Insert the Guarded flag into the TWC from the Linux PTE.
  347. * It is bit 27 of both the Linux PTE and the TWC (at least
  348. * I got that right :-). It will be better when we can put
  349. * this into the Linux pgd/pmd and load it in the operation
  350. * above.
  351. */
  352. rlwimi r11, r10, 0, 27, 27
  353. /* Insert the WriteThru flag into the TWC from the Linux PTE.
  354. * It is bit 25 in the Linux PTE and bit 30 in the TWC
  355. */
  356. rlwimi r11, r10, 32-5, 30, 30
  357. MTSPR_CPU6(SPRN_MD_TWC, r11, r3)
  358. /* Both _PAGE_ACCESSED and _PAGE_PRESENT has to be set.
  359. * We also need to know if the insn is a load/store, so:
  360. * Clear _PAGE_PRESENT and load that which will
  361. * trap into DTLB Error with store bit set accordinly.
  362. */
  363. /* PRESENT=0x1, ACCESSED=0x20
  364. * r11 = ((r10 & PRESENT) & ((r10 & ACCESSED) >> 5));
  365. * r10 = (r10 & ~PRESENT) | r11;
  366. */
  367. #ifdef CONFIG_SWAP
  368. rlwinm r11, r10, 32-5, _PAGE_PRESENT
  369. and r11, r11, r10
  370. rlwimi r10, r11, 0, _PAGE_PRESENT
  371. #endif
  372. /* The Linux PTE won't go exactly into the MMU TLB.
  373. * Software indicator bits 22 and 28 must be clear.
  374. * Software indicator bits 24, 25, 26, and 27 must be
  375. * set. All other Linux PTE bits control the behavior
  376. * of the MMU.
  377. */
  378. li r11, RPN_PATTERN
  379. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  380. MTSPR_CPU6(SPRN_MD_RPN, r10, r3) /* Update TLB entry */
  381. /* Restore registers */
  382. #ifdef CONFIG_8xx_CPU6
  383. mfspr r3, SPRN_DAR
  384. #endif
  385. mtspr SPRN_DAR, r11 /* Tag DAR */
  386. mfspr r10, SPRN_SPRG_SCRATCH2
  387. EXCEPTION_EPILOG_0
  388. rfi
  389. /* This is an instruction TLB error on the MPC8xx. This could be due
  390. * to many reasons, such as executing guarded memory or illegal instruction
  391. * addresses. There is nothing to do but handle a big time error fault.
  392. */
  393. . = 0x1300
  394. InstructionTLBError:
  395. EXCEPTION_PROLOG
  396. mr r4,r12
  397. mr r5,r9
  398. andis. r10,r5,0x4000
  399. beq+ 1f
  400. tlbie r4
  401. /* 0x400 is InstructionAccess exception, needed by bad_page_fault() */
  402. 1: EXC_XFER_LITE(0x400, handle_page_fault)
  403. /* This is the data TLB error on the MPC8xx. This could be due to
  404. * many reasons, including a dirty update to a pte. We bail out to
  405. * a higher level function that can handle it.
  406. */
  407. . = 0x1400
  408. DataTLBError:
  409. EXCEPTION_PROLOG_0
  410. mfspr r11, SPRN_DAR
  411. cmpwi cr0, r11, RPN_PATTERN
  412. beq- FixupDAR /* must be a buggy dcbX, icbi insn. */
  413. DARFixed:/* Return from dcbx instruction bug workaround */
  414. EXCEPTION_PROLOG_1
  415. EXCEPTION_PROLOG_2
  416. mfspr r5,SPRN_DSISR
  417. stw r5,_DSISR(r11)
  418. mfspr r4,SPRN_DAR
  419. andis. r10,r5,0x4000
  420. beq+ 1f
  421. tlbie r4
  422. 1: li r10,RPN_PATTERN
  423. mtspr SPRN_DAR,r10 /* Tag DAR, to be used in DTLB Error */
  424. /* 0x300 is DataAccess exception, needed by bad_page_fault() */
  425. EXC_XFER_LITE(0x300, handle_page_fault)
  426. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  427. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  428. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  429. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  430. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  431. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  432. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  433. /* On the MPC8xx, these next four traps are used for development
  434. * support of breakpoints and such. Someday I will get around to
  435. * using them.
  436. */
  437. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  438. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  439. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  440. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  441. . = 0x2000
  442. /* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
  443. * by decoding the registers used by the dcbx instruction and adding them.
  444. * DAR is set to the calculated address.
  445. */
  446. /* define if you don't want to use self modifying code */
  447. #define NO_SELF_MODIFYING_CODE
  448. FixupDAR:/* Entry point for dcbx workaround. */
  449. mtspr SPRN_SPRG_SCRATCH2, r10
  450. /* fetch instruction from memory. */
  451. mfspr r10, SPRN_SRR0
  452. andis. r11, r10, 0x8000 /* Address >= 0x80000000 */
  453. mfspr r11, SPRN_M_TW /* Get level 1 table */
  454. beq 3f
  455. lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
  456. /* Insert level 1 index */
  457. 3: rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
  458. lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
  459. rlwinm r11, r11,0,0,19 /* Extract page descriptor page address */
  460. /* Insert level 2 index */
  461. rlwimi r11, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
  462. lwz r11, 0(r11) /* Get the pte */
  463. /* concat physical page address(r11) and page offset(r10) */
  464. rlwimi r11, r10, 0, 32 - PAGE_SHIFT, 31
  465. lwz r11,0(r11)
  466. /* Check if it really is a dcbx instruction. */
  467. /* dcbt and dcbtst does not generate DTLB Misses/Errors,
  468. * no need to include them here */
  469. xoris r10, r11, 0x7c00 /* check if major OP code is 31 */
  470. rlwinm r10, r10, 0, 21, 5
  471. cmpwi cr0, r10, 2028 /* Is dcbz? */
  472. beq+ 142f
  473. cmpwi cr0, r10, 940 /* Is dcbi? */
  474. beq+ 142f
  475. cmpwi cr0, r10, 108 /* Is dcbst? */
  476. beq+ 144f /* Fix up store bit! */
  477. cmpwi cr0, r10, 172 /* Is dcbf? */
  478. beq+ 142f
  479. cmpwi cr0, r10, 1964 /* Is icbi? */
  480. beq+ 142f
  481. 141: mfspr r10,SPRN_SPRG_SCRATCH2
  482. b DARFixed /* Nope, go back to normal TLB processing */
  483. 144: mfspr r10, SPRN_DSISR
  484. rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
  485. mtspr SPRN_DSISR, r10
  486. 142: /* continue, it was a dcbx, dcbi instruction. */
  487. #ifndef NO_SELF_MODIFYING_CODE
  488. andis. r10,r11,0x1f /* test if reg RA is r0 */
  489. li r10,modified_instr@l
  490. dcbtst r0,r10 /* touch for store */
  491. rlwinm r11,r11,0,0,20 /* Zero lower 10 bits */
  492. oris r11,r11,640 /* Transform instr. to a "add r10,RA,RB" */
  493. ori r11,r11,532
  494. stw r11,0(r10) /* store add/and instruction */
  495. dcbf 0,r10 /* flush new instr. to memory. */
  496. icbi 0,r10 /* invalidate instr. cache line */
  497. mfspr r11, SPRN_SPRG_SCRATCH1 /* restore r11 */
  498. mfspr r10, SPRN_SPRG_SCRATCH0 /* restore r10 */
  499. isync /* Wait until new instr is loaded from memory */
  500. modified_instr:
  501. .space 4 /* this is where the add instr. is stored */
  502. bne+ 143f
  503. subf r10,r0,r10 /* r10=r10-r0, only if reg RA is r0 */
  504. 143: mtdar r10 /* store faulting EA in DAR */
  505. mfspr r10,SPRN_SPRG_SCRATCH2
  506. b DARFixed /* Go back to normal TLB handling */
  507. #else
  508. mfctr r10
  509. mtdar r10 /* save ctr reg in DAR */
  510. rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
  511. addi r10, r10, 150f@l /* add start of table */
  512. mtctr r10 /* load ctr with jump address */
  513. xor r10, r10, r10 /* sum starts at zero */
  514. bctr /* jump into table */
  515. 150:
  516. add r10, r10, r0 ;b 151f
  517. add r10, r10, r1 ;b 151f
  518. add r10, r10, r2 ;b 151f
  519. add r10, r10, r3 ;b 151f
  520. add r10, r10, r4 ;b 151f
  521. add r10, r10, r5 ;b 151f
  522. add r10, r10, r6 ;b 151f
  523. add r10, r10, r7 ;b 151f
  524. add r10, r10, r8 ;b 151f
  525. add r10, r10, r9 ;b 151f
  526. mtctr r11 ;b 154f /* r10 needs special handling */
  527. mtctr r11 ;b 153f /* r11 needs special handling */
  528. add r10, r10, r12 ;b 151f
  529. add r10, r10, r13 ;b 151f
  530. add r10, r10, r14 ;b 151f
  531. add r10, r10, r15 ;b 151f
  532. add r10, r10, r16 ;b 151f
  533. add r10, r10, r17 ;b 151f
  534. add r10, r10, r18 ;b 151f
  535. add r10, r10, r19 ;b 151f
  536. add r10, r10, r20 ;b 151f
  537. add r10, r10, r21 ;b 151f
  538. add r10, r10, r22 ;b 151f
  539. add r10, r10, r23 ;b 151f
  540. add r10, r10, r24 ;b 151f
  541. add r10, r10, r25 ;b 151f
  542. add r10, r10, r26 ;b 151f
  543. add r10, r10, r27 ;b 151f
  544. add r10, r10, r28 ;b 151f
  545. add r10, r10, r29 ;b 151f
  546. add r10, r10, r30 ;b 151f
  547. add r10, r10, r31
  548. 151:
  549. rlwinm. r11,r11,19,24,28 /* offset into jump table for reg RA */
  550. beq 152f /* if reg RA is zero, don't add it */
  551. addi r11, r11, 150b@l /* add start of table */
  552. mtctr r11 /* load ctr with jump address */
  553. rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
  554. bctr /* jump into table */
  555. 152:
  556. mfdar r11
  557. mtctr r11 /* restore ctr reg from DAR */
  558. mtdar r10 /* save fault EA to DAR */
  559. mfspr r10,SPRN_SPRG_SCRATCH2
  560. b DARFixed /* Go back to normal TLB handling */
  561. /* special handling for r10,r11 since these are modified already */
  562. 153: mfspr r11, SPRN_SPRG_SCRATCH1 /* load r11 from SPRN_SPRG_SCRATCH1 */
  563. add r10, r10, r11 /* add it */
  564. mfctr r11 /* restore r11 */
  565. b 151b
  566. 154: mfspr r11, SPRN_SPRG_SCRATCH0 /* load r10 from SPRN_SPRG_SCRATCH0 */
  567. add r10, r10, r11 /* add it */
  568. mfctr r11 /* restore r11 */
  569. b 151b
  570. #endif
  571. /*
  572. * This is where the main kernel code starts.
  573. */
  574. start_here:
  575. /* ptr to current */
  576. lis r2,init_task@h
  577. ori r2,r2,init_task@l
  578. /* ptr to phys current thread */
  579. tophys(r4,r2)
  580. addi r4,r4,THREAD /* init task's THREAD */
  581. mtspr SPRN_SPRG_THREAD,r4
  582. /* stack */
  583. lis r1,init_thread_union@ha
  584. addi r1,r1,init_thread_union@l
  585. li r0,0
  586. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  587. bl early_init /* We have to do this with MMU on */
  588. /*
  589. * Decide what sort of machine this is and initialize the MMU.
  590. */
  591. li r3,0
  592. mr r4,r31
  593. bl machine_init
  594. bl MMU_init
  595. /*
  596. * Go back to running unmapped so we can load up new values
  597. * and change to using our exception vectors.
  598. * On the 8xx, all we have to do is invalidate the TLB to clear
  599. * the old 8M byte TLB mappings and load the page table base register.
  600. */
  601. /* The right way to do this would be to track it down through
  602. * init's THREAD like the context switch code does, but this is
  603. * easier......until someone changes init's static structures.
  604. */
  605. lis r6, swapper_pg_dir@ha
  606. tophys(r6,r6)
  607. #ifdef CONFIG_8xx_CPU6
  608. lis r4, cpu6_errata_word@h
  609. ori r4, r4, cpu6_errata_word@l
  610. li r3, 0x3f80
  611. stw r3, 12(r4)
  612. lwz r3, 12(r4)
  613. #endif
  614. mtspr SPRN_M_TW, r6
  615. lis r4,2f@h
  616. ori r4,r4,2f@l
  617. tophys(r4,r4)
  618. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  619. mtspr SPRN_SRR0,r4
  620. mtspr SPRN_SRR1,r3
  621. rfi
  622. /* Load up the kernel context */
  623. 2:
  624. SYNC /* Force all PTE updates to finish */
  625. tlbia /* Clear all TLB entries */
  626. sync /* wait for tlbia/tlbie to finish */
  627. TLBSYNC /* ... on all CPUs */
  628. /* set up the PTE pointers for the Abatron bdiGDB.
  629. */
  630. tovirt(r6,r6)
  631. lis r5, abatron_pteptrs@h
  632. ori r5, r5, abatron_pteptrs@l
  633. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  634. tophys(r5,r5)
  635. stw r6, 0(r5)
  636. /* Now turn on the MMU for real! */
  637. li r4,MSR_KERNEL
  638. lis r3,start_kernel@h
  639. ori r3,r3,start_kernel@l
  640. mtspr SPRN_SRR0,r3
  641. mtspr SPRN_SRR1,r4
  642. rfi /* enable MMU and jump to start_kernel */
  643. /* Set up the initial MMU state so we can do the first level of
  644. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  645. * virtual to physical. Also, set the cache mode since that is defined
  646. * by TLB entries and perform any additional mapping (like of the IMMR).
  647. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  648. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  649. * these mappings is mapped by page tables.
  650. */
  651. initial_mmu:
  652. tlbia /* Invalidate all TLB entries */
  653. /* Always pin the first 8 MB ITLB to prevent ITLB
  654. misses while mucking around with SRR0/SRR1 in asm
  655. */
  656. lis r8, MI_RSV4I@h
  657. ori r8, r8, 0x1c00
  658. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  659. #ifdef CONFIG_PIN_TLB
  660. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  661. ori r10, r10, 0x1c00
  662. mr r8, r10
  663. #else
  664. lis r10, MD_RESETVAL@h
  665. #endif
  666. #ifndef CONFIG_8xx_COPYBACK
  667. oris r10, r10, MD_WTDEF@h
  668. #endif
  669. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  670. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  671. * we can load the instruction and data TLB registers with the
  672. * same values.
  673. */
  674. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  675. ori r8, r8, MI_EVALID /* Mark it valid */
  676. mtspr SPRN_MI_EPN, r8
  677. mtspr SPRN_MD_EPN, r8
  678. li r8, MI_PS8MEG /* Set 8M byte page */
  679. ori r8, r8, MI_SVALID /* Make it valid */
  680. mtspr SPRN_MI_TWC, r8
  681. mtspr SPRN_MD_TWC, r8
  682. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  683. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  684. mtspr SPRN_MD_RPN, r8
  685. lis r8, MI_Kp@h /* Set the protection mode */
  686. mtspr SPRN_MI_AP, r8
  687. mtspr SPRN_MD_AP, r8
  688. /* Map another 8 MByte at the IMMR to get the processor
  689. * internal registers (among other things).
  690. */
  691. #ifdef CONFIG_PIN_TLB
  692. addi r10, r10, 0x0100
  693. mtspr SPRN_MD_CTR, r10
  694. #endif
  695. mfspr r9, 638 /* Get current IMMR */
  696. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  697. mr r8, r9 /* Create vaddr for TLB */
  698. ori r8, r8, MD_EVALID /* Mark it valid */
  699. mtspr SPRN_MD_EPN, r8
  700. li r8, MD_PS8MEG /* Set 8M byte page */
  701. ori r8, r8, MD_SVALID /* Make it valid */
  702. mtspr SPRN_MD_TWC, r8
  703. mr r8, r9 /* Create paddr for TLB */
  704. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  705. mtspr SPRN_MD_RPN, r8
  706. #ifdef CONFIG_PIN_TLB
  707. /* Map two more 8M kernel data pages.
  708. */
  709. addi r10, r10, 0x0100
  710. mtspr SPRN_MD_CTR, r10
  711. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  712. addis r8, r8, 0x0080 /* Add 8M */
  713. ori r8, r8, MI_EVALID /* Mark it valid */
  714. mtspr SPRN_MD_EPN, r8
  715. li r9, MI_PS8MEG /* Set 8M byte page */
  716. ori r9, r9, MI_SVALID /* Make it valid */
  717. mtspr SPRN_MD_TWC, r9
  718. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  719. addis r11, r11, 0x0080 /* Add 8M */
  720. mtspr SPRN_MD_RPN, r11
  721. addi r10, r10, 0x0100
  722. mtspr SPRN_MD_CTR, r10
  723. addis r8, r8, 0x0080 /* Add 8M */
  724. mtspr SPRN_MD_EPN, r8
  725. mtspr SPRN_MD_TWC, r9
  726. addis r11, r11, 0x0080 /* Add 8M */
  727. mtspr SPRN_MD_RPN, r11
  728. #endif
  729. /* Since the cache is enabled according to the information we
  730. * just loaded into the TLB, invalidate and enable the caches here.
  731. * We should probably check/set other modes....later.
  732. */
  733. lis r8, IDC_INVALL@h
  734. mtspr SPRN_IC_CST, r8
  735. mtspr SPRN_DC_CST, r8
  736. lis r8, IDC_ENABLE@h
  737. mtspr SPRN_IC_CST, r8
  738. #ifdef CONFIG_8xx_COPYBACK
  739. mtspr SPRN_DC_CST, r8
  740. #else
  741. /* For a debug option, I left this here to easily enable
  742. * the write through cache mode
  743. */
  744. lis r8, DC_SFWT@h
  745. mtspr SPRN_DC_CST, r8
  746. lis r8, IDC_ENABLE@h
  747. mtspr SPRN_DC_CST, r8
  748. #endif
  749. blr
  750. /*
  751. * Set up to use a given MMU context.
  752. * r3 is context number, r4 is PGD pointer.
  753. *
  754. * We place the physical address of the new task page directory loaded
  755. * into the MMU base register, and set the ASID compare register with
  756. * the new "context."
  757. */
  758. _GLOBAL(set_context)
  759. #ifdef CONFIG_BDI_SWITCH
  760. /* Context switch the PTE pointer for the Abatron BDI2000.
  761. * The PGDIR is passed as second argument.
  762. */
  763. lis r5, KERNELBASE@h
  764. lwz r5, 0xf0(r5)
  765. stw r4, 0x4(r5)
  766. #endif
  767. /* Register M_TW will contain base address of level 1 table minus the
  768. * lower part of the kernel PGDIR base address, so that all accesses to
  769. * level 1 table are done relative to lower part of kernel PGDIR base
  770. * address.
  771. */
  772. li r5, (swapper_pg_dir-PAGE_OFFSET)@l
  773. sub r4, r4, r5
  774. tophys (r4, r4)
  775. #ifdef CONFIG_8xx_CPU6
  776. lis r6, cpu6_errata_word@h
  777. ori r6, r6, cpu6_errata_word@l
  778. li r7, 0x3f80
  779. stw r7, 12(r6)
  780. lwz r7, 12(r6)
  781. #endif
  782. mtspr SPRN_M_TW, r4 /* Update pointeur to level 1 table */
  783. #ifdef CONFIG_8xx_CPU6
  784. li r7, 0x3380
  785. stw r7, 12(r6)
  786. lwz r7, 12(r6)
  787. #endif
  788. mtspr SPRN_M_CASID, r3 /* Update context */
  789. SYNC
  790. blr
  791. #ifdef CONFIG_8xx_CPU6
  792. /* It's here because it is unique to the 8xx.
  793. * It is important we get called with interrupts disabled. I used to
  794. * do that, but it appears that all code that calls this already had
  795. * interrupt disabled.
  796. */
  797. .globl set_dec_cpu6
  798. set_dec_cpu6:
  799. lis r7, cpu6_errata_word@h
  800. ori r7, r7, cpu6_errata_word@l
  801. li r4, 0x2c00
  802. stw r4, 8(r7)
  803. lwz r4, 8(r7)
  804. mtspr 22, r3 /* Update Decrementer */
  805. SYNC
  806. blr
  807. #endif
  808. /*
  809. * We put a few things here that have to be page-aligned.
  810. * This stuff goes at the beginning of the data segment,
  811. * which is page-aligned.
  812. */
  813. .data
  814. .globl sdata
  815. sdata:
  816. .globl empty_zero_page
  817. .align PAGE_SHIFT
  818. empty_zero_page:
  819. .space PAGE_SIZE
  820. .globl swapper_pg_dir
  821. swapper_pg_dir:
  822. .space PGD_TABLE_SIZE
  823. /* Room for two PTE table poiners, usually the kernel and current user
  824. * pointer to their respective root page table (pgdir).
  825. */
  826. abatron_pteptrs:
  827. .space 8
  828. #ifdef CONFIG_8xx_CPU6
  829. .globl cpu6_errata_word
  830. cpu6_errata_word:
  831. .space 16
  832. #endif